blob: ad227b5c0c435ef997ea0135aece9db1be489c55 [file] [log] [blame]
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001/* QLogic qedr NIC Driver
2 * Copyright (c) 2015-2016 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32#include <linux/module.h>
33#include <rdma/ib_verbs.h>
34#include <rdma/ib_addr.h>
Ram Amraniac1b36e2016-10-10 13:15:32 +030035#include <rdma/ib_user_verbs.h>
Kalderon, Michale6a38c52017-07-26 14:41:52 +030036#include <rdma/iw_cm.h>
37#include <rdma/ib_mad.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030038#include <linux/netdevice.h>
39#include <linux/iommu.h>
Joerg Roedel461a6942017-04-26 15:46:20 +020040#include <linux/pci.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030041#include <net/addrconf.h>
Michal Kalderonb262a062017-06-20 16:00:03 +030042
Ram Amraniec72fce2016-10-10 13:15:31 +030043#include <linux/qed/qed_chain.h>
44#include <linux/qed/qed_if.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030045#include "qedr.h"
Ram Amraniac1b36e2016-10-10 13:15:32 +030046#include "verbs.h"
47#include <rdma/qedr-abi.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030048
49MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
50MODULE_AUTHOR("QLogic Corporation");
51MODULE_LICENSE("Dual BSD/GPL");
52MODULE_VERSION(QEDR_MODULE_VERSION);
53
Ram Amranicecbcdd2016-10-10 13:15:34 +030054#define QEDR_WQ_MULTIPLIER_DFT (3)
55
Ram Amrani2e0cbc42016-10-10 13:15:30 +030056void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
57 enum ib_event_type type)
58{
59 struct ib_event ibev;
60
61 ibev.device = &dev->ibdev;
62 ibev.element.port_num = port_num;
63 ibev.event = type;
64
65 ib_dispatch_event(&ibev);
66}
67
68static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
69 u8 port_num)
70{
71 return IB_LINK_LAYER_ETHERNET;
72}
73
Ram Amraniec72fce2016-10-10 13:15:31 +030074static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
75 size_t str_len)
76{
77 struct qedr_dev *qedr = get_qedr_dev(ibdev);
78 u32 fw_ver = (u32)qedr->attr.fw_ver;
79
80 snprintf(str, str_len, "%d. %d. %d. %d",
81 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
82 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
83}
84
Ram Amrani993d1b52016-10-10 13:15:39 +030085static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
86{
87 struct qedr_dev *qdev;
88
89 qdev = get_qedr_dev(dev);
90 dev_hold(qdev->ndev);
91
92 /* The HW vendor's device driver must guarantee
93 * that this function returns NULL before the net device reaches
94 * NETDEV_UNREGISTER_FINAL state.
95 */
96 return qdev->ndev;
97}
98
Kalderon, Michale6a38c52017-07-26 14:41:52 +030099int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
100 struct ib_port_immutable *immutable)
101{
102 struct ib_port_attr attr;
103 int err;
104
105 err = qedr_query_port(ibdev, port_num, &attr);
106 if (err)
107 return err;
108
109 immutable->pkey_tbl_len = attr.pkey_tbl_len;
110 immutable->gid_tbl_len = attr.gid_tbl_len;
111 immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
112 RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
113 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
114
115 return 0;
116}
117
118int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
119 struct ib_port_immutable *immutable)
120{
121 struct ib_port_attr attr;
122 int err;
123
124 err = qedr_query_port(ibdev, port_num, &attr);
125 if (err)
126 return err;
127
128 immutable->pkey_tbl_len = 1;
129 immutable->gid_tbl_len = 1;
130 immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
131 immutable->max_mad_size = 0;
132
133 return 0;
134}
135
136int qedr_iw_register_device(struct qedr_dev *dev)
137{
138 dev->ibdev.node_type = RDMA_NODE_RNIC;
139 dev->ibdev.query_gid = qedr_iw_query_gid;
140
141 dev->ibdev.get_port_immutable = qedr_iw_port_immutable;
142
143 dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
144 if (!dev->ibdev.iwcm)
145 return -ENOMEM;
146
147 memcpy(dev->ibdev.iwcm->ifname,
148 dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
149
150 return 0;
151}
152
153void qedr_roce_register_device(struct qedr_dev *dev)
154{
155 dev->ibdev.node_type = RDMA_NODE_IB_CA;
156 dev->ibdev.query_gid = qedr_query_gid;
157
158 dev->ibdev.add_gid = qedr_add_gid;
159 dev->ibdev.del_gid = qedr_del_gid;
160
161 dev->ibdev.get_port_immutable = qedr_roce_port_immutable;
162}
163
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300164static int qedr_register_device(struct qedr_dev *dev)
165{
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300166 int rc;
167
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300168 strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
169
Ram Amrani993d1b52016-10-10 13:15:39 +0300170 dev->ibdev.node_guid = dev->attr.node_guid;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300171 memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
172 dev->ibdev.owner = THIS_MODULE;
Ram Amraniac1b36e2016-10-10 13:15:32 +0300173 dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
174
175 dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
176 QEDR_UVERBS(QUERY_DEVICE) |
Ram Amrania7efd772016-10-10 13:15:33 +0300177 QEDR_UVERBS(QUERY_PORT) |
178 QEDR_UVERBS(ALLOC_PD) |
179 QEDR_UVERBS(DEALLOC_PD) |
180 QEDR_UVERBS(CREATE_COMP_CHANNEL) |
181 QEDR_UVERBS(CREATE_CQ) |
182 QEDR_UVERBS(RESIZE_CQ) |
183 QEDR_UVERBS(DESTROY_CQ) |
Ram Amranicecbcdd2016-10-10 13:15:34 +0300184 QEDR_UVERBS(REQ_NOTIFY_CQ) |
185 QEDR_UVERBS(CREATE_QP) |
186 QEDR_UVERBS(MODIFY_QP) |
187 QEDR_UVERBS(QUERY_QP) |
Ram Amranie0290cc2016-10-10 13:15:35 +0300188 QEDR_UVERBS(DESTROY_QP) |
189 QEDR_UVERBS(REG_MR) |
Ram Amraniafa0e132016-10-10 13:15:36 +0300190 QEDR_UVERBS(DEREG_MR) |
191 QEDR_UVERBS(POLL_CQ) |
192 QEDR_UVERBS(POST_SEND) |
193 QEDR_UVERBS(POST_RECV);
Ram Amraniac1b36e2016-10-10 13:15:32 +0300194
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300195 if (IS_IWARP(dev)) {
196 rc = qedr_iw_register_device(dev);
197 if (rc)
198 return rc;
199 } else {
200 qedr_roce_register_device(dev);
201 }
202
Ram Amraniac1b36e2016-10-10 13:15:32 +0300203 dev->ibdev.phys_port_cnt = 1;
204 dev->ibdev.num_comp_vectors = dev->num_cnq;
Ram Amraniac1b36e2016-10-10 13:15:32 +0300205
206 dev->ibdev.query_device = qedr_query_device;
207 dev->ibdev.query_port = qedr_query_port;
208 dev->ibdev.modify_port = qedr_modify_port;
209
Ram Amraniac1b36e2016-10-10 13:15:32 +0300210 dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
211 dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
212 dev->ibdev.mmap = qedr_mmap;
213
Ram Amrania7efd772016-10-10 13:15:33 +0300214 dev->ibdev.alloc_pd = qedr_alloc_pd;
215 dev->ibdev.dealloc_pd = qedr_dealloc_pd;
216
217 dev->ibdev.create_cq = qedr_create_cq;
218 dev->ibdev.destroy_cq = qedr_destroy_cq;
219 dev->ibdev.resize_cq = qedr_resize_cq;
220 dev->ibdev.req_notify_cq = qedr_arm_cq;
221
Ram Amranicecbcdd2016-10-10 13:15:34 +0300222 dev->ibdev.create_qp = qedr_create_qp;
223 dev->ibdev.modify_qp = qedr_modify_qp;
224 dev->ibdev.query_qp = qedr_query_qp;
225 dev->ibdev.destroy_qp = qedr_destroy_qp;
226
Ram Amrania7efd772016-10-10 13:15:33 +0300227 dev->ibdev.query_pkey = qedr_query_pkey;
228
Ram Amrani04886772016-10-10 13:15:38 +0300229 dev->ibdev.create_ah = qedr_create_ah;
230 dev->ibdev.destroy_ah = qedr_destroy_ah;
231
Ram Amranie0290cc2016-10-10 13:15:35 +0300232 dev->ibdev.get_dma_mr = qedr_get_dma_mr;
233 dev->ibdev.dereg_mr = qedr_dereg_mr;
234 dev->ibdev.reg_user_mr = qedr_reg_user_mr;
235 dev->ibdev.alloc_mr = qedr_alloc_mr;
236 dev->ibdev.map_mr_sg = qedr_map_mr_sg;
237
Ram Amraniafa0e132016-10-10 13:15:36 +0300238 dev->ibdev.poll_cq = qedr_poll_cq;
239 dev->ibdev.post_send = qedr_post_send;
240 dev->ibdev.post_recv = qedr_post_recv;
241
Ram Amrani993d1b52016-10-10 13:15:39 +0300242 dev->ibdev.process_mad = qedr_process_mad;
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300243
Ram Amrani993d1b52016-10-10 13:15:39 +0300244 dev->ibdev.get_netdev = qedr_get_netdev;
245
Bart Van Assche69117102017-01-20 13:04:25 -0800246 dev->ibdev.dev.parent = &dev->pdev->dev;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300247
248 dev->ibdev.get_link_layer = qedr_link_layer;
Ram Amraniec72fce2016-10-10 13:15:31 +0300249 dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300250
Ram Amrani993d1b52016-10-10 13:15:39 +0300251 return ib_register_device(&dev->ibdev, NULL);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300252}
253
Ram Amraniec72fce2016-10-10 13:15:31 +0300254/* This function allocates fast-path status block memory */
255static int qedr_alloc_mem_sb(struct qedr_dev *dev,
256 struct qed_sb_info *sb_info, u16 sb_id)
257{
258 struct status_block *sb_virt;
259 dma_addr_t sb_phys;
260 int rc;
261
262 sb_virt = dma_alloc_coherent(&dev->pdev->dev,
263 sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
264 if (!sb_virt)
265 return -ENOMEM;
266
267 rc = dev->ops->common->sb_init(dev->cdev, sb_info,
268 sb_virt, sb_phys, sb_id,
269 QED_SB_TYPE_CNQ);
270 if (rc) {
271 pr_err("Status block initialization failed\n");
272 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
273 sb_virt, sb_phys);
274 return rc;
275 }
276
277 return 0;
278}
279
280static void qedr_free_mem_sb(struct qedr_dev *dev,
281 struct qed_sb_info *sb_info, int sb_id)
282{
283 if (sb_info->sb_virt) {
284 dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
285 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
286 (void *)sb_info->sb_virt, sb_info->sb_phys);
287 }
288}
289
290static void qedr_free_resources(struct qedr_dev *dev)
291{
292 int i;
293
294 for (i = 0; i < dev->num_cnq; i++) {
295 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
296 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
297 }
298
299 kfree(dev->cnq_array);
300 kfree(dev->sb_array);
301 kfree(dev->sgid_tbl);
302}
303
304static int qedr_alloc_resources(struct qedr_dev *dev)
305{
306 struct qedr_cnq *cnq;
307 __le16 *cons_pi;
308 u16 n_entries;
309 int i, rc;
310
311 dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
312 QEDR_MAX_SGID, GFP_KERNEL);
313 if (!dev->sgid_tbl)
314 return -ENOMEM;
315
316 spin_lock_init(&dev->sgid_lock);
317
318 /* Allocate Status blocks for CNQ */
319 dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
320 GFP_KERNEL);
321 if (!dev->sb_array) {
322 rc = -ENOMEM;
323 goto err1;
324 }
325
326 dev->cnq_array = kcalloc(dev->num_cnq,
327 sizeof(*dev->cnq_array), GFP_KERNEL);
328 if (!dev->cnq_array) {
329 rc = -ENOMEM;
330 goto err2;
331 }
332
333 dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
334
335 /* Allocate CNQ PBLs */
336 n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
337 for (i = 0; i < dev->num_cnq; i++) {
338 cnq = &dev->cnq_array[i];
339
340 rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
341 dev->sb_start + i);
342 if (rc)
343 goto err3;
344
345 rc = dev->ops->common->chain_alloc(dev->cdev,
346 QED_CHAIN_USE_TO_CONSUME,
347 QED_CHAIN_MODE_PBL,
348 QED_CHAIN_CNT_TYPE_U16,
349 n_entries,
350 sizeof(struct regpair *),
Mintz, Yuval1a4a6972017-06-20 16:00:00 +0300351 &cnq->pbl, NULL);
Ram Amraniec72fce2016-10-10 13:15:31 +0300352 if (rc)
353 goto err4;
354
355 cnq->dev = dev;
356 cnq->sb = &dev->sb_array[i];
357 cons_pi = dev->sb_array[i].sb_virt->pi_array;
358 cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
359 cnq->index = i;
360 sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
361
362 DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
363 i, qed_chain_get_cons_idx(&cnq->pbl));
364 }
365
366 return 0;
367err4:
368 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
369err3:
370 for (--i; i >= 0; i--) {
371 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
372 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
373 }
374 kfree(dev->cnq_array);
375err2:
376 kfree(dev->sb_array);
377err1:
378 kfree(dev->sgid_tbl);
379 return rc;
380}
381
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300382/* QEDR sysfs interface */
383static ssize_t show_rev(struct device *device, struct device_attribute *attr,
384 char *buf)
385{
386 struct qedr_dev *dev = dev_get_drvdata(device);
387
388 return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
389}
390
391static ssize_t show_hca_type(struct device *device,
392 struct device_attribute *attr, char *buf)
393{
394 return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
395}
396
397static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
398static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
399
400static struct device_attribute *qedr_attributes[] = {
401 &dev_attr_hw_rev,
402 &dev_attr_hca_type
403};
404
405static void qedr_remove_sysfiles(struct qedr_dev *dev)
406{
407 int i;
408
409 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
410 device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
411}
412
413static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
414{
415 struct pci_dev *bridge;
Amrani, Ramf92faab2017-04-27 13:35:32 +0300416 u32 ctl2, cap2;
417 u16 flags;
418 int rc;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300419
420 bridge = pdev->bus->self;
421 if (!bridge)
Amrani, Ramf92faab2017-04-27 13:35:32 +0300422 goto disable;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300423
Amrani, Ramf92faab2017-04-27 13:35:32 +0300424 /* Check atomic routing support all the way to root complex */
425 while (bridge->bus->parent) {
426 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
427 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
428 goto disable;
429
430 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
431 if (rc)
432 goto disable;
433
434 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2);
435 if (rc)
436 goto disable;
437
438 if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) ||
439 (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK))
440 goto disable;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300441 bridge = bridge->bus->parent->self;
442 }
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300443
Amrani, Ramf92faab2017-04-27 13:35:32 +0300444 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
445 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
446 goto disable;
447
448 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
449 if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64))
450 goto disable;
451
452 /* Set atomic operations */
453 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
454 PCI_EXP_DEVCTL2_ATOMIC_REQ);
455 dev->atomic_cap = IB_ATOMIC_GLOB;
456
457 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
458
459 return;
460
461disable:
462 pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
463 PCI_EXP_DEVCTL2_ATOMIC_REQ);
464 dev->atomic_cap = IB_ATOMIC_NONE;
465
466 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
467
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300468}
469
Ram Amraniec72fce2016-10-10 13:15:31 +0300470static const struct qed_rdma_ops *qed_ops;
471
472#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
473
474static irqreturn_t qedr_irq_handler(int irq, void *handle)
475{
476 u16 hw_comp_cons, sw_comp_cons;
477 struct qedr_cnq *cnq = handle;
Ram Amrania7efd772016-10-10 13:15:33 +0300478 struct regpair *cq_handle;
479 struct qedr_cq *cq;
Ram Amraniec72fce2016-10-10 13:15:31 +0300480
481 qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
482
483 qed_sb_update_sb_idx(cnq->sb);
484
485 hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
486 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
487
488 /* Align protocol-index and chain reads */
489 rmb();
490
491 while (sw_comp_cons != hw_comp_cons) {
Ram Amrania7efd772016-10-10 13:15:33 +0300492 cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
493 cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
494 cq_handle->lo);
495
496 if (cq == NULL) {
497 DP_ERR(cnq->dev,
498 "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
499 cq_handle->hi, cq_handle->lo, sw_comp_cons,
500 hw_comp_cons);
501
502 break;
503 }
504
505 if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
506 DP_ERR(cnq->dev,
507 "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
508 cq_handle->hi, cq_handle->lo, cq);
509 break;
510 }
511
512 cq->arm_flags = 0;
513
Amrani, Ram4dd72632017-04-27 13:35:34 +0300514 if (!cq->destroyed && cq->ibcq.comp_handler)
Ram Amrania7efd772016-10-10 13:15:33 +0300515 (*cq->ibcq.comp_handler)
516 (&cq->ibcq, cq->ibcq.cq_context);
517
Amrani, Ram4dd72632017-04-27 13:35:34 +0300518 /* The CQ's CNQ notification counter is checked before
519 * destroying the CQ in a busy-wait loop that waits for all of
520 * the CQ's CNQ interrupts to be processed. It is increased
521 * here, only after the completion handler, to ensure that the
522 * the handler is not running when the CQ is destroyed.
523 */
524 cq->cnq_notif++;
525
Ram Amraniec72fce2016-10-10 13:15:31 +0300526 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
Ram Amrania7efd772016-10-10 13:15:33 +0300527
Ram Amraniec72fce2016-10-10 13:15:31 +0300528 cnq->n_comp++;
529 }
530
531 qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
532 sw_comp_cons);
533
534 qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
535
536 return IRQ_HANDLED;
537}
538
539static void qedr_sync_free_irqs(struct qedr_dev *dev)
540{
541 u32 vector;
542 int i;
543
544 for (i = 0; i < dev->int_info.used_cnt; i++) {
545 if (dev->int_info.msix_cnt) {
546 vector = dev->int_info.msix[i * dev->num_hwfns].vector;
547 synchronize_irq(vector);
548 free_irq(vector, &dev->cnq_array[i]);
549 }
550 }
551
552 dev->int_info.used_cnt = 0;
553}
554
555static int qedr_req_msix_irqs(struct qedr_dev *dev)
556{
557 int i, rc = 0;
558
559 if (dev->num_cnq > dev->int_info.msix_cnt) {
560 DP_ERR(dev,
561 "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
562 dev->num_cnq, dev->int_info.msix_cnt);
563 return -EINVAL;
564 }
565
566 for (i = 0; i < dev->num_cnq; i++) {
567 rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
568 qedr_irq_handler, 0, dev->cnq_array[i].name,
569 &dev->cnq_array[i]);
570 if (rc) {
571 DP_ERR(dev, "Request cnq %d irq failed\n", i);
572 qedr_sync_free_irqs(dev);
573 } else {
574 DP_DEBUG(dev, QEDR_MSG_INIT,
575 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
576 dev->cnq_array[i].name, i,
577 &dev->cnq_array[i]);
578 dev->int_info.used_cnt++;
579 }
580 }
581
582 return rc;
583}
584
585static int qedr_setup_irqs(struct qedr_dev *dev)
586{
587 int rc;
588
589 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
590
591 /* Learn Interrupt configuration */
592 rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
593 if (rc < 0)
594 return rc;
595
596 rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
597 if (rc) {
598 DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
599 return rc;
600 }
601
602 if (dev->int_info.msix_cnt) {
603 DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
604 dev->int_info.msix_cnt);
605 rc = qedr_req_msix_irqs(dev);
606 if (rc)
607 return rc;
608 }
609
610 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
611
612 return 0;
613}
614
615static int qedr_set_device_attr(struct qedr_dev *dev)
616{
617 struct qed_rdma_device *qed_attr;
618 struct qedr_device_attr *attr;
619 u32 page_size;
620
621 /* Part 1 - query core capabilities */
622 qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
623
624 /* Part 2 - check capabilities */
625 page_size = ~dev->attr.page_size_caps + 1;
626 if (page_size > PAGE_SIZE) {
627 DP_ERR(dev,
628 "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
629 PAGE_SIZE, page_size);
630 return -ENODEV;
631 }
632
633 /* Part 3 - copy and update capabilities */
634 attr = &dev->attr;
635 attr->vendor_id = qed_attr->vendor_id;
636 attr->vendor_part_id = qed_attr->vendor_part_id;
637 attr->hw_ver = qed_attr->hw_ver;
638 attr->fw_ver = qed_attr->fw_ver;
639 attr->node_guid = qed_attr->node_guid;
640 attr->sys_image_guid = qed_attr->sys_image_guid;
641 attr->max_cnq = qed_attr->max_cnq;
642 attr->max_sge = qed_attr->max_sge;
643 attr->max_inline = qed_attr->max_inline;
644 attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
645 attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
646 attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
647 attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
648 attr->max_dev_resp_rd_atomic_resc =
649 qed_attr->max_dev_resp_rd_atomic_resc;
650 attr->max_cq = qed_attr->max_cq;
651 attr->max_qp = qed_attr->max_qp;
652 attr->max_mr = qed_attr->max_mr;
653 attr->max_mr_size = qed_attr->max_mr_size;
654 attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
655 attr->max_mw = qed_attr->max_mw;
656 attr->max_fmr = qed_attr->max_fmr;
657 attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
658 attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
659 attr->max_pd = qed_attr->max_pd;
660 attr->max_ah = qed_attr->max_ah;
661 attr->max_pkey = qed_attr->max_pkey;
662 attr->max_srq = qed_attr->max_srq;
663 attr->max_srq_wr = qed_attr->max_srq_wr;
664 attr->dev_caps = qed_attr->dev_caps;
665 attr->page_size_caps = qed_attr->page_size_caps;
666 attr->dev_ack_delay = qed_attr->dev_ack_delay;
667 attr->reserved_lkey = qed_attr->reserved_lkey;
668 attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
669 attr->max_stats_queues = qed_attr->max_stats_queues;
670
671 return 0;
672}
673
Ram Amrani1a590752017-01-24 13:51:40 +0200674void qedr_unaffiliated_event(void *context, u8 event_code)
Ram Amrani993d1b52016-10-10 13:15:39 +0300675{
676 pr_err("unaffiliated event not implemented yet\n");
677}
678
679void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
680{
681#define EVENT_TYPE_NOT_DEFINED 0
682#define EVENT_TYPE_CQ 1
683#define EVENT_TYPE_QP 2
684 struct qedr_dev *dev = (struct qedr_dev *)context;
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200685 struct regpair *async_handle = (struct regpair *)fw_handle;
686 u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
Ram Amrani993d1b52016-10-10 13:15:39 +0300687 u8 event_type = EVENT_TYPE_NOT_DEFINED;
688 struct ib_event event;
689 struct ib_cq *ibcq;
690 struct ib_qp *ibqp;
691 struct qedr_cq *cq;
692 struct qedr_qp *qp;
693
694 switch (e_code) {
695 case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
696 event.event = IB_EVENT_CQ_ERR;
697 event_type = EVENT_TYPE_CQ;
698 break;
699 case ROCE_ASYNC_EVENT_SQ_DRAINED:
700 event.event = IB_EVENT_SQ_DRAINED;
701 event_type = EVENT_TYPE_QP;
702 break;
703 case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
704 event.event = IB_EVENT_QP_FATAL;
705 event_type = EVENT_TYPE_QP;
706 break;
707 case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
708 event.event = IB_EVENT_QP_REQ_ERR;
709 event_type = EVENT_TYPE_QP;
710 break;
711 case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
712 event.event = IB_EVENT_QP_ACCESS_ERR;
713 event_type = EVENT_TYPE_QP;
714 break;
715 default:
716 DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
717 roce_handle64);
718 }
719
720 switch (event_type) {
721 case EVENT_TYPE_CQ:
722 cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
723 if (cq) {
724 ibcq = &cq->ibcq;
725 if (ibcq->event_handler) {
726 event.device = ibcq->device;
727 event.element.cq = ibcq;
728 ibcq->event_handler(&event, ibcq->cq_context);
729 }
730 } else {
731 WARN(1,
732 "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
733 roce_handle64);
734 }
735 DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
736 break;
737 case EVENT_TYPE_QP:
738 qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
739 if (qp) {
740 ibqp = &qp->ibqp;
741 if (ibqp->event_handler) {
742 event.device = ibqp->device;
743 event.element.qp = ibqp;
744 ibqp->event_handler(&event, ibqp->qp_context);
745 }
746 } else {
747 WARN(1,
748 "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
749 roce_handle64);
750 }
751 DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
752 break;
753 default:
754 break;
755 }
756}
757
Ram Amraniec72fce2016-10-10 13:15:31 +0300758static int qedr_init_hw(struct qedr_dev *dev)
759{
760 struct qed_rdma_add_user_out_params out_params;
761 struct qed_rdma_start_in_params *in_params;
762 struct qed_rdma_cnq_params *cur_pbl;
763 struct qed_rdma_events events;
764 dma_addr_t p_phys_table;
765 u32 page_cnt;
766 int rc = 0;
767 int i;
768
769 in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
770 if (!in_params) {
771 rc = -ENOMEM;
772 goto out;
773 }
774
775 in_params->desired_cnq = dev->num_cnq;
776 for (i = 0; i < dev->num_cnq; i++) {
777 cur_pbl = &in_params->cnq_pbl_list[i];
778
779 page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
780 cur_pbl->num_pbl_pages = page_cnt;
781
782 p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
783 cur_pbl->pbl_ptr = (u64)p_phys_table;
784 }
785
Ram Amrani993d1b52016-10-10 13:15:39 +0300786 events.affiliated_event = qedr_affiliated_event;
787 events.unaffiliated_event = qedr_unaffiliated_event;
Ram Amraniec72fce2016-10-10 13:15:31 +0300788 events.context = dev;
789
790 in_params->events = &events;
791 in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
792 in_params->max_mtu = dev->ndev->mtu;
793 ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
794
795 rc = dev->ops->rdma_init(dev->cdev, in_params);
796 if (rc)
797 goto out;
798
799 rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
800 if (rc)
801 goto out;
802
803 dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
804 dev->db_phys_addr = out_params.dpi_phys_addr;
805 dev->db_size = out_params.dpi_size;
806 dev->dpi = out_params.dpi;
807
808 rc = qedr_set_device_attr(dev);
809out:
810 kfree(in_params);
811 if (rc)
812 DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
813
814 return rc;
815}
816
817void qedr_stop_hw(struct qedr_dev *dev)
818{
819 dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
820 dev->ops->rdma_stop(dev->rdma_ctx);
821}
822
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300823static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
824 struct net_device *ndev)
825{
Ram Amraniec72fce2016-10-10 13:15:31 +0300826 struct qed_dev_rdma_info dev_info;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300827 struct qedr_dev *dev;
828 int rc = 0, i;
829
830 dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
831 if (!dev) {
832 pr_err("Unable to allocate ib device\n");
833 return NULL;
834 }
835
836 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
837
838 dev->pdev = pdev;
839 dev->ndev = ndev;
840 dev->cdev = cdev;
841
Ram Amraniec72fce2016-10-10 13:15:31 +0300842 qed_ops = qed_get_rdma_ops();
843 if (!qed_ops) {
844 DP_ERR(dev, "Failed to get qed roce operations\n");
845 goto init_err;
846 }
847
848 dev->ops = qed_ops;
849 rc = qed_ops->fill_dev_info(cdev, &dev_info);
850 if (rc)
851 goto init_err;
852
853 dev->num_hwfns = dev_info.common.num_hwfns;
854 dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
855
856 dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
857 if (!dev->num_cnq) {
858 DP_ERR(dev, "not enough CNQ resources.\n");
859 goto init_err;
860 }
861
Ram Amranicecbcdd2016-10-10 13:15:34 +0300862 dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
863
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300864 qedr_pci_set_atomic(dev, pdev);
865
Ram Amraniec72fce2016-10-10 13:15:31 +0300866 rc = qedr_alloc_resources(dev);
867 if (rc)
868 goto init_err;
869
870 rc = qedr_init_hw(dev);
871 if (rc)
872 goto alloc_err;
873
874 rc = qedr_setup_irqs(dev);
875 if (rc)
876 goto irq_err;
877
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300878 rc = qedr_register_device(dev);
879 if (rc) {
880 DP_ERR(dev, "Unable to allocate register device\n");
Ram Amraniec72fce2016-10-10 13:15:31 +0300881 goto reg_err;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300882 }
883
884 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
885 if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
Ram Amrani993d1b52016-10-10 13:15:39 +0300886 goto sysfs_err;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300887
Ram Amranif449c7a2017-01-24 13:51:43 +0200888 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
889 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
890
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300891 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
892 return dev;
893
Ram Amrani993d1b52016-10-10 13:15:39 +0300894sysfs_err:
895 ib_unregister_device(&dev->ibdev);
Ram Amraniec72fce2016-10-10 13:15:31 +0300896reg_err:
897 qedr_sync_free_irqs(dev);
898irq_err:
899 qedr_stop_hw(dev);
900alloc_err:
901 qedr_free_resources(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300902init_err:
903 ib_dealloc_device(&dev->ibdev);
904 DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
905
906 return NULL;
907}
908
909static void qedr_remove(struct qedr_dev *dev)
910{
911 /* First unregister with stack to stop all the active traffic
912 * of the registered clients.
913 */
914 qedr_remove_sysfiles(dev);
Ram Amrani993d1b52016-10-10 13:15:39 +0300915 ib_unregister_device(&dev->ibdev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300916
Ram Amraniec72fce2016-10-10 13:15:31 +0300917 qedr_stop_hw(dev);
918 qedr_sync_free_irqs(dev);
919 qedr_free_resources(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300920 ib_dealloc_device(&dev->ibdev);
921}
922
Ram Amranif449c7a2017-01-24 13:51:43 +0200923static void qedr_close(struct qedr_dev *dev)
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300924{
Ram Amranif449c7a2017-01-24 13:51:43 +0200925 if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
926 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300927}
928
929static void qedr_shutdown(struct qedr_dev *dev)
930{
931 qedr_close(dev);
932 qedr_remove(dev);
933}
934
Ram Amranif449c7a2017-01-24 13:51:43 +0200935static void qedr_open(struct qedr_dev *dev)
936{
937 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
938 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
939}
940
Ram Amrani1d1424c2016-10-10 13:15:37 +0300941static void qedr_mac_address_change(struct qedr_dev *dev)
942{
943 union ib_gid *sgid = &dev->sgid_tbl[0];
944 u8 guid[8], mac_addr[6];
945 int rc;
946
947 /* Update SGID */
948 ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
949 guid[0] = mac_addr[0] ^ 2;
950 guid[1] = mac_addr[1];
951 guid[2] = mac_addr[2];
952 guid[3] = 0xff;
953 guid[4] = 0xfe;
954 guid[5] = mac_addr[3];
955 guid[6] = mac_addr[4];
956 guid[7] = mac_addr[5];
957 sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
958 memcpy(&sgid->raw[8], guid, sizeof(guid));
959
960 /* Update LL2 */
Michal Kalderon0518c122017-06-09 17:13:22 +0300961 rc = dev->ops->ll2_set_mac_filter(dev->cdev,
962 dev->gsi_ll2_mac_address,
963 dev->ndev->dev_addr);
Ram Amrani1d1424c2016-10-10 13:15:37 +0300964
965 ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
966
Ram Amranif449c7a2017-01-24 13:51:43 +0200967 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
Ram Amrani1d1424c2016-10-10 13:15:37 +0300968
969 if (rc)
970 DP_ERR(dev, "Error updating mac filter\n");
971}
972
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300973/* event handling via NIC driver ensures that all the NIC specific
974 * initialization done before RoCE driver notifies
975 * event to stack.
976 */
Michal Kalderonbbfcd1e2017-06-20 16:00:04 +0300977static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300978{
979 switch (event) {
980 case QEDE_UP:
Ram Amranif449c7a2017-01-24 13:51:43 +0200981 qedr_open(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300982 break;
983 case QEDE_DOWN:
984 qedr_close(dev);
985 break;
986 case QEDE_CLOSE:
987 qedr_shutdown(dev);
988 break;
989 case QEDE_CHANGE_ADDR:
Ram Amrani1d1424c2016-10-10 13:15:37 +0300990 qedr_mac_address_change(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300991 break;
992 default:
993 pr_err("Event not supported\n");
994 }
995}
996
997static struct qedr_driver qedr_drv = {
998 .name = "qedr_driver",
999 .add = qedr_add,
1000 .remove = qedr_remove,
1001 .notify = qedr_notify,
1002};
1003
1004static int __init qedr_init_module(void)
1005{
Michal Kalderonbbfcd1e2017-06-20 16:00:04 +03001006 return qede_rdma_register_driver(&qedr_drv);
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001007}
1008
1009static void __exit qedr_exit_module(void)
1010{
Michal Kalderonbbfcd1e2017-06-20 16:00:04 +03001011 qede_rdma_unregister_driver(&qedr_drv);
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001012}
1013
1014module_init(qedr_init_module);
1015module_exit(qedr_exit_module);