blob: 7d40e52ad6d1506598a5d59fa9a045653d7694de [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030039
40#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030041#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030042
Tomi Valkeinenb2886272009-08-05 16:18:06 +030043/* Venc registers */
44#define VENC_REV_ID 0x00
45#define VENC_STATUS 0x04
46#define VENC_F_CONTROL 0x08
47#define VENC_VIDOUT_CTRL 0x10
48#define VENC_SYNC_CTRL 0x14
49#define VENC_LLEN 0x1C
50#define VENC_FLENS 0x20
51#define VENC_HFLTR_CTRL 0x24
52#define VENC_CC_CARR_WSS_CARR 0x28
53#define VENC_C_PHASE 0x2C
54#define VENC_GAIN_U 0x30
55#define VENC_GAIN_V 0x34
56#define VENC_GAIN_Y 0x38
57#define VENC_BLACK_LEVEL 0x3C
58#define VENC_BLANK_LEVEL 0x40
59#define VENC_X_COLOR 0x44
60#define VENC_M_CONTROL 0x48
61#define VENC_BSTAMP_WSS_DATA 0x4C
62#define VENC_S_CARR 0x50
63#define VENC_LINE21 0x54
64#define VENC_LN_SEL 0x58
65#define VENC_L21__WC_CTL 0x5C
66#define VENC_HTRIGGER_VTRIGGER 0x60
67#define VENC_SAVID__EAVID 0x64
68#define VENC_FLEN__FAL 0x68
69#define VENC_LAL__PHASE_RESET 0x6C
70#define VENC_HS_INT_START_STOP_X 0x70
71#define VENC_HS_EXT_START_STOP_X 0x74
72#define VENC_VS_INT_START_X 0x78
73#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
74#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
75#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
76#define VENC_VS_EXT_STOP_Y 0x88
77#define VENC_AVID_START_STOP_X 0x90
78#define VENC_AVID_START_STOP_Y 0x94
79#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
80#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
81#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
82#define VENC_TVDETGP_INT_START_STOP_X 0xB0
83#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
84#define VENC_GEN_CTRL 0xB8
85#define VENC_OUTPUT_CONTROL 0xC4
86#define VENC_OUTPUT_TEST 0xC8
87#define VENC_DAC_B__DAC_C 0xC8
88
89struct venc_config {
90 u32 f_control;
91 u32 vidout_ctrl;
92 u32 sync_ctrl;
93 u32 llen;
94 u32 flens;
95 u32 hfltr_ctrl;
96 u32 cc_carr_wss_carr;
97 u32 c_phase;
98 u32 gain_u;
99 u32 gain_v;
100 u32 gain_y;
101 u32 black_level;
102 u32 blank_level;
103 u32 x_color;
104 u32 m_control;
105 u32 bstamp_wss_data;
106 u32 s_carr;
107 u32 line21;
108 u32 ln_sel;
109 u32 l21__wc_ctl;
110 u32 htrigger_vtrigger;
111 u32 savid__eavid;
112 u32 flen__fal;
113 u32 lal__phase_reset;
114 u32 hs_int_start_stop_x;
115 u32 hs_ext_start_stop_x;
116 u32 vs_int_start_x;
117 u32 vs_int_stop_x__vs_int_start_y;
118 u32 vs_int_stop_y__vs_ext_start_x;
119 u32 vs_ext_stop_x__vs_ext_start_y;
120 u32 vs_ext_stop_y;
121 u32 avid_start_stop_x;
122 u32 avid_start_stop_y;
123 u32 fid_int_start_x__fid_int_start_y;
124 u32 fid_int_offset_y__fid_ext_start_x;
125 u32 fid_ext_start_y__fid_ext_offset_y;
126 u32 tvdetgp_int_start_stop_x;
127 u32 tvdetgp_int_start_stop_y;
128 u32 gen_ctrl;
129};
130
131/* from TRM */
132static const struct venc_config venc_config_pal_trm = {
133 .f_control = 0,
134 .vidout_ctrl = 1,
135 .sync_ctrl = 0x40,
136 .llen = 0x35F, /* 863 */
137 .flens = 0x270, /* 624 */
138 .hfltr_ctrl = 0,
139 .cc_carr_wss_carr = 0x2F7225ED,
140 .c_phase = 0,
141 .gain_u = 0x111,
142 .gain_v = 0x181,
143 .gain_y = 0x140,
144 .black_level = 0x3B,
145 .blank_level = 0x3B,
146 .x_color = 0x7,
147 .m_control = 0x2,
148 .bstamp_wss_data = 0x3F,
149 .s_carr = 0x2A098ACB,
150 .line21 = 0,
151 .ln_sel = 0x01290015,
152 .l21__wc_ctl = 0x0000F603,
153 .htrigger_vtrigger = 0,
154
155 .savid__eavid = 0x06A70108,
156 .flen__fal = 0x00180270,
157 .lal__phase_reset = 0x00040135,
158 .hs_int_start_stop_x = 0x00880358,
159 .hs_ext_start_stop_x = 0x000F035F,
160 .vs_int_start_x = 0x01A70000,
161 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
162 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
163 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
164 .vs_ext_stop_y = 0x00000025,
165 .avid_start_stop_x = 0x03530083,
166 .avid_start_stop_y = 0x026C002E,
167 .fid_int_start_x__fid_int_start_y = 0x0001008A,
168 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
169 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
170
171 .tvdetgp_int_start_stop_x = 0x00140001,
172 .tvdetgp_int_start_stop_y = 0x00010001,
173 .gen_ctrl = 0x00FF0000,
174};
175
176/* from TRM */
177static const struct venc_config venc_config_ntsc_trm = {
178 .f_control = 0,
179 .vidout_ctrl = 1,
180 .sync_ctrl = 0x8040,
181 .llen = 0x359,
182 .flens = 0x20C,
183 .hfltr_ctrl = 0,
184 .cc_carr_wss_carr = 0x043F2631,
185 .c_phase = 0,
186 .gain_u = 0x102,
187 .gain_v = 0x16C,
188 .gain_y = 0x12F,
189 .black_level = 0x43,
190 .blank_level = 0x38,
191 .x_color = 0x7,
192 .m_control = 0x1,
193 .bstamp_wss_data = 0x38,
194 .s_carr = 0x21F07C1F,
195 .line21 = 0,
196 .ln_sel = 0x01310011,
197 .l21__wc_ctl = 0x0000F003,
198 .htrigger_vtrigger = 0,
199
200 .savid__eavid = 0x069300F4,
201 .flen__fal = 0x0016020C,
202 .lal__phase_reset = 0x00060107,
203 .hs_int_start_stop_x = 0x008E0350,
204 .hs_ext_start_stop_x = 0x000F0359,
205 .vs_int_start_x = 0x01A00000,
206 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
207 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
208 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
209 .vs_ext_stop_y = 0x00000006,
210 .avid_start_stop_x = 0x03480078,
211 .avid_start_stop_y = 0x02060024,
212 .fid_int_start_x__fid_int_start_y = 0x0001008A,
213 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
214 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
215
216 .tvdetgp_int_start_stop_x = 0x00140001,
217 .tvdetgp_int_start_stop_y = 0x00010001,
218 .gen_ctrl = 0x00F90000,
219};
220
221static const struct venc_config venc_config_pal_bdghi = {
222 .f_control = 0,
223 .vidout_ctrl = 0,
224 .sync_ctrl = 0,
225 .hfltr_ctrl = 0,
226 .x_color = 0,
227 .line21 = 0,
228 .ln_sel = 21,
229 .htrigger_vtrigger = 0,
230 .tvdetgp_int_start_stop_x = 0x00140001,
231 .tvdetgp_int_start_stop_y = 0x00010001,
232 .gen_ctrl = 0x00FB0000,
233
234 .llen = 864-1,
235 .flens = 625-1,
236 .cc_carr_wss_carr = 0x2F7625ED,
237 .c_phase = 0xDF,
238 .gain_u = 0x111,
239 .gain_v = 0x181,
240 .gain_y = 0x140,
241 .black_level = 0x3e,
242 .blank_level = 0x3e,
243 .m_control = 0<<2 | 1<<1,
244 .bstamp_wss_data = 0x42,
245 .s_carr = 0x2a098acb,
246 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
247 .savid__eavid = 0x06A70108,
248 .flen__fal = 23<<16 | 624<<0,
249 .lal__phase_reset = 2<<17 | 310<<0,
250 .hs_int_start_stop_x = 0x00920358,
251 .hs_ext_start_stop_x = 0x000F035F,
252 .vs_int_start_x = 0x1a7<<16,
253 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
254 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
255 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
256 .vs_ext_stop_y = 0x05,
257 .avid_start_stop_x = 0x03530082,
258 .avid_start_stop_y = 0x0270002E,
259 .fid_int_start_x__fid_int_start_y = 0x0005008A,
260 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
261 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
262};
263
264const struct omap_video_timings omap_dss_pal_timings = {
265 .x_res = 720,
266 .y_res = 574,
267 .pixel_clock = 13500,
268 .hsw = 64,
269 .hfp = 12,
270 .hbp = 68,
271 .vsw = 5,
272 .vfp = 5,
273 .vbp = 41,
Archit Taneja23c8f882012-06-28 11:15:51 +0530274
275 .interlace = true,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300276};
277EXPORT_SYMBOL(omap_dss_pal_timings);
278
279const struct omap_video_timings omap_dss_ntsc_timings = {
280 .x_res = 720,
281 .y_res = 482,
282 .pixel_clock = 13500,
283 .hsw = 64,
284 .hfp = 16,
285 .hbp = 58,
286 .vsw = 6,
287 .vfp = 6,
288 .vbp = 31,
Archit Taneja23c8f882012-06-28 11:15:51 +0530289
290 .interlace = true,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300291};
292EXPORT_SYMBOL(omap_dss_ntsc_timings);
293
294static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000295 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300296 void __iomem *base;
297 struct mutex venc_lock;
298 u32 wss_data;
299 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300301 struct clk *tv_dac_clk;
Archit Tanejaa5abf472012-07-20 16:15:44 +0530302
303 struct omap_video_timings timings;
Archit Tanejafebe2902012-08-16 11:55:15 +0530304 enum omap_dss_venc_type type;
Archit Taneja89e71952012-08-16 11:56:31 +0530305 bool invert_polarity;
Archit Taneja81b87f52012-09-26 16:30:49 +0530306
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300307 struct omap_dss_device output;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300308} venc;
309
310static inline void venc_write_reg(int idx, u32 val)
311{
312 __raw_writel(val, venc.base + idx);
313}
314
315static inline u32 venc_read_reg(int idx)
316{
317 u32 l = __raw_readl(venc.base + idx);
318 return l;
319}
320
321static void venc_write_config(const struct venc_config *config)
322{
323 DSSDBG("write venc conf\n");
324
325 venc_write_reg(VENC_LLEN, config->llen);
326 venc_write_reg(VENC_FLENS, config->flens);
327 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
328 venc_write_reg(VENC_C_PHASE, config->c_phase);
329 venc_write_reg(VENC_GAIN_U, config->gain_u);
330 venc_write_reg(VENC_GAIN_V, config->gain_v);
331 venc_write_reg(VENC_GAIN_Y, config->gain_y);
332 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
333 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
334 venc_write_reg(VENC_M_CONTROL, config->m_control);
335 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
336 venc.wss_data);
337 venc_write_reg(VENC_S_CARR, config->s_carr);
338 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
339 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
340 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
341 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
342 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
343 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
344 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
345 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
346 config->vs_int_stop_x__vs_int_start_y);
347 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
348 config->vs_int_stop_y__vs_ext_start_x);
349 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
350 config->vs_ext_stop_x__vs_ext_start_y);
351 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
352 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
353 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
354 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
355 config->fid_int_start_x__fid_int_start_y);
356 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
357 config->fid_int_offset_y__fid_ext_start_x);
358 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
359 config->fid_ext_start_y__fid_ext_offset_y);
360
361 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
362 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
363 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
364 venc_write_reg(VENC_X_COLOR, config->x_color);
365 venc_write_reg(VENC_LINE21, config->line21);
366 venc_write_reg(VENC_LN_SEL, config->ln_sel);
367 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
368 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
369 config->tvdetgp_int_start_stop_x);
370 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
371 config->tvdetgp_int_start_stop_y);
372 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
373 venc_write_reg(VENC_F_CONTROL, config->f_control);
374 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
375}
376
377static void venc_reset(void)
378{
379 int t = 1000;
380
381 venc_write_reg(VENC_F_CONTROL, 1<<8);
382 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
383 if (--t == 0) {
384 DSSERR("Failed to reset venc\n");
385 return;
386 }
387 }
388
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300389#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300390 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300391 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300392 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300393#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300394}
395
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300396static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300397{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300398 int r;
399
400 DSSDBG("venc_runtime_get\n");
401
402 r = pm_runtime_get_sync(&venc.pdev->dev);
403 WARN_ON(r < 0);
404 return r < 0 ? r : 0;
405}
406
407static void venc_runtime_put(void)
408{
409 int r;
410
411 DSSDBG("venc_runtime_put\n");
412
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200413 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300414 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300415}
416
417static const struct venc_config *venc_timings_to_config(
418 struct omap_video_timings *timings)
419{
420 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
421 return &venc_config_pal_trm;
422
423 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
424 return &venc_config_ntsc_trm;
425
426 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300427 return NULL;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300428}
429
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200430static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200431{
Tomi Valkeinen7ae9a712013-05-10 15:27:07 +0300432 struct omap_overlay_manager *mgr = venc.output.manager;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200433 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200434 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200435
Archit Taneja156fd992012-07-06 20:52:37 +0530436 r = venc_runtime_get();
437 if (r)
438 goto err0;
439
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200440 venc_reset();
Archit Tanejaa5abf472012-07-20 16:15:44 +0530441 venc_write_config(venc_timings_to_config(&venc.timings));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200442
Archit Tanejafebe2902012-08-16 11:55:15 +0530443 dss_set_venc_output(venc.type);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200444 dss_set_dac_pwrdn_bgz(1);
445
446 l = 0;
447
Archit Tanejafebe2902012-08-16 11:55:15 +0530448 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200449 l |= 1 << 1;
450 else /* S-Video */
451 l |= (1 << 0) | (1 << 2);
452
Archit Taneja89e71952012-08-16 11:56:31 +0530453 if (venc.invert_polarity == false)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200454 l |= 1 << 3;
455
456 venc_write_reg(VENC_OUTPUT_CONTROL, l);
457
Archit Taneja8f1f7362012-09-07 17:54:27 +0530458 dss_mgr_set_timings(mgr, &venc.timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200459
Mark Brownec874102012-03-19 14:56:39 +0000460 r = regulator_enable(venc.vdda_dac_reg);
461 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530462 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200463
Archit Taneja8f1f7362012-09-07 17:54:27 +0530464 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200465 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530466 goto err2;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200467
468 return 0;
469
Archit Taneja156fd992012-07-06 20:52:37 +0530470err2:
471 regulator_disable(venc.vdda_dac_reg);
472err1:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200473 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
474 dss_set_dac_pwrdn_bgz(0);
475
Archit Taneja156fd992012-07-06 20:52:37 +0530476 venc_runtime_put();
477err0:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200478 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200479}
480
481static void venc_power_off(struct omap_dss_device *dssdev)
482{
Tomi Valkeinen7ae9a712013-05-10 15:27:07 +0300483 struct omap_overlay_manager *mgr = venc.output.manager;
Archit Taneja8f1f7362012-09-07 17:54:27 +0530484
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200485 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
486 dss_set_dac_pwrdn_bgz(0);
487
Archit Taneja8f1f7362012-09-07 17:54:27 +0530488 dss_mgr_disable(mgr);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200489
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200490 regulator_disable(venc.vdda_dac_reg);
Archit Taneja156fd992012-07-06 20:52:37 +0530491
492 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200493}
494
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300495static int venc_display_enable(struct omap_dss_device *dssdev)
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300496{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300497 struct omap_dss_device *out = &venc.output;
Archit Taneja156fd992012-07-06 20:52:37 +0530498 int r;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300499
Archit Taneja156fd992012-07-06 20:52:37 +0530500 DSSDBG("venc_display_enable\n");
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300501
502 mutex_lock(&venc.venc_lock);
503
Archit Taneja8f1f7362012-09-07 17:54:27 +0530504 if (out == NULL || out->manager == NULL) {
505 DSSERR("Failed to enable display: no output/manager\n");
Archit Taneja156fd992012-07-06 20:52:37 +0530506 r = -ENODEV;
507 goto err0;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300508 }
509
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200510 r = venc_power_on(dssdev);
511 if (r)
Tomi Valkeinend3923932013-04-25 13:12:07 +0300512 goto err0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200513
514 venc.wss_data = 0;
515
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300516 mutex_unlock(&venc.venc_lock);
Archit Taneja156fd992012-07-06 20:52:37 +0530517
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300518 return 0;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300519err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200520 mutex_unlock(&venc.venc_lock);
521 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300522}
523
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300524static void venc_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300525{
Archit Taneja156fd992012-07-06 20:52:37 +0530526 DSSDBG("venc_display_disable\n");
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200527
528 mutex_lock(&venc.venc_lock);
529
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200530 venc_power_off(dssdev);
531
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200532 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300533}
534
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300535static void venc_set_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530536 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200537{
538 DSSDBG("venc_set_timings\n");
539
Archit Taneja156fd992012-07-06 20:52:37 +0530540 mutex_lock(&venc.venc_lock);
541
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200542 /* Reset WSS data when the TV standard changes. */
Archit Tanejaa5abf472012-07-20 16:15:44 +0530543 if (memcmp(&venc.timings, timings, sizeof(*timings)))
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200544 venc.wss_data = 0;
545
Archit Tanejaa5abf472012-07-20 16:15:44 +0530546 venc.timings = *timings;
Archit Taneja156fd992012-07-06 20:52:37 +0530547
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300548 dispc_set_tv_pclk(13500000);
549
Archit Taneja156fd992012-07-06 20:52:37 +0530550 mutex_unlock(&venc.venc_lock);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200551}
552
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300553static int venc_check_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530554 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200555{
556 DSSDBG("venc_check_timings\n");
557
558 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
559 return 0;
560
561 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
562 return 0;
563
564 return -EINVAL;
565}
566
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300567static void venc_get_timings(struct omap_dss_device *dssdev,
568 struct omap_video_timings *timings)
569{
570 mutex_lock(&venc.venc_lock);
571
572 *timings = venc.timings;
573
574 mutex_unlock(&venc.venc_lock);
575}
576
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300577static u32 venc_get_wss(struct omap_dss_device *dssdev)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200578{
579 /* Invert due to VENC_L21_WC_CTL:INV=1 */
580 return (venc.wss_data >> 8) ^ 0xfffff;
581}
582
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300583static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200584{
585 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300586 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200587
588 DSSDBG("venc_set_wss\n");
589
590 mutex_lock(&venc.venc_lock);
591
Archit Tanejaa5abf472012-07-20 16:15:44 +0530592 config = venc_timings_to_config(&venc.timings);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200593
594 /* Invert due to VENC_L21_WC_CTL:INV=1 */
595 venc.wss_data = (wss ^ 0xfffff) << 8;
596
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300597 r = venc_runtime_get();
598 if (r)
599 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200600
601 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
602 venc.wss_data);
603
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300604 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200605
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300606err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200607 mutex_unlock(&venc.venc_lock);
608
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300609 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200610}
611
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300612static void venc_set_type(struct omap_dss_device *dssdev,
Archit Tanejafebe2902012-08-16 11:55:15 +0530613 enum omap_dss_venc_type type)
614{
615 mutex_lock(&venc.venc_lock);
616
617 venc.type = type;
618
619 mutex_unlock(&venc.venc_lock);
620}
621
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300622static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
Archit Taneja89e71952012-08-16 11:56:31 +0530623 bool invert_polarity)
624{
625 mutex_lock(&venc.venc_lock);
626
627 venc.invert_polarity = invert_polarity;
628
629 mutex_unlock(&venc.venc_lock);
630}
631
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300632static int venc_init_regulator(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300633{
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300634 struct regulator *vdda_dac;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300635
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300636 if (venc.vdda_dac_reg != NULL)
637 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200638
Tomi Valkeinene6fa68b2014-01-02 12:54:31 +0200639 if (venc.pdev->dev.of_node)
640 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
641 else
642 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200643
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300644 if (IS_ERR(vdda_dac)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200645 if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
646 DSSERR("can't get VDDA_DAC regulator\n");
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300647 return PTR_ERR(vdda_dac);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200648 }
649
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300650 venc.vdda_dac_reg = vdda_dac;
651
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300652 return 0;
653}
654
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200655static void venc_dump_regs(struct seq_file *s)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300656{
657#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
658
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300659 if (venc_runtime_get())
660 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300661
662 DUMPREG(VENC_F_CONTROL);
663 DUMPREG(VENC_VIDOUT_CTRL);
664 DUMPREG(VENC_SYNC_CTRL);
665 DUMPREG(VENC_LLEN);
666 DUMPREG(VENC_FLENS);
667 DUMPREG(VENC_HFLTR_CTRL);
668 DUMPREG(VENC_CC_CARR_WSS_CARR);
669 DUMPREG(VENC_C_PHASE);
670 DUMPREG(VENC_GAIN_U);
671 DUMPREG(VENC_GAIN_V);
672 DUMPREG(VENC_GAIN_Y);
673 DUMPREG(VENC_BLACK_LEVEL);
674 DUMPREG(VENC_BLANK_LEVEL);
675 DUMPREG(VENC_X_COLOR);
676 DUMPREG(VENC_M_CONTROL);
677 DUMPREG(VENC_BSTAMP_WSS_DATA);
678 DUMPREG(VENC_S_CARR);
679 DUMPREG(VENC_LINE21);
680 DUMPREG(VENC_LN_SEL);
681 DUMPREG(VENC_L21__WC_CTL);
682 DUMPREG(VENC_HTRIGGER_VTRIGGER);
683 DUMPREG(VENC_SAVID__EAVID);
684 DUMPREG(VENC_FLEN__FAL);
685 DUMPREG(VENC_LAL__PHASE_RESET);
686 DUMPREG(VENC_HS_INT_START_STOP_X);
687 DUMPREG(VENC_HS_EXT_START_STOP_X);
688 DUMPREG(VENC_VS_INT_START_X);
689 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
690 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
691 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
692 DUMPREG(VENC_VS_EXT_STOP_Y);
693 DUMPREG(VENC_AVID_START_STOP_X);
694 DUMPREG(VENC_AVID_START_STOP_Y);
695 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
696 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
697 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
698 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
699 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
700 DUMPREG(VENC_GEN_CTRL);
701 DUMPREG(VENC_OUTPUT_CONTROL);
702 DUMPREG(VENC_OUTPUT_TEST);
703
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300704 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300705
706#undef DUMPREG
707}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000708
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300709static int venc_get_clocks(struct platform_device *pdev)
710{
711 struct clk *clk;
712
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300713 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300714 clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300715 if (IS_ERR(clk)) {
716 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300717 return PTR_ERR(clk);
718 }
719 } else {
720 clk = NULL;
721 }
722
723 venc.tv_dac_clk = clk;
724
725 return 0;
726}
727
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300728static int venc_connect(struct omap_dss_device *dssdev,
729 struct omap_dss_device *dst)
730{
731 struct omap_overlay_manager *mgr;
732 int r;
733
734 r = venc_init_regulator();
735 if (r)
736 return r;
737
738 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
739 if (!mgr)
740 return -ENODEV;
741
742 r = dss_mgr_connect(mgr, dssdev);
743 if (r)
744 return r;
745
746 r = omapdss_output_set_device(dssdev, dst);
747 if (r) {
748 DSSERR("failed to connect output to new device: %s\n",
749 dst->name);
750 dss_mgr_disconnect(mgr, dssdev);
751 return r;
752 }
753
754 return 0;
755}
756
757static void venc_disconnect(struct omap_dss_device *dssdev,
758 struct omap_dss_device *dst)
759{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300760 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300761
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300762 if (dst != dssdev->dst)
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300763 return;
764
765 omapdss_output_unset_device(dssdev);
766
767 if (dssdev->manager)
768 dss_mgr_disconnect(dssdev->manager, dssdev);
769}
770
771static const struct omapdss_atv_ops venc_ops = {
772 .connect = venc_connect,
773 .disconnect = venc_disconnect,
774
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300775 .enable = venc_display_enable,
776 .disable = venc_display_disable,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300777
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300778 .check_timings = venc_check_timings,
779 .set_timings = venc_set_timings,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300780 .get_timings = venc_get_timings,
781
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300782 .set_type = venc_set_type,
783 .invert_vid_out_polarity = venc_invert_vid_out_polarity,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300784
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300785 .set_wss = venc_set_wss,
786 .get_wss = venc_get_wss,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300787};
788
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300789static void venc_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530790{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300791 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530792
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300793 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530794 out->id = OMAP_DSS_OUTPUT_VENC;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300795 out->output_type = OMAP_DISPLAY_TYPE_VENC;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200796 out->name = "venc.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200797 out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300798 out->ops.atv = &venc_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300799 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530800
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300801 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530802}
803
804static void __exit venc_uninit_output(struct platform_device *pdev)
805{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300806 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530807
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300808 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530809}
810
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000811/* VENC HW IP initialisation */
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300812static int omap_venchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000813{
814 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000815 struct resource *venc_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300816 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000817
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000818 venc.pdev = pdev;
819
820 mutex_init(&venc.venc_lock);
821
822 venc.wss_data = 0;
823
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000824 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
825 if (!venc_mem) {
826 DSSERR("can't get IORESOURCE_MEM VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200827 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000828 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200829
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100830 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
831 resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000832 if (!venc.base) {
833 DSSERR("can't ioremap VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200834 return -ENOMEM;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000835 }
836
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300837 r = venc_get_clocks(pdev);
838 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200839 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300840
841 pm_runtime_enable(&pdev->dev);
842
843 r = venc_runtime_get();
844 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200845 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000846
847 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000848 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000849
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300850 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000851
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200852 dss_debugfs_create_file("venc", venc_dump_regs);
853
Archit Taneja81b87f52012-09-26 16:30:49 +0530854 venc_init_output(pdev);
855
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200856 return 0;
857
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200858err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300859 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300860 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000861}
862
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200863static int __exit omap_venchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000864{
Archit Taneja81b87f52012-09-26 16:30:49 +0530865 venc_uninit_output(pdev);
866
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300867 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300868
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000869 return 0;
870}
871
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300872static int venc_runtime_suspend(struct device *dev)
873{
874 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530875 clk_disable_unprepare(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300876
877 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300878
879 return 0;
880}
881
882static int venc_runtime_resume(struct device *dev)
883{
884 int r;
885
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300886 r = dispc_runtime_get();
887 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200888 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300889
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300890 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530891 clk_prepare_enable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300892
893 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300894}
895
896static const struct dev_pm_ops venc_pm_ops = {
897 .runtime_suspend = venc_runtime_suspend,
898 .runtime_resume = venc_runtime_resume,
899};
900
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000901static struct platform_driver omap_venchw_driver = {
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300902 .probe = omap_venchw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200903 .remove = __exit_p(omap_venchw_remove),
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000904 .driver = {
905 .name = "omapdss_venc",
906 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300907 .pm = &venc_pm_ops,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000908 },
909};
910
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200911int __init venc_init_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000912{
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300913 return platform_driver_register(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000914}
915
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200916void __exit venc_uninit_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000917{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +0200918 platform_driver_unregister(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000919}