blob: a423b674fcec19e35165b4593f98c50ffc4ee52f [file] [log] [blame]
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001/*
2 * Copyright © 2006-2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include "intel_drv.h"
25
26/**
27 * DOC: CDCLK / RAWCLK
28 *
29 * The display engine uses several different clocks to do its work. There
30 * are two main clocks involved that aren't directly related to the actual
31 * pixel clock or any symbol/bit clock of the actual output port. These
32 * are the core display clock (CDCLK) and RAWCLK.
33 *
34 * CDCLK clocks most of the display pipe logic, and thus its frequency
35 * must be high enough to support the rate at which pixels are flowing
36 * through the pipes. Downscaling must also be accounted as that increases
37 * the effective pixel rate.
38 *
39 * On several platforms the CDCLK frequency can be changed dynamically
40 * to minimize power consumption for a given display configuration.
41 * Typically changes to the CDCLK frequency require all the display pipes
42 * to be shut down while the frequency is being changed.
43 *
44 * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
45 * DMC will not change the active CDCLK frequency however, so that part
46 * will still be performed by the driver directly.
47 *
48 * RAWCLK is a fixed frequency clock, often used by various auxiliary
49 * blocks such as AUX CH or backlight PWM. Hence the only thing we
50 * really need to know about RAWCLK is its frequency so that various
51 * dividers can be programmed correctly.
52 */
53
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020054static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
55 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020056{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020057 cdclk_state->cdclk = 133333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020058}
59
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020060static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
61 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020062{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020063 cdclk_state->cdclk = 200000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020064}
65
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020066static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
67 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020068{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020069 cdclk_state->cdclk = 266667;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020070}
71
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020072static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
73 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020074{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020075 cdclk_state->cdclk = 333333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020076}
77
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020078static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
79 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020080{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020081 cdclk_state->cdclk = 400000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020082}
83
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020084static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
85 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020086{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020087 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020088}
89
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020090static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
91 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020092{
93 struct pci_dev *pdev = dev_priv->drm.pdev;
94 u16 hpllcc = 0;
95
96 /*
97 * 852GM/852GMV only supports 133 MHz and the HPLLCC
98 * encoding is different :(
99 * FIXME is this the right way to detect 852GM/852GMV?
100 */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200101 if (pdev->revision == 0x1) {
102 cdclk_state->cdclk = 133333;
103 return;
104 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200105
106 pci_bus_read_config_word(pdev->bus,
107 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
108
109 /* Assume that the hardware is in the high speed state. This
110 * should be the default.
111 */
112 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
113 case GC_CLOCK_133_200:
114 case GC_CLOCK_133_200_2:
115 case GC_CLOCK_100_200:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200116 cdclk_state->cdclk = 200000;
117 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200118 case GC_CLOCK_166_250:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200119 cdclk_state->cdclk = 250000;
120 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200121 case GC_CLOCK_100_133:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200122 cdclk_state->cdclk = 133333;
123 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200124 case GC_CLOCK_133_266:
125 case GC_CLOCK_133_266_2:
126 case GC_CLOCK_166_266:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200127 cdclk_state->cdclk = 266667;
128 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200129 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200130}
131
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200132static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
133 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200134{
135 struct pci_dev *pdev = dev_priv->drm.pdev;
136 u16 gcfgc = 0;
137
138 pci_read_config_word(pdev, GCFGC, &gcfgc);
139
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200140 if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
141 cdclk_state->cdclk = 133333;
142 return;
143 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200144
145 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
146 case GC_DISPLAY_CLOCK_333_320_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200147 cdclk_state->cdclk = 333333;
148 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200149 default:
150 case GC_DISPLAY_CLOCK_190_200_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200151 cdclk_state->cdclk = 190000;
152 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200153 }
154}
155
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200156static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
157 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200158{
159 struct pci_dev *pdev = dev_priv->drm.pdev;
160 u16 gcfgc = 0;
161
162 pci_read_config_word(pdev, GCFGC, &gcfgc);
163
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200164 if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
165 cdclk_state->cdclk = 133333;
166 return;
167 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200168
169 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
170 case GC_DISPLAY_CLOCK_333_320_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200171 cdclk_state->cdclk = 320000;
172 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200173 default:
174 case GC_DISPLAY_CLOCK_190_200_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200175 cdclk_state->cdclk = 200000;
176 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200177 }
178}
179
180static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
181{
182 static const unsigned int blb_vco[8] = {
183 [0] = 3200000,
184 [1] = 4000000,
185 [2] = 5333333,
186 [3] = 4800000,
187 [4] = 6400000,
188 };
189 static const unsigned int pnv_vco[8] = {
190 [0] = 3200000,
191 [1] = 4000000,
192 [2] = 5333333,
193 [3] = 4800000,
194 [4] = 2666667,
195 };
196 static const unsigned int cl_vco[8] = {
197 [0] = 3200000,
198 [1] = 4000000,
199 [2] = 5333333,
200 [3] = 6400000,
201 [4] = 3333333,
202 [5] = 3566667,
203 [6] = 4266667,
204 };
205 static const unsigned int elk_vco[8] = {
206 [0] = 3200000,
207 [1] = 4000000,
208 [2] = 5333333,
209 [3] = 4800000,
210 };
211 static const unsigned int ctg_vco[8] = {
212 [0] = 3200000,
213 [1] = 4000000,
214 [2] = 5333333,
215 [3] = 6400000,
216 [4] = 2666667,
217 [5] = 4266667,
218 };
219 const unsigned int *vco_table;
220 unsigned int vco;
221 uint8_t tmp = 0;
222
223 /* FIXME other chipsets? */
224 if (IS_GM45(dev_priv))
225 vco_table = ctg_vco;
Paulo Zanoni6b9e4412017-02-20 17:00:41 -0300226 else if (IS_G45(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200227 vco_table = elk_vco;
228 else if (IS_I965GM(dev_priv))
229 vco_table = cl_vco;
230 else if (IS_PINEVIEW(dev_priv))
231 vco_table = pnv_vco;
232 else if (IS_G33(dev_priv))
233 vco_table = blb_vco;
234 else
235 return 0;
236
237 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
238
239 vco = vco_table[tmp & 0x7];
240 if (vco == 0)
241 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
242 else
243 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
244
245 return vco;
246}
247
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200248static void g33_get_cdclk(struct drm_i915_private *dev_priv,
249 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200250{
251 struct pci_dev *pdev = dev_priv->drm.pdev;
252 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
253 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
254 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
255 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
256 const uint8_t *div_table;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200257 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200258 uint16_t tmp = 0;
259
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200260 cdclk_state->vco = intel_hpll_vco(dev_priv);
261
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200262 pci_read_config_word(pdev, GCFGC, &tmp);
263
264 cdclk_sel = (tmp >> 4) & 0x7;
265
266 if (cdclk_sel >= ARRAY_SIZE(div_3200))
267 goto fail;
268
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200269 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200270 case 3200000:
271 div_table = div_3200;
272 break;
273 case 4000000:
274 div_table = div_4000;
275 break;
276 case 4800000:
277 div_table = div_4800;
278 break;
279 case 5333333:
280 div_table = div_5333;
281 break;
282 default:
283 goto fail;
284 }
285
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200286 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
287 div_table[cdclk_sel]);
288 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200289
290fail:
291 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200292 cdclk_state->vco, tmp);
293 cdclk_state->cdclk = 190476;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200294}
295
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200296static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
297 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200298{
299 struct pci_dev *pdev = dev_priv->drm.pdev;
300 u16 gcfgc = 0;
301
302 pci_read_config_word(pdev, GCFGC, &gcfgc);
303
304 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
305 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200306 cdclk_state->cdclk = 266667;
307 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200308 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200309 cdclk_state->cdclk = 333333;
310 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200311 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200312 cdclk_state->cdclk = 444444;
313 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200314 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200315 cdclk_state->cdclk = 200000;
316 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200317 default:
318 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
319 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200320 cdclk_state->cdclk = 133333;
321 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200322 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200323 cdclk_state->cdclk = 166667;
324 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200325 }
326}
327
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200328static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
329 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200330{
331 struct pci_dev *pdev = dev_priv->drm.pdev;
332 static const uint8_t div_3200[] = { 16, 10, 8 };
333 static const uint8_t div_4000[] = { 20, 12, 10 };
334 static const uint8_t div_5333[] = { 24, 16, 14 };
335 const uint8_t *div_table;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200336 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200337 uint16_t tmp = 0;
338
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200339 cdclk_state->vco = intel_hpll_vco(dev_priv);
340
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200341 pci_read_config_word(pdev, GCFGC, &tmp);
342
343 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
344
345 if (cdclk_sel >= ARRAY_SIZE(div_3200))
346 goto fail;
347
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200348 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200349 case 3200000:
350 div_table = div_3200;
351 break;
352 case 4000000:
353 div_table = div_4000;
354 break;
355 case 5333333:
356 div_table = div_5333;
357 break;
358 default:
359 goto fail;
360 }
361
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200362 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
363 div_table[cdclk_sel]);
364 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200365
366fail:
367 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200368 cdclk_state->vco, tmp);
369 cdclk_state->cdclk = 200000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200370}
371
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200372static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
373 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200374{
375 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200376 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200377 uint16_t tmp = 0;
378
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200379 cdclk_state->vco = intel_hpll_vco(dev_priv);
380
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200381 pci_read_config_word(pdev, GCFGC, &tmp);
382
383 cdclk_sel = (tmp >> 12) & 0x1;
384
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200385 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200386 case 2666667:
387 case 4000000:
388 case 5333333:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200389 cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
390 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200391 case 3200000:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200392 cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
393 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200394 default:
395 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200396 cdclk_state->vco, tmp);
397 cdclk_state->cdclk = 222222;
398 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200399 }
400}
401
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200402static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
403 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200404{
405 uint32_t lcpll = I915_READ(LCPLL_CTL);
406 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
407
408 if (lcpll & LCPLL_CD_SOURCE_FCLK)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200409 cdclk_state->cdclk = 800000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200410 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200411 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200412 else if (freq == LCPLL_CLK_FREQ_450)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200413 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200414 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200415 cdclk_state->cdclk = 337500;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200416 else
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200417 cdclk_state->cdclk = 540000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200418}
419
Ville Syrjäläd305e062017-08-30 21:57:03 +0300420static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200421{
422 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
423 333333 : 320000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200424
425 /*
426 * We seem to get an unstable or solid color picture at 200MHz.
427 * Not sure what's wrong. For now use 200MHz only when all pipes
428 * are off.
429 */
Ville Syrjäläd305e062017-08-30 21:57:03 +0300430 if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200431 return 400000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300432 else if (min_cdclk > 266667)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200433 return freq_320;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300434 else if (min_cdclk > 0)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200435 return 266667;
436 else
437 return 200000;
438}
439
Ville Syrjälä999c5762017-10-24 12:52:09 +0300440static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
441{
442 if (IS_VALLEYVIEW(dev_priv)) {
443 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
444 return 2;
445 else if (cdclk >= 266667)
446 return 1;
447 else
448 return 0;
449 } else {
450 /*
451 * Specs are full of misinformation, but testing on actual
452 * hardware has shown that we just need to write the desired
453 * CCK divider into the Punit register.
454 */
455 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
456 }
457}
458
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200459static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
460 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200461{
Ville Syrjälä999c5762017-10-24 12:52:09 +0300462 u32 val;
463
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200464 cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
465 cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
466 CCK_DISPLAY_CLOCK_CONTROL,
467 cdclk_state->vco);
Ville Syrjälä999c5762017-10-24 12:52:09 +0300468
469 mutex_lock(&dev_priv->pcu_lock);
470 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
471 mutex_unlock(&dev_priv->pcu_lock);
472
473 if (IS_VALLEYVIEW(dev_priv))
474 cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK) >>
475 DSPFREQGUAR_SHIFT;
476 else
477 cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
478 DSPFREQGUAR_SHIFT_CHV;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200479}
480
481static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
482{
483 unsigned int credits, default_credits;
484
485 if (IS_CHERRYVIEW(dev_priv))
486 default_credits = PFI_CREDIT(12);
487 else
488 default_credits = PFI_CREDIT(8);
489
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200490 if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200491 /* CHV suggested value is 31 or 63 */
492 if (IS_CHERRYVIEW(dev_priv))
493 credits = PFI_CREDIT_63;
494 else
495 credits = PFI_CREDIT(15);
496 } else {
497 credits = default_credits;
498 }
499
500 /*
501 * WA - write default credits before re-programming
502 * FIXME: should we also set the resend bit here?
503 */
504 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
505 default_credits);
506
507 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
508 credits | PFI_CREDIT_RESEND);
509
510 /*
511 * FIXME is this guaranteed to clear
512 * immediately or should we poll for it?
513 */
514 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
515}
516
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200517static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
518 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200519{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200520 int cdclk = cdclk_state->cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +0300521 u32 val, cmd = cdclk_state->voltage_level;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200522
Ville Syrjälä0c9f353f2017-10-24 12:52:15 +0300523 switch (cdclk) {
524 case 400000:
525 case 333333:
526 case 320000:
527 case 266667:
528 case 200000:
529 break;
530 default:
531 MISSING_CASE(cdclk);
532 return;
533 }
534
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300535 /* There are cases where we can end up here with power domains
536 * off and a CDCLK frequency other than the minimum, like when
537 * issuing a modeset without actually changing any display after
538 * a system suspend. So grab the PIPE-A domain, which covers
539 * the HW blocks needed for the following programming.
540 */
541 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
542
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100543 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200544 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
545 val &= ~DSPFREQGUAR_MASK;
546 val |= (cmd << DSPFREQGUAR_SHIFT);
547 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
548 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
549 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
550 50)) {
551 DRM_ERROR("timed out waiting for CDclk change\n");
552 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100553 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200554
555 mutex_lock(&dev_priv->sb_lock);
556
557 if (cdclk == 400000) {
558 u32 divider;
559
560 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
561 cdclk) - 1;
562
563 /* adjust cdclk divider */
564 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
565 val &= ~CCK_FREQUENCY_VALUES;
566 val |= divider;
567 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
568
569 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
570 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
571 50))
572 DRM_ERROR("timed out waiting for CDclk change\n");
573 }
574
575 /* adjust self-refresh exit latency value */
576 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
577 val &= ~0x7f;
578
579 /*
580 * For high bandwidth configs, we set a higher latency in the bunit
581 * so that the core display fetch happens in time to avoid underruns.
582 */
583 if (cdclk == 400000)
584 val |= 4500 / 250; /* 4.5 usec */
585 else
586 val |= 3000 / 250; /* 3.0 usec */
587 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
588
589 mutex_unlock(&dev_priv->sb_lock);
590
591 intel_update_cdclk(dev_priv);
Ville Syrjälä1a5301a2017-01-26 21:57:19 +0200592
593 vlv_program_pfi_credits(dev_priv);
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300594
595 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200596}
597
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200598static void chv_set_cdclk(struct drm_i915_private *dev_priv,
599 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200600{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200601 int cdclk = cdclk_state->cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +0300602 u32 val, cmd = cdclk_state->voltage_level;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200603
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200604 switch (cdclk) {
605 case 333333:
606 case 320000:
607 case 266667:
608 case 200000:
609 break;
610 default:
611 MISSING_CASE(cdclk);
612 return;
613 }
614
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300615 /* There are cases where we can end up here with power domains
616 * off and a CDCLK frequency other than the minimum, like when
617 * issuing a modeset without actually changing any display after
618 * a system suspend. So grab the PIPE-A domain, which covers
619 * the HW blocks needed for the following programming.
620 */
621 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
622
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100623 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200624 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
625 val &= ~DSPFREQGUAR_MASK_CHV;
626 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
627 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
628 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
629 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
630 50)) {
631 DRM_ERROR("timed out waiting for CDclk change\n");
632 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100633 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200634
635 intel_update_cdclk(dev_priv);
Ville Syrjälä1a5301a2017-01-26 21:57:19 +0200636
637 vlv_program_pfi_credits(dev_priv);
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300638
639 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200640}
641
Ville Syrjäläd305e062017-08-30 21:57:03 +0300642static int bdw_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200643{
Ville Syrjäläd305e062017-08-30 21:57:03 +0300644 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200645 return 675000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300646 else if (min_cdclk > 450000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200647 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300648 else if (min_cdclk > 337500)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200649 return 450000;
650 else
651 return 337500;
652}
653
Ville Syrjäläd7ffaee2017-10-24 12:52:10 +0300654static u8 bdw_calc_voltage_level(int cdclk)
655{
656 switch (cdclk) {
657 default:
658 case 337500:
659 return 2;
660 case 450000:
661 return 0;
662 case 540000:
663 return 1;
664 case 675000:
665 return 3;
666 }
667}
668
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200669static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
670 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200671{
672 uint32_t lcpll = I915_READ(LCPLL_CTL);
673 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
674
675 if (lcpll & LCPLL_CD_SOURCE_FCLK)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200676 cdclk_state->cdclk = 800000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200677 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200678 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200679 else if (freq == LCPLL_CLK_FREQ_450)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200680 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200681 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200682 cdclk_state->cdclk = 540000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200683 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200684 cdclk_state->cdclk = 337500;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200685 else
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200686 cdclk_state->cdclk = 675000;
Ville Syrjäläd7ffaee2017-10-24 12:52:10 +0300687
688 /*
689 * Can't read this out :( Let's assume it's
690 * at least what the CDCLK frequency requires.
691 */
692 cdclk_state->voltage_level =
693 bdw_calc_voltage_level(cdclk_state->cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200694}
695
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200696static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
697 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200698{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200699 int cdclk = cdclk_state->cdclk;
Ville Syrjäläd7ffaee2017-10-24 12:52:10 +0300700 uint32_t val;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200701 int ret;
702
703 if (WARN((I915_READ(LCPLL_CTL) &
704 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
705 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
706 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
707 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
708 "trying to change cdclk frequency with cdclk not enabled\n"))
709 return;
710
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100711 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200712 ret = sandybridge_pcode_write(dev_priv,
713 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100714 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200715 if (ret) {
716 DRM_ERROR("failed to inform pcode about cdclk change\n");
717 return;
718 }
719
720 val = I915_READ(LCPLL_CTL);
721 val |= LCPLL_CD_SOURCE_FCLK;
722 I915_WRITE(LCPLL_CTL, val);
723
Marta Lofstedt31648882017-09-08 16:28:29 +0300724 /*
725 * According to the spec, it should be enough to poll for this 1 us.
726 * However, extensive testing shows that this can take longer.
727 */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200728 if (wait_for_us(I915_READ(LCPLL_CTL) &
Marta Lofstedt31648882017-09-08 16:28:29 +0300729 LCPLL_CD_SOURCE_FCLK_DONE, 100))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200730 DRM_ERROR("Switching to FCLK failed\n");
731
732 val = I915_READ(LCPLL_CTL);
733 val &= ~LCPLL_CLK_FREQ_MASK;
734
735 switch (cdclk) {
Ville Syrjälä2b584172017-10-24 12:52:07 +0300736 default:
737 MISSING_CASE(cdclk);
738 /* fall through */
739 case 337500:
740 val |= LCPLL_CLK_FREQ_337_5_BDW;
Ville Syrjälä2b584172017-10-24 12:52:07 +0300741 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200742 case 450000:
743 val |= LCPLL_CLK_FREQ_450;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200744 break;
745 case 540000:
746 val |= LCPLL_CLK_FREQ_54O_BDW;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200747 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200748 case 675000:
749 val |= LCPLL_CLK_FREQ_675_BDW;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200750 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200751 }
752
753 I915_WRITE(LCPLL_CTL, val);
754
755 val = I915_READ(LCPLL_CTL);
756 val &= ~LCPLL_CD_SOURCE_FCLK;
757 I915_WRITE(LCPLL_CTL, val);
758
759 if (wait_for_us((I915_READ(LCPLL_CTL) &
760 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
761 DRM_ERROR("Switching back to LCPLL failed\n");
762
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100763 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläd7ffaee2017-10-24 12:52:10 +0300764 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
765 cdclk_state->voltage_level);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100766 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200767
768 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
769
770 intel_update_cdclk(dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200771}
772
Ville Syrjäläd305e062017-08-30 21:57:03 +0300773static int skl_calc_cdclk(int min_cdclk, int vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200774{
775 if (vco == 8640000) {
Ville Syrjäläd305e062017-08-30 21:57:03 +0300776 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200777 return 617143;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300778 else if (min_cdclk > 432000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200779 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300780 else if (min_cdclk > 308571)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200781 return 432000;
782 else
783 return 308571;
784 } else {
Ville Syrjäläd305e062017-08-30 21:57:03 +0300785 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200786 return 675000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300787 else if (min_cdclk > 450000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200788 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300789 else if (min_cdclk > 337500)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200790 return 450000;
791 else
792 return 337500;
793 }
794}
795
Ville Syrjälä2aa97492017-10-24 12:52:11 +0300796static u8 skl_calc_voltage_level(int cdclk)
797{
798 switch (cdclk) {
799 default:
800 case 308571:
801 case 337500:
802 return 0;
803 case 450000:
804 case 432000:
805 return 1;
806 case 540000:
807 return 2;
808 case 617143:
809 case 675000:
810 return 3;
811 }
812}
813
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200814static void skl_dpll0_update(struct drm_i915_private *dev_priv,
815 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200816{
817 u32 val;
818
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200819 cdclk_state->ref = 24000;
820 cdclk_state->vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200821
822 val = I915_READ(LCPLL1_CTL);
823 if ((val & LCPLL_PLL_ENABLE) == 0)
824 return;
825
826 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
827 return;
828
829 val = I915_READ(DPLL_CTRL1);
830
831 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
832 DPLL_CTRL1_SSC(SKL_DPLL0) |
833 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
834 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
835 return;
836
837 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
838 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
839 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
840 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
841 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200842 cdclk_state->vco = 8100000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200843 break;
844 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
845 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200846 cdclk_state->vco = 8640000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200847 break;
848 default:
849 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
850 break;
851 }
852}
853
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200854static void skl_get_cdclk(struct drm_i915_private *dev_priv,
855 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200856{
857 u32 cdctl;
858
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200859 skl_dpll0_update(dev_priv, cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200860
Imre Deakb6c51c32018-01-17 19:25:08 +0200861 cdclk_state->cdclk = cdclk_state->bypass = cdclk_state->ref;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200862
863 if (cdclk_state->vco == 0)
Ville Syrjälä2aa97492017-10-24 12:52:11 +0300864 goto out;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200865
866 cdctl = I915_READ(CDCLK_CTL);
867
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200868 if (cdclk_state->vco == 8640000) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200869 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
870 case CDCLK_FREQ_450_432:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200871 cdclk_state->cdclk = 432000;
872 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200873 case CDCLK_FREQ_337_308:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200874 cdclk_state->cdclk = 308571;
875 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200876 case CDCLK_FREQ_540:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200877 cdclk_state->cdclk = 540000;
878 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200879 case CDCLK_FREQ_675_617:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200880 cdclk_state->cdclk = 617143;
881 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200882 default:
883 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200884 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200885 }
886 } else {
887 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
888 case CDCLK_FREQ_450_432:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200889 cdclk_state->cdclk = 450000;
890 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200891 case CDCLK_FREQ_337_308:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200892 cdclk_state->cdclk = 337500;
893 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200894 case CDCLK_FREQ_540:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200895 cdclk_state->cdclk = 540000;
896 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200897 case CDCLK_FREQ_675_617:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200898 cdclk_state->cdclk = 675000;
899 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200900 default:
901 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200902 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200903 }
904 }
Ville Syrjälä2aa97492017-10-24 12:52:11 +0300905
906 out:
907 /*
908 * Can't read this out :( Let's assume it's
909 * at least what the CDCLK frequency requires.
910 */
911 cdclk_state->voltage_level =
912 skl_calc_voltage_level(cdclk_state->cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200913}
914
915/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
916static int skl_cdclk_decimal(int cdclk)
917{
918 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
919}
920
921static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
922 int vco)
923{
924 bool changed = dev_priv->skl_preferred_vco_freq != vco;
925
926 dev_priv->skl_preferred_vco_freq = vco;
927
928 if (changed)
929 intel_update_max_cdclk(dev_priv);
930}
931
932static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
933{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200934 u32 val;
935
936 WARN_ON(vco != 8100000 && vco != 8640000);
937
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200938 /*
939 * We always enable DPLL0 with the lowest link rate possible, but still
940 * taking into account the VCO required to operate the eDP panel at the
941 * desired frequency. The usual DP link rates operate with a VCO of
942 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
943 * The modeset code is responsible for the selection of the exact link
944 * rate later on, with the constraint of choosing a frequency that
945 * works with vco.
946 */
947 val = I915_READ(DPLL_CTRL1);
948
949 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
950 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
951 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
952 if (vco == 8640000)
953 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
954 SKL_DPLL0);
955 else
956 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
957 SKL_DPLL0);
958
959 I915_WRITE(DPLL_CTRL1, val);
960 POSTING_READ(DPLL_CTRL1);
961
962 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
963
964 if (intel_wait_for_register(dev_priv,
965 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
966 5))
967 DRM_ERROR("DPLL0 not locked\n");
968
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200969 dev_priv->cdclk.hw.vco = vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200970
971 /* We'll want to keep using the current vco from now on. */
972 skl_set_preferred_cdclk_vco(dev_priv, vco);
973}
974
975static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
976{
977 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
978 if (intel_wait_for_register(dev_priv,
979 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
980 1))
981 DRM_ERROR("Couldn't disable DPLL0\n");
982
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200983 dev_priv->cdclk.hw.vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200984}
985
986static void skl_set_cdclk(struct drm_i915_private *dev_priv,
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200987 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200988{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200989 int cdclk = cdclk_state->cdclk;
990 int vco = cdclk_state->vco;
Lucas De Marchi53421c22017-12-04 15:22:10 -0800991 u32 freq_select, cdclk_ctl;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200992 int ret;
993
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100994 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200995 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
996 SKL_CDCLK_PREPARE_FOR_CHANGE,
997 SKL_CDCLK_READY_FOR_CHANGE,
998 SKL_CDCLK_READY_FOR_CHANGE, 3);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100999 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001000 if (ret) {
1001 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
1002 ret);
1003 return;
1004 }
1005
Lucas De Marchi53421c22017-12-04 15:22:10 -08001006 /* Choose frequency for this cdclk */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001007 switch (cdclk) {
Ville Syrjälä2b584172017-10-24 12:52:07 +03001008 default:
Imre Deakb6c51c32018-01-17 19:25:08 +02001009 WARN_ON(cdclk != dev_priv->cdclk.hw.bypass);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001010 WARN_ON(vco != 0);
1011 /* fall through */
1012 case 308571:
1013 case 337500:
1014 freq_select = CDCLK_FREQ_337_308;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001015 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001016 case 450000:
1017 case 432000:
1018 freq_select = CDCLK_FREQ_450_432;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001019 break;
1020 case 540000:
1021 freq_select = CDCLK_FREQ_540;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001022 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001023 case 617143:
1024 case 675000:
1025 freq_select = CDCLK_FREQ_675_617;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001026 break;
1027 }
1028
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001029 if (dev_priv->cdclk.hw.vco != 0 &&
1030 dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001031 skl_dpll0_disable(dev_priv);
1032
Lucas De Marchi53421c22017-12-04 15:22:10 -08001033 cdclk_ctl = I915_READ(CDCLK_CTL);
1034
1035 if (dev_priv->cdclk.hw.vco != vco) {
1036 /* Wa Display #1183: skl,kbl,cfl */
1037 cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1038 cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1039 I915_WRITE(CDCLK_CTL, cdclk_ctl);
1040 }
1041
1042 /* Wa Display #1183: skl,kbl,cfl */
1043 cdclk_ctl |= CDCLK_DIVMUX_CD_OVERRIDE;
1044 I915_WRITE(CDCLK_CTL, cdclk_ctl);
1045 POSTING_READ(CDCLK_CTL);
1046
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001047 if (dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001048 skl_dpll0_enable(dev_priv, vco);
1049
Lucas De Marchi53421c22017-12-04 15:22:10 -08001050 /* Wa Display #1183: skl,kbl,cfl */
1051 cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1052 I915_WRITE(CDCLK_CTL, cdclk_ctl);
1053
1054 cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1055 I915_WRITE(CDCLK_CTL, cdclk_ctl);
1056
1057 /* Wa Display #1183: skl,kbl,cfl */
1058 cdclk_ctl &= ~CDCLK_DIVMUX_CD_OVERRIDE;
1059 I915_WRITE(CDCLK_CTL, cdclk_ctl);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001060 POSTING_READ(CDCLK_CTL);
1061
1062 /* inform PCU of the change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001063 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä2aa97492017-10-24 12:52:11 +03001064 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1065 cdclk_state->voltage_level);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001066 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001067
1068 intel_update_cdclk(dev_priv);
1069}
1070
1071static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
1072{
1073 uint32_t cdctl, expected;
1074
1075 /*
1076 * check if the pre-os initialized the display
1077 * There is SWF18 scratchpad register defined which is set by the
1078 * pre-os which can be used by the OS drivers to check the status
1079 */
1080 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
1081 goto sanitize;
1082
1083 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001084 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
1085
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001086 /* Is PLL enabled and locked ? */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001087 if (dev_priv->cdclk.hw.vco == 0 ||
Imre Deakb6c51c32018-01-17 19:25:08 +02001088 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001089 goto sanitize;
1090
1091 /* DPLL okay; verify the cdclock
1092 *
1093 * Noticed in some instances that the freq selection is correct but
1094 * decimal part is programmed wrong from BIOS where pre-os does not
1095 * enable display. Verify the same as well.
1096 */
1097 cdctl = I915_READ(CDCLK_CTL);
1098 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001099 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001100 if (cdctl == expected)
1101 /* All well; nothing to sanitize */
1102 return;
1103
1104sanitize:
1105 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1106
1107 /* force cdclk programming */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001108 dev_priv->cdclk.hw.cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001109 /* force full PLL disable + enable */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001110 dev_priv->cdclk.hw.vco = -1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001111}
1112
1113/**
1114 * skl_init_cdclk - Initialize CDCLK on SKL
1115 * @dev_priv: i915 device
1116 *
1117 * Initialize CDCLK for SKL and derivatives. This is generally
1118 * done only during the display core initialization sequence,
1119 * after which the DMC will take care of turning CDCLK off/on
1120 * as needed.
1121 */
1122void skl_init_cdclk(struct drm_i915_private *dev_priv)
1123{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001124 struct intel_cdclk_state cdclk_state;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001125
1126 skl_sanitize_cdclk(dev_priv);
1127
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001128 if (dev_priv->cdclk.hw.cdclk != 0 &&
1129 dev_priv->cdclk.hw.vco != 0) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001130 /*
1131 * Use the current vco as our initial
1132 * guess as to what the preferred vco is.
1133 */
1134 if (dev_priv->skl_preferred_vco_freq == 0)
1135 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001136 dev_priv->cdclk.hw.vco);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001137 return;
1138 }
1139
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001140 cdclk_state = dev_priv->cdclk.hw;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001141
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001142 cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
1143 if (cdclk_state.vco == 0)
1144 cdclk_state.vco = 8100000;
1145 cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
Ville Syrjälä2aa97492017-10-24 12:52:11 +03001146 cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001147
1148 skl_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001149}
1150
1151/**
1152 * skl_uninit_cdclk - Uninitialize CDCLK on SKL
1153 * @dev_priv: i915 device
1154 *
1155 * Uninitialize CDCLK for SKL and derivatives. This is done only
1156 * during the display core uninitialization sequence.
1157 */
1158void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
1159{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001160 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1161
Imre Deakb6c51c32018-01-17 19:25:08 +02001162 cdclk_state.cdclk = cdclk_state.bypass;
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001163 cdclk_state.vco = 0;
Ville Syrjälä2aa97492017-10-24 12:52:11 +03001164 cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001165
1166 skl_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001167}
1168
Ville Syrjäläd305e062017-08-30 21:57:03 +03001169static int bxt_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001170{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001171 if (min_cdclk > 576000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001172 return 624000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001173 else if (min_cdclk > 384000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001174 return 576000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001175 else if (min_cdclk > 288000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001176 return 384000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001177 else if (min_cdclk > 144000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001178 return 288000;
1179 else
1180 return 144000;
1181}
1182
Ville Syrjäläd305e062017-08-30 21:57:03 +03001183static int glk_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001184{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001185 if (min_cdclk > 158400)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001186 return 316800;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001187 else if (min_cdclk > 79200)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001188 return 158400;
1189 else
1190 return 79200;
1191}
1192
Ville Syrjälä2123f442017-10-24 12:52:12 +03001193static u8 bxt_calc_voltage_level(int cdclk)
1194{
1195 return DIV_ROUND_UP(cdclk, 25000);
1196}
1197
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001198static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1199{
1200 int ratio;
1201
Imre Deakb6c51c32018-01-17 19:25:08 +02001202 if (cdclk == dev_priv->cdclk.hw.bypass)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001203 return 0;
1204
1205 switch (cdclk) {
1206 default:
1207 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001208 /* fall through */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001209 case 144000:
1210 case 288000:
1211 case 384000:
1212 case 576000:
1213 ratio = 60;
1214 break;
1215 case 624000:
1216 ratio = 65;
1217 break;
1218 }
1219
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001220 return dev_priv->cdclk.hw.ref * ratio;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001221}
1222
1223static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1224{
1225 int ratio;
1226
Imre Deakb6c51c32018-01-17 19:25:08 +02001227 if (cdclk == dev_priv->cdclk.hw.bypass)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001228 return 0;
1229
1230 switch (cdclk) {
1231 default:
1232 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001233 /* fall through */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001234 case 79200:
1235 case 158400:
1236 case 316800:
1237 ratio = 33;
1238 break;
1239 }
1240
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001241 return dev_priv->cdclk.hw.ref * ratio;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001242}
1243
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001244static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
1245 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001246{
1247 u32 val;
1248
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001249 cdclk_state->ref = 19200;
1250 cdclk_state->vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001251
1252 val = I915_READ(BXT_DE_PLL_ENABLE);
1253 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
1254 return;
1255
1256 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
1257 return;
1258
1259 val = I915_READ(BXT_DE_PLL_CTL);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001260 cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001261}
1262
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001263static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
1264 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001265{
1266 u32 divider;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001267 int div;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001268
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001269 bxt_de_pll_update(dev_priv, cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001270
Imre Deakb6c51c32018-01-17 19:25:08 +02001271 cdclk_state->cdclk = cdclk_state->bypass = cdclk_state->ref;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001272
1273 if (cdclk_state->vco == 0)
Ville Syrjälä2123f442017-10-24 12:52:12 +03001274 goto out;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001275
1276 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1277
1278 switch (divider) {
1279 case BXT_CDCLK_CD2X_DIV_SEL_1:
1280 div = 2;
1281 break;
1282 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
1283 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
1284 div = 3;
1285 break;
1286 case BXT_CDCLK_CD2X_DIV_SEL_2:
1287 div = 4;
1288 break;
1289 case BXT_CDCLK_CD2X_DIV_SEL_4:
1290 div = 8;
1291 break;
1292 default:
1293 MISSING_CASE(divider);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001294 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001295 }
1296
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001297 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
Ville Syrjälä2123f442017-10-24 12:52:12 +03001298
1299 out:
1300 /*
1301 * Can't read this out :( Let's assume it's
1302 * at least what the CDCLK frequency requires.
1303 */
1304 cdclk_state->voltage_level =
1305 bxt_calc_voltage_level(cdclk_state->cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001306}
1307
1308static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
1309{
1310 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
1311
1312 /* Timeout 200us */
1313 if (intel_wait_for_register(dev_priv,
1314 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
1315 1))
1316 DRM_ERROR("timeout waiting for DE PLL unlock\n");
1317
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001318 dev_priv->cdclk.hw.vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001319}
1320
1321static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
1322{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001323 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001324 u32 val;
1325
1326 val = I915_READ(BXT_DE_PLL_CTL);
1327 val &= ~BXT_DE_PLL_RATIO_MASK;
1328 val |= BXT_DE_PLL_RATIO(ratio);
1329 I915_WRITE(BXT_DE_PLL_CTL, val);
1330
1331 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
1332
1333 /* Timeout 200us */
1334 if (intel_wait_for_register(dev_priv,
1335 BXT_DE_PLL_ENABLE,
1336 BXT_DE_PLL_LOCK,
1337 BXT_DE_PLL_LOCK,
1338 1))
1339 DRM_ERROR("timeout waiting for DE PLL lock\n");
1340
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001341 dev_priv->cdclk.hw.vco = vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001342}
1343
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001344static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001345 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001346{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001347 int cdclk = cdclk_state->cdclk;
1348 int vco = cdclk_state->vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001349 u32 val, divider;
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001350 int ret;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001351
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001352 /* cdclk = vco / 2 / div{1,1.5,2,4} */
1353 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
Ville Syrjälä2b584172017-10-24 12:52:07 +03001354 default:
Imre Deakb6c51c32018-01-17 19:25:08 +02001355 WARN_ON(cdclk != dev_priv->cdclk.hw.bypass);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001356 WARN_ON(vco != 0);
1357 /* fall through */
1358 case 2:
1359 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001360 break;
1361 case 3:
1362 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
1363 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
1364 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001365 case 4:
1366 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001367 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001368 case 8:
1369 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001370 break;
1371 }
1372
Imre Deake76019a2018-01-30 16:29:38 +02001373 /*
1374 * Inform power controller of upcoming frequency change. BSpec
1375 * requires us to wait up to 150usec, but that leads to timeouts;
1376 * the 2ms used here is based on experiment.
1377 */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001378 mutex_lock(&dev_priv->pcu_lock);
Imre Deake76019a2018-01-30 16:29:38 +02001379 ret = sandybridge_pcode_write_timeout(dev_priv,
1380 HSW_PCODE_DE_WRITE_FREQ_REQ,
1381 0x80000000, 2000);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001382 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001383
1384 if (ret) {
1385 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
1386 ret, cdclk);
1387 return;
1388 }
1389
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001390 if (dev_priv->cdclk.hw.vco != 0 &&
1391 dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001392 bxt_de_pll_disable(dev_priv);
1393
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001394 if (dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001395 bxt_de_pll_enable(dev_priv, vco);
1396
1397 val = divider | skl_cdclk_decimal(cdclk);
1398 /*
1399 * FIXME if only the cd2x divider needs changing, it could be done
1400 * without shutting off the pipe (if only one pipe is active).
1401 */
1402 val |= BXT_CDCLK_CD2X_PIPE_NONE;
1403 /*
1404 * Disable SSA Precharge when CD clock frequency < 500 MHz,
1405 * enable otherwise.
1406 */
1407 if (cdclk >= 500000)
1408 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1409 I915_WRITE(CDCLK_CTL, val);
1410
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001411 mutex_lock(&dev_priv->pcu_lock);
Imre Deake76019a2018-01-30 16:29:38 +02001412 /*
1413 * The timeout isn't specified, the 2ms used here is based on
1414 * experiment.
1415 * FIXME: Waiting for the request completion could be delayed until
1416 * the next PCODE request based on BSpec.
1417 */
1418 ret = sandybridge_pcode_write_timeout(dev_priv,
1419 HSW_PCODE_DE_WRITE_FREQ_REQ,
1420 cdclk_state->voltage_level, 2000);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001421 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001422
1423 if (ret) {
1424 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
1425 ret, cdclk);
1426 return;
1427 }
1428
1429 intel_update_cdclk(dev_priv);
1430}
1431
1432static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
1433{
1434 u32 cdctl, expected;
1435
1436 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001437 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001438
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001439 if (dev_priv->cdclk.hw.vco == 0 ||
Imre Deakb6c51c32018-01-17 19:25:08 +02001440 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001441 goto sanitize;
1442
1443 /* DPLL okay; verify the cdclock
1444 *
1445 * Some BIOS versions leave an incorrect decimal frequency value and
1446 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
1447 * so sanitize this register.
1448 */
1449 cdctl = I915_READ(CDCLK_CTL);
1450 /*
1451 * Let's ignore the pipe field, since BIOS could have configured the
1452 * dividers both synching to an active pipe, or asynchronously
1453 * (PIPE_NONE).
1454 */
1455 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
1456
1457 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001458 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001459 /*
1460 * Disable SSA Precharge when CD clock frequency < 500 MHz,
1461 * enable otherwise.
1462 */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001463 if (dev_priv->cdclk.hw.cdclk >= 500000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001464 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1465
1466 if (cdctl == expected)
1467 /* All well; nothing to sanitize */
1468 return;
1469
1470sanitize:
1471 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1472
1473 /* force cdclk programming */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001474 dev_priv->cdclk.hw.cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001475
1476 /* force full PLL disable + enable */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001477 dev_priv->cdclk.hw.vco = -1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001478}
1479
1480/**
1481 * bxt_init_cdclk - Initialize CDCLK on BXT
1482 * @dev_priv: i915 device
1483 *
1484 * Initialize CDCLK for BXT and derivatives. This is generally
1485 * done only during the display core initialization sequence,
1486 * after which the DMC will take care of turning CDCLK off/on
1487 * as needed.
1488 */
1489void bxt_init_cdclk(struct drm_i915_private *dev_priv)
1490{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001491 struct intel_cdclk_state cdclk_state;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001492
1493 bxt_sanitize_cdclk(dev_priv);
1494
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001495 if (dev_priv->cdclk.hw.cdclk != 0 &&
1496 dev_priv->cdclk.hw.vco != 0)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001497 return;
1498
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001499 cdclk_state = dev_priv->cdclk.hw;
1500
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001501 /*
1502 * FIXME:
1503 * - The initial CDCLK needs to be read from VBT.
1504 * Need to make this change after VBT has changes for BXT.
1505 */
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001506 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001507 cdclk_state.cdclk = glk_calc_cdclk(0);
1508 cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001509 } else {
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001510 cdclk_state.cdclk = bxt_calc_cdclk(0);
1511 cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001512 }
Ville Syrjälä2123f442017-10-24 12:52:12 +03001513 cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001514
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001515 bxt_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001516}
1517
1518/**
1519 * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
1520 * @dev_priv: i915 device
1521 *
1522 * Uninitialize CDCLK for BXT and derivatives. This is done only
1523 * during the display core uninitialization sequence.
1524 */
1525void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
1526{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001527 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1528
Imre Deakb6c51c32018-01-17 19:25:08 +02001529 cdclk_state.cdclk = cdclk_state.bypass;
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001530 cdclk_state.vco = 0;
Ville Syrjälä2123f442017-10-24 12:52:12 +03001531 cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001532
1533 bxt_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001534}
1535
Ville Syrjäläd305e062017-08-30 21:57:03 +03001536static int cnl_calc_cdclk(int min_cdclk)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001537{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001538 if (min_cdclk > 336000)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001539 return 528000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001540 else if (min_cdclk > 168000)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001541 return 336000;
1542 else
1543 return 168000;
1544}
1545
Ville Syrjälä48469ec2017-10-24 12:52:13 +03001546static u8 cnl_calc_voltage_level(int cdclk)
1547{
1548 switch (cdclk) {
1549 default:
1550 case 168000:
1551 return 0;
1552 case 336000:
1553 return 1;
1554 case 528000:
1555 return 2;
1556 }
1557}
1558
Ville Syrjälä945f2672017-06-09 15:25:58 -07001559static void cnl_cdclk_pll_update(struct drm_i915_private *dev_priv,
1560 struct intel_cdclk_state *cdclk_state)
1561{
1562 u32 val;
1563
1564 if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
1565 cdclk_state->ref = 24000;
1566 else
1567 cdclk_state->ref = 19200;
1568
1569 cdclk_state->vco = 0;
1570
1571 val = I915_READ(BXT_DE_PLL_ENABLE);
1572 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
1573 return;
1574
1575 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
1576 return;
1577
1578 cdclk_state->vco = (val & CNL_CDCLK_PLL_RATIO_MASK) * cdclk_state->ref;
1579}
1580
1581static void cnl_get_cdclk(struct drm_i915_private *dev_priv,
1582 struct intel_cdclk_state *cdclk_state)
1583{
1584 u32 divider;
1585 int div;
1586
1587 cnl_cdclk_pll_update(dev_priv, cdclk_state);
1588
Imre Deakb6c51c32018-01-17 19:25:08 +02001589 cdclk_state->cdclk = cdclk_state->bypass = cdclk_state->ref;
Ville Syrjälä945f2672017-06-09 15:25:58 -07001590
1591 if (cdclk_state->vco == 0)
Ville Syrjälä48469ec2017-10-24 12:52:13 +03001592 goto out;
Ville Syrjälä945f2672017-06-09 15:25:58 -07001593
1594 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1595
1596 switch (divider) {
1597 case BXT_CDCLK_CD2X_DIV_SEL_1:
1598 div = 2;
1599 break;
1600 case BXT_CDCLK_CD2X_DIV_SEL_2:
1601 div = 4;
1602 break;
1603 default:
1604 MISSING_CASE(divider);
1605 return;
1606 }
1607
1608 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
Ville Syrjälä48469ec2017-10-24 12:52:13 +03001609
1610 out:
1611 /*
1612 * Can't read this out :( Let's assume it's
1613 * at least what the CDCLK frequency requires.
1614 */
1615 cdclk_state->voltage_level =
1616 cnl_calc_voltage_level(cdclk_state->cdclk);
Ville Syrjälä945f2672017-06-09 15:25:58 -07001617}
1618
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001619static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
1620{
1621 u32 val;
1622
1623 val = I915_READ(BXT_DE_PLL_ENABLE);
1624 val &= ~BXT_DE_PLL_PLL_ENABLE;
1625 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1626
1627 /* Timeout 200us */
1628 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
1629 DRM_ERROR("timout waiting for CDCLK PLL unlock\n");
1630
1631 dev_priv->cdclk.hw.vco = 0;
1632}
1633
1634static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
1635{
1636 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
1637 u32 val;
1638
1639 val = CNL_CDCLK_PLL_RATIO(ratio);
1640 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1641
1642 val |= BXT_DE_PLL_PLL_ENABLE;
1643 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1644
1645 /* Timeout 200us */
1646 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
1647 DRM_ERROR("timout waiting for CDCLK PLL lock\n");
1648
1649 dev_priv->cdclk.hw.vco = vco;
1650}
1651
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001652static void cnl_set_cdclk(struct drm_i915_private *dev_priv,
1653 const struct intel_cdclk_state *cdclk_state)
1654{
1655 int cdclk = cdclk_state->cdclk;
1656 int vco = cdclk_state->vco;
Ville Syrjälä48469ec2017-10-24 12:52:13 +03001657 u32 val, divider;
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001658 int ret;
1659
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001660 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001661 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1662 SKL_CDCLK_PREPARE_FOR_CHANGE,
1663 SKL_CDCLK_READY_FOR_CHANGE,
1664 SKL_CDCLK_READY_FOR_CHANGE, 3);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001665 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001666 if (ret) {
1667 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
1668 ret);
1669 return;
1670 }
1671
1672 /* cdclk = vco / 2 / div{1,2} */
1673 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001674 default:
Imre Deakb6c51c32018-01-17 19:25:08 +02001675 WARN_ON(cdclk != dev_priv->cdclk.hw.bypass);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001676 WARN_ON(vco != 0);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001677 /* fall through */
1678 case 2:
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001679 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
1680 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001681 case 4:
1682 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
1683 break;
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001684 }
1685
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001686 if (dev_priv->cdclk.hw.vco != 0 &&
1687 dev_priv->cdclk.hw.vco != vco)
1688 cnl_cdclk_pll_disable(dev_priv);
1689
1690 if (dev_priv->cdclk.hw.vco != vco)
1691 cnl_cdclk_pll_enable(dev_priv, vco);
1692
1693 val = divider | skl_cdclk_decimal(cdclk);
1694 /*
1695 * FIXME if only the cd2x divider needs changing, it could be done
1696 * without shutting off the pipe (if only one pipe is active).
1697 */
1698 val |= BXT_CDCLK_CD2X_PIPE_NONE;
1699 I915_WRITE(CDCLK_CTL, val);
1700
1701 /* inform PCU of the change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001702 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä48469ec2017-10-24 12:52:13 +03001703 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1704 cdclk_state->voltage_level);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001705 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001706
1707 intel_update_cdclk(dev_priv);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001708
1709 /*
1710 * Can't read out the voltage level :(
1711 * Let's just assume everything is as expected.
1712 */
1713 dev_priv->cdclk.hw.voltage_level = cdclk_state->voltage_level;
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001714}
1715
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001716static int cnl_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1717{
1718 int ratio;
1719
Imre Deakb6c51c32018-01-17 19:25:08 +02001720 if (cdclk == dev_priv->cdclk.hw.bypass)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001721 return 0;
1722
1723 switch (cdclk) {
1724 default:
1725 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001726 /* fall through */
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001727 case 168000:
1728 case 336000:
1729 ratio = dev_priv->cdclk.hw.ref == 19200 ? 35 : 28;
1730 break;
1731 case 528000:
1732 ratio = dev_priv->cdclk.hw.ref == 19200 ? 55 : 44;
1733 break;
1734 }
1735
1736 return dev_priv->cdclk.hw.ref * ratio;
1737}
1738
1739static void cnl_sanitize_cdclk(struct drm_i915_private *dev_priv)
1740{
1741 u32 cdctl, expected;
1742
1743 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001744 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001745
1746 if (dev_priv->cdclk.hw.vco == 0 ||
Imre Deakb6c51c32018-01-17 19:25:08 +02001747 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001748 goto sanitize;
1749
1750 /* DPLL okay; verify the cdclock
1751 *
1752 * Some BIOS versions leave an incorrect decimal frequency value and
1753 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
1754 * so sanitize this register.
1755 */
1756 cdctl = I915_READ(CDCLK_CTL);
1757 /*
1758 * Let's ignore the pipe field, since BIOS could have configured the
1759 * dividers both synching to an active pipe, or asynchronously
1760 * (PIPE_NONE).
1761 */
1762 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
1763
1764 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
1765 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
1766
1767 if (cdctl == expected)
1768 /* All well; nothing to sanitize */
1769 return;
1770
1771sanitize:
1772 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1773
1774 /* force cdclk programming */
1775 dev_priv->cdclk.hw.cdclk = 0;
1776
1777 /* force full PLL disable + enable */
1778 dev_priv->cdclk.hw.vco = -1;
1779}
1780
1781/**
1782 * cnl_init_cdclk - Initialize CDCLK on CNL
1783 * @dev_priv: i915 device
1784 *
1785 * Initialize CDCLK for CNL. This is generally
1786 * done only during the display core initialization sequence,
1787 * after which the DMC will take care of turning CDCLK off/on
1788 * as needed.
1789 */
1790void cnl_init_cdclk(struct drm_i915_private *dev_priv)
1791{
1792 struct intel_cdclk_state cdclk_state;
1793
1794 cnl_sanitize_cdclk(dev_priv);
1795
1796 if (dev_priv->cdclk.hw.cdclk != 0 &&
1797 dev_priv->cdclk.hw.vco != 0)
1798 return;
1799
1800 cdclk_state = dev_priv->cdclk.hw;
1801
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001802 cdclk_state.cdclk = cnl_calc_cdclk(0);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001803 cdclk_state.vco = cnl_cdclk_pll_vco(dev_priv, cdclk_state.cdclk);
Ville Syrjälä48469ec2017-10-24 12:52:13 +03001804 cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001805
1806 cnl_set_cdclk(dev_priv, &cdclk_state);
1807}
1808
1809/**
1810 * cnl_uninit_cdclk - Uninitialize CDCLK on CNL
1811 * @dev_priv: i915 device
1812 *
1813 * Uninitialize CDCLK for CNL. This is done only
1814 * during the display core uninitialization sequence.
1815 */
1816void cnl_uninit_cdclk(struct drm_i915_private *dev_priv)
1817{
1818 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1819
Imre Deakb6c51c32018-01-17 19:25:08 +02001820 cdclk_state.cdclk = cdclk_state.bypass;
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001821 cdclk_state.vco = 0;
Ville Syrjälä48469ec2017-10-24 12:52:13 +03001822 cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001823
1824 cnl_set_cdclk(dev_priv, &cdclk_state);
1825}
1826
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001827/**
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001828 * intel_cdclk_needs_modeset - Determine if two CDCLK states require a modeset on all pipes
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001829 * @a: first CDCLK state
1830 * @b: second CDCLK state
1831 *
1832 * Returns:
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001833 * True if the CDCLK states require pipes to be off during reprogramming, false if not.
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001834 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001835bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001836 const struct intel_cdclk_state *b)
1837{
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001838 return a->cdclk != b->cdclk ||
1839 a->vco != b->vco ||
1840 a->ref != b->ref;
1841}
1842
1843/**
1844 * intel_cdclk_changed - Determine if two CDCLK states are different
1845 * @a: first CDCLK state
1846 * @b: second CDCLK state
1847 *
1848 * Returns:
1849 * True if the CDCLK states don't match, false if they do.
1850 */
1851bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1852 const struct intel_cdclk_state *b)
1853{
1854 return intel_cdclk_needs_modeset(a, b) ||
1855 a->voltage_level != b->voltage_level;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001856}
1857
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001858void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1859 const char *context)
1860{
Imre Deakb6c51c32018-01-17 19:25:08 +02001861 DRM_DEBUG_DRIVER("%s %d kHz, VCO %d kHz, ref %d kHz, bypass %d kHz, voltage level %d\n",
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001862 context, cdclk_state->cdclk, cdclk_state->vco,
Imre Deakb6c51c32018-01-17 19:25:08 +02001863 cdclk_state->ref, cdclk_state->bypass,
1864 cdclk_state->voltage_level);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001865}
1866
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001867/**
1868 * intel_set_cdclk - Push the CDCLK state to the hardware
1869 * @dev_priv: i915 device
1870 * @cdclk_state: new CDCLK state
1871 *
1872 * Program the hardware based on the passed in CDCLK state,
1873 * if necessary.
1874 */
1875void intel_set_cdclk(struct drm_i915_private *dev_priv,
1876 const struct intel_cdclk_state *cdclk_state)
1877{
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001878 if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state))
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001879 return;
1880
1881 if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
1882 return;
1883
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001884 intel_dump_cdclk_state(cdclk_state, "Changing CDCLK to");
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001885
1886 dev_priv->display.set_cdclk(dev_priv, cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001887
1888 if (WARN(intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state),
1889 "cdclk state doesn't match!\n")) {
1890 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "[hw state]");
1891 intel_dump_cdclk_state(cdclk_state, "[sw state]");
1892 }
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001893}
1894
Ville Syrjäläd305e062017-08-30 21:57:03 +03001895static int intel_pixel_rate_to_cdclk(struct drm_i915_private *dev_priv,
1896 int pixel_rate)
1897{
1898 if (INTEL_GEN(dev_priv) >= 10)
Rodrigo Vivi43037c82017-10-03 15:31:42 -07001899 return DIV_ROUND_UP(pixel_rate, 2);
Ville Syrjäläd305e062017-08-30 21:57:03 +03001900 else if (IS_GEMINILAKE(dev_priv))
1901 /*
1902 * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
1903 * as a temporary workaround. Use a higher cdclk instead. (Note that
1904 * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
1905 * cdclk.)
1906 */
1907 return DIV_ROUND_UP(pixel_rate * 100, 2 * 99);
1908 else if (IS_GEN9(dev_priv) ||
1909 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1910 return pixel_rate;
1911 else if (IS_CHERRYVIEW(dev_priv))
1912 return DIV_ROUND_UP(pixel_rate * 100, 95);
1913 else
1914 return DIV_ROUND_UP(pixel_rate * 100, 90);
1915}
1916
1917int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001918{
1919 struct drm_i915_private *dev_priv =
1920 to_i915(crtc_state->base.crtc->dev);
Ville Syrjäläd305e062017-08-30 21:57:03 +03001921 int min_cdclk;
1922
1923 if (!crtc_state->base.enable)
1924 return 0;
1925
1926 min_cdclk = intel_pixel_rate_to_cdclk(dev_priv, crtc_state->pixel_rate);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001927
1928 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01001929 if (IS_BROADWELL(dev_priv) && hsw_crtc_state_ips_capable(crtc_state))
Ville Syrjäläd305e062017-08-30 21:57:03 +03001930 min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001931
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001932 /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
1933 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
1934 * there may be audio corruption or screen corruption." This cdclk
Ville Syrjäläd305e062017-08-30 21:57:03 +03001935 * restriction for GLK is 316.8 MHz.
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001936 */
1937 if (intel_crtc_has_dp_encoder(crtc_state) &&
1938 crtc_state->has_audio &&
1939 crtc_state->port_clock >= 540000 &&
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001940 crtc_state->lane_count == 4) {
Ville Syrjäläd305e062017-08-30 21:57:03 +03001941 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv)) {
1942 /* Display WA #1145: glk,cnl */
1943 min_cdclk = max(316800, min_cdclk);
1944 } else if (IS_GEN9(dev_priv) || IS_BROADWELL(dev_priv)) {
1945 /* Display WA #1144: skl,bxt */
1946 min_cdclk = max(432000, min_cdclk);
1947 }
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001948 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001949
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001950 /* According to BSpec, "The CD clock frequency must be at least twice
1951 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001952 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001953 if (crtc_state->has_audio && INTEL_GEN(dev_priv) >= 9)
1954 min_cdclk = max(2 * 96000, min_cdclk);
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001955
Hans de Goedec8dae55a2017-12-20 11:50:17 +01001956 /*
1957 * On Valleyview some DSI panels lose (v|h)sync when the clock is lower
1958 * than 320000KHz.
1959 */
1960 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
1961 IS_VALLEYVIEW(dev_priv))
1962 min_cdclk = max(320000, min_cdclk);
1963
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001964 if (min_cdclk > dev_priv->max_cdclk_freq) {
1965 DRM_DEBUG_KMS("required cdclk (%d kHz) exceeds max (%d kHz)\n",
1966 min_cdclk, dev_priv->max_cdclk_freq);
1967 return -EINVAL;
1968 }
1969
Ville Syrjäläd305e062017-08-30 21:57:03 +03001970 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001971}
1972
Ville Syrjäläd305e062017-08-30 21:57:03 +03001973static int intel_compute_min_cdclk(struct drm_atomic_state *state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001974{
1975 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1976 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjäläd305e062017-08-30 21:57:03 +03001977 struct intel_crtc *crtc;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001978 struct intel_crtc_state *crtc_state;
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001979 int min_cdclk, i;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001980 enum pipe pipe;
1981
Ville Syrjäläd305e062017-08-30 21:57:03 +03001982 memcpy(intel_state->min_cdclk, dev_priv->min_cdclk,
1983 sizeof(intel_state->min_cdclk));
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001984
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001985 for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
1986 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
1987 if (min_cdclk < 0)
1988 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001989
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001990 intel_state->min_cdclk[i] = min_cdclk;
1991 }
1992
1993 min_cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001994 for_each_pipe(dev_priv, pipe)
Ville Syrjäläd305e062017-08-30 21:57:03 +03001995 min_cdclk = max(intel_state->min_cdclk[pipe], min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001996
Ville Syrjäläd305e062017-08-30 21:57:03 +03001997 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001998}
1999
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002000/*
2001 * Note that this functions assumes that 0 is
2002 * the lowest voltage value, and higher values
2003 * correspond to increasingly higher voltages.
2004 *
2005 * Should that relationship no longer hold on
2006 * future platforms this code will need to be
2007 * adjusted.
2008 */
2009static u8 cnl_compute_min_voltage_level(struct intel_atomic_state *state)
2010{
2011 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2012 struct intel_crtc *crtc;
2013 struct intel_crtc_state *crtc_state;
2014 u8 min_voltage_level;
2015 int i;
2016 enum pipe pipe;
2017
2018 memcpy(state->min_voltage_level, dev_priv->min_voltage_level,
2019 sizeof(state->min_voltage_level));
2020
2021 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2022 if (crtc_state->base.enable)
2023 state->min_voltage_level[i] =
2024 crtc_state->min_voltage_level;
2025 else
2026 state->min_voltage_level[i] = 0;
2027 }
2028
2029 min_voltage_level = 0;
2030 for_each_pipe(dev_priv, pipe)
2031 min_voltage_level = max(state->min_voltage_level[pipe],
2032 min_voltage_level);
2033
2034 return min_voltage_level;
2035}
2036
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002037static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
2038{
Ville Syrjälä3d5dbb12017-01-20 20:22:00 +02002039 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03002040 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2041 int min_cdclk, cdclk;
2042
2043 min_cdclk = intel_compute_min_cdclk(state);
2044 if (min_cdclk < 0)
2045 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002046
Ville Syrjäläd305e062017-08-30 21:57:03 +03002047 cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002048
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002049 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +03002050 intel_state->cdclk.logical.voltage_level =
2051 vlv_calc_voltage_level(dev_priv, cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002052
2053 if (!intel_state->active_crtcs) {
2054 cdclk = vlv_calc_cdclk(dev_priv, 0);
2055
2056 intel_state->cdclk.actual.cdclk = cdclk;
Ville Syrjälä999c5762017-10-24 12:52:09 +03002057 intel_state->cdclk.actual.voltage_level =
2058 vlv_calc_voltage_level(dev_priv, cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002059 } else {
2060 intel_state->cdclk.actual =
2061 intel_state->cdclk.logical;
2062 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002063
2064 return 0;
2065}
2066
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002067static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
2068{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002069 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03002070 int min_cdclk, cdclk;
2071
2072 min_cdclk = intel_compute_min_cdclk(state);
2073 if (min_cdclk < 0)
2074 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002075
2076 /*
2077 * FIXME should also account for plane ratio
2078 * once 64bpp pixel formats are supported.
2079 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03002080 cdclk = bdw_calc_cdclk(min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002081
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002082 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjäläd7ffaee2017-10-24 12:52:10 +03002083 intel_state->cdclk.logical.voltage_level =
2084 bdw_calc_voltage_level(cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002085
2086 if (!intel_state->active_crtcs) {
2087 cdclk = bdw_calc_cdclk(0);
2088
2089 intel_state->cdclk.actual.cdclk = cdclk;
Ville Syrjäläd7ffaee2017-10-24 12:52:10 +03002090 intel_state->cdclk.actual.voltage_level =
2091 bdw_calc_voltage_level(cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002092 } else {
2093 intel_state->cdclk.actual =
2094 intel_state->cdclk.logical;
2095 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002096
2097 return 0;
2098}
2099
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002100static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
2101{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002102 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03002103 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2104 int min_cdclk, cdclk, vco;
2105
2106 min_cdclk = intel_compute_min_cdclk(state);
2107 if (min_cdclk < 0)
2108 return min_cdclk;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002109
2110 vco = intel_state->cdclk.logical.vco;
2111 if (!vco)
2112 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002113
2114 /*
2115 * FIXME should also account for plane ratio
2116 * once 64bpp pixel formats are supported.
2117 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03002118 cdclk = skl_calc_cdclk(min_cdclk, vco);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002119
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002120 intel_state->cdclk.logical.vco = vco;
2121 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjälä2aa97492017-10-24 12:52:11 +03002122 intel_state->cdclk.logical.voltage_level =
2123 skl_calc_voltage_level(cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002124
2125 if (!intel_state->active_crtcs) {
2126 cdclk = skl_calc_cdclk(0, vco);
2127
2128 intel_state->cdclk.actual.vco = vco;
2129 intel_state->cdclk.actual.cdclk = cdclk;
Ville Syrjälä2aa97492017-10-24 12:52:11 +03002130 intel_state->cdclk.actual.voltage_level =
2131 skl_calc_voltage_level(cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002132 } else {
2133 intel_state->cdclk.actual =
2134 intel_state->cdclk.logical;
2135 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002136
2137 return 0;
2138}
2139
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002140static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
2141{
2142 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03002143 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2144 int min_cdclk, cdclk, vco;
2145
2146 min_cdclk = intel_compute_min_cdclk(state);
2147 if (min_cdclk < 0)
2148 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002149
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002150 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjäläd305e062017-08-30 21:57:03 +03002151 cdclk = glk_calc_cdclk(min_cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002152 vco = glk_de_pll_vco(dev_priv, cdclk);
2153 } else {
Ville Syrjäläd305e062017-08-30 21:57:03 +03002154 cdclk = bxt_calc_cdclk(min_cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002155 vco = bxt_de_pll_vco(dev_priv, cdclk);
2156 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002157
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002158 intel_state->cdclk.logical.vco = vco;
2159 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjälä2123f442017-10-24 12:52:12 +03002160 intel_state->cdclk.logical.voltage_level =
2161 bxt_calc_voltage_level(cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002162
2163 if (!intel_state->active_crtcs) {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002164 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002165 cdclk = glk_calc_cdclk(0);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002166 vco = glk_de_pll_vco(dev_priv, cdclk);
2167 } else {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002168 cdclk = bxt_calc_cdclk(0);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002169 vco = bxt_de_pll_vco(dev_priv, cdclk);
2170 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002171
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002172 intel_state->cdclk.actual.vco = vco;
2173 intel_state->cdclk.actual.cdclk = cdclk;
Ville Syrjälä2123f442017-10-24 12:52:12 +03002174 intel_state->cdclk.actual.voltage_level =
2175 bxt_calc_voltage_level(cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002176 } else {
2177 intel_state->cdclk.actual =
2178 intel_state->cdclk.logical;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002179 }
2180
2181 return 0;
2182}
2183
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002184static int cnl_modeset_calc_cdclk(struct drm_atomic_state *state)
2185{
2186 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03002187 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2188 int min_cdclk, cdclk, vco;
2189
2190 min_cdclk = intel_compute_min_cdclk(state);
2191 if (min_cdclk < 0)
2192 return min_cdclk;
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002193
Ville Syrjäläd305e062017-08-30 21:57:03 +03002194 cdclk = cnl_calc_cdclk(min_cdclk);
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002195 vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
2196
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002197 intel_state->cdclk.logical.vco = vco;
2198 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjälä48469ec2017-10-24 12:52:13 +03002199 intel_state->cdclk.logical.voltage_level =
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002200 max(cnl_calc_voltage_level(cdclk),
2201 cnl_compute_min_voltage_level(intel_state));
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002202
2203 if (!intel_state->active_crtcs) {
2204 cdclk = cnl_calc_cdclk(0);
2205 vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
2206
2207 intel_state->cdclk.actual.vco = vco;
2208 intel_state->cdclk.actual.cdclk = cdclk;
Ville Syrjälä48469ec2017-10-24 12:52:13 +03002209 intel_state->cdclk.actual.voltage_level =
2210 cnl_calc_voltage_level(cdclk);
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002211 } else {
2212 intel_state->cdclk.actual =
2213 intel_state->cdclk.logical;
2214 }
2215
2216 return 0;
2217}
2218
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002219static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
2220{
2221 int max_cdclk_freq = dev_priv->max_cdclk_freq;
2222
Ville Syrjäläd305e062017-08-30 21:57:03 +03002223 if (INTEL_GEN(dev_priv) >= 10)
Rodrigo Vivi43037c82017-10-03 15:31:42 -07002224 return 2 * max_cdclk_freq;
Ville Syrjäläd305e062017-08-30 21:57:03 +03002225 else if (IS_GEMINILAKE(dev_priv))
Madhav Chauhan97f55ca2017-04-05 09:04:23 -04002226 /*
2227 * FIXME: Limiting to 99% as a temporary workaround. See
Ville Syrjäläd305e062017-08-30 21:57:03 +03002228 * intel_min_cdclk() for details.
Madhav Chauhan97f55ca2017-04-05 09:04:23 -04002229 */
2230 return 2 * max_cdclk_freq * 99 / 100;
Ville Syrjäläd305e062017-08-30 21:57:03 +03002231 else if (IS_GEN9(dev_priv) ||
2232 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002233 return max_cdclk_freq;
2234 else if (IS_CHERRYVIEW(dev_priv))
2235 return max_cdclk_freq*95/100;
2236 else if (INTEL_INFO(dev_priv)->gen < 4)
2237 return 2*max_cdclk_freq*90/100;
2238 else
2239 return max_cdclk_freq*90/100;
2240}
2241
2242/**
2243 * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
2244 * @dev_priv: i915 device
2245 *
2246 * Determine the maximum CDCLK frequency the platform supports, and also
2247 * derive the maximum dot clock frequency the maximum CDCLK frequency
2248 * allows.
2249 */
2250void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
2251{
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002252 if (IS_CANNONLAKE(dev_priv)) {
2253 dev_priv->max_cdclk_freq = 528000;
2254 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002255 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
2256 int max_cdclk, vco;
2257
2258 vco = dev_priv->skl_preferred_vco_freq;
2259 WARN_ON(vco != 8100000 && vco != 8640000);
2260
2261 /*
2262 * Use the lower (vco 8640) cdclk values as a
2263 * first guess. skl_calc_cdclk() will correct it
2264 * if the preferred vco is 8100 instead.
2265 */
2266 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
2267 max_cdclk = 617143;
2268 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
2269 max_cdclk = 540000;
2270 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
2271 max_cdclk = 432000;
2272 else
2273 max_cdclk = 308571;
2274
2275 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
2276 } else if (IS_GEMINILAKE(dev_priv)) {
2277 dev_priv->max_cdclk_freq = 316800;
2278 } else if (IS_BROXTON(dev_priv)) {
2279 dev_priv->max_cdclk_freq = 624000;
2280 } else if (IS_BROADWELL(dev_priv)) {
2281 /*
2282 * FIXME with extra cooling we can allow
2283 * 540 MHz for ULX and 675 Mhz for ULT.
2284 * How can we know if extra cooling is
2285 * available? PCI ID, VTB, something else?
2286 */
2287 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
2288 dev_priv->max_cdclk_freq = 450000;
2289 else if (IS_BDW_ULX(dev_priv))
2290 dev_priv->max_cdclk_freq = 450000;
2291 else if (IS_BDW_ULT(dev_priv))
2292 dev_priv->max_cdclk_freq = 540000;
2293 else
2294 dev_priv->max_cdclk_freq = 675000;
2295 } else if (IS_CHERRYVIEW(dev_priv)) {
2296 dev_priv->max_cdclk_freq = 320000;
2297 } else if (IS_VALLEYVIEW(dev_priv)) {
2298 dev_priv->max_cdclk_freq = 400000;
2299 } else {
2300 /* otherwise assume cdclk is fixed */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002301 dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002302 }
2303
2304 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
2305
2306 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
2307 dev_priv->max_cdclk_freq);
2308
2309 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
2310 dev_priv->max_dotclk_freq);
2311}
2312
2313/**
2314 * intel_update_cdclk - Determine the current CDCLK frequency
2315 * @dev_priv: i915 device
2316 *
2317 * Determine the current CDCLK frequency.
2318 */
2319void intel_update_cdclk(struct drm_i915_private *dev_priv)
2320{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002321 dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002322
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002323 /*
2324 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
2325 * Programmng [sic] note: bit[9:2] should be programmed to the number
2326 * of cdclk that generates 4MHz reference clock freq which is used to
2327 * generate GMBus clock. This will vary with the cdclk freq.
2328 */
2329 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2330 I915_WRITE(GMBUSFREQ_VLV,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002331 DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002332}
2333
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07002334static int cnp_rawclk(struct drm_i915_private *dev_priv)
2335{
2336 u32 rawclk;
2337 int divider, fraction;
2338
2339 if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
2340 /* 24 MHz */
2341 divider = 24000;
2342 fraction = 0;
2343 } else {
2344 /* 19.2 MHz */
2345 divider = 19000;
2346 fraction = 200;
2347 }
2348
2349 rawclk = CNP_RAWCLK_DIV((divider / 1000) - 1);
2350 if (fraction)
2351 rawclk |= CNP_RAWCLK_FRAC(DIV_ROUND_CLOSEST(1000,
2352 fraction) - 1);
2353
2354 I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
2355 return divider + fraction;
2356}
2357
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02002358static int icp_rawclk(struct drm_i915_private *dev_priv)
2359{
2360 u32 rawclk;
2361 int divider, numerator, denominator, frequency;
2362
2363 if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
2364 frequency = 24000;
2365 divider = 23;
2366 numerator = 0;
2367 denominator = 0;
2368 } else {
2369 frequency = 19200;
2370 divider = 18;
2371 numerator = 1;
2372 denominator = 4;
2373 }
2374
2375 rawclk = CNP_RAWCLK_DIV(divider) | ICP_RAWCLK_NUM(numerator) |
2376 ICP_RAWCLK_DEN(denominator);
2377
2378 I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
2379 return frequency;
2380}
2381
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002382static int pch_rawclk(struct drm_i915_private *dev_priv)
2383{
2384 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
2385}
2386
2387static int vlv_hrawclk(struct drm_i915_private *dev_priv)
2388{
2389 /* RAWCLK_FREQ_VLV register updated from power well code */
2390 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
2391 CCK_DISPLAY_REF_CLOCK_CONTROL);
2392}
2393
2394static int g4x_hrawclk(struct drm_i915_private *dev_priv)
2395{
2396 uint32_t clkcfg;
2397
2398 /* hrawclock is 1/4 the FSB frequency */
2399 clkcfg = I915_READ(CLKCFG);
2400 switch (clkcfg & CLKCFG_FSB_MASK) {
2401 case CLKCFG_FSB_400:
2402 return 100000;
2403 case CLKCFG_FSB_533:
2404 return 133333;
2405 case CLKCFG_FSB_667:
2406 return 166667;
2407 case CLKCFG_FSB_800:
2408 return 200000;
2409 case CLKCFG_FSB_1067:
Ville Syrjälä6f381232017-05-04 21:15:30 +03002410 case CLKCFG_FSB_1067_ALT:
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002411 return 266667;
2412 case CLKCFG_FSB_1333:
Ville Syrjälä6f381232017-05-04 21:15:30 +03002413 case CLKCFG_FSB_1333_ALT:
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002414 return 333333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002415 default:
2416 return 133333;
2417 }
2418}
2419
2420/**
2421 * intel_update_rawclk - Determine the current RAWCLK frequency
2422 * @dev_priv: i915 device
2423 *
2424 * Determine the current RAWCLK frequency. RAWCLK is a fixed
2425 * frequency clock so this needs to done only once.
2426 */
2427void intel_update_rawclk(struct drm_i915_private *dev_priv)
2428{
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02002429 if (HAS_PCH_ICP(dev_priv))
2430 dev_priv->rawclk_freq = icp_rawclk(dev_priv);
2431 else if (HAS_PCH_CNP(dev_priv))
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07002432 dev_priv->rawclk_freq = cnp_rawclk(dev_priv);
2433 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002434 dev_priv->rawclk_freq = pch_rawclk(dev_priv);
2435 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2436 dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
2437 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
2438 dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
2439 else
2440 /* no rawclk on other platforms, or no need to know it */
2441 return;
2442
2443 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
2444}
2445
2446/**
2447 * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
2448 * @dev_priv: i915 device
2449 */
2450void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
2451{
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002452 if (IS_CHERRYVIEW(dev_priv)) {
2453 dev_priv->display.set_cdclk = chv_set_cdclk;
2454 dev_priv->display.modeset_calc_cdclk =
2455 vlv_modeset_calc_cdclk;
2456 } else if (IS_VALLEYVIEW(dev_priv)) {
2457 dev_priv->display.set_cdclk = vlv_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002458 dev_priv->display.modeset_calc_cdclk =
2459 vlv_modeset_calc_cdclk;
2460 } else if (IS_BROADWELL(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002461 dev_priv->display.set_cdclk = bdw_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002462 dev_priv->display.modeset_calc_cdclk =
2463 bdw_modeset_calc_cdclk;
2464 } else if (IS_GEN9_LP(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002465 dev_priv->display.set_cdclk = bxt_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002466 dev_priv->display.modeset_calc_cdclk =
2467 bxt_modeset_calc_cdclk;
2468 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002469 dev_priv->display.set_cdclk = skl_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002470 dev_priv->display.modeset_calc_cdclk =
2471 skl_modeset_calc_cdclk;
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002472 } else if (IS_CANNONLAKE(dev_priv)) {
2473 dev_priv->display.set_cdclk = cnl_set_cdclk;
2474 dev_priv->display.modeset_calc_cdclk =
2475 cnl_modeset_calc_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002476 }
2477
Ville Syrjälä945f2672017-06-09 15:25:58 -07002478 if (IS_CANNONLAKE(dev_priv))
2479 dev_priv->display.get_cdclk = cnl_get_cdclk;
2480 else if (IS_GEN9_BC(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002481 dev_priv->display.get_cdclk = skl_get_cdclk;
2482 else if (IS_GEN9_LP(dev_priv))
2483 dev_priv->display.get_cdclk = bxt_get_cdclk;
2484 else if (IS_BROADWELL(dev_priv))
2485 dev_priv->display.get_cdclk = bdw_get_cdclk;
2486 else if (IS_HASWELL(dev_priv))
2487 dev_priv->display.get_cdclk = hsw_get_cdclk;
2488 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2489 dev_priv->display.get_cdclk = vlv_get_cdclk;
2490 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
2491 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2492 else if (IS_GEN5(dev_priv))
2493 dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
2494 else if (IS_GM45(dev_priv))
2495 dev_priv->display.get_cdclk = gm45_get_cdclk;
Paulo Zanoni6b9e4412017-02-20 17:00:41 -03002496 else if (IS_G45(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002497 dev_priv->display.get_cdclk = g33_get_cdclk;
2498 else if (IS_I965GM(dev_priv))
2499 dev_priv->display.get_cdclk = i965gm_get_cdclk;
2500 else if (IS_I965G(dev_priv))
2501 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2502 else if (IS_PINEVIEW(dev_priv))
2503 dev_priv->display.get_cdclk = pnv_get_cdclk;
2504 else if (IS_G33(dev_priv))
2505 dev_priv->display.get_cdclk = g33_get_cdclk;
2506 else if (IS_I945GM(dev_priv))
2507 dev_priv->display.get_cdclk = i945gm_get_cdclk;
2508 else if (IS_I945G(dev_priv))
2509 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2510 else if (IS_I915GM(dev_priv))
2511 dev_priv->display.get_cdclk = i915gm_get_cdclk;
2512 else if (IS_I915G(dev_priv))
2513 dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
2514 else if (IS_I865G(dev_priv))
2515 dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
2516 else if (IS_I85X(dev_priv))
2517 dev_priv->display.get_cdclk = i85x_get_cdclk;
2518 else if (IS_I845G(dev_priv))
2519 dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
2520 else { /* 830 */
2521 WARN(!IS_I830(dev_priv),
2522 "Unknown platform. Assuming 133 MHz CDCLK\n");
2523 dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
2524 }
2525}