blob: 05d421cf935ee4f18138e1178fe74a666c1d55a3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Bjorn Helgaascd84d342013-05-09 11:26:16 -060044static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080045{
Bjorn Helgaascd84d342013-05-09 11:26:16 -060046 return ctrl->pcie->port;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080047}
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080049static irqreturn_t pcie_isr(int irq, void *dev_id);
50static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080053static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080055 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080058 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080060 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070062 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080064 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065}
66
67/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080068static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080070 /* Clamp to sane value */
71 if ((sec <= 0) || (sec > 60))
Bjorn Helgaasf7625982013-11-14 11:28:18 -070072 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080074 ctrl->poll_timer.function = &int_poll_timeout;
75 ctrl->poll_timer.data = (unsigned long)ctrl;
76 ctrl->poll_timer.expires = jiffies + sec * HZ;
77 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078}
79
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070080static inline int pciehp_request_irq(struct controller *ctrl)
81{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +090082 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070083
84 /* Install interrupt polling timer. Start with 10 sec delay */
85 if (pciehp_poll_mode) {
86 init_timer(&ctrl->poll_timer);
87 start_int_poll_timer(ctrl, 10);
88 return 0;
89 }
90
91 /* Installs the interrupt handler */
92 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
93 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +090094 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
95 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070096 return retval;
97}
98
99static inline void pciehp_free_irq(struct controller *ctrl)
100{
101 if (pciehp_poll_mode)
102 del_timer_sync(&ctrl->poll_timer);
103 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900104 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700105}
106
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900107static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900108{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600109 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900110 u16 slot_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700111 int timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900112
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700113 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
114 if (slot_status & PCI_EXP_SLTSTA_CC) {
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600115 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
116 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900117 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900118 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300119 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900120 msleep(10);
121 timeout -= 10;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700122 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
123 if (slot_status & PCI_EXP_SLTSTA_CC) {
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600124 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
125 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900126 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900127 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900128 }
129 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900130}
131
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900132static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800133{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800134 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
135 unsigned long timeout = msecs_to_jiffies(msecs);
136 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800137
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900138 if (poll)
139 rc = pcie_poll_cmd(ctrl);
140 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900141 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800142 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900143 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800144}
145
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700146/**
147 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700148 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700149 * @cmd: command value written to slot control register
150 * @mask: bitmask of slot control register to be modified
151 */
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700152static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600154 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700156 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800158 mutex_lock(&ctrl->ctrl_lock);
159
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700160 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900161 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900162 if (!ctrl->no_cmd_complete) {
163 /*
164 * After 1 sec and CMD_COMPLETED still not set, just
165 * proceed forward to issue the next command according
166 * to spec. Just print out the error message.
167 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900168 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900169 } else if (!NO_CMD_CMPL(ctrl)) {
170 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700171 * This controller seems to notify of command completed
Kenji Kaneshige58086392008-05-27 19:04:30 +0900172 * event even though it supports none of power
173 * controller, attention led, power led and EMI.
174 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900175 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
176 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900177 ctrl->no_cmd_complete = 0;
178 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900179 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
180 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
183
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700184 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700185 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700186 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700187 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700188 smp_mb();
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700189 pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700190
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800191 /*
192 * Wait for command completion.
193 */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700194 if (!ctrl->no_cmd_complete) {
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900195 int poll = 0;
196 /*
197 * if hotplug interrupt is not enabled or command
198 * completed interrupt is not enabled, we need to poll
199 * command completed event.
200 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900201 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
202 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900203 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900204 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900205 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800206 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}
208
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800209static bool check_link_active(struct controller *ctrl)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900210{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600211 struct pci_dev *pdev = ctrl_dev(ctrl);
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800212 u16 lnk_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700213 bool ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900214
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700215 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800216 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
217
218 if (ret)
219 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
220
221 return ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900222}
223
Yinghai Lubffe4f72012-01-27 10:55:13 -0800224static void __pcie_wait_link_active(struct controller *ctrl, bool active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900225{
226 int timeout = 1000;
227
Yinghai Lubffe4f72012-01-27 10:55:13 -0800228 if (check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900229 return;
230 while (timeout > 0) {
231 msleep(10);
232 timeout -= 10;
Yinghai Lubffe4f72012-01-27 10:55:13 -0800233 if (check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900234 return;
235 }
Yinghai Lubffe4f72012-01-27 10:55:13 -0800236 ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n",
237 active ? "set" : "cleared");
238}
239
240static void pcie_wait_link_active(struct controller *ctrl)
241{
242 __pcie_wait_link_active(ctrl, true);
243}
244
245static void pcie_wait_link_not_active(struct controller *ctrl)
246{
247 __pcie_wait_link_active(ctrl, false);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900248}
249
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800250static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
251{
252 u32 l;
253 int count = 0;
254 int delay = 1000, step = 20;
255 bool found = false;
256
257 do {
258 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
259 count++;
260
261 if (found)
262 break;
263
264 msleep(step);
265 delay -= step;
266 } while (delay > 0);
267
268 if (count > 1 && pciehp_debug)
269 printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
270 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
271 PCI_FUNC(devfn), count, step, l);
272
273 return found;
274}
275
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900276int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600278 struct pci_dev *pdev = ctrl_dev(ctrl);
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700279 bool found;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 u16 lnk_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900282 /*
283 * Data Link Layer Link Active Reporting must be capable for
284 * hot-plug capable downstream port. But old controller might
285 * not implement it. In this case, we wait for 1000 ms.
286 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900287 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900288 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900289 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900290 msleep(1000);
291
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800292 /* wait 100ms before read pci conf, and try in 1s */
293 msleep(100);
294 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
295 PCI_DEVFN(0, 0));
Kenji Kaneshige0027cb32011-11-10 16:40:37 +0900296
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700297 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900298 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900299 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
300 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900301 ctrl_err(ctrl, "Link Training Error occurs \n");
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700302 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 }
304
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800305 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
306
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700307 if (!found)
308 return -1;
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800309
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700310 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311}
312
Yinghai Lu7f822992012-01-27 10:55:14 -0800313static int __pciehp_link_set(struct controller *ctrl, bool enable)
314{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600315 struct pci_dev *pdev = ctrl_dev(ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800316 u16 lnk_ctrl;
Yinghai Lu7f822992012-01-27 10:55:14 -0800317
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700318 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800319
320 if (enable)
321 lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
322 else
323 lnk_ctrl |= PCI_EXP_LNKCTL_LD;
324
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700325 pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800326 ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700327 return 0;
Yinghai Lu7f822992012-01-27 10:55:14 -0800328}
329
330static int pciehp_link_enable(struct controller *ctrl)
331{
332 return __pciehp_link_set(ctrl, true);
333}
334
335static int pciehp_link_disable(struct controller *ctrl)
336{
337 return __pciehp_link_set(ctrl, false);
338}
339
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700340void pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800342 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600343 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700346 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900347 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
348 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700350 switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
351 case PCI_EXP_SLTCTL_ATTN_IND_ON:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 *status = 1; /* On */
353 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700354 case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 *status = 2; /* Blink */
356 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700357 case PCI_EXP_SLTCTL_ATTN_IND_OFF:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 *status = 0; /* Off */
359 break;
360 default:
361 *status = 0xFF;
362 break;
363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364}
365
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700366void pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800368 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600369 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700372 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900373 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
374 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700376 switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
377 case PCI_EXP_SLTCTL_PWR_ON:
378 *status = 1; /* On */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700380 case PCI_EXP_SLTCTL_PWR_OFF:
381 *status = 0; /* Off */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 break;
383 default:
384 *status = 0xFF;
385 break;
386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387}
388
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700389void pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700391 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700394 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900395 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396}
397
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700398void pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700400 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700403 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900404 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405}
406
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900407int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700409 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700412 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900413 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700416void pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800418 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700419 u16 slot_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900422 case 0 : /* turn off */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700423 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_OFF;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900424 break;
425 case 1: /* turn on */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700426 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_ON;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900427 break;
428 case 2: /* turn blink */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700429 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_BLINK;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900430 break;
431 default:
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700432 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900434 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
435 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700436 pcie_write_cmd(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900439void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800441 struct controller *ctrl = slot->ctrl;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700442
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700443 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900444 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700445 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
446 PCI_EXP_SLTCTL_PWR_IND_ON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
448
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900449void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800451 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700453 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900454 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700455 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
456 PCI_EXP_SLTCTL_PWR_IND_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457}
458
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900459void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800461 struct controller *ctrl = slot->ctrl;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700462
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700463 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900464 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700465 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
466 PCI_EXP_SLTCTL_PWR_IND_BLINK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467}
468
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900469int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800471 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600472 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700473 u16 slot_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700474 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Rajesh Shah5a49f202005-11-23 15:44:54 -0800476 /* Clear sticky power-fault bit from previous power failures */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700477 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Bjorn Helgaas2f2ed41c2013-12-14 13:06:40 -0700478 if (slot_status & PCI_EXP_SLTSTA_PFD)
479 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
480 PCI_EXP_SLTSTA_PFD);
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900481 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800482
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700483 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900484 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700485 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
486 PCI_EXP_SLTCTL_PWR_ON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Yinghai Lu2debd922012-01-27 10:55:15 -0800488 retval = pciehp_link_enable(ctrl);
489 if (retval)
490 ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);
491
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 return retval;
493}
494
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700495void pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800497 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900498
Yinghai Lu2debd922012-01-27 10:55:15 -0800499 /* Disable the link at first */
500 pciehp_link_disable(ctrl);
501 /* wait the link is down */
502 if (ctrl->link_active_reporting)
503 pcie_wait_link_not_active(ctrl);
504 else
505 msleep(1000);
506
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700507 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900508 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700509 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
510 PCI_EXP_SLTCTL_PWR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511}
512
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800513static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800515 struct controller *ctrl = (struct controller *)dev_id;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600516 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900517 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700518 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700520 /*
521 * In order to guarantee that all interrupt events are
522 * serviced, we need to re-inspect Slot Status register after
523 * clearing what is presumed to be the last pending interrupt.
524 */
525 intr_loc = 0;
526 do {
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700527 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900529 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
530 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
531 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900532 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700533 intr_loc |= detected;
534 if (!intr_loc)
535 return IRQ_NONE;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700536 if (detected)
537 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
538 intr_loc);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700539 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Taku Izumi7f2feec2008-09-05 12:11:26 +0900541 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700542
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700543 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900544 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800545 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700546 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900547 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 }
549
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900550 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900551 return IRQ_HANDLED;
552
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700553 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900554 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900555 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800556
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700557 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900558 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900559 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800560
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700561 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900562 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900563 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800564
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700565 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900566 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
567 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900568 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900569 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 return IRQ_HANDLED;
571}
572
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700573void pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800574{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700575 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900577 /*
578 * TBD: Power fault detected software notification support.
579 *
580 * Power fault detected software notification is not enabled
581 * now, because it caused power fault detected interrupt storm
582 * on some machines. On those machines, power fault detected
583 * bit in the slot status register was set again immediately
584 * when it is cleared in the interrupt service routine, and
585 * next power fault detected interrupt was notified again.
586 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900587 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700588 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900589 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700590 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900591 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700592 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900593 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700594
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900595 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
596 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
597 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700598
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700599 pcie_write_cmd(ctrl, cmd, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800601
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900602static void pcie_disable_notification(struct controller *ctrl)
603{
604 u16 mask;
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700605
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900606 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
607 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900608 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
609 PCI_EXP_SLTCTL_DLLSCE);
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700610 pcie_write_cmd(ctrl, 0, mask);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900611}
612
Alex Williamson2e35afa2013-08-08 14:09:37 -0600613/*
614 * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
615 * bus reset of the bridge, but if the slot supports surprise removal we need
616 * to disable presence detection around the bus reset and clear any spurious
617 * events after.
618 */
619int pciehp_reset_slot(struct slot *slot, int probe)
620{
621 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600622 struct pci_dev *pdev = ctrl_dev(ctrl);
Alex Williamson2e35afa2013-08-08 14:09:37 -0600623
624 if (probe)
625 return 0;
626
627 if (HP_SUPR_RM(ctrl)) {
628 pcie_write_cmd(ctrl, 0, PCI_EXP_SLTCTL_PDCE);
629 if (pciehp_poll_mode)
630 del_timer_sync(&ctrl->poll_timer);
631 }
632
633 pci_reset_bridge_secondary_bus(ctrl->pcie->port);
634
635 if (HP_SUPR_RM(ctrl)) {
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600636 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
637 PCI_EXP_SLTSTA_PDC);
Alex Williamson2e35afa2013-08-08 14:09:37 -0600638 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PDCE, PCI_EXP_SLTCTL_PDCE);
639 if (pciehp_poll_mode)
640 int_poll_timeout(ctrl->poll_timer.data);
641 }
642
643 return 0;
644}
645
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800646int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900647{
648 if (pciehp_request_irq(ctrl))
649 return -1;
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700650 pcie_enable_notification(ctrl);
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800651 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900652 return 0;
653}
654
655static void pcie_shutdown_notification(struct controller *ctrl)
656{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800657 if (ctrl->notification_enabled) {
658 pcie_disable_notification(ctrl);
659 pciehp_free_irq(ctrl);
660 ctrl->notification_enabled = 0;
661 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900662}
663
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900664static int pcie_init_slot(struct controller *ctrl)
665{
666 struct slot *slot;
667
668 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
669 if (!slot)
670 return -ENOMEM;
671
Kees Cookd8537542013-07-03 15:04:57 -0700672 slot->wq = alloc_workqueue("pciehp-%u", 0, 0, PSN(ctrl));
Yijing Wangc2be6f92013-01-11 10:15:54 +0800673 if (!slot->wq)
674 goto abort;
675
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900676 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900677 mutex_init(&slot->lock);
678 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900679 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900680 return 0;
Yijing Wangc2be6f92013-01-11 10:15:54 +0800681abort:
682 kfree(slot);
683 return -ENOMEM;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900684}
685
686static void pcie_cleanup_slot(struct controller *ctrl)
687{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900688 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900689 cancel_delayed_work(&slot->work);
Yijing Wangc2be6f92013-01-11 10:15:54 +0800690 destroy_workqueue(slot->wq);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900691 kfree(slot);
692}
693
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700694static inline void dbg_ctrl(struct controller *ctrl)
695{
696 int i;
697 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900698 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700699
700 if (!pciehp_debug)
701 return;
702
Taku Izumi7f2feec2008-09-05 12:11:26 +0900703 ctrl_info(ctrl, "Hotplug Controller:\n");
704 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
705 pci_name(pdev), pdev->irq);
706 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
707 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
708 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
709 pdev->subsystem_device);
710 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
711 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900712 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
713 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700714 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
715 if (!pci_resource_len(pdev, i))
716 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600717 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
718 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700719 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900720 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900721 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900722 ctrl_info(ctrl, " Attention Button : %3s\n",
723 ATTN_BUTTN(ctrl) ? "yes" : "no");
724 ctrl_info(ctrl, " Power Controller : %3s\n",
725 POWER_CTRL(ctrl) ? "yes" : "no");
726 ctrl_info(ctrl, " MRL Sensor : %3s\n",
727 MRL_SENS(ctrl) ? "yes" : "no");
728 ctrl_info(ctrl, " Attention Indicator : %3s\n",
729 ATTN_LED(ctrl) ? "yes" : "no");
730 ctrl_info(ctrl, " Power Indicator : %3s\n",
731 PWR_LED(ctrl) ? "yes" : "no");
732 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
733 HP_SUPR_RM(ctrl) ? "yes" : "no");
734 ctrl_info(ctrl, " EMI Present : %3s\n",
735 EMI(ctrl) ? "yes" : "no");
736 ctrl_info(ctrl, " Command Completed : %3s\n",
737 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600738 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900739 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600740 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900741 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700742}
743
Bjorn Helgaasafe24782013-12-14 13:06:36 -0700744#define FLAG(x,y) (((x) & (y)) ? '+' : '-')
745
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900746struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800747{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900748 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900749 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700750 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800751
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900752 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
753 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900754 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900755 goto abort;
756 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900757 ctrl->pcie = dev;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700758 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700759 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700760 mutex_init(&ctrl->ctrl_lock);
761 init_waitqueue_head(&ctrl->queue);
762 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900763 /*
764 * Controller doesn't notify of command completion if the "No
765 * Command Completed Support" bit is set in Slot Capability
766 * register or the controller supports none of power
767 * controller, attention led, power led and EMI.
768 */
769 if (NO_CMD_CMPL(ctrl) ||
770 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
771 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800772
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900773 /* Check if Data Link Layer Link Active Reporting is implemented */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700774 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900775 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900776 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
777 ctrl->link_active_reporting = 1;
778 }
779
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900780 /* Clear all remaining event bits in Slot Status register */
Bjorn Helgaasdf726482013-12-14 13:06:47 -0700781 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
782 PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
783 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
784 PCI_EXP_SLTSTA_CC);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800785
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700786 /* Disable software notification */
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900787 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800788
Bjorn Helgaasafe24782013-12-14 13:06:36 -0700789 ctrl_info(ctrl, "Slot #%d AttnBtn%c AttnInd%c PwrInd%c PwrCtrl%c MRL%c Interlock%c NoCompl%c LLActRep%c\n",
790 (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
791 FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
792 FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
793 FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
794 FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
795 FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
796 FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
797 FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
798 FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700799
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900800 if (pcie_init_slot(ctrl))
801 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700802
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900803 return ctrl;
804
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900805abort_ctrl:
806 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800807abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900808 return NULL;
809}
810
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900811void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900812{
813 pcie_shutdown_notification(ctrl);
814 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900815 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800816}