Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO) |
| 3 | * |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 4 | * Copyright (C) 2002 - 2011 Paul Mundt |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 5 | * Copyright (C) 2015 Glider bvba |
Markus Brunner | 3ea6bc3 | 2007-08-20 08:59:33 +0900 | [diff] [blame] | 6 | * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
| 8 | * based off of the old drivers/char/sh-sci.c by: |
| 9 | * |
| 10 | * Copyright (C) 1999, 2000 Niibe Yutaka |
| 11 | * Copyright (C) 2000 Sugioka Toshinobu |
| 12 | * Modified to support multiple serial ports. Stuart Menefy (May 2000). |
| 13 | * Modified to support SecureEdge. David McCullough (2002) |
| 14 | * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003). |
Magnus Damm | d89ddd1 | 2007-07-25 11:42:56 +0900 | [diff] [blame] | 15 | * Removed SH7300 support (Jul 2007). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | * |
| 17 | * This file is subject to the terms and conditions of the GNU General Public |
| 18 | * License. See the file "COPYING" in the main directory of this archive |
| 19 | * for more details. |
| 20 | */ |
Paul Mundt | 0b3d4ef | 2007-03-14 13:22:37 +0900 | [diff] [blame] | 21 | #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
| 22 | #define SUPPORT_SYSRQ |
| 23 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | |
| 25 | #undef DEBUG |
| 26 | |
Paul Mundt | 85f094e | 2008-04-25 16:04:20 +0900 | [diff] [blame] | 27 | #include <linux/clk.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 28 | #include <linux/console.h> |
Paul Mundt | fa5da2f | 2007-03-08 17:27:37 +0900 | [diff] [blame] | 29 | #include <linux/ctype.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 30 | #include <linux/cpufreq.h> |
| 31 | #include <linux/delay.h> |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 32 | #include <linux/dmaengine.h> |
Magnus Damm | 5beabc7 | 2011-08-02 09:42:54 +0000 | [diff] [blame] | 33 | #include <linux/dma-mapping.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 34 | #include <linux/err.h> |
| 35 | #include <linux/errno.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 36 | #include <linux/init.h> |
| 37 | #include <linux/interrupt.h> |
| 38 | #include <linux/ioport.h> |
| 39 | #include <linux/major.h> |
| 40 | #include <linux/module.h> |
| 41 | #include <linux/mm.h> |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 42 | #include <linux/of.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 43 | #include <linux/platform_device.h> |
| 44 | #include <linux/pm_runtime.h> |
| 45 | #include <linux/scatterlist.h> |
| 46 | #include <linux/serial.h> |
| 47 | #include <linux/serial_sci.h> |
| 48 | #include <linux/sh_dma.h> |
| 49 | #include <linux/slab.h> |
| 50 | #include <linux/string.h> |
| 51 | #include <linux/sysrq.h> |
| 52 | #include <linux/timer.h> |
| 53 | #include <linux/tty.h> |
| 54 | #include <linux/tty_flip.h> |
Paul Mundt | 85f094e | 2008-04-25 16:04:20 +0900 | [diff] [blame] | 55 | |
| 56 | #ifdef CONFIG_SUPERH |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 57 | #include <asm/sh_bios.h> |
Paul Mundt | b7a76e4 | 2006-02-01 03:06:06 -0800 | [diff] [blame] | 58 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 60 | #include "serial_mctrl_gpio.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | #include "sh-sci.h" |
| 62 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 63 | /* Offsets into the sci_port->irqs array */ |
| 64 | enum { |
| 65 | SCIx_ERI_IRQ, |
| 66 | SCIx_RXI_IRQ, |
| 67 | SCIx_TXI_IRQ, |
| 68 | SCIx_BRI_IRQ, |
| 69 | SCIx_NR_IRQS, |
| 70 | |
| 71 | SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */ |
| 72 | }; |
| 73 | |
| 74 | #define SCIx_IRQ_IS_MUXED(port) \ |
| 75 | ((port)->irqs[SCIx_ERI_IRQ] == \ |
| 76 | (port)->irqs[SCIx_RXI_IRQ]) || \ |
| 77 | ((port)->irqs[SCIx_ERI_IRQ] && \ |
| 78 | ((port)->irqs[SCIx_RXI_IRQ] < 0)) |
| 79 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 80 | enum SCI_CLKS { |
| 81 | SCI_FCK, /* Functional Clock */ |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 82 | SCI_SCK, /* Optional External Clock */ |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 83 | SCI_BRG_INT, /* Optional BRG Internal Clock Source */ |
| 84 | SCI_SCIF_CLK, /* Optional BRG External Clock Source */ |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 85 | SCI_NUM_CLKS |
| 86 | }; |
| 87 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 88 | /* Bit x set means sampling rate x + 1 is supported */ |
| 89 | #define SCI_SR(x) BIT((x) - 1) |
| 90 | #define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1) |
| 91 | |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 92 | #define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \ |
| 93 | SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \ |
| 94 | SCI_SR(19) | SCI_SR(27) |
| 95 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 96 | #define min_sr(_port) ffs((_port)->sampling_rate_mask) |
| 97 | #define max_sr(_port) fls((_port)->sampling_rate_mask) |
| 98 | |
| 99 | /* Iterate over all supported sampling rates, from high to low */ |
| 100 | #define for_each_sr(_sr, _port) \ |
| 101 | for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \ |
| 102 | if ((_port)->sampling_rate_mask & SCI_SR((_sr))) |
| 103 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 104 | struct sci_port { |
| 105 | struct uart_port port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 107 | /* Platform configuration */ |
| 108 | struct plat_sci_port *cfg; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 109 | unsigned int overrun_reg; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 110 | unsigned int overrun_mask; |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 111 | unsigned int error_mask; |
Geert Uytterhoeven | 5da0f46 | 2015-08-21 20:02:27 +0200 | [diff] [blame] | 112 | unsigned int error_clear; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 113 | unsigned int sampling_rate_mask; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 114 | resource_size_t reg_size; |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 115 | struct mctrl_gpios *gpios; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 116 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 117 | /* Break timer */ |
| 118 | struct timer_list break_timer; |
| 119 | int break_flag; |
dmitry pervushin | 1534a3b | 2007-04-24 13:41:12 +0900 | [diff] [blame] | 120 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 121 | /* Clocks */ |
| 122 | struct clk *clks[SCI_NUM_CLKS]; |
| 123 | unsigned long clk_rates[SCI_NUM_CLKS]; |
Paul Mundt | edad1f2 | 2009-11-25 16:23:35 +0900 | [diff] [blame] | 124 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 125 | int irqs[SCIx_NR_IRQS]; |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 126 | char *irqstr[SCIx_NR_IRQS]; |
| 127 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 128 | struct dma_chan *chan_tx; |
| 129 | struct dma_chan *chan_rx; |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 130 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 131 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 132 | dma_cookie_t cookie_tx; |
| 133 | dma_cookie_t cookie_rx[2]; |
| 134 | dma_cookie_t active_rx; |
Geert Uytterhoeven | 7990442 | 2015-08-21 20:02:42 +0200 | [diff] [blame] | 135 | dma_addr_t tx_dma_addr; |
| 136 | unsigned int tx_dma_len; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 137 | struct scatterlist sg_rx[2]; |
Yoshihiro Shimoda | 7b39d90 | 2015-08-21 20:02:54 +0200 | [diff] [blame] | 138 | void *rx_buf[2]; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 139 | size_t buf_len_rx; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 140 | struct work_struct work_tx; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 141 | struct timer_list rx_timer; |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 142 | unsigned int rx_timeout; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 143 | #endif |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 144 | }; |
| 145 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 146 | #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS |
| 147 | |
| 148 | static struct sci_port sci_ports[SCI_NPORTS]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | static struct uart_driver sci_uart_driver; |
| 150 | |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 151 | static inline struct sci_port * |
| 152 | to_sci_port(struct uart_port *uart) |
| 153 | { |
| 154 | return container_of(uart, struct sci_port, port); |
| 155 | } |
| 156 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 157 | struct plat_sci_reg { |
| 158 | u8 offset, size; |
| 159 | }; |
| 160 | |
| 161 | /* Helper for invalidating specific entries of an inherited map. */ |
| 162 | #define sci_reg_invalid { .offset = 0, .size = 0 } |
| 163 | |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 164 | static const struct plat_sci_reg sci_regmap[SCIx_NR_REGTYPES][SCIx_NR_REGS] = { |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 165 | [SCIx_PROBE_REGTYPE] = { |
| 166 | [0 ... SCIx_NR_REGS - 1] = sci_reg_invalid, |
| 167 | }, |
| 168 | |
| 169 | /* |
| 170 | * Common SCI definitions, dependent on the port's regshift |
| 171 | * value. |
| 172 | */ |
| 173 | [SCIx_SCI_REGTYPE] = { |
| 174 | [SCSMR] = { 0x00, 8 }, |
| 175 | [SCBRR] = { 0x01, 8 }, |
| 176 | [SCSCR] = { 0x02, 8 }, |
| 177 | [SCxTDR] = { 0x03, 8 }, |
| 178 | [SCxSR] = { 0x04, 8 }, |
| 179 | [SCxRDR] = { 0x05, 8 }, |
| 180 | [SCFCR] = sci_reg_invalid, |
| 181 | [SCFDR] = sci_reg_invalid, |
| 182 | [SCTFDR] = sci_reg_invalid, |
| 183 | [SCRFDR] = sci_reg_invalid, |
| 184 | [SCSPTR] = sci_reg_invalid, |
| 185 | [SCLSR] = sci_reg_invalid, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 186 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 187 | [SCPCR] = sci_reg_invalid, |
| 188 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 189 | [SCDL] = sci_reg_invalid, |
| 190 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 191 | }, |
| 192 | |
| 193 | /* |
| 194 | * Common definitions for legacy IrDA ports, dependent on |
| 195 | * regshift value. |
| 196 | */ |
| 197 | [SCIx_IRDA_REGTYPE] = { |
| 198 | [SCSMR] = { 0x00, 8 }, |
| 199 | [SCBRR] = { 0x01, 8 }, |
| 200 | [SCSCR] = { 0x02, 8 }, |
| 201 | [SCxTDR] = { 0x03, 8 }, |
| 202 | [SCxSR] = { 0x04, 8 }, |
| 203 | [SCxRDR] = { 0x05, 8 }, |
| 204 | [SCFCR] = { 0x06, 8 }, |
| 205 | [SCFDR] = { 0x07, 16 }, |
| 206 | [SCTFDR] = sci_reg_invalid, |
| 207 | [SCRFDR] = sci_reg_invalid, |
| 208 | [SCSPTR] = sci_reg_invalid, |
| 209 | [SCLSR] = sci_reg_invalid, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 210 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 211 | [SCPCR] = sci_reg_invalid, |
| 212 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 213 | [SCDL] = sci_reg_invalid, |
| 214 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 215 | }, |
| 216 | |
| 217 | /* |
| 218 | * Common SCIFA definitions. |
| 219 | */ |
| 220 | [SCIx_SCIFA_REGTYPE] = { |
| 221 | [SCSMR] = { 0x00, 16 }, |
| 222 | [SCBRR] = { 0x04, 8 }, |
| 223 | [SCSCR] = { 0x08, 16 }, |
| 224 | [SCxTDR] = { 0x20, 8 }, |
| 225 | [SCxSR] = { 0x14, 16 }, |
| 226 | [SCxRDR] = { 0x24, 8 }, |
| 227 | [SCFCR] = { 0x18, 16 }, |
| 228 | [SCFDR] = { 0x1c, 16 }, |
| 229 | [SCTFDR] = sci_reg_invalid, |
| 230 | [SCRFDR] = sci_reg_invalid, |
| 231 | [SCSPTR] = sci_reg_invalid, |
| 232 | [SCLSR] = sci_reg_invalid, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 233 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 234 | [SCPCR] = { 0x30, 16 }, |
| 235 | [SCPDR] = { 0x34, 16 }, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 236 | [SCDL] = sci_reg_invalid, |
| 237 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 238 | }, |
| 239 | |
| 240 | /* |
| 241 | * Common SCIFB definitions. |
| 242 | */ |
| 243 | [SCIx_SCIFB_REGTYPE] = { |
| 244 | [SCSMR] = { 0x00, 16 }, |
| 245 | [SCBRR] = { 0x04, 8 }, |
| 246 | [SCSCR] = { 0x08, 16 }, |
| 247 | [SCxTDR] = { 0x40, 8 }, |
| 248 | [SCxSR] = { 0x14, 16 }, |
| 249 | [SCxRDR] = { 0x60, 8 }, |
| 250 | [SCFCR] = { 0x18, 16 }, |
Takashi Yoshii | 8c66d6d | 2012-11-16 10:53:31 +0900 | [diff] [blame] | 251 | [SCFDR] = sci_reg_invalid, |
| 252 | [SCTFDR] = { 0x38, 16 }, |
| 253 | [SCRFDR] = { 0x3c, 16 }, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 254 | [SCSPTR] = sci_reg_invalid, |
| 255 | [SCLSR] = sci_reg_invalid, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 256 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 257 | [SCPCR] = { 0x30, 16 }, |
| 258 | [SCPDR] = { 0x34, 16 }, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 259 | [SCDL] = sci_reg_invalid, |
| 260 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 261 | }, |
| 262 | |
| 263 | /* |
Phil Edworthy | 3af1f8a | 2011-10-03 15:16:47 +0100 | [diff] [blame] | 264 | * Common SH-2(A) SCIF definitions for ports with FIFO data |
| 265 | * count registers. |
| 266 | */ |
| 267 | [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = { |
| 268 | [SCSMR] = { 0x00, 16 }, |
| 269 | [SCBRR] = { 0x04, 8 }, |
| 270 | [SCSCR] = { 0x08, 16 }, |
| 271 | [SCxTDR] = { 0x0c, 8 }, |
| 272 | [SCxSR] = { 0x10, 16 }, |
| 273 | [SCxRDR] = { 0x14, 8 }, |
| 274 | [SCFCR] = { 0x18, 16 }, |
| 275 | [SCFDR] = { 0x1c, 16 }, |
| 276 | [SCTFDR] = sci_reg_invalid, |
| 277 | [SCRFDR] = sci_reg_invalid, |
| 278 | [SCSPTR] = { 0x20, 16 }, |
| 279 | [SCLSR] = { 0x24, 16 }, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 280 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 281 | [SCPCR] = sci_reg_invalid, |
| 282 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 283 | [SCDL] = sci_reg_invalid, |
| 284 | [SCCKS] = sci_reg_invalid, |
Phil Edworthy | 3af1f8a | 2011-10-03 15:16:47 +0100 | [diff] [blame] | 285 | }, |
| 286 | |
| 287 | /* |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 288 | * Common SH-3 SCIF definitions. |
| 289 | */ |
| 290 | [SCIx_SH3_SCIF_REGTYPE] = { |
| 291 | [SCSMR] = { 0x00, 8 }, |
| 292 | [SCBRR] = { 0x02, 8 }, |
| 293 | [SCSCR] = { 0x04, 8 }, |
| 294 | [SCxTDR] = { 0x06, 8 }, |
| 295 | [SCxSR] = { 0x08, 16 }, |
| 296 | [SCxRDR] = { 0x0a, 8 }, |
| 297 | [SCFCR] = { 0x0c, 8 }, |
| 298 | [SCFDR] = { 0x0e, 16 }, |
| 299 | [SCTFDR] = sci_reg_invalid, |
| 300 | [SCRFDR] = sci_reg_invalid, |
| 301 | [SCSPTR] = sci_reg_invalid, |
| 302 | [SCLSR] = sci_reg_invalid, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 303 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 304 | [SCPCR] = sci_reg_invalid, |
| 305 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 306 | [SCDL] = sci_reg_invalid, |
| 307 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 308 | }, |
| 309 | |
| 310 | /* |
| 311 | * Common SH-4(A) SCIF(B) definitions. |
| 312 | */ |
| 313 | [SCIx_SH4_SCIF_REGTYPE] = { |
| 314 | [SCSMR] = { 0x00, 16 }, |
| 315 | [SCBRR] = { 0x04, 8 }, |
| 316 | [SCSCR] = { 0x08, 16 }, |
| 317 | [SCxTDR] = { 0x0c, 8 }, |
| 318 | [SCxSR] = { 0x10, 16 }, |
| 319 | [SCxRDR] = { 0x14, 8 }, |
| 320 | [SCFCR] = { 0x18, 16 }, |
| 321 | [SCFDR] = { 0x1c, 16 }, |
| 322 | [SCTFDR] = sci_reg_invalid, |
| 323 | [SCRFDR] = sci_reg_invalid, |
| 324 | [SCSPTR] = { 0x20, 16 }, |
| 325 | [SCLSR] = { 0x24, 16 }, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 326 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 327 | [SCPCR] = sci_reg_invalid, |
| 328 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 329 | [SCDL] = sci_reg_invalid, |
| 330 | [SCCKS] = sci_reg_invalid, |
| 331 | }, |
| 332 | |
| 333 | /* |
| 334 | * Common SCIF definitions for ports with a Baud Rate Generator for |
| 335 | * External Clock (BRG). |
| 336 | */ |
| 337 | [SCIx_SH4_SCIF_BRG_REGTYPE] = { |
| 338 | [SCSMR] = { 0x00, 16 }, |
| 339 | [SCBRR] = { 0x04, 8 }, |
| 340 | [SCSCR] = { 0x08, 16 }, |
| 341 | [SCxTDR] = { 0x0c, 8 }, |
| 342 | [SCxSR] = { 0x10, 16 }, |
| 343 | [SCxRDR] = { 0x14, 8 }, |
| 344 | [SCFCR] = { 0x18, 16 }, |
| 345 | [SCFDR] = { 0x1c, 16 }, |
| 346 | [SCTFDR] = sci_reg_invalid, |
| 347 | [SCRFDR] = sci_reg_invalid, |
| 348 | [SCSPTR] = { 0x20, 16 }, |
| 349 | [SCLSR] = { 0x24, 16 }, |
| 350 | [HSSRR] = sci_reg_invalid, |
| 351 | [SCPCR] = sci_reg_invalid, |
| 352 | [SCPDR] = sci_reg_invalid, |
| 353 | [SCDL] = { 0x30, 16 }, |
| 354 | [SCCKS] = { 0x34, 16 }, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 355 | }, |
| 356 | |
| 357 | /* |
| 358 | * Common HSCIF definitions. |
| 359 | */ |
| 360 | [SCIx_HSCIF_REGTYPE] = { |
| 361 | [SCSMR] = { 0x00, 16 }, |
| 362 | [SCBRR] = { 0x04, 8 }, |
| 363 | [SCSCR] = { 0x08, 16 }, |
| 364 | [SCxTDR] = { 0x0c, 8 }, |
| 365 | [SCxSR] = { 0x10, 16 }, |
| 366 | [SCxRDR] = { 0x14, 8 }, |
| 367 | [SCFCR] = { 0x18, 16 }, |
| 368 | [SCFDR] = { 0x1c, 16 }, |
| 369 | [SCTFDR] = sci_reg_invalid, |
| 370 | [SCRFDR] = sci_reg_invalid, |
| 371 | [SCSPTR] = { 0x20, 16 }, |
| 372 | [SCLSR] = { 0x24, 16 }, |
| 373 | [HSSRR] = { 0x40, 16 }, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 374 | [SCPCR] = sci_reg_invalid, |
| 375 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 376 | [SCDL] = { 0x30, 16 }, |
| 377 | [SCCKS] = { 0x34, 16 }, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 378 | }, |
| 379 | |
| 380 | /* |
| 381 | * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR |
| 382 | * register. |
| 383 | */ |
| 384 | [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = { |
| 385 | [SCSMR] = { 0x00, 16 }, |
| 386 | [SCBRR] = { 0x04, 8 }, |
| 387 | [SCSCR] = { 0x08, 16 }, |
| 388 | [SCxTDR] = { 0x0c, 8 }, |
| 389 | [SCxSR] = { 0x10, 16 }, |
| 390 | [SCxRDR] = { 0x14, 8 }, |
| 391 | [SCFCR] = { 0x18, 16 }, |
| 392 | [SCFDR] = { 0x1c, 16 }, |
| 393 | [SCTFDR] = sci_reg_invalid, |
| 394 | [SCRFDR] = sci_reg_invalid, |
| 395 | [SCSPTR] = sci_reg_invalid, |
| 396 | [SCLSR] = { 0x24, 16 }, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 397 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 398 | [SCPCR] = sci_reg_invalid, |
| 399 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 400 | [SCDL] = sci_reg_invalid, |
| 401 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 402 | }, |
| 403 | |
| 404 | /* |
| 405 | * Common SH-4(A) SCIF(B) definitions for ports with FIFO data |
| 406 | * count registers. |
| 407 | */ |
| 408 | [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = { |
| 409 | [SCSMR] = { 0x00, 16 }, |
| 410 | [SCBRR] = { 0x04, 8 }, |
| 411 | [SCSCR] = { 0x08, 16 }, |
| 412 | [SCxTDR] = { 0x0c, 8 }, |
| 413 | [SCxSR] = { 0x10, 16 }, |
| 414 | [SCxRDR] = { 0x14, 8 }, |
| 415 | [SCFCR] = { 0x18, 16 }, |
| 416 | [SCFDR] = { 0x1c, 16 }, |
| 417 | [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */ |
| 418 | [SCRFDR] = { 0x20, 16 }, |
| 419 | [SCSPTR] = { 0x24, 16 }, |
| 420 | [SCLSR] = { 0x28, 16 }, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 421 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 422 | [SCPCR] = sci_reg_invalid, |
| 423 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 424 | [SCDL] = sci_reg_invalid, |
| 425 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 426 | }, |
| 427 | |
| 428 | /* |
| 429 | * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR |
| 430 | * registers. |
| 431 | */ |
| 432 | [SCIx_SH7705_SCIF_REGTYPE] = { |
| 433 | [SCSMR] = { 0x00, 16 }, |
| 434 | [SCBRR] = { 0x04, 8 }, |
| 435 | [SCSCR] = { 0x08, 16 }, |
| 436 | [SCxTDR] = { 0x20, 8 }, |
| 437 | [SCxSR] = { 0x14, 16 }, |
| 438 | [SCxRDR] = { 0x24, 8 }, |
| 439 | [SCFCR] = { 0x18, 16 }, |
| 440 | [SCFDR] = { 0x1c, 16 }, |
| 441 | [SCTFDR] = sci_reg_invalid, |
| 442 | [SCRFDR] = sci_reg_invalid, |
| 443 | [SCSPTR] = sci_reg_invalid, |
| 444 | [SCLSR] = sci_reg_invalid, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 445 | [HSSRR] = sci_reg_invalid, |
Geert Uytterhoeven | c097abc | 2015-04-30 18:21:27 +0200 | [diff] [blame] | 446 | [SCPCR] = sci_reg_invalid, |
| 447 | [SCPDR] = sci_reg_invalid, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 448 | [SCDL] = sci_reg_invalid, |
| 449 | [SCCKS] = sci_reg_invalid, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 450 | }, |
| 451 | }; |
| 452 | |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 453 | #define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset) |
| 454 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 455 | /* |
| 456 | * The "offset" here is rather misleading, in that it refers to an enum |
| 457 | * value relative to the port mapping rather than the fixed offset |
| 458 | * itself, which needs to be manually retrieved from the platform's |
| 459 | * register map for the given port. |
| 460 | */ |
| 461 | static unsigned int sci_serial_in(struct uart_port *p, int offset) |
| 462 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 463 | const struct plat_sci_reg *reg = sci_getreg(p, offset); |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 464 | |
| 465 | if (reg->size == 8) |
| 466 | return ioread8(p->membase + (reg->offset << p->regshift)); |
| 467 | else if (reg->size == 16) |
| 468 | return ioread16(p->membase + (reg->offset << p->regshift)); |
| 469 | else |
| 470 | WARN(1, "Invalid register access\n"); |
| 471 | |
| 472 | return 0; |
| 473 | } |
| 474 | |
| 475 | static void sci_serial_out(struct uart_port *p, int offset, int value) |
| 476 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 477 | const struct plat_sci_reg *reg = sci_getreg(p, offset); |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 478 | |
| 479 | if (reg->size == 8) |
| 480 | iowrite8(value, p->membase + (reg->offset << p->regshift)); |
| 481 | else if (reg->size == 16) |
| 482 | iowrite16(value, p->membase + (reg->offset << p->regshift)); |
| 483 | else |
| 484 | WARN(1, "Invalid register access\n"); |
| 485 | } |
| 486 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 487 | static int sci_probe_regmap(struct plat_sci_port *cfg) |
| 488 | { |
| 489 | switch (cfg->type) { |
| 490 | case PORT_SCI: |
| 491 | cfg->regtype = SCIx_SCI_REGTYPE; |
| 492 | break; |
| 493 | case PORT_IRDA: |
| 494 | cfg->regtype = SCIx_IRDA_REGTYPE; |
| 495 | break; |
| 496 | case PORT_SCIFA: |
| 497 | cfg->regtype = SCIx_SCIFA_REGTYPE; |
| 498 | break; |
| 499 | case PORT_SCIFB: |
| 500 | cfg->regtype = SCIx_SCIFB_REGTYPE; |
| 501 | break; |
| 502 | case PORT_SCIF: |
| 503 | /* |
| 504 | * The SH-4 is a bit of a misnomer here, although that's |
| 505 | * where this particular port layout originated. This |
| 506 | * configuration (or some slight variation thereof) |
| 507 | * remains the dominant model for all SCIFs. |
| 508 | */ |
| 509 | cfg->regtype = SCIx_SH4_SCIF_REGTYPE; |
| 510 | break; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 511 | case PORT_HSCIF: |
| 512 | cfg->regtype = SCIx_HSCIF_REGTYPE; |
| 513 | break; |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 514 | default: |
Geert Uytterhoeven | 6c13d5d | 2014-03-11 11:11:17 +0100 | [diff] [blame] | 515 | pr_err("Can't probe register map for given port\n"); |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 516 | return -EINVAL; |
| 517 | } |
| 518 | |
| 519 | return 0; |
| 520 | } |
| 521 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 522 | static void sci_port_enable(struct sci_port *sci_port) |
| 523 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 524 | unsigned int i; |
| 525 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 526 | if (!sci_port->port.dev) |
| 527 | return; |
| 528 | |
| 529 | pm_runtime_get_sync(sci_port->port.dev); |
| 530 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 531 | for (i = 0; i < SCI_NUM_CLKS; i++) { |
| 532 | clk_prepare_enable(sci_port->clks[i]); |
| 533 | sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]); |
| 534 | } |
| 535 | sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK]; |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 536 | } |
| 537 | |
| 538 | static void sci_port_disable(struct sci_port *sci_port) |
| 539 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 540 | unsigned int i; |
| 541 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 542 | if (!sci_port->port.dev) |
| 543 | return; |
| 544 | |
Laurent Pinchart | caec703 | 2013-11-28 18:11:45 +0100 | [diff] [blame] | 545 | /* Cancel the break timer to ensure that the timer handler will not try |
| 546 | * to access the hardware with clocks and power disabled. Reset the |
| 547 | * break flag to make the break debouncing state machine ready for the |
| 548 | * next break. |
| 549 | */ |
| 550 | del_timer_sync(&sci_port->break_timer); |
| 551 | sci_port->break_flag = 0; |
| 552 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 553 | for (i = SCI_NUM_CLKS; i-- > 0; ) |
| 554 | clk_disable_unprepare(sci_port->clks[i]); |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 555 | |
| 556 | pm_runtime_put_sync(sci_port->port.dev); |
| 557 | } |
| 558 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 559 | static inline unsigned long port_rx_irq_mask(struct uart_port *port) |
| 560 | { |
| 561 | /* |
| 562 | * Not all ports (such as SCIFA) will support REIE. Rather than |
| 563 | * special-casing the port type, we check the port initialization |
| 564 | * IRQ enable mask to see whether the IRQ is desired at all. If |
| 565 | * it's unset, it's logically inferred that there's no point in |
| 566 | * testing for it. |
| 567 | */ |
| 568 | return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE); |
| 569 | } |
| 570 | |
| 571 | static void sci_start_tx(struct uart_port *port) |
| 572 | { |
| 573 | struct sci_port *s = to_sci_port(port); |
| 574 | unsigned short ctrl; |
| 575 | |
| 576 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
| 577 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 578 | u16 new, scr = serial_port_in(port, SCSCR); |
| 579 | if (s->chan_tx) |
| 580 | new = scr | SCSCR_TDRQE; |
| 581 | else |
| 582 | new = scr & ~SCSCR_TDRQE; |
| 583 | if (new != scr) |
| 584 | serial_port_out(port, SCSCR, new); |
| 585 | } |
| 586 | |
| 587 | if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) && |
| 588 | dma_submit_error(s->cookie_tx)) { |
| 589 | s->cookie_tx = 0; |
| 590 | schedule_work(&s->work_tx); |
| 591 | } |
| 592 | #endif |
| 593 | |
| 594 | if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 595 | /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */ |
| 596 | ctrl = serial_port_in(port, SCSCR); |
| 597 | serial_port_out(port, SCSCR, ctrl | SCSCR_TIE); |
| 598 | } |
| 599 | } |
| 600 | |
| 601 | static void sci_stop_tx(struct uart_port *port) |
| 602 | { |
| 603 | unsigned short ctrl; |
| 604 | |
| 605 | /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */ |
| 606 | ctrl = serial_port_in(port, SCSCR); |
| 607 | |
| 608 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 609 | ctrl &= ~SCSCR_TDRQE; |
| 610 | |
| 611 | ctrl &= ~SCSCR_TIE; |
| 612 | |
| 613 | serial_port_out(port, SCSCR, ctrl); |
| 614 | } |
| 615 | |
| 616 | static void sci_start_rx(struct uart_port *port) |
| 617 | { |
| 618 | unsigned short ctrl; |
| 619 | |
| 620 | ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port); |
| 621 | |
| 622 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 623 | ctrl &= ~SCSCR_RDRQE; |
| 624 | |
| 625 | serial_port_out(port, SCSCR, ctrl); |
| 626 | } |
| 627 | |
| 628 | static void sci_stop_rx(struct uart_port *port) |
| 629 | { |
| 630 | unsigned short ctrl; |
| 631 | |
| 632 | ctrl = serial_port_in(port, SCSCR); |
| 633 | |
| 634 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 635 | ctrl &= ~SCSCR_RDRQE; |
| 636 | |
| 637 | ctrl &= ~port_rx_irq_mask(port); |
| 638 | |
| 639 | serial_port_out(port, SCSCR, ctrl); |
| 640 | } |
| 641 | |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 642 | static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask) |
| 643 | { |
| 644 | if (port->type == PORT_SCI) { |
| 645 | /* Just store the mask */ |
| 646 | serial_port_out(port, SCxSR, mask); |
| 647 | } else if (to_sci_port(port)->overrun_mask == SCIFA_ORER) { |
| 648 | /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */ |
| 649 | /* Only clear the status bits we want to clear */ |
| 650 | serial_port_out(port, SCxSR, |
| 651 | serial_port_in(port, SCxSR) & mask); |
| 652 | } else { |
| 653 | /* Store the mask, clear parity/framing errors */ |
| 654 | serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC)); |
| 655 | } |
| 656 | } |
| 657 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 658 | #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \ |
| 659 | defined(CONFIG_SERIAL_SH_SCI_EARLYCON) |
Paul Mundt | 1f6fd5c | 2008-12-17 14:53:24 +0900 | [diff] [blame] | 660 | |
| 661 | #ifdef CONFIG_CONSOLE_POLL |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 662 | static int sci_poll_get_char(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 663 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 664 | unsigned short status; |
| 665 | int c; |
| 666 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 667 | do { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 668 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 669 | if (status & SCxSR_ERRORS(port)) { |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 670 | sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 671 | continue; |
| 672 | } |
Jason Wessel | 3f255eb | 2010-05-20 21:04:23 -0500 | [diff] [blame] | 673 | break; |
| 674 | } while (1); |
| 675 | |
| 676 | if (!(status & SCxSR_RDxF(port))) |
| 677 | return NO_POLL_CHAR; |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 678 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 679 | c = serial_port_in(port, SCxRDR); |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 680 | |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 681 | /* Dummy read */ |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 682 | serial_port_in(port, SCxSR); |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 683 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 | |
| 685 | return c; |
| 686 | } |
Paul Mundt | 1f6fd5c | 2008-12-17 14:53:24 +0900 | [diff] [blame] | 687 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 | |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 689 | static void sci_poll_put_char(struct uart_port *port, unsigned char c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 690 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 691 | unsigned short status; |
| 692 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | do { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 694 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 695 | } while (!(status & SCxSR_TDxE(port))); |
| 696 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 697 | serial_port_out(port, SCxTDR, c); |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 698 | sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 699 | } |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 700 | #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE || |
| 701 | CONFIG_SERIAL_SH_SCI_EARLYCON */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 702 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 703 | static void sci_init_pins(struct uart_port *port, unsigned int cflag) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 704 | { |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 705 | struct sci_port *s = to_sci_port(port); |
Markus Brunner | 3ea6bc3 | 2007-08-20 08:59:33 +0900 | [diff] [blame] | 706 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 707 | /* |
| 708 | * Use port-specific handler if provided. |
| 709 | */ |
| 710 | if (s->cfg->ops && s->cfg->ops->init_pins) { |
| 711 | s->cfg->ops->init_pins(port, cflag); |
| 712 | return; |
Markus Brunner | 3ea6bc3 | 2007-08-20 08:59:33 +0900 | [diff] [blame] | 713 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 714 | |
Geert Uytterhoeven | d2b9775 | 2016-06-03 12:00:08 +0200 | [diff] [blame^] | 715 | if (sci_getreg(port, SCSPTR)->size) { |
| 716 | u16 status = serial_port_in(port, SCSPTR); |
Paul Mundt | b7a76e4 | 2006-02-01 03:06:06 -0800 | [diff] [blame] | 717 | |
Geert Uytterhoeven | d2b9775 | 2016-06-03 12:00:08 +0200 | [diff] [blame^] | 718 | /* RTS# is output, driven 1 */ |
| 719 | status |= SCSPTR_RTSIO | SCSPTR_RTSDT; |
| 720 | /* CTS# and SCK are inputs */ |
| 721 | status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO); |
| 722 | serial_port_out(port, SCSPTR, status); |
Paul Mundt | faf02f8 | 2011-12-02 17:44:50 +0900 | [diff] [blame] | 723 | } |
Paul Mundt | d570164 | 2008-12-16 20:07:27 +0900 | [diff] [blame] | 724 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 725 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 726 | static int sci_txfill(struct uart_port *port) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 727 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 728 | const struct plat_sci_reg *reg; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 729 | |
| 730 | reg = sci_getreg(port, SCTFDR); |
| 731 | if (reg->size) |
Takashi Yoshii | 63f7ad1 | 2012-11-16 10:53:11 +0900 | [diff] [blame] | 732 | return serial_port_in(port, SCTFDR) & ((port->fifosize << 1) - 1); |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 733 | |
| 734 | reg = sci_getreg(port, SCFDR); |
| 735 | if (reg->size) |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 736 | return serial_port_in(port, SCFDR) >> 8; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 737 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 738 | return !(serial_port_in(port, SCxSR) & SCI_TDRE); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 739 | } |
| 740 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 741 | static int sci_txroom(struct uart_port *port) |
| 742 | { |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 743 | return port->fifosize - sci_txfill(port); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 744 | } |
| 745 | |
| 746 | static int sci_rxfill(struct uart_port *port) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 747 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 748 | const struct plat_sci_reg *reg; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 749 | |
| 750 | reg = sci_getreg(port, SCRFDR); |
| 751 | if (reg->size) |
Takashi Yoshii | 63f7ad1 | 2012-11-16 10:53:11 +0900 | [diff] [blame] | 752 | return serial_port_in(port, SCRFDR) & ((port->fifosize << 1) - 1); |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 753 | |
| 754 | reg = sci_getreg(port, SCFDR); |
| 755 | if (reg->size) |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 756 | return serial_port_in(port, SCFDR) & ((port->fifosize << 1) - 1); |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 757 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 758 | return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 759 | } |
| 760 | |
Paul Mundt | 514820e | 2011-06-08 18:51:32 +0900 | [diff] [blame] | 761 | /* |
| 762 | * SCI helper for checking the state of the muxed port/RXD pins. |
| 763 | */ |
| 764 | static inline int sci_rxd_in(struct uart_port *port) |
| 765 | { |
| 766 | struct sci_port *s = to_sci_port(port); |
| 767 | |
| 768 | if (s->cfg->port_reg <= 0) |
| 769 | return 1; |
| 770 | |
Paul Mundt | 0dd4d5c | 2012-10-15 14:08:48 +0900 | [diff] [blame] | 771 | /* Cast for ARM damage */ |
Laurent Pinchart | e2afca6 | 2013-12-11 13:40:31 +0100 | [diff] [blame] | 772 | return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg); |
Paul Mundt | 514820e | 2011-06-08 18:51:32 +0900 | [diff] [blame] | 773 | } |
| 774 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 775 | /* ********************************************************************** * |
| 776 | * the interrupt related routines * |
| 777 | * ********************************************************************** */ |
| 778 | |
| 779 | static void sci_transmit_chars(struct uart_port *port) |
| 780 | { |
Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 781 | struct circ_buf *xmit = &port->state->xmit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 782 | unsigned int stopped = uart_tx_stopped(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 783 | unsigned short status; |
| 784 | unsigned short ctrl; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 785 | int count; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 786 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 787 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 788 | if (!(status & SCxSR_TDxE(port))) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 789 | ctrl = serial_port_in(port, SCSCR); |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 790 | if (uart_circ_empty(xmit)) |
Paul Mundt | 8e69861 | 2009-06-24 19:44:32 +0900 | [diff] [blame] | 791 | ctrl &= ~SCSCR_TIE; |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 792 | else |
Paul Mundt | 8e69861 | 2009-06-24 19:44:32 +0900 | [diff] [blame] | 793 | ctrl |= SCSCR_TIE; |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 794 | serial_port_out(port, SCSCR, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | return; |
| 796 | } |
| 797 | |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 798 | count = sci_txroom(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 799 | |
| 800 | do { |
| 801 | unsigned char c; |
| 802 | |
| 803 | if (port->x_char) { |
| 804 | c = port->x_char; |
| 805 | port->x_char = 0; |
| 806 | } else if (!uart_circ_empty(xmit) && !stopped) { |
| 807 | c = xmit->buf[xmit->tail]; |
| 808 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
| 809 | } else { |
| 810 | break; |
| 811 | } |
| 812 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 813 | serial_port_out(port, SCxTDR, c); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 814 | |
| 815 | port->icount.tx++; |
| 816 | } while (--count > 0); |
| 817 | |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 818 | sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | |
| 820 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 821 | uart_write_wakeup(port); |
| 822 | if (uart_circ_empty(xmit)) { |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 823 | sci_stop_tx(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 | } else { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 825 | ctrl = serial_port_in(port, SCSCR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 | |
Yoshihiro Shimoda | 1a22f08 | 2008-11-11 12:19:05 +0900 | [diff] [blame] | 827 | if (port->type != PORT_SCI) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 828 | serial_port_in(port, SCxSR); /* Dummy read */ |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 829 | sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 830 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 831 | |
Paul Mundt | 8e69861 | 2009-06-24 19:44:32 +0900 | [diff] [blame] | 832 | ctrl |= SCSCR_TIE; |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 833 | serial_port_out(port, SCSCR, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 834 | } |
| 835 | } |
| 836 | |
| 837 | /* On SH3, SCIF may read end-of-break as a space->mark char */ |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 838 | #define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); }) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 840 | static void sci_receive_chars(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 841 | { |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 842 | struct sci_port *sci_port = to_sci_port(port); |
Jiri Slaby | 227434f | 2013-01-03 15:53:01 +0100 | [diff] [blame] | 843 | struct tty_port *tport = &port->state->port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 844 | int i, count, copied = 0; |
| 845 | unsigned short status; |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 846 | unsigned char flag; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 847 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 848 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 849 | if (!(status & SCxSR_RDxF(port))) |
| 850 | return; |
| 851 | |
| 852 | while (1) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 853 | /* Don't copy more bytes than there is room for in the buffer */ |
Jiri Slaby | 227434f | 2013-01-03 15:53:01 +0100 | [diff] [blame] | 854 | count = tty_buffer_request_room(tport, sci_rxfill(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 855 | |
| 856 | /* If for any reason we can't copy more data, we're done! */ |
| 857 | if (count == 0) |
| 858 | break; |
| 859 | |
| 860 | if (port->type == PORT_SCI) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 861 | char c = serial_port_in(port, SCxRDR); |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 862 | if (uart_handle_sysrq_char(port, c) || |
| 863 | sci_port->break_flag) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 864 | count = 0; |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 865 | else |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 866 | tty_insert_flip_char(tport, c, TTY_NORMAL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 867 | } else { |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 868 | for (i = 0; i < count; i++) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 869 | char c = serial_port_in(port, SCxRDR); |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 870 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 871 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 872 | #if defined(CONFIG_CPU_SH3) |
| 873 | /* Skip "chars" during break */ |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 874 | if (sci_port->break_flag) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | if ((c == 0) && |
| 876 | (status & SCxSR_FER(port))) { |
| 877 | count--; i--; |
| 878 | continue; |
| 879 | } |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 880 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 881 | /* Nonzero => end-of-break */ |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 882 | dev_dbg(port->dev, "debounce<%02x>\n", c); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 883 | sci_port->break_flag = 0; |
| 884 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | if (STEPFN(c)) { |
| 886 | count--; i--; |
| 887 | continue; |
| 888 | } |
| 889 | } |
| 890 | #endif /* CONFIG_CPU_SH3 */ |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 891 | if (uart_handle_sysrq_char(port, c)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 892 | count--; i--; |
| 893 | continue; |
| 894 | } |
| 895 | |
| 896 | /* Store data and status */ |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 897 | if (status & SCxSR_FER(port)) { |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 898 | flag = TTY_FRAME; |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 899 | port->icount.frame++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 900 | dev_notice(port->dev, "frame error\n"); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 901 | } else if (status & SCxSR_PER(port)) { |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 902 | flag = TTY_PARITY; |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 903 | port->icount.parity++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 904 | dev_notice(port->dev, "parity error\n"); |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 905 | } else |
| 906 | flag = TTY_NORMAL; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 907 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 908 | tty_insert_flip_char(tport, c, flag); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 909 | } |
| 910 | } |
| 911 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 912 | serial_port_in(port, SCxSR); /* dummy read */ |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 913 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 915 | copied += count; |
| 916 | port->icount.rx += count; |
| 917 | } |
| 918 | |
| 919 | if (copied) { |
| 920 | /* Tell the rest of the system the news. New characters! */ |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 921 | tty_flip_buffer_push(tport); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 922 | } else { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 923 | serial_port_in(port, SCxSR); /* dummy read */ |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 924 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 925 | } |
| 926 | } |
| 927 | |
| 928 | #define SCI_BREAK_JIFFIES (HZ/20) |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 929 | |
| 930 | /* |
| 931 | * The sci generates interrupts during the break, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 932 | * 1 per millisecond or so during the break period, for 9600 baud. |
| 933 | * So dont bother disabling interrupts. |
| 934 | * But dont want more than 1 break event. |
| 935 | * Use a kernel timer to periodically poll the rx line until |
| 936 | * the break is finished. |
| 937 | */ |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 938 | static inline void sci_schedule_break_timer(struct sci_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 939 | { |
Paul Mundt | bc9b3f5 | 2011-01-20 23:30:19 +0900 | [diff] [blame] | 940 | mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 941 | } |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 942 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 943 | /* Ensure that two consecutive samples find the break over. */ |
| 944 | static void sci_break_timer(unsigned long data) |
| 945 | { |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 946 | struct sci_port *port = (struct sci_port *)data; |
| 947 | |
| 948 | if (sci_rxd_in(&port->port) == 0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 949 | port->break_flag = 1; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 950 | sci_schedule_break_timer(port); |
| 951 | } else if (port->break_flag == 1) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 952 | /* break is over. */ |
| 953 | port->break_flag = 2; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 954 | sci_schedule_break_timer(port); |
| 955 | } else |
| 956 | port->break_flag = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 957 | } |
| 958 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 959 | static int sci_handle_errors(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 960 | { |
| 961 | int copied = 0; |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 962 | unsigned short status = serial_port_in(port, SCxSR); |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 963 | struct tty_port *tport = &port->state->port; |
Paul Mundt | debf950 | 2011-06-08 18:19:37 +0900 | [diff] [blame] | 964 | struct sci_port *s = to_sci_port(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 965 | |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 966 | /* Handle overruns */ |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 967 | if (status & s->overrun_mask) { |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 968 | port->icount.overrun++; |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 969 | |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 970 | /* overrun error */ |
| 971 | if (tty_insert_flip_char(tport, 0, TTY_OVERRUN)) |
| 972 | copied++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 973 | |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 974 | dev_notice(port->dev, "overrun error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 975 | } |
| 976 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 977 | if (status & SCxSR_FER(port)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 978 | if (sci_rxd_in(port) == 0) { |
| 979 | /* Notify of BREAK */ |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 980 | struct sci_port *sci_port = to_sci_port(port); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 981 | |
| 982 | if (!sci_port->break_flag) { |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 983 | port->icount.brk++; |
| 984 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 985 | sci_port->break_flag = 1; |
| 986 | sci_schedule_break_timer(sci_port); |
| 987 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 988 | /* Do sysrq handling. */ |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 989 | if (uart_handle_break(port)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 990 | return 0; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 991 | |
| 992 | dev_dbg(port->dev, "BREAK detected\n"); |
| 993 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 994 | if (tty_insert_flip_char(tport, 0, TTY_BREAK)) |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 995 | copied++; |
| 996 | } |
| 997 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 998 | } else { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 999 | /* frame error */ |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 1000 | port->icount.frame++; |
| 1001 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 1002 | if (tty_insert_flip_char(tport, 0, TTY_FRAME)) |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 1003 | copied++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 1004 | |
| 1005 | dev_notice(port->dev, "frame error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1006 | } |
| 1007 | } |
| 1008 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 1009 | if (status & SCxSR_PER(port)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1010 | /* parity error */ |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 1011 | port->icount.parity++; |
| 1012 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 1013 | if (tty_insert_flip_char(tport, 0, TTY_PARITY)) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 1014 | copied++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 1015 | |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 1016 | dev_notice(port->dev, "parity error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1017 | } |
| 1018 | |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 1019 | if (copied) |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 1020 | tty_flip_buffer_push(tport); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1021 | |
| 1022 | return copied; |
| 1023 | } |
| 1024 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 1025 | static int sci_handle_fifo_overrun(struct uart_port *port) |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1026 | { |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 1027 | struct tty_port *tport = &port->state->port; |
Paul Mundt | debf950 | 2011-06-08 18:19:37 +0900 | [diff] [blame] | 1028 | struct sci_port *s = to_sci_port(port); |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 1029 | const struct plat_sci_reg *reg; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 1030 | int copied = 0; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 1031 | u16 status; |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1032 | |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 1033 | reg = sci_getreg(port, s->overrun_reg); |
Paul Mundt | 4b8c59a | 2011-06-14 17:53:34 +0900 | [diff] [blame] | 1034 | if (!reg->size) |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1035 | return 0; |
| 1036 | |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 1037 | status = serial_port_in(port, s->overrun_reg); |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 1038 | if (status & s->overrun_mask) { |
| 1039 | status &= ~s->overrun_mask; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 1040 | serial_port_out(port, s->overrun_reg, status); |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1041 | |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 1042 | port->icount.overrun++; |
| 1043 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 1044 | tty_insert_flip_char(tport, 0, TTY_OVERRUN); |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 1045 | tty_flip_buffer_push(tport); |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1046 | |
Yoshihiro Kaneko | 51b31f1 | 2015-01-26 20:53:29 +0900 | [diff] [blame] | 1047 | dev_dbg(port->dev, "overrun error\n"); |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1048 | copied++; |
| 1049 | } |
| 1050 | |
| 1051 | return copied; |
| 1052 | } |
| 1053 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 1054 | static int sci_handle_breaks(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | { |
| 1056 | int copied = 0; |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1057 | unsigned short status = serial_port_in(port, SCxSR); |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 1058 | struct tty_port *tport = &port->state->port; |
Magnus Damm | a5660ad | 2009-01-21 15:14:38 +0000 | [diff] [blame] | 1059 | struct sci_port *s = to_sci_port(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1060 | |
Paul Mundt | 0b3d4ef | 2007-03-14 13:22:37 +0900 | [diff] [blame] | 1061 | if (uart_handle_break(port)) |
| 1062 | return 0; |
| 1063 | |
Paul Mundt | b7a76e4 | 2006-02-01 03:06:06 -0800 | [diff] [blame] | 1064 | if (!s->break_flag && status & SCxSR_BRK(port)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1065 | #if defined(CONFIG_CPU_SH3) |
| 1066 | /* Debounce break */ |
| 1067 | s->break_flag = 1; |
| 1068 | #endif |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 1069 | |
| 1070 | port->icount.brk++; |
| 1071 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1072 | /* Notify of BREAK */ |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 1073 | if (tty_insert_flip_char(tport, 0, TTY_BREAK)) |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 1074 | copied++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 1075 | |
| 1076 | dev_dbg(port->dev, "BREAK detected\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1077 | } |
| 1078 | |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 1079 | if (copied) |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 1080 | tty_flip_buffer_push(tport); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 1081 | |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1082 | copied += sci_handle_fifo_overrun(port); |
| 1083 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1084 | return copied; |
| 1085 | } |
| 1086 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1087 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
| 1088 | static void sci_dma_tx_complete(void *arg) |
| 1089 | { |
| 1090 | struct sci_port *s = arg; |
| 1091 | struct uart_port *port = &s->port; |
| 1092 | struct circ_buf *xmit = &port->state->xmit; |
| 1093 | unsigned long flags; |
| 1094 | |
| 1095 | dev_dbg(port->dev, "%s(%d)\n", __func__, port->line); |
| 1096 | |
| 1097 | spin_lock_irqsave(&port->lock, flags); |
| 1098 | |
| 1099 | xmit->tail += s->tx_dma_len; |
| 1100 | xmit->tail &= UART_XMIT_SIZE - 1; |
| 1101 | |
| 1102 | port->icount.tx += s->tx_dma_len; |
| 1103 | |
| 1104 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 1105 | uart_write_wakeup(port); |
| 1106 | |
| 1107 | if (!uart_circ_empty(xmit)) { |
| 1108 | s->cookie_tx = 0; |
| 1109 | schedule_work(&s->work_tx); |
| 1110 | } else { |
| 1111 | s->cookie_tx = -EINVAL; |
| 1112 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 1113 | u16 ctrl = serial_port_in(port, SCSCR); |
| 1114 | serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE); |
| 1115 | } |
| 1116 | } |
| 1117 | |
| 1118 | spin_unlock_irqrestore(&port->lock, flags); |
| 1119 | } |
| 1120 | |
| 1121 | /* Locking: called with port lock held */ |
| 1122 | static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count) |
| 1123 | { |
| 1124 | struct uart_port *port = &s->port; |
| 1125 | struct tty_port *tport = &port->state->port; |
| 1126 | int copied; |
| 1127 | |
| 1128 | copied = tty_insert_flip_string(tport, buf, count); |
| 1129 | if (copied < count) { |
| 1130 | dev_warn(port->dev, "Rx overrun: dropping %zu bytes\n", |
| 1131 | count - copied); |
| 1132 | port->icount.buf_overrun++; |
| 1133 | } |
| 1134 | |
| 1135 | port->icount.rx += copied; |
| 1136 | |
| 1137 | return copied; |
| 1138 | } |
| 1139 | |
| 1140 | static int sci_dma_rx_find_active(struct sci_port *s) |
| 1141 | { |
| 1142 | unsigned int i; |
| 1143 | |
| 1144 | for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++) |
| 1145 | if (s->active_rx == s->cookie_rx[i]) |
| 1146 | return i; |
| 1147 | |
| 1148 | dev_err(s->port.dev, "%s: Rx cookie %d not found!\n", __func__, |
| 1149 | s->active_rx); |
| 1150 | return -1; |
| 1151 | } |
| 1152 | |
| 1153 | static void sci_rx_dma_release(struct sci_port *s, bool enable_pio) |
| 1154 | { |
| 1155 | struct dma_chan *chan = s->chan_rx; |
| 1156 | struct uart_port *port = &s->port; |
| 1157 | unsigned long flags; |
| 1158 | |
| 1159 | spin_lock_irqsave(&port->lock, flags); |
| 1160 | s->chan_rx = NULL; |
| 1161 | s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL; |
| 1162 | spin_unlock_irqrestore(&port->lock, flags); |
| 1163 | dmaengine_terminate_all(chan); |
| 1164 | dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0], |
| 1165 | sg_dma_address(&s->sg_rx[0])); |
| 1166 | dma_release_channel(chan); |
| 1167 | if (enable_pio) |
| 1168 | sci_start_rx(port); |
| 1169 | } |
| 1170 | |
| 1171 | static void sci_dma_rx_complete(void *arg) |
| 1172 | { |
| 1173 | struct sci_port *s = arg; |
Muhammad Hamza Farooq | 1d3db60 | 2015-09-18 13:08:30 +0200 | [diff] [blame] | 1174 | struct dma_chan *chan = s->chan_rx; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1175 | struct uart_port *port = &s->port; |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1176 | struct dma_async_tx_descriptor *desc; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1177 | unsigned long flags; |
| 1178 | int active, count = 0; |
| 1179 | |
| 1180 | dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line, |
| 1181 | s->active_rx); |
| 1182 | |
| 1183 | spin_lock_irqsave(&port->lock, flags); |
| 1184 | |
| 1185 | active = sci_dma_rx_find_active(s); |
| 1186 | if (active >= 0) |
| 1187 | count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx); |
| 1188 | |
| 1189 | mod_timer(&s->rx_timer, jiffies + s->rx_timeout); |
| 1190 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1191 | if (count) |
| 1192 | tty_flip_buffer_push(&port->state->port); |
| 1193 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1194 | desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1, |
| 1195 | DMA_DEV_TO_MEM, |
| 1196 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 1197 | if (!desc) |
| 1198 | goto fail; |
| 1199 | |
| 1200 | desc->callback = sci_dma_rx_complete; |
| 1201 | desc->callback_param = s; |
| 1202 | s->cookie_rx[active] = dmaengine_submit(desc); |
| 1203 | if (dma_submit_error(s->cookie_rx[active])) |
| 1204 | goto fail; |
| 1205 | |
| 1206 | s->active_rx = s->cookie_rx[!active]; |
| 1207 | |
Muhammad Hamza Farooq | 1d3db60 | 2015-09-18 13:08:30 +0200 | [diff] [blame] | 1208 | dma_async_issue_pending(chan); |
| 1209 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1210 | dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n", |
| 1211 | __func__, s->cookie_rx[active], active, s->active_rx); |
| 1212 | spin_unlock_irqrestore(&port->lock, flags); |
| 1213 | return; |
| 1214 | |
| 1215 | fail: |
| 1216 | spin_unlock_irqrestore(&port->lock, flags); |
| 1217 | dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n"); |
| 1218 | sci_rx_dma_release(s, true); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1219 | } |
| 1220 | |
| 1221 | static void sci_tx_dma_release(struct sci_port *s, bool enable_pio) |
| 1222 | { |
| 1223 | struct dma_chan *chan = s->chan_tx; |
| 1224 | struct uart_port *port = &s->port; |
| 1225 | unsigned long flags; |
| 1226 | |
| 1227 | spin_lock_irqsave(&port->lock, flags); |
| 1228 | s->chan_tx = NULL; |
| 1229 | s->cookie_tx = -EINVAL; |
| 1230 | spin_unlock_irqrestore(&port->lock, flags); |
| 1231 | dmaengine_terminate_all(chan); |
| 1232 | dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE, |
| 1233 | DMA_TO_DEVICE); |
| 1234 | dma_release_channel(chan); |
| 1235 | if (enable_pio) |
| 1236 | sci_start_tx(port); |
| 1237 | } |
| 1238 | |
| 1239 | static void sci_submit_rx(struct sci_port *s) |
| 1240 | { |
| 1241 | struct dma_chan *chan = s->chan_rx; |
| 1242 | int i; |
| 1243 | |
| 1244 | for (i = 0; i < 2; i++) { |
| 1245 | struct scatterlist *sg = &s->sg_rx[i]; |
| 1246 | struct dma_async_tx_descriptor *desc; |
| 1247 | |
| 1248 | desc = dmaengine_prep_slave_sg(chan, |
| 1249 | sg, 1, DMA_DEV_TO_MEM, |
| 1250 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 1251 | if (!desc) |
| 1252 | goto fail; |
| 1253 | |
| 1254 | desc->callback = sci_dma_rx_complete; |
| 1255 | desc->callback_param = s; |
| 1256 | s->cookie_rx[i] = dmaengine_submit(desc); |
| 1257 | if (dma_submit_error(s->cookie_rx[i])) |
| 1258 | goto fail; |
| 1259 | |
| 1260 | dev_dbg(s->port.dev, "%s(): cookie %d to #%d\n", __func__, |
| 1261 | s->cookie_rx[i], i); |
| 1262 | } |
| 1263 | |
| 1264 | s->active_rx = s->cookie_rx[0]; |
| 1265 | |
| 1266 | dma_async_issue_pending(chan); |
| 1267 | return; |
| 1268 | |
| 1269 | fail: |
| 1270 | if (i) |
| 1271 | dmaengine_terminate_all(chan); |
| 1272 | for (i = 0; i < 2; i++) |
| 1273 | s->cookie_rx[i] = -EINVAL; |
| 1274 | s->active_rx = -EINVAL; |
| 1275 | dev_warn(s->port.dev, "Failed to re-start Rx DMA, using PIO\n"); |
| 1276 | sci_rx_dma_release(s, true); |
| 1277 | } |
| 1278 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1279 | static void work_fn_tx(struct work_struct *work) |
| 1280 | { |
| 1281 | struct sci_port *s = container_of(work, struct sci_port, work_tx); |
| 1282 | struct dma_async_tx_descriptor *desc; |
| 1283 | struct dma_chan *chan = s->chan_tx; |
| 1284 | struct uart_port *port = &s->port; |
| 1285 | struct circ_buf *xmit = &port->state->xmit; |
| 1286 | dma_addr_t buf; |
| 1287 | |
| 1288 | /* |
| 1289 | * DMA is idle now. |
| 1290 | * Port xmit buffer is already mapped, and it is one page... Just adjust |
| 1291 | * offsets and lengths. Since it is a circular buffer, we have to |
| 1292 | * transmit till the end, and then the rest. Take the port lock to get a |
| 1293 | * consistent xmit buffer state. |
| 1294 | */ |
| 1295 | spin_lock_irq(&port->lock); |
| 1296 | buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1)); |
| 1297 | s->tx_dma_len = min_t(unsigned int, |
| 1298 | CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE), |
| 1299 | CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE)); |
| 1300 | spin_unlock_irq(&port->lock); |
| 1301 | |
| 1302 | desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len, |
| 1303 | DMA_MEM_TO_DEV, |
| 1304 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 1305 | if (!desc) { |
| 1306 | dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n"); |
| 1307 | /* switch to PIO */ |
| 1308 | sci_tx_dma_release(s, true); |
| 1309 | return; |
| 1310 | } |
| 1311 | |
| 1312 | dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len, |
| 1313 | DMA_TO_DEVICE); |
| 1314 | |
| 1315 | spin_lock_irq(&port->lock); |
| 1316 | desc->callback = sci_dma_tx_complete; |
| 1317 | desc->callback_param = s; |
| 1318 | spin_unlock_irq(&port->lock); |
| 1319 | s->cookie_tx = dmaengine_submit(desc); |
| 1320 | if (dma_submit_error(s->cookie_tx)) { |
| 1321 | dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n"); |
| 1322 | /* switch to PIO */ |
| 1323 | sci_tx_dma_release(s, true); |
| 1324 | return; |
| 1325 | } |
| 1326 | |
| 1327 | dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n", |
| 1328 | __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx); |
| 1329 | |
| 1330 | dma_async_issue_pending(chan); |
| 1331 | } |
| 1332 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1333 | static void rx_timer_fn(unsigned long arg) |
| 1334 | { |
| 1335 | struct sci_port *s = (struct sci_port *)arg; |
Muhammad Hamza Farooq | e7327c0 | 2015-09-18 13:08:32 +0200 | [diff] [blame] | 1336 | struct dma_chan *chan = s->chan_rx; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1337 | struct uart_port *port = &s->port; |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1338 | struct dma_tx_state state; |
| 1339 | enum dma_status status; |
| 1340 | unsigned long flags; |
| 1341 | unsigned int read; |
| 1342 | int active, count; |
| 1343 | u16 scr; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1344 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1345 | spin_lock_irqsave(&port->lock, flags); |
| 1346 | |
| 1347 | dev_dbg(port->dev, "DMA Rx timed out\n"); |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1348 | |
| 1349 | active = sci_dma_rx_find_active(s); |
| 1350 | if (active < 0) { |
| 1351 | spin_unlock_irqrestore(&port->lock, flags); |
| 1352 | return; |
| 1353 | } |
| 1354 | |
| 1355 | status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state); |
Muhammad Hamza Farooq | 3b96304 | 2015-09-18 13:08:31 +0200 | [diff] [blame] | 1356 | if (status == DMA_COMPLETE) { |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1357 | dev_dbg(port->dev, "Cookie %d #%d has already completed\n", |
| 1358 | s->active_rx, active); |
Muhammad Hamza Farooq | 3b96304 | 2015-09-18 13:08:31 +0200 | [diff] [blame] | 1359 | spin_unlock_irqrestore(&port->lock, flags); |
| 1360 | |
| 1361 | /* Let packet complete handler take care of the packet */ |
| 1362 | return; |
| 1363 | } |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1364 | |
Muhammad Hamza Farooq | e7327c0 | 2015-09-18 13:08:32 +0200 | [diff] [blame] | 1365 | dmaengine_pause(chan); |
| 1366 | |
| 1367 | /* |
| 1368 | * sometimes DMA transfer doesn't stop even if it is stopped and |
| 1369 | * data keeps on coming until transaction is complete so check |
| 1370 | * for DMA_COMPLETE again |
| 1371 | * Let packet complete handler take care of the packet |
| 1372 | */ |
| 1373 | status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state); |
| 1374 | if (status == DMA_COMPLETE) { |
| 1375 | spin_unlock_irqrestore(&port->lock, flags); |
| 1376 | dev_dbg(port->dev, "Transaction complete after DMA engine was stopped"); |
| 1377 | return; |
| 1378 | } |
| 1379 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1380 | /* Handle incomplete DMA receive */ |
| 1381 | dmaengine_terminate_all(s->chan_rx); |
| 1382 | read = sg_dma_len(&s->sg_rx[active]) - state.residue; |
| 1383 | dev_dbg(port->dev, "Read %u bytes with cookie %d\n", read, |
| 1384 | s->active_rx); |
| 1385 | |
| 1386 | if (read) { |
| 1387 | count = sci_dma_rx_push(s, s->rx_buf[active], read); |
| 1388 | if (count) |
| 1389 | tty_flip_buffer_push(&port->state->port); |
| 1390 | } |
| 1391 | |
Geert Uytterhoeven | 756981b | 2015-09-18 13:08:26 +0200 | [diff] [blame] | 1392 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 1393 | sci_submit_rx(s); |
Muhammad Hamza Farooq | 371cfed | 2015-09-18 13:08:29 +0200 | [diff] [blame] | 1394 | |
| 1395 | /* Direct new serial port interrupts back to CPU */ |
| 1396 | scr = serial_port_in(port, SCSCR); |
| 1397 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 1398 | scr &= ~SCSCR_RDRQE; |
| 1399 | enable_irq(s->irqs[SCIx_RXI_IRQ]); |
| 1400 | } |
| 1401 | serial_port_out(port, SCSCR, scr | SCSCR_RIE); |
| 1402 | |
| 1403 | spin_unlock_irqrestore(&port->lock, flags); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1404 | } |
| 1405 | |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1406 | static struct dma_chan *sci_request_dma_chan(struct uart_port *port, |
| 1407 | enum dma_transfer_direction dir, |
| 1408 | unsigned int id) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1409 | { |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1410 | dma_cap_mask_t mask; |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1411 | struct dma_chan *chan; |
| 1412 | struct dma_slave_config cfg; |
| 1413 | int ret; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1414 | |
| 1415 | dma_cap_zero(mask); |
| 1416 | dma_cap_set(DMA_SLAVE, mask); |
| 1417 | |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1418 | chan = dma_request_slave_channel_compat(mask, shdma_chan_filter, |
| 1419 | (void *)(unsigned long)id, port->dev, |
| 1420 | dir == DMA_MEM_TO_DEV ? "tx" : "rx"); |
| 1421 | if (!chan) { |
| 1422 | dev_warn(port->dev, |
| 1423 | "dma_request_slave_channel_compat failed\n"); |
| 1424 | return NULL; |
| 1425 | } |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1426 | |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1427 | memset(&cfg, 0, sizeof(cfg)); |
| 1428 | cfg.direction = dir; |
| 1429 | if (dir == DMA_MEM_TO_DEV) { |
| 1430 | cfg.dst_addr = port->mapbase + |
| 1431 | (sci_getreg(port, SCxTDR)->offset << port->regshift); |
| 1432 | cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 1433 | } else { |
| 1434 | cfg.src_addr = port->mapbase + |
| 1435 | (sci_getreg(port, SCxRDR)->offset << port->regshift); |
| 1436 | cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 1437 | } |
| 1438 | |
| 1439 | ret = dmaengine_slave_config(chan, &cfg); |
| 1440 | if (ret) { |
| 1441 | dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret); |
| 1442 | dma_release_channel(chan); |
| 1443 | return NULL; |
| 1444 | } |
| 1445 | |
| 1446 | return chan; |
| 1447 | } |
| 1448 | |
| 1449 | static void sci_request_dma(struct uart_port *port) |
| 1450 | { |
| 1451 | struct sci_port *s = to_sci_port(port); |
| 1452 | struct dma_chan *chan; |
| 1453 | |
| 1454 | dev_dbg(port->dev, "%s: port %d\n", __func__, port->line); |
| 1455 | |
| 1456 | if (!port->dev->of_node && |
| 1457 | (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0)) |
| 1458 | return; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1459 | |
| 1460 | s->cookie_tx = -EINVAL; |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1461 | chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV, s->cfg->dma_slave_tx); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1462 | dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan); |
| 1463 | if (chan) { |
| 1464 | s->chan_tx = chan; |
| 1465 | /* UART circular tx buffer is an aligned page. */ |
| 1466 | s->tx_dma_addr = dma_map_single(chan->device->dev, |
| 1467 | port->state->xmit.buf, |
| 1468 | UART_XMIT_SIZE, |
| 1469 | DMA_TO_DEVICE); |
| 1470 | if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) { |
| 1471 | dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n"); |
| 1472 | dma_release_channel(chan); |
| 1473 | s->chan_tx = NULL; |
| 1474 | } else { |
| 1475 | dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n", |
| 1476 | __func__, UART_XMIT_SIZE, |
| 1477 | port->state->xmit.buf, &s->tx_dma_addr); |
| 1478 | } |
| 1479 | |
| 1480 | INIT_WORK(&s->work_tx, work_fn_tx); |
| 1481 | } |
| 1482 | |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1483 | chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM, s->cfg->dma_slave_rx); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1484 | dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan); |
| 1485 | if (chan) { |
| 1486 | unsigned int i; |
| 1487 | dma_addr_t dma; |
| 1488 | void *buf; |
| 1489 | |
| 1490 | s->chan_rx = chan; |
| 1491 | |
| 1492 | s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize); |
| 1493 | buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2, |
| 1494 | &dma, GFP_KERNEL); |
| 1495 | if (!buf) { |
| 1496 | dev_warn(port->dev, |
| 1497 | "Failed to allocate Rx dma buffer, using PIO\n"); |
| 1498 | dma_release_channel(chan); |
| 1499 | s->chan_rx = NULL; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1500 | return; |
| 1501 | } |
| 1502 | |
| 1503 | for (i = 0; i < 2; i++) { |
| 1504 | struct scatterlist *sg = &s->sg_rx[i]; |
| 1505 | |
| 1506 | sg_init_table(sg, 1); |
| 1507 | s->rx_buf[i] = buf; |
| 1508 | sg_dma_address(sg) = dma; |
Yoshihiro Shimoda | d09959e | 2015-12-04 15:21:19 +0100 | [diff] [blame] | 1509 | sg_dma_len(sg) = s->buf_len_rx; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1510 | |
| 1511 | buf += s->buf_len_rx; |
| 1512 | dma += s->buf_len_rx; |
| 1513 | } |
| 1514 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1515 | setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s); |
| 1516 | |
Geert Uytterhoeven | 756981b | 2015-09-18 13:08:26 +0200 | [diff] [blame] | 1517 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 1518 | sci_submit_rx(s); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1519 | } |
| 1520 | } |
| 1521 | |
| 1522 | static void sci_free_dma(struct uart_port *port) |
| 1523 | { |
| 1524 | struct sci_port *s = to_sci_port(port); |
| 1525 | |
| 1526 | if (s->chan_tx) |
| 1527 | sci_tx_dma_release(s, false); |
| 1528 | if (s->chan_rx) |
| 1529 | sci_rx_dma_release(s, false); |
| 1530 | } |
| 1531 | #else |
| 1532 | static inline void sci_request_dma(struct uart_port *port) |
| 1533 | { |
| 1534 | } |
| 1535 | |
| 1536 | static inline void sci_free_dma(struct uart_port *port) |
| 1537 | { |
| 1538 | } |
| 1539 | #endif |
| 1540 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1541 | static irqreturn_t sci_rx_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1542 | { |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1543 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
| 1544 | struct uart_port *port = ptr; |
| 1545 | struct sci_port *s = to_sci_port(port); |
| 1546 | |
| 1547 | if (s->chan_rx) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1548 | u16 scr = serial_port_in(port, SCSCR); |
| 1549 | u16 ssr = serial_port_in(port, SCxSR); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1550 | |
| 1551 | /* Disable future Rx interrupts */ |
Guennadi Liakhovetski | d1d4b10 | 2010-05-23 16:39:09 +0000 | [diff] [blame] | 1552 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1553 | disable_irq_nosync(irq); |
Geert Uytterhoeven | 26de4f1 | 2014-03-11 11:11:19 +0100 | [diff] [blame] | 1554 | scr |= SCSCR_RDRQE; |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1555 | } else { |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1556 | scr &= ~SCSCR_RIE; |
Geert Uytterhoeven | 756981b | 2015-09-18 13:08:26 +0200 | [diff] [blame] | 1557 | sci_submit_rx(s); |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1558 | } |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1559 | serial_port_out(port, SCSCR, scr); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1560 | /* Clear current interrupt */ |
Geert Uytterhoeven | 54af500 | 2015-08-21 20:02:28 +0200 | [diff] [blame] | 1561 | serial_port_out(port, SCxSR, |
| 1562 | ssr & ~(SCIF_DR | SCxSR_RDxF(port))); |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1563 | dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n", |
| 1564 | jiffies, s->rx_timeout); |
| 1565 | mod_timer(&s->rx_timer, jiffies + s->rx_timeout); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1566 | |
| 1567 | return IRQ_HANDLED; |
| 1568 | } |
| 1569 | #endif |
| 1570 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1571 | /* I think sci_receive_chars has to be called irrespective |
| 1572 | * of whether the I_IXOFF is set, otherwise, how is the interrupt |
| 1573 | * to be disabled? |
| 1574 | */ |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1575 | sci_receive_chars(ptr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1576 | |
| 1577 | return IRQ_HANDLED; |
| 1578 | } |
| 1579 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1580 | static irqreturn_t sci_tx_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1581 | { |
| 1582 | struct uart_port *port = ptr; |
Stuart Menefy | fd78a76 | 2009-07-29 23:01:24 +0900 | [diff] [blame] | 1583 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1584 | |
Stuart Menefy | fd78a76 | 2009-07-29 23:01:24 +0900 | [diff] [blame] | 1585 | spin_lock_irqsave(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1586 | sci_transmit_chars(port); |
Stuart Menefy | fd78a76 | 2009-07-29 23:01:24 +0900 | [diff] [blame] | 1587 | spin_unlock_irqrestore(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1588 | |
| 1589 | return IRQ_HANDLED; |
| 1590 | } |
| 1591 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1592 | static irqreturn_t sci_er_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1593 | { |
| 1594 | struct uart_port *port = ptr; |
Geert Uytterhoeven | e6403c1 | 2015-08-21 20:02:55 +0200 | [diff] [blame] | 1595 | struct sci_port *s = to_sci_port(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1596 | |
| 1597 | /* Handle errors */ |
| 1598 | if (port->type == PORT_SCI) { |
| 1599 | if (sci_handle_errors(port)) { |
| 1600 | /* discard character in rx buffer */ |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1601 | serial_port_in(port, SCxSR); |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 1602 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1603 | } |
| 1604 | } else { |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1605 | sci_handle_fifo_overrun(port); |
Geert Uytterhoeven | e6403c1 | 2015-08-21 20:02:55 +0200 | [diff] [blame] | 1606 | if (!s->chan_rx) |
| 1607 | sci_receive_chars(ptr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1608 | } |
| 1609 | |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 1610 | sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1611 | |
| 1612 | /* Kick the transmission */ |
Yoshihiro Shimoda | 8eadb56 | 2015-08-21 20:02:56 +0200 | [diff] [blame] | 1613 | if (!s->chan_tx) |
| 1614 | sci_tx_interrupt(irq, ptr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1615 | |
| 1616 | return IRQ_HANDLED; |
| 1617 | } |
| 1618 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1619 | static irqreturn_t sci_br_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1620 | { |
| 1621 | struct uart_port *port = ptr; |
| 1622 | |
| 1623 | /* Handle BREAKs */ |
| 1624 | sci_handle_breaks(port); |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 1625 | sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1626 | |
| 1627 | return IRQ_HANDLED; |
| 1628 | } |
| 1629 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1630 | static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1631 | { |
Nobuhiro Iwamatsu | cb772fe | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1632 | unsigned short ssr_status, scr_status, err_enabled, orer_status = 0; |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1633 | struct uart_port *port = ptr; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1634 | struct sci_port *s = to_sci_port(port); |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1635 | irqreturn_t ret = IRQ_NONE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1636 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1637 | ssr_status = serial_port_in(port, SCxSR); |
| 1638 | scr_status = serial_port_in(port, SCSCR); |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 1639 | if (s->overrun_reg == SCxSR) |
Nobuhiro Iwamatsu | cb772fe | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1640 | orer_status = ssr_status; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 1641 | else { |
| 1642 | if (sci_getreg(port, s->overrun_reg)->size) |
| 1643 | orer_status = serial_port_in(port, s->overrun_reg); |
Nobuhiro Iwamatsu | cb772fe | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1644 | } |
| 1645 | |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1646 | err_enabled = scr_status & port_rx_irq_mask(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1647 | |
| 1648 | /* Tx Interrupt */ |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1649 | if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) && |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1650 | !s->chan_tx) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1651 | ret = sci_tx_interrupt(irq, ptr); |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1652 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1653 | /* |
| 1654 | * Rx Interrupt: if we're using DMA, the DMA controller clears RDF / |
| 1655 | * DR flags |
| 1656 | */ |
| 1657 | if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) && |
Geert Uytterhoeven | e0a12a2 | 2015-08-21 20:02:35 +0200 | [diff] [blame] | 1658 | (scr_status & SCSCR_RIE)) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1659 | ret = sci_rx_interrupt(irq, ptr); |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1660 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1661 | /* Error Interrupt */ |
SUGIOKA Toshinobu | dd4da3a | 2009-07-07 05:32:07 +0000 | [diff] [blame] | 1662 | if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1663 | ret = sci_er_interrupt(irq, ptr); |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1664 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1665 | /* Break Interrupt */ |
SUGIOKA Toshinobu | dd4da3a | 2009-07-07 05:32:07 +0000 | [diff] [blame] | 1666 | if ((ssr_status & SCxSR_BRK(port)) && err_enabled) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1667 | ret = sci_br_interrupt(irq, ptr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1668 | |
Hisashi Nakamura | 8b6ff84 | 2015-01-26 21:25:48 +0900 | [diff] [blame] | 1669 | /* Overrun Interrupt */ |
Yoshihiro Shimoda | 9080307 | 2015-08-21 20:02:36 +0200 | [diff] [blame] | 1670 | if (orer_status & s->overrun_mask) { |
Nobuhiro Iwamatsu | cb772fe | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1671 | sci_handle_fifo_overrun(port); |
Yoshihiro Shimoda | 9080307 | 2015-08-21 20:02:36 +0200 | [diff] [blame] | 1672 | ret = IRQ_HANDLED; |
| 1673 | } |
Hisashi Nakamura | 8b6ff84 | 2015-01-26 21:25:48 +0900 | [diff] [blame] | 1674 | |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1675 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1676 | } |
| 1677 | |
Geert Uytterhoeven | d56a91e | 2015-08-21 20:02:32 +0200 | [diff] [blame] | 1678 | static const struct sci_irq_desc { |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1679 | const char *desc; |
| 1680 | irq_handler_t handler; |
| 1681 | } sci_irq_desc[] = { |
| 1682 | /* |
| 1683 | * Split out handlers, the default case. |
| 1684 | */ |
| 1685 | [SCIx_ERI_IRQ] = { |
| 1686 | .desc = "rx err", |
| 1687 | .handler = sci_er_interrupt, |
| 1688 | }, |
| 1689 | |
| 1690 | [SCIx_RXI_IRQ] = { |
| 1691 | .desc = "rx full", |
| 1692 | .handler = sci_rx_interrupt, |
| 1693 | }, |
| 1694 | |
| 1695 | [SCIx_TXI_IRQ] = { |
| 1696 | .desc = "tx empty", |
| 1697 | .handler = sci_tx_interrupt, |
| 1698 | }, |
| 1699 | |
| 1700 | [SCIx_BRI_IRQ] = { |
| 1701 | .desc = "break", |
| 1702 | .handler = sci_br_interrupt, |
| 1703 | }, |
| 1704 | |
| 1705 | /* |
| 1706 | * Special muxed handler. |
| 1707 | */ |
| 1708 | [SCIx_MUX_IRQ] = { |
| 1709 | .desc = "mux", |
| 1710 | .handler = sci_mpxed_interrupt, |
| 1711 | }, |
| 1712 | }; |
| 1713 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1714 | static int sci_request_irq(struct sci_port *port) |
| 1715 | { |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1716 | struct uart_port *up = &port->port; |
| 1717 | int i, j, ret = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1718 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1719 | for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) { |
Geert Uytterhoeven | d56a91e | 2015-08-21 20:02:32 +0200 | [diff] [blame] | 1720 | const struct sci_irq_desc *desc; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1721 | int irq; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 1722 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1723 | if (SCIx_IRQ_IS_MUXED(port)) { |
| 1724 | i = SCIx_MUX_IRQ; |
| 1725 | irq = up->irq; |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1726 | } else { |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1727 | irq = port->irqs[i]; |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1728 | |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1729 | /* |
| 1730 | * Certain port types won't support all of the |
| 1731 | * available interrupt sources. |
| 1732 | */ |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1733 | if (unlikely(irq < 0)) |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1734 | continue; |
| 1735 | } |
| 1736 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1737 | desc = sci_irq_desc + i; |
| 1738 | port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s", |
| 1739 | dev_name(up->dev), desc->desc); |
Geert Uytterhoeven | 4205463 | 2015-08-21 20:02:34 +0200 | [diff] [blame] | 1740 | if (!port->irqstr[j]) |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1741 | goto out_nomem; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 1742 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1743 | ret = request_irq(irq, desc->handler, up->irqflags, |
| 1744 | port->irqstr[j], port); |
| 1745 | if (unlikely(ret)) { |
| 1746 | dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc); |
| 1747 | goto out_noirq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1748 | } |
| 1749 | } |
| 1750 | |
| 1751 | return 0; |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1752 | |
| 1753 | out_noirq: |
| 1754 | while (--i >= 0) |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1755 | free_irq(port->irqs[i], port); |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1756 | |
| 1757 | out_nomem: |
| 1758 | while (--j >= 0) |
| 1759 | kfree(port->irqstr[j]); |
| 1760 | |
| 1761 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1762 | } |
| 1763 | |
| 1764 | static void sci_free_irq(struct sci_port *port) |
| 1765 | { |
| 1766 | int i; |
| 1767 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1768 | /* |
| 1769 | * Intentionally in reverse order so we iterate over the muxed |
| 1770 | * IRQ first. |
| 1771 | */ |
| 1772 | for (i = 0; i < SCIx_NR_IRQS; i++) { |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1773 | int irq = port->irqs[i]; |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1774 | |
| 1775 | /* |
| 1776 | * Certain port types won't support all of the available |
| 1777 | * interrupt sources. |
| 1778 | */ |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1779 | if (unlikely(irq < 0)) |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1780 | continue; |
| 1781 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1782 | free_irq(port->irqs[i], port); |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1783 | kfree(port->irqstr[i]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1784 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1785 | if (SCIx_IRQ_IS_MUXED(port)) { |
| 1786 | /* If there's only one IRQ, we're done. */ |
| 1787 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1788 | } |
| 1789 | } |
| 1790 | } |
| 1791 | |
| 1792 | static unsigned int sci_tx_empty(struct uart_port *port) |
| 1793 | { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1794 | unsigned short status = serial_port_in(port, SCxSR); |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 1795 | unsigned short in_tx_fifo = sci_txfill(port); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1796 | |
| 1797 | return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1798 | } |
| 1799 | |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 1800 | /* |
| 1801 | * Modem control is a bit of a mixed bag for SCI(F) ports. Generally |
| 1802 | * CTS/RTS is supported in hardware by at least one port and controlled |
| 1803 | * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently |
| 1804 | * handled via the ->init_pins() op, which is a bit of a one-way street, |
| 1805 | * lacking any ability to defer pin control -- this will later be |
| 1806 | * converted over to the GPIO framework). |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 1807 | * |
| 1808 | * Other modes (such as loopback) are supported generically on certain |
| 1809 | * port types, but not others. For these it's sufficient to test for the |
| 1810 | * existence of the support register and simply ignore the port type. |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 1811 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1812 | static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 1813 | { |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 1814 | struct sci_port *s = to_sci_port(port); |
| 1815 | |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 1816 | if (mctrl & TIOCM_LOOP) { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 1817 | const struct plat_sci_reg *reg; |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 1818 | |
| 1819 | /* |
| 1820 | * Standard loopback mode for SCFCR ports. |
| 1821 | */ |
| 1822 | reg = sci_getreg(port, SCFCR); |
| 1823 | if (reg->size) |
Geert Uytterhoeven | 26de4f1 | 2014-03-11 11:11:19 +0100 | [diff] [blame] | 1824 | serial_port_out(port, SCFCR, |
| 1825 | serial_port_in(port, SCFCR) | |
| 1826 | SCFCR_LOOP); |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 1827 | } |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 1828 | |
| 1829 | mctrl_gpio_set(s->gpios, mctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1830 | } |
| 1831 | |
| 1832 | static unsigned int sci_get_mctrl(struct uart_port *port) |
| 1833 | { |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 1834 | struct sci_port *s = to_sci_port(port); |
| 1835 | struct mctrl_gpios *gpios = s->gpios; |
| 1836 | unsigned int mctrl = 0; |
| 1837 | |
| 1838 | mctrl_gpio_get(gpios, &mctrl); |
| 1839 | |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 1840 | /* |
| 1841 | * CTS/RTS is handled in hardware when supported, while nothing |
Geert Uytterhoeven | 71e98e0 | 2016-06-03 12:00:03 +0200 | [diff] [blame] | 1842 | * else is wired up. Keep it simple and simply assert CTS/DSR/CAR. |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 1843 | */ |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 1844 | if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) |
| 1845 | mctrl |= TIOCM_CTS; |
| 1846 | if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))) |
| 1847 | mctrl |= TIOCM_DSR; |
| 1848 | if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))) |
| 1849 | mctrl |= TIOCM_CAR; |
| 1850 | |
| 1851 | return mctrl; |
| 1852 | } |
| 1853 | |
| 1854 | static void sci_enable_ms(struct uart_port *port) |
| 1855 | { |
| 1856 | mctrl_gpio_enable_ms(to_sci_port(port)->gpios); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1857 | } |
| 1858 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1859 | static void sci_break_ctl(struct uart_port *port, int break_state) |
| 1860 | { |
Shimoda, Yoshihiro | bbb4ce5 | 2012-04-06 09:59:14 +0900 | [diff] [blame] | 1861 | unsigned short scscr, scsptr; |
| 1862 | |
Shimoda, Yoshihiro | a4e02f6 | 2012-04-12 19:19:21 +0900 | [diff] [blame] | 1863 | /* check wheter the port has SCSPTR */ |
Geert Uytterhoeven | abbf121 | 2016-06-03 12:00:05 +0200 | [diff] [blame] | 1864 | if (!sci_getreg(port, SCSPTR)->size) { |
Shimoda, Yoshihiro | bbb4ce5 | 2012-04-06 09:59:14 +0900 | [diff] [blame] | 1865 | /* |
| 1866 | * Not supported by hardware. Most parts couple break and rx |
| 1867 | * interrupts together, with break detection always enabled. |
| 1868 | */ |
Shimoda, Yoshihiro | a4e02f6 | 2012-04-12 19:19:21 +0900 | [diff] [blame] | 1869 | return; |
Shimoda, Yoshihiro | bbb4ce5 | 2012-04-06 09:59:14 +0900 | [diff] [blame] | 1870 | } |
Shimoda, Yoshihiro | a4e02f6 | 2012-04-12 19:19:21 +0900 | [diff] [blame] | 1871 | |
| 1872 | scsptr = serial_port_in(port, SCSPTR); |
| 1873 | scscr = serial_port_in(port, SCSCR); |
| 1874 | |
| 1875 | if (break_state == -1) { |
| 1876 | scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT; |
| 1877 | scscr &= ~SCSCR_TE; |
| 1878 | } else { |
| 1879 | scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO; |
| 1880 | scscr |= SCSCR_TE; |
| 1881 | } |
| 1882 | |
| 1883 | serial_port_out(port, SCSPTR, scsptr); |
| 1884 | serial_port_out(port, SCSCR, scscr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1885 | } |
| 1886 | |
| 1887 | static int sci_startup(struct uart_port *port) |
| 1888 | { |
Magnus Damm | a5660ad | 2009-01-21 15:14:38 +0000 | [diff] [blame] | 1889 | struct sci_port *s = to_sci_port(port); |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 1890 | unsigned long flags; |
Paul Mundt | 073e84c | 2011-01-19 17:30:53 +0900 | [diff] [blame] | 1891 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1892 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1893 | dev_dbg(port->dev, "%s(%d)\n", __func__, port->line); |
| 1894 | |
Paul Mundt | 073e84c | 2011-01-19 17:30:53 +0900 | [diff] [blame] | 1895 | ret = sci_request_irq(s); |
| 1896 | if (unlikely(ret < 0)) |
| 1897 | return ret; |
| 1898 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1899 | sci_request_dma(port); |
Paul Mundt | 073e84c | 2011-01-19 17:30:53 +0900 | [diff] [blame] | 1900 | |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 1901 | spin_lock_irqsave(&port->lock, flags); |
Yoshinori Sato | d656901 | 2005-10-14 15:59:12 -0700 | [diff] [blame] | 1902 | sci_start_tx(port); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1903 | sci_start_rx(port); |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 1904 | spin_unlock_irqrestore(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1905 | |
| 1906 | return 0; |
| 1907 | } |
| 1908 | |
| 1909 | static void sci_shutdown(struct uart_port *port) |
| 1910 | { |
Magnus Damm | a5660ad | 2009-01-21 15:14:38 +0000 | [diff] [blame] | 1911 | struct sci_port *s = to_sci_port(port); |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 1912 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1913 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1914 | dev_dbg(port->dev, "%s(%d)\n", __func__, port->line); |
| 1915 | |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 1916 | mctrl_gpio_disable_ms(to_sci_port(port)->gpios); |
| 1917 | |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 1918 | spin_lock_irqsave(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1919 | sci_stop_rx(port); |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 1920 | sci_stop_tx(port); |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 1921 | spin_unlock_irqrestore(&port->lock, flags); |
Paul Mundt | 073e84c | 2011-01-19 17:30:53 +0900 | [diff] [blame] | 1922 | |
Aleksandar Mitev | 9ab7655 | 2015-09-18 13:08:28 +0200 | [diff] [blame] | 1923 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
| 1924 | if (s->chan_rx) { |
| 1925 | dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__, |
| 1926 | port->line); |
| 1927 | del_timer_sync(&s->rx_timer); |
| 1928 | } |
| 1929 | #endif |
| 1930 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1931 | sci_free_dma(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1932 | sci_free_irq(s); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1933 | } |
| 1934 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 1935 | static int sci_sck_calc(struct sci_port *s, unsigned int bps, |
| 1936 | unsigned int *srr) |
Paul Mundt | 26c92f3 | 2009-06-24 18:23:52 +0900 | [diff] [blame] | 1937 | { |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 1938 | unsigned long freq = s->clk_rates[SCI_SCK]; |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 1939 | int err, min_err = INT_MAX; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 1940 | unsigned int sr; |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 1941 | |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 1942 | if (s->port.type != PORT_HSCIF) |
| 1943 | freq *= 2; |
Paul Mundt | e8183a6 | 2011-01-19 17:51:37 +0900 | [diff] [blame] | 1944 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 1945 | for_each_sr(sr, s) { |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 1946 | err = DIV_ROUND_CLOSEST(freq, sr) - bps; |
| 1947 | if (abs(err) >= abs(min_err)) |
| 1948 | continue; |
| 1949 | |
| 1950 | min_err = err; |
| 1951 | *srr = sr - 1; |
| 1952 | |
| 1953 | if (!err) |
| 1954 | break; |
| 1955 | } |
| 1956 | |
| 1957 | dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err, |
| 1958 | *srr + 1); |
| 1959 | return min_err; |
Paul Mundt | 26c92f3 | 2009-06-24 18:23:52 +0900 | [diff] [blame] | 1960 | } |
| 1961 | |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 1962 | static int sci_brg_calc(struct sci_port *s, unsigned int bps, |
| 1963 | unsigned long freq, unsigned int *dlr, |
| 1964 | unsigned int *srr) |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 1965 | { |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 1966 | int err, min_err = INT_MAX; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 1967 | unsigned int sr, dl; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 1968 | |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 1969 | if (s->port.type != PORT_HSCIF) |
| 1970 | freq *= 2; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 1971 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 1972 | for_each_sr(sr, s) { |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 1973 | dl = DIV_ROUND_CLOSEST(freq, sr * bps); |
| 1974 | dl = clamp(dl, 1U, 65535U); |
| 1975 | |
| 1976 | err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps; |
| 1977 | if (abs(err) >= abs(min_err)) |
| 1978 | continue; |
| 1979 | |
| 1980 | min_err = err; |
| 1981 | *dlr = dl; |
| 1982 | *srr = sr - 1; |
| 1983 | |
| 1984 | if (!err) |
| 1985 | break; |
| 1986 | } |
| 1987 | |
| 1988 | dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps, |
| 1989 | min_err, *dlr, *srr + 1); |
| 1990 | return min_err; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 1991 | } |
| 1992 | |
Geert Uytterhoeven | b4a5c45 | 2015-11-16 17:22:16 +0100 | [diff] [blame] | 1993 | /* calculate sample rate, BRR, and clock select */ |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 1994 | static int sci_scbrr_calc(struct sci_port *s, unsigned int bps, |
| 1995 | unsigned int *brr, unsigned int *srr, |
| 1996 | unsigned int *cks) |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 1997 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 1998 | unsigned long freq = s->clk_rates[SCI_FCK]; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 1999 | unsigned int sr, br, prediv, scrate, c; |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2000 | int err, min_err = INT_MAX; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2001 | |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 2002 | if (s->port.type != PORT_HSCIF) |
| 2003 | freq *= 2; |
Geert Uytterhoeven | b4a5c45 | 2015-11-16 17:22:16 +0100 | [diff] [blame] | 2004 | |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2005 | /* |
| 2006 | * Find the combination of sample rate and clock select with the |
| 2007 | * smallest deviation from the desired baud rate. |
| 2008 | * Prefer high sample rates to maximise the receive margin. |
| 2009 | * |
| 2010 | * M: Receive margin (%) |
| 2011 | * N: Ratio of bit rate to clock (N = sampling rate) |
| 2012 | * D: Clock duty (D = 0 to 1.0) |
| 2013 | * L: Frame length (L = 9 to 12) |
| 2014 | * F: Absolute value of clock frequency deviation |
| 2015 | * |
| 2016 | * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) - |
| 2017 | * (|D - 0.5| / N * (1 + F))| |
| 2018 | * NOTE: Usually, treat D for 0.5, F is 0 by this calculation. |
| 2019 | */ |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2020 | for_each_sr(sr, s) { |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2021 | for (c = 0; c <= 3; c++) { |
| 2022 | /* integerized formulas from HSCIF documentation */ |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 2023 | prediv = sr * (1 << (2 * c + 1)); |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2024 | |
| 2025 | /* |
| 2026 | * We need to calculate: |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2027 | * |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2028 | * br = freq / (prediv * bps) clamped to [1..256] |
Geert Uytterhoeven | 881a748 | 2015-11-16 15:54:47 +0100 | [diff] [blame] | 2029 | * err = freq / (br * prediv) - bps |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2030 | * |
| 2031 | * Watch out for overflow when calculating the desired |
| 2032 | * sampling clock rate! |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2033 | */ |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2034 | if (bps > UINT_MAX / prediv) |
| 2035 | break; |
| 2036 | |
| 2037 | scrate = prediv * bps; |
| 2038 | br = DIV_ROUND_CLOSEST(freq, scrate); |
Geert Uytterhoeven | 95a2703 | 2015-11-13 16:56:08 +0100 | [diff] [blame] | 2039 | br = clamp(br, 1U, 256U); |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2040 | |
Geert Uytterhoeven | 881a748 | 2015-11-16 15:54:47 +0100 | [diff] [blame] | 2041 | err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps; |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2042 | if (abs(err) >= abs(min_err)) |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2043 | continue; |
| 2044 | |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2045 | min_err = err; |
Geert Uytterhoeven | 95a2703 | 2015-11-13 16:56:08 +0100 | [diff] [blame] | 2046 | *brr = br - 1; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2047 | *srr = sr - 1; |
| 2048 | *cks = c; |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2049 | |
| 2050 | if (!err) |
| 2051 | goto found; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2052 | } |
| 2053 | } |
| 2054 | |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2055 | found: |
Geert Uytterhoeven | 881a748 | 2015-11-16 15:54:47 +0100 | [diff] [blame] | 2056 | dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps, |
| 2057 | min_err, *brr, *srr + 1, *cks); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2058 | return min_err; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2059 | } |
| 2060 | |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2061 | static void sci_reset(struct uart_port *port) |
| 2062 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 2063 | const struct plat_sci_reg *reg; |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2064 | unsigned int status; |
| 2065 | |
| 2066 | do { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2067 | status = serial_port_in(port, SCxSR); |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2068 | } while (!(status & SCxSR_TEND(port))); |
| 2069 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2070 | serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */ |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2071 | |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2072 | reg = sci_getreg(port, SCFCR); |
| 2073 | if (reg->size) |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2074 | serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST); |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2075 | } |
| 2076 | |
Alan Cox | 606d099 | 2006-12-08 02:38:45 -0800 | [diff] [blame] | 2077 | static void sci_set_termios(struct uart_port *port, struct ktermios *termios, |
| 2078 | struct ktermios *old) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2079 | { |
Geert Uytterhoeven | 95ee05c | 2016-01-04 14:45:18 +0100 | [diff] [blame] | 2080 | unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i; |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2081 | unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0; |
| 2082 | unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0; |
Paul Mundt | 00b9de9 | 2009-06-24 17:53:33 +0900 | [diff] [blame] | 2083 | struct sci_port *s = to_sci_port(port); |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 2084 | const struct plat_sci_reg *reg; |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2085 | int min_err = INT_MAX, err; |
| 2086 | unsigned long max_freq = 0; |
| 2087 | int best_clk = -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2088 | |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2089 | if ((termios->c_cflag & CSIZE) == CS7) |
| 2090 | smr_val |= SCSMR_CHR; |
| 2091 | if (termios->c_cflag & PARENB) |
| 2092 | smr_val |= SCSMR_PE; |
| 2093 | if (termios->c_cflag & PARODD) |
| 2094 | smr_val |= SCSMR_PE | SCSMR_ODD; |
| 2095 | if (termios->c_cflag & CSTOPB) |
| 2096 | smr_val |= SCSMR_STOP; |
| 2097 | |
Magnus Damm | 154280f | 2009-12-22 03:37:28 +0000 | [diff] [blame] | 2098 | /* |
| 2099 | * earlyprintk comes here early on with port->uartclk set to zero. |
| 2100 | * the clock framework is not up and running at this point so here |
| 2101 | * we assume that 115200 is the maximum baud rate. please note that |
| 2102 | * the baud rate is not programmed during earlyprintk - it is assumed |
| 2103 | * that the previous boot loader has enabled required clocks and |
| 2104 | * setup the baud rate generator hardware for us already. |
| 2105 | */ |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2106 | if (!port->uartclk) { |
| 2107 | baud = uart_get_baud_rate(port, termios, old, 0, 115200); |
| 2108 | goto done; |
| 2109 | } |
Magnus Damm | 154280f | 2009-12-22 03:37:28 +0000 | [diff] [blame] | 2110 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2111 | for (i = 0; i < SCI_NUM_CLKS; i++) |
| 2112 | max_freq = max(max_freq, s->clk_rates[i]); |
| 2113 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2114 | baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s)); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2115 | if (!baud) |
| 2116 | goto done; |
| 2117 | |
| 2118 | /* |
| 2119 | * There can be multiple sources for the sampling clock. Find the one |
| 2120 | * that gives us the smallest deviation from the desired baud rate. |
| 2121 | */ |
| 2122 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2123 | /* Optional Undivided External Clock */ |
| 2124 | if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA && |
| 2125 | port->type != PORT_SCIFB) { |
| 2126 | err = sci_sck_calc(s, baud, &srr1); |
| 2127 | if (abs(err) < abs(min_err)) { |
| 2128 | best_clk = SCI_SCK; |
| 2129 | scr_val = SCSCR_CKE1; |
| 2130 | sccks = SCCKS_CKS; |
| 2131 | min_err = err; |
| 2132 | srr = srr1; |
| 2133 | if (!err) |
| 2134 | goto done; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2135 | } |
| 2136 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2137 | |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2138 | /* Optional BRG Frequency Divided External Clock */ |
| 2139 | if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) { |
| 2140 | err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1, |
| 2141 | &srr1); |
| 2142 | if (abs(err) < abs(min_err)) { |
| 2143 | best_clk = SCI_SCIF_CLK; |
| 2144 | scr_val = SCSCR_CKE1; |
| 2145 | sccks = 0; |
| 2146 | min_err = err; |
| 2147 | dl = dl1; |
| 2148 | srr = srr1; |
| 2149 | if (!err) |
| 2150 | goto done; |
| 2151 | } |
| 2152 | } |
| 2153 | |
| 2154 | /* Optional BRG Frequency Divided Internal Clock */ |
| 2155 | if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) { |
| 2156 | err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1, |
| 2157 | &srr1); |
| 2158 | if (abs(err) < abs(min_err)) { |
| 2159 | best_clk = SCI_BRG_INT; |
| 2160 | scr_val = SCSCR_CKE1; |
| 2161 | sccks = SCCKS_XIN; |
| 2162 | min_err = err; |
| 2163 | dl = dl1; |
| 2164 | srr = srr1; |
| 2165 | if (!min_err) |
| 2166 | goto done; |
| 2167 | } |
| 2168 | } |
| 2169 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2170 | /* Divided Functional Clock using standard Bit Rate Register */ |
| 2171 | err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1); |
| 2172 | if (abs(err) < abs(min_err)) { |
| 2173 | best_clk = SCI_FCK; |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2174 | scr_val = 0; |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2175 | min_err = err; |
| 2176 | brr = brr1; |
| 2177 | srr = srr1; |
| 2178 | cks = cks1; |
| 2179 | } |
| 2180 | |
| 2181 | done: |
| 2182 | if (best_clk >= 0) |
| 2183 | dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n", |
| 2184 | s->clks[best_clk], baud, min_err); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2185 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 2186 | sci_port_enable(s); |
Alexandre Courbot | 3600338 | 2011-03-03 08:04:42 +0000 | [diff] [blame] | 2187 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2188 | /* |
| 2189 | * Program the optional External Baud Rate Generator (BRG) first. |
| 2190 | * It controls the mux to select (H)SCK or frequency divided clock. |
| 2191 | */ |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2192 | if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) { |
| 2193 | serial_port_out(port, SCDL, dl); |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2194 | serial_port_out(port, SCCKS, sccks); |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2195 | } |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2196 | |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2197 | sci_reset(port); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2198 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2199 | uart_update_timeout(port, termios->c_cflag, baud); |
| 2200 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2201 | if (best_clk >= 0) { |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 2202 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 2203 | switch (srr + 1) { |
| 2204 | case 5: smr_val |= SCSMR_SRC_5; break; |
| 2205 | case 7: smr_val |= SCSMR_SRC_7; break; |
| 2206 | case 11: smr_val |= SCSMR_SRC_11; break; |
| 2207 | case 13: smr_val |= SCSMR_SRC_13; break; |
| 2208 | case 16: smr_val |= SCSMR_SRC_16; break; |
| 2209 | case 17: smr_val |= SCSMR_SRC_17; break; |
| 2210 | case 19: smr_val |= SCSMR_SRC_19; break; |
| 2211 | case 27: smr_val |= SCSMR_SRC_27; break; |
| 2212 | } |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2213 | smr_val |= cks; |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2214 | dev_dbg(port->dev, |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2215 | "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n", |
| 2216 | scr_val, smr_val, brr, sccks, dl, srr); |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2217 | serial_port_out(port, SCSCR, scr_val); |
Takashi Yoshii | 9d482cc | 2012-11-16 10:52:49 +0900 | [diff] [blame] | 2218 | serial_port_out(port, SCSMR, smr_val); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2219 | serial_port_out(port, SCBRR, brr); |
| 2220 | if (sci_getreg(port, HSSRR)->size) |
| 2221 | serial_port_out(port, HSSRR, srr | HSCIF_SRE); |
| 2222 | |
| 2223 | /* Wait one bit interval */ |
| 2224 | udelay((1000000 + (baud - 1)) / baud); |
| 2225 | } else { |
| 2226 | /* Don't touch the bit rate configuration */ |
| 2227 | scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0); |
Geert Uytterhoeven | 3a964ab | 2016-01-04 14:45:19 +0100 | [diff] [blame] | 2228 | smr_val |= serial_port_in(port, SCSMR) & |
| 2229 | (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2230 | dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val); |
| 2231 | serial_port_out(port, SCSCR, scr_val); |
| 2232 | serial_port_out(port, SCSMR, smr_val); |
| 2233 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2234 | |
Paul Mundt | d570164 | 2008-12-16 20:07:27 +0900 | [diff] [blame] | 2235 | sci_init_pins(port, termios->c_cflag); |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2236 | |
Paul Mundt | 73c3d53 | 2011-12-02 19:02:06 +0900 | [diff] [blame] | 2237 | reg = sci_getreg(port, SCFCR); |
| 2238 | if (reg->size) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2239 | unsigned short ctrl = serial_port_in(port, SCFCR); |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2240 | |
Paul Mundt | 73c3d53 | 2011-12-02 19:02:06 +0900 | [diff] [blame] | 2241 | if (s->cfg->capabilities & SCIx_HAVE_RTSCTS) { |
Paul Mundt | faf02f8 | 2011-12-02 17:44:50 +0900 | [diff] [blame] | 2242 | if (termios->c_cflag & CRTSCTS) |
| 2243 | ctrl |= SCFCR_MCE; |
| 2244 | else |
| 2245 | ctrl &= ~SCFCR_MCE; |
Paul Mundt | faf02f8 | 2011-12-02 17:44:50 +0900 | [diff] [blame] | 2246 | } |
Paul Mundt | 73c3d53 | 2011-12-02 19:02:06 +0900 | [diff] [blame] | 2247 | |
| 2248 | /* |
| 2249 | * As we've done a sci_reset() above, ensure we don't |
| 2250 | * interfere with the FIFOs while toggling MCE. As the |
| 2251 | * reset values could still be set, simply mask them out. |
| 2252 | */ |
| 2253 | ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST); |
| 2254 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2255 | serial_port_out(port, SCFCR, ctrl); |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2256 | } |
Paul Mundt | b7a76e4 | 2006-02-01 03:06:06 -0800 | [diff] [blame] | 2257 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2258 | scr_val |= s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0); |
| 2259 | dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val); |
| 2260 | serial_port_out(port, SCSCR, scr_val); |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 2261 | if ((srr + 1 == 5) && |
| 2262 | (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) { |
| 2263 | /* |
| 2264 | * In asynchronous mode, when the sampling rate is 1/5, first |
| 2265 | * received data may become invalid on some SCIFA and SCIFB. |
| 2266 | * To avoid this problem wait more than 1 serial data time (1 |
| 2267 | * bit time x serial data number) after setting SCSCR.RE = 1. |
| 2268 | */ |
| 2269 | udelay(DIV_ROUND_UP(10 * 1000000, baud)); |
| 2270 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2271 | |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 2272 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
| 2273 | /* |
Nobuhiro Iwamatsu | 5f6d851 | 2015-03-17 01:19:54 +0900 | [diff] [blame] | 2274 | * Calculate delay for 2 DMA buffers (4 FIFO). |
Geert Uytterhoeven | f5835c1 | 2015-08-21 20:02:38 +0200 | [diff] [blame] | 2275 | * See serial_core.c::uart_update_timeout(). |
| 2276 | * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above |
| 2277 | * function calculates 1 jiffie for the data plus 5 jiffies for the |
| 2278 | * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA |
| 2279 | * buffers (4 FIFO sizes), but when performing a faster transfer, the |
| 2280 | * value obtained by this formula is too small. Therefore, if the value |
| 2281 | * is smaller than 20ms, use 20ms as the timeout value for DMA. |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 2282 | */ |
| 2283 | if (s->chan_rx) { |
Nobuhiro Iwamatsu | 5f6d851 | 2015-03-17 01:19:54 +0900 | [diff] [blame] | 2284 | unsigned int bits; |
| 2285 | |
| 2286 | /* byte size and parity */ |
| 2287 | switch (termios->c_cflag & CSIZE) { |
| 2288 | case CS5: |
| 2289 | bits = 7; |
| 2290 | break; |
| 2291 | case CS6: |
| 2292 | bits = 8; |
| 2293 | break; |
| 2294 | case CS7: |
| 2295 | bits = 9; |
| 2296 | break; |
| 2297 | default: |
| 2298 | bits = 10; |
| 2299 | break; |
| 2300 | } |
| 2301 | |
| 2302 | if (termios->c_cflag & CSTOPB) |
| 2303 | bits++; |
| 2304 | if (termios->c_cflag & PARENB) |
| 2305 | bits++; |
| 2306 | s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) / |
| 2307 | (baud / 10), 10); |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 2308 | dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n", |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 2309 | s->rx_timeout * 1000 / HZ, port->timeout); |
| 2310 | if (s->rx_timeout < msecs_to_jiffies(20)) |
| 2311 | s->rx_timeout = msecs_to_jiffies(20); |
| 2312 | } |
| 2313 | #endif |
| 2314 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2315 | if ((termios->c_cflag & CREAD) != 0) |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2316 | sci_start_rx(port); |
Alexandre Courbot | 3600338 | 2011-03-03 08:04:42 +0000 | [diff] [blame] | 2317 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 2318 | sci_port_disable(s); |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2319 | |
| 2320 | if (UART_ENABLE_MS(port, termios->c_cflag)) |
| 2321 | sci_enable_ms(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2322 | } |
| 2323 | |
Teppei Kamijou | 0174e5c | 2012-11-16 10:51:55 +0900 | [diff] [blame] | 2324 | static void sci_pm(struct uart_port *port, unsigned int state, |
| 2325 | unsigned int oldstate) |
| 2326 | { |
| 2327 | struct sci_port *sci_port = to_sci_port(port); |
| 2328 | |
| 2329 | switch (state) { |
Geert Uytterhoeven | d3dfe5d | 2014-03-11 11:11:20 +0100 | [diff] [blame] | 2330 | case UART_PM_STATE_OFF: |
Teppei Kamijou | 0174e5c | 2012-11-16 10:51:55 +0900 | [diff] [blame] | 2331 | sci_port_disable(sci_port); |
| 2332 | break; |
| 2333 | default: |
| 2334 | sci_port_enable(sci_port); |
| 2335 | break; |
| 2336 | } |
| 2337 | } |
| 2338 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2339 | static const char *sci_type(struct uart_port *port) |
| 2340 | { |
| 2341 | switch (port->type) { |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 2342 | case PORT_IRDA: |
| 2343 | return "irda"; |
| 2344 | case PORT_SCI: |
| 2345 | return "sci"; |
| 2346 | case PORT_SCIF: |
| 2347 | return "scif"; |
| 2348 | case PORT_SCIFA: |
| 2349 | return "scifa"; |
Guennadi Liakhovetski | d1d4b10 | 2010-05-23 16:39:09 +0000 | [diff] [blame] | 2350 | case PORT_SCIFB: |
| 2351 | return "scifb"; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2352 | case PORT_HSCIF: |
| 2353 | return "hscif"; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2354 | } |
| 2355 | |
Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 2356 | return NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2357 | } |
| 2358 | |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2359 | static int sci_remap_port(struct uart_port *port) |
| 2360 | { |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2361 | struct sci_port *sport = to_sci_port(port); |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2362 | |
| 2363 | /* |
| 2364 | * Nothing to do if there's already an established membase. |
| 2365 | */ |
| 2366 | if (port->membase) |
| 2367 | return 0; |
| 2368 | |
| 2369 | if (port->flags & UPF_IOREMAP) { |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2370 | port->membase = ioremap_nocache(port->mapbase, sport->reg_size); |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2371 | if (unlikely(!port->membase)) { |
| 2372 | dev_err(port->dev, "can't remap port#%d\n", port->line); |
| 2373 | return -ENXIO; |
| 2374 | } |
| 2375 | } else { |
| 2376 | /* |
| 2377 | * For the simple (and majority of) cases where we don't |
| 2378 | * need to do any remapping, just cast the cookie |
| 2379 | * directly. |
| 2380 | */ |
Jingoo Han | 3af4e96 | 2014-02-05 09:56:37 +0900 | [diff] [blame] | 2381 | port->membase = (void __iomem *)(uintptr_t)port->mapbase; |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2382 | } |
| 2383 | |
| 2384 | return 0; |
| 2385 | } |
| 2386 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2387 | static void sci_release_port(struct uart_port *port) |
| 2388 | { |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2389 | struct sci_port *sport = to_sci_port(port); |
| 2390 | |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2391 | if (port->flags & UPF_IOREMAP) { |
| 2392 | iounmap(port->membase); |
| 2393 | port->membase = NULL; |
| 2394 | } |
| 2395 | |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2396 | release_mem_region(port->mapbase, sport->reg_size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2397 | } |
| 2398 | |
| 2399 | static int sci_request_port(struct uart_port *port) |
| 2400 | { |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2401 | struct resource *res; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2402 | struct sci_port *sport = to_sci_port(port); |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2403 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2404 | |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2405 | res = request_mem_region(port->mapbase, sport->reg_size, |
| 2406 | dev_name(port->dev)); |
| 2407 | if (unlikely(res == NULL)) { |
| 2408 | dev_err(port->dev, "request_mem_region failed."); |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2409 | return -EBUSY; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2410 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2411 | |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2412 | ret = sci_remap_port(port); |
| 2413 | if (unlikely(ret != 0)) { |
| 2414 | release_resource(res); |
| 2415 | return ret; |
Paul Mundt | 7ff731a | 2008-10-01 15:46:58 +0900 | [diff] [blame] | 2416 | } |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2417 | |
| 2418 | return 0; |
| 2419 | } |
| 2420 | |
| 2421 | static void sci_config_port(struct uart_port *port, int flags) |
| 2422 | { |
| 2423 | if (flags & UART_CONFIG_TYPE) { |
| 2424 | struct sci_port *sport = to_sci_port(port); |
| 2425 | |
| 2426 | port->type = sport->cfg->type; |
| 2427 | sci_request_port(port); |
| 2428 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2429 | } |
| 2430 | |
| 2431 | static int sci_verify_port(struct uart_port *port, struct serial_struct *ser) |
| 2432 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2433 | if (ser->baud_base < 2400) |
| 2434 | /* No paper tape reader for Mitch.. */ |
| 2435 | return -EINVAL; |
| 2436 | |
| 2437 | return 0; |
| 2438 | } |
| 2439 | |
| 2440 | static struct uart_ops sci_uart_ops = { |
| 2441 | .tx_empty = sci_tx_empty, |
| 2442 | .set_mctrl = sci_set_mctrl, |
| 2443 | .get_mctrl = sci_get_mctrl, |
| 2444 | .start_tx = sci_start_tx, |
| 2445 | .stop_tx = sci_stop_tx, |
| 2446 | .stop_rx = sci_stop_rx, |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2447 | .enable_ms = sci_enable_ms, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2448 | .break_ctl = sci_break_ctl, |
| 2449 | .startup = sci_startup, |
| 2450 | .shutdown = sci_shutdown, |
| 2451 | .set_termios = sci_set_termios, |
Teppei Kamijou | 0174e5c | 2012-11-16 10:51:55 +0900 | [diff] [blame] | 2452 | .pm = sci_pm, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2453 | .type = sci_type, |
| 2454 | .release_port = sci_release_port, |
| 2455 | .request_port = sci_request_port, |
| 2456 | .config_port = sci_config_port, |
| 2457 | .verify_port = sci_verify_port, |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 2458 | #ifdef CONFIG_CONSOLE_POLL |
| 2459 | .poll_get_char = sci_poll_get_char, |
| 2460 | .poll_put_char = sci_poll_put_char, |
| 2461 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2462 | }; |
| 2463 | |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2464 | static int sci_init_clocks(struct sci_port *sci_port, struct device *dev) |
| 2465 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2466 | const char *clk_names[] = { |
| 2467 | [SCI_FCK] = "fck", |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2468 | [SCI_SCK] = "sck", |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2469 | [SCI_BRG_INT] = "brg_int", |
| 2470 | [SCI_SCIF_CLK] = "scif_clk", |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2471 | }; |
| 2472 | struct clk *clk; |
| 2473 | unsigned int i; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2474 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2475 | if (sci_port->cfg->type == PORT_HSCIF) |
| 2476 | clk_names[SCI_SCK] = "hsck"; |
| 2477 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2478 | for (i = 0; i < SCI_NUM_CLKS; i++) { |
| 2479 | clk = devm_clk_get(dev, clk_names[i]); |
| 2480 | if (PTR_ERR(clk) == -EPROBE_DEFER) |
| 2481 | return -EPROBE_DEFER; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2482 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2483 | if (IS_ERR(clk) && i == SCI_FCK) { |
| 2484 | /* |
| 2485 | * "fck" used to be called "sci_ick", and we need to |
| 2486 | * maintain DT backward compatibility. |
| 2487 | */ |
| 2488 | clk = devm_clk_get(dev, "sci_ick"); |
| 2489 | if (PTR_ERR(clk) == -EPROBE_DEFER) |
| 2490 | return -EPROBE_DEFER; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2491 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2492 | if (!IS_ERR(clk)) |
| 2493 | goto found; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2494 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2495 | /* |
| 2496 | * Not all SH platforms declare a clock lookup entry |
| 2497 | * for SCI devices, in which case we need to get the |
| 2498 | * global "peripheral_clk" clock. |
| 2499 | */ |
| 2500 | clk = devm_clk_get(dev, "peripheral_clk"); |
| 2501 | if (!IS_ERR(clk)) |
| 2502 | goto found; |
| 2503 | |
| 2504 | dev_err(dev, "failed to get %s (%ld)\n", clk_names[i], |
| 2505 | PTR_ERR(clk)); |
| 2506 | return PTR_ERR(clk); |
| 2507 | } |
| 2508 | |
| 2509 | found: |
| 2510 | if (IS_ERR(clk)) |
| 2511 | dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i], |
| 2512 | PTR_ERR(clk)); |
| 2513 | else |
| 2514 | dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i], |
| 2515 | clk, clk); |
| 2516 | sci_port->clks[i] = IS_ERR(clk) ? NULL : clk; |
| 2517 | } |
| 2518 | return 0; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2519 | } |
| 2520 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 2521 | static int sci_init_single(struct platform_device *dev, |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2522 | struct sci_port *sci_port, unsigned int index, |
| 2523 | struct plat_sci_port *p, bool early) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2524 | { |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2525 | struct uart_port *port = &sci_port->port; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2526 | const struct resource *res; |
| 2527 | unsigned int i; |
Paul Mundt | 3127c6b | 2011-06-28 13:44:37 +0900 | [diff] [blame] | 2528 | int ret; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2529 | |
Paul Mundt | 50f0959 | 2011-12-02 20:09:48 +0900 | [diff] [blame] | 2530 | sci_port->cfg = p; |
| 2531 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2532 | port->ops = &sci_uart_ops; |
| 2533 | port->iotype = UPIO_MEM; |
| 2534 | port->line = index; |
Markus Pietrek | 75136d4 | 2010-01-15 08:33:20 +0900 | [diff] [blame] | 2535 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2536 | res = platform_get_resource(dev, IORESOURCE_MEM, 0); |
| 2537 | if (res == NULL) |
| 2538 | return -ENOMEM; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2539 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2540 | port->mapbase = res->start; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2541 | sci_port->reg_size = resource_size(res); |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2542 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2543 | for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) |
| 2544 | sci_port->irqs[i] = platform_get_irq(dev, i); |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2545 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2546 | /* The SCI generates several interrupts. They can be muxed together or |
| 2547 | * connected to different interrupt lines. In the muxed case only one |
| 2548 | * interrupt resource is specified. In the non-muxed case three or four |
| 2549 | * interrupt resources are specified, as the BRI interrupt is optional. |
| 2550 | */ |
| 2551 | if (sci_port->irqs[0] < 0) |
| 2552 | return -ENXIO; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2553 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2554 | if (sci_port->irqs[1] < 0) { |
| 2555 | sci_port->irqs[1] = sci_port->irqs[0]; |
| 2556 | sci_port->irqs[2] = sci_port->irqs[0]; |
| 2557 | sci_port->irqs[3] = sci_port->irqs[0]; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2558 | } |
| 2559 | |
Paul Mundt | 3127c6b | 2011-06-28 13:44:37 +0900 | [diff] [blame] | 2560 | if (p->regtype == SCIx_PROBE_REGTYPE) { |
| 2561 | ret = sci_probe_regmap(p); |
Rafael J. Wysocki | fc97114 | 2011-08-08 00:26:50 +0200 | [diff] [blame] | 2562 | if (unlikely(ret)) |
Paul Mundt | 3127c6b | 2011-06-28 13:44:37 +0900 | [diff] [blame] | 2563 | return ret; |
| 2564 | } |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 2565 | |
Laurent Pinchart | b545e4f | 2013-12-06 10:59:19 +0100 | [diff] [blame] | 2566 | switch (p->type) { |
| 2567 | case PORT_SCIFB: |
| 2568 | port->fifosize = 256; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 2569 | sci_port->overrun_reg = SCxSR; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 2570 | sci_port->overrun_mask = SCIFA_ORER; |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 2571 | sci_port->sampling_rate_mask = SCI_SR_SCIFAB; |
Laurent Pinchart | b545e4f | 2013-12-06 10:59:19 +0100 | [diff] [blame] | 2572 | break; |
| 2573 | case PORT_HSCIF: |
| 2574 | port->fifosize = 128; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 2575 | sci_port->overrun_reg = SCLSR; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 2576 | sci_port->overrun_mask = SCLSR_ORER; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2577 | sci_port->sampling_rate_mask = SCI_SR_RANGE(8, 32); |
Laurent Pinchart | b545e4f | 2013-12-06 10:59:19 +0100 | [diff] [blame] | 2578 | break; |
| 2579 | case PORT_SCIFA: |
| 2580 | port->fifosize = 64; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 2581 | sci_port->overrun_reg = SCxSR; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 2582 | sci_port->overrun_mask = SCIFA_ORER; |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 2583 | sci_port->sampling_rate_mask = SCI_SR_SCIFAB; |
Laurent Pinchart | b545e4f | 2013-12-06 10:59:19 +0100 | [diff] [blame] | 2584 | break; |
| 2585 | case PORT_SCIF: |
| 2586 | port->fifosize = 16; |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2587 | if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) { |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 2588 | sci_port->overrun_reg = SCxSR; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 2589 | sci_port->overrun_mask = SCIFA_ORER; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2590 | sci_port->sampling_rate_mask = SCI_SR(16); |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2591 | } else { |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 2592 | sci_port->overrun_reg = SCLSR; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 2593 | sci_port->overrun_mask = SCLSR_ORER; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2594 | sci_port->sampling_rate_mask = SCI_SR(32); |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2595 | } |
Laurent Pinchart | b545e4f | 2013-12-06 10:59:19 +0100 | [diff] [blame] | 2596 | break; |
| 2597 | default: |
| 2598 | port->fifosize = 1; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 2599 | sci_port->overrun_reg = SCxSR; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 2600 | sci_port->overrun_mask = SCI_ORER; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2601 | sci_port->sampling_rate_mask = SCI_SR(32); |
Laurent Pinchart | b545e4f | 2013-12-06 10:59:19 +0100 | [diff] [blame] | 2602 | break; |
| 2603 | } |
| 2604 | |
Laurent Pinchart | 878fbb91 | 2013-12-06 10:59:51 +0100 | [diff] [blame] | 2605 | /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't |
| 2606 | * match the SoC datasheet, this should be investigated. Let platform |
| 2607 | * data override the sampling rate for now. |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2608 | */ |
Geert Uytterhoeven | f84b6bd | 2015-08-21 20:02:31 +0200 | [diff] [blame] | 2609 | if (p->sampling_rate) |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2610 | sci_port->sampling_rate_mask = SCI_SR(p->sampling_rate); |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2611 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2612 | if (!early) { |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2613 | ret = sci_init_clocks(sci_port, &dev->dev); |
| 2614 | if (ret < 0) |
| 2615 | return ret; |
Paul Mundt | c7ed1ab | 2010-03-10 18:35:14 +0900 | [diff] [blame] | 2616 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2617 | port->dev = &dev->dev; |
Magnus Damm | 5e50d2d | 2011-04-19 10:38:25 +0000 | [diff] [blame] | 2618 | |
| 2619 | pm_runtime_enable(&dev->dev); |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 2620 | } |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2621 | |
Magnus Damm | 7ed7e07 | 2009-01-21 15:14:14 +0000 | [diff] [blame] | 2622 | sci_port->break_timer.data = (unsigned long)sci_port; |
| 2623 | sci_port->break_timer.function = sci_break_timer; |
| 2624 | init_timer(&sci_port->break_timer); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2625 | |
Paul Mundt | debf950 | 2011-06-08 18:19:37 +0900 | [diff] [blame] | 2626 | /* |
| 2627 | * Establish some sensible defaults for the error detection. |
| 2628 | */ |
Geert Uytterhoeven | 5da0f46 | 2015-08-21 20:02:27 +0200 | [diff] [blame] | 2629 | if (p->type == PORT_SCI) { |
| 2630 | sci_port->error_mask = SCI_DEFAULT_ERROR_MASK; |
| 2631 | sci_port->error_clear = SCI_ERROR_CLEAR; |
| 2632 | } else { |
| 2633 | sci_port->error_mask = SCIF_DEFAULT_ERROR_MASK; |
| 2634 | sci_port->error_clear = SCIF_ERROR_CLEAR; |
| 2635 | } |
Paul Mundt | debf950 | 2011-06-08 18:19:37 +0900 | [diff] [blame] | 2636 | |
| 2637 | /* |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 2638 | * Make the error mask inclusive of overrun detection, if |
| 2639 | * supported. |
| 2640 | */ |
Geert Uytterhoeven | 5da0f46 | 2015-08-21 20:02:27 +0200 | [diff] [blame] | 2641 | if (sci_port->overrun_reg == SCxSR) { |
Geert Uytterhoeven | afd66db | 2015-04-30 18:21:33 +0200 | [diff] [blame] | 2642 | sci_port->error_mask |= sci_port->overrun_mask; |
Geert Uytterhoeven | 5da0f46 | 2015-08-21 20:02:27 +0200 | [diff] [blame] | 2643 | sci_port->error_clear &= ~sci_port->overrun_mask; |
| 2644 | } |
Paul Mundt | debf950 | 2011-06-08 18:19:37 +0900 | [diff] [blame] | 2645 | |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 2646 | port->type = p->type; |
Laurent Pinchart | b6e4a3f | 2013-12-06 10:59:14 +0100 | [diff] [blame] | 2647 | port->flags = UPF_FIXED_PORT | p->flags; |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 2648 | port->regshift = p->regshift; |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 2649 | |
| 2650 | /* |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 2651 | * The UART port needs an IRQ value, so we peg this to the RX IRQ |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 2652 | * for the multi-IRQ ports, which is where we are primarily |
| 2653 | * concerned with the shutdown path synchronization. |
| 2654 | * |
| 2655 | * For the muxed case there's nothing more to do. |
| 2656 | */ |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2657 | port->irq = sci_port->irqs[SCIx_RXI_IRQ]; |
Yong Zhang | 9cfb5c0 | 2011-09-22 16:59:15 +0800 | [diff] [blame] | 2658 | port->irqflags = 0; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2659 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 2660 | port->serial_in = sci_serial_in; |
| 2661 | port->serial_out = sci_serial_out; |
| 2662 | |
Guennadi Liakhovetski | 937bb6e | 2011-06-24 13:56:15 +0200 | [diff] [blame] | 2663 | if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0) |
| 2664 | dev_dbg(port->dev, "DMA tx %d, rx %d\n", |
| 2665 | p->dma_slave_tx, p->dma_slave_rx); |
Magnus Damm | 7ed7e07 | 2009-01-21 15:14:14 +0000 | [diff] [blame] | 2666 | |
Paul Mundt | c7ed1ab | 2010-03-10 18:35:14 +0900 | [diff] [blame] | 2667 | return 0; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2668 | } |
| 2669 | |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 2670 | static void sci_cleanup_single(struct sci_port *port) |
| 2671 | { |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 2672 | pm_runtime_disable(port->port.dev); |
| 2673 | } |
| 2674 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 2675 | #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \ |
| 2676 | defined(CONFIG_SERIAL_SH_SCI_EARLYCON) |
Magnus Damm | dc8e6f5 | 2009-01-21 15:14:06 +0000 | [diff] [blame] | 2677 | static void serial_console_putchar(struct uart_port *port, int ch) |
| 2678 | { |
| 2679 | sci_poll_put_char(port, ch); |
| 2680 | } |
| 2681 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2682 | /* |
| 2683 | * Print a string to the serial port trying not to disturb |
| 2684 | * any possible real use of the port... |
| 2685 | */ |
| 2686 | static void serial_console_write(struct console *co, const char *s, |
| 2687 | unsigned count) |
| 2688 | { |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 2689 | struct sci_port *sci_port = &sci_ports[co->index]; |
| 2690 | struct uart_port *port = &sci_port->port; |
Geert Uytterhoeven | a67969b | 2015-11-18 16:20:44 +0100 | [diff] [blame] | 2691 | unsigned short bits, ctrl, ctrl_temp; |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 2692 | unsigned long flags; |
| 2693 | int locked = 1; |
| 2694 | |
| 2695 | local_irq_save(flags); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 2696 | #if defined(SUPPORT_SYSRQ) |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 2697 | if (port->sysrq) |
| 2698 | locked = 0; |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 2699 | else |
| 2700 | #endif |
| 2701 | if (oops_in_progress) |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 2702 | locked = spin_trylock(&port->lock); |
| 2703 | else |
| 2704 | spin_lock(&port->lock); |
| 2705 | |
Geert Uytterhoeven | a67969b | 2015-11-18 16:20:44 +0100 | [diff] [blame] | 2706 | /* first save SCSCR then disable interrupts, keep clock source */ |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 2707 | ctrl = serial_port_in(port, SCSCR); |
Geert Uytterhoeven | a67969b | 2015-11-18 16:20:44 +0100 | [diff] [blame] | 2708 | ctrl_temp = (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) | |
| 2709 | (ctrl & (SCSCR_CKE1 | SCSCR_CKE0)); |
| 2710 | serial_port_out(port, SCSCR, ctrl_temp); |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 2711 | |
Magnus Damm | 501b825 | 2009-01-21 15:14:30 +0000 | [diff] [blame] | 2712 | uart_console_write(port, s, count, serial_console_putchar); |
Magnus Damm | 973e5d5 | 2009-02-24 15:57:12 +0900 | [diff] [blame] | 2713 | |
| 2714 | /* wait until fifo is empty and last bit has been transmitted */ |
| 2715 | bits = SCxSR_TDxE(port) | SCxSR_TEND(port); |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2716 | while ((serial_port_in(port, SCxSR) & bits) != bits) |
Magnus Damm | 973e5d5 | 2009-02-24 15:57:12 +0900 | [diff] [blame] | 2717 | cpu_relax(); |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 2718 | |
| 2719 | /* restore the SCSCR */ |
| 2720 | serial_port_out(port, SCSCR, ctrl); |
| 2721 | |
| 2722 | if (locked) |
| 2723 | spin_unlock(&port->lock); |
| 2724 | local_irq_restore(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2725 | } |
| 2726 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 2727 | static int serial_console_setup(struct console *co, char *options) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2728 | { |
Magnus Damm | dc8e6f5 | 2009-01-21 15:14:06 +0000 | [diff] [blame] | 2729 | struct sci_port *sci_port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2730 | struct uart_port *port; |
| 2731 | int baud = 115200; |
| 2732 | int bits = 8; |
| 2733 | int parity = 'n'; |
| 2734 | int flow = 'n'; |
| 2735 | int ret; |
| 2736 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2737 | /* |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 2738 | * Refuse to handle any bogus ports. |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2739 | */ |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 2740 | if (co->index < 0 || co->index >= SCI_NPORTS) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2741 | return -ENODEV; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2742 | |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 2743 | sci_port = &sci_ports[co->index]; |
| 2744 | port = &sci_port->port; |
| 2745 | |
Alexandre Courbot | b2267a6 | 2011-02-09 03:18:46 +0000 | [diff] [blame] | 2746 | /* |
| 2747 | * Refuse to handle uninitialized ports. |
| 2748 | */ |
| 2749 | if (!port->ops) |
| 2750 | return -ENODEV; |
| 2751 | |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2752 | ret = sci_remap_port(port); |
| 2753 | if (unlikely(ret != 0)) |
| 2754 | return ret; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2755 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2756 | if (options) |
| 2757 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 2758 | |
Paul Mundt | ab7cfb5 | 2011-06-01 14:47:42 +0900 | [diff] [blame] | 2759 | return uart_set_options(port, co, baud, parity, bits, flow); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2760 | } |
| 2761 | |
| 2762 | static struct console serial_console = { |
| 2763 | .name = "ttySC", |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 2764 | .device = uart_console_device, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2765 | .write = serial_console_write, |
| 2766 | .setup = serial_console_setup, |
Paul Mundt | fa5da2f | 2007-03-08 17:27:37 +0900 | [diff] [blame] | 2767 | .flags = CON_PRINTBUFFER, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2768 | .index = -1, |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 2769 | .data = &sci_uart_driver, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2770 | }; |
| 2771 | |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 2772 | static struct console early_serial_console = { |
| 2773 | .name = "early_ttySC", |
| 2774 | .write = serial_console_write, |
| 2775 | .flags = CON_PRINTBUFFER, |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 2776 | .index = -1, |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 2777 | }; |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2778 | |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 2779 | static char early_serial_buf[32]; |
| 2780 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 2781 | static int sci_probe_earlyprintk(struct platform_device *pdev) |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2782 | { |
Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 2783 | struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev); |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2784 | |
| 2785 | if (early_serial_console.data) |
| 2786 | return -EEXIST; |
| 2787 | |
| 2788 | early_serial_console.index = pdev->id; |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2789 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2790 | sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true); |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2791 | |
| 2792 | serial_console_setup(&early_serial_console, early_serial_buf); |
| 2793 | |
| 2794 | if (!strstr(early_serial_buf, "keep")) |
| 2795 | early_serial_console.flags |= CON_BOOT; |
| 2796 | |
| 2797 | register_console(&early_serial_console); |
| 2798 | return 0; |
| 2799 | } |
Nobuhiro Iwamatsu | 6a8c979 | 2011-03-24 02:20:56 +0000 | [diff] [blame] | 2800 | |
| 2801 | #define SCI_CONSOLE (&serial_console) |
| 2802 | |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2803 | #else |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 2804 | static inline int sci_probe_earlyprintk(struct platform_device *pdev) |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2805 | { |
| 2806 | return -EINVAL; |
| 2807 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2808 | |
Nobuhiro Iwamatsu | 6a8c979 | 2011-03-24 02:20:56 +0000 | [diff] [blame] | 2809 | #define SCI_CONSOLE NULL |
| 2810 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 2811 | #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2812 | |
Geert Uytterhoeven | 6c13d5d | 2014-03-11 11:11:17 +0100 | [diff] [blame] | 2813 | static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized"; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2814 | |
| 2815 | static struct uart_driver sci_uart_driver = { |
| 2816 | .owner = THIS_MODULE, |
| 2817 | .driver_name = "sci", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2818 | .dev_name = "ttySC", |
| 2819 | .major = SCI_MAJOR, |
| 2820 | .minor = SCI_MINOR_START, |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2821 | .nr = SCI_NPORTS, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2822 | .cons = SCI_CONSOLE, |
| 2823 | }; |
| 2824 | |
Paul Mundt | 54507f6 | 2009-05-08 23:48:33 +0900 | [diff] [blame] | 2825 | static int sci_remove(struct platform_device *dev) |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 2826 | { |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 2827 | struct sci_port *port = platform_get_drvdata(dev); |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 2828 | |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 2829 | uart_remove_one_port(&sci_uart_driver, &port->port); |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 2830 | |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 2831 | sci_cleanup_single(port); |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 2832 | |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 2833 | return 0; |
| 2834 | } |
| 2835 | |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 2836 | |
| 2837 | #define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype)) |
| 2838 | #define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16) |
| 2839 | #define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff) |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2840 | |
| 2841 | static const struct of_device_id of_sci_match[] = { |
Geert Uytterhoeven | f443ff8 | 2015-11-10 16:16:54 +0100 | [diff] [blame] | 2842 | /* SoC-specific types */ |
| 2843 | { |
| 2844 | .compatible = "renesas,scif-r7s72100", |
| 2845 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE), |
| 2846 | }, |
Geert Uytterhoeven | 9ed44bb | 2015-11-10 18:57:23 +0100 | [diff] [blame] | 2847 | /* Family-specific types */ |
| 2848 | { |
| 2849 | .compatible = "renesas,rcar-gen1-scif", |
| 2850 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE), |
| 2851 | }, { |
| 2852 | .compatible = "renesas,rcar-gen2-scif", |
| 2853 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE), |
| 2854 | }, { |
| 2855 | .compatible = "renesas,rcar-gen3-scif", |
| 2856 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE), |
| 2857 | }, |
Geert Uytterhoeven | f443ff8 | 2015-11-10 16:16:54 +0100 | [diff] [blame] | 2858 | /* Generic types */ |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2859 | { |
| 2860 | .compatible = "renesas,scif", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 2861 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2862 | }, { |
| 2863 | .compatible = "renesas,scifa", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 2864 | .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2865 | }, { |
| 2866 | .compatible = "renesas,scifb", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 2867 | .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2868 | }, { |
| 2869 | .compatible = "renesas,hscif", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 2870 | .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2871 | }, { |
Yoshinori Sato | e1d0be6 | 2015-01-28 02:53:55 +0900 | [diff] [blame] | 2872 | .compatible = "renesas,sci", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 2873 | .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE), |
Yoshinori Sato | e1d0be6 | 2015-01-28 02:53:55 +0900 | [diff] [blame] | 2874 | }, { |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2875 | /* Terminator */ |
| 2876 | }, |
| 2877 | }; |
| 2878 | MODULE_DEVICE_TABLE(of, of_sci_match); |
| 2879 | |
| 2880 | static struct plat_sci_port * |
| 2881 | sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id) |
| 2882 | { |
| 2883 | struct device_node *np = pdev->dev.of_node; |
| 2884 | const struct of_device_id *match; |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2885 | struct plat_sci_port *p; |
| 2886 | int id; |
| 2887 | |
| 2888 | if (!IS_ENABLED(CONFIG_OF) || !np) |
| 2889 | return NULL; |
| 2890 | |
Geert Uytterhoeven | 495bb47 | 2015-12-10 16:02:17 +0100 | [diff] [blame] | 2891 | match = of_match_node(of_sci_match, np); |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2892 | if (!match) |
| 2893 | return NULL; |
| 2894 | |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2895 | p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL); |
Geert Uytterhoeven | 4205463 | 2015-08-21 20:02:34 +0200 | [diff] [blame] | 2896 | if (!p) |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2897 | return NULL; |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2898 | |
Geert Uytterhoeven | 2095fc7 | 2015-11-12 13:39:49 +0100 | [diff] [blame] | 2899 | /* Get the line number from the aliases node. */ |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2900 | id = of_alias_get_id(np, "serial"); |
| 2901 | if (id < 0) { |
| 2902 | dev_err(&pdev->dev, "failed to get alias id (%d)\n", id); |
| 2903 | return NULL; |
| 2904 | } |
| 2905 | |
| 2906 | *dev_id = id; |
| 2907 | |
| 2908 | p->flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF; |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 2909 | p->type = SCI_OF_TYPE(match->data); |
| 2910 | p->regtype = SCI_OF_REGTYPE(match->data); |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2911 | p->scscr = SCSCR_RE | SCSCR_TE; |
| 2912 | |
| 2913 | return p; |
| 2914 | } |
| 2915 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 2916 | static int sci_probe_single(struct platform_device *dev, |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 2917 | unsigned int index, |
| 2918 | struct plat_sci_port *p, |
| 2919 | struct sci_port *sciport) |
| 2920 | { |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 2921 | int ret; |
| 2922 | |
| 2923 | /* Sanity check */ |
| 2924 | if (unlikely(index >= SCI_NPORTS)) { |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 2925 | dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n", |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 2926 | index+1, SCI_NPORTS); |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 2927 | dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n"); |
Laurent Pinchart | b6c5ef6 | 2012-06-13 00:28:24 +0200 | [diff] [blame] | 2928 | return -EINVAL; |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 2929 | } |
| 2930 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2931 | ret = sci_init_single(dev, sciport, index, p, false); |
Paul Mundt | c7ed1ab | 2010-03-10 18:35:14 +0900 | [diff] [blame] | 2932 | if (ret) |
| 2933 | return ret; |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 2934 | |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2935 | sciport->gpios = mctrl_gpio_init(&sciport->port, 0); |
| 2936 | if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS) |
| 2937 | return PTR_ERR(sciport->gpios); |
| 2938 | |
| 2939 | if (p->capabilities & SCIx_HAVE_RTSCTS) { |
| 2940 | if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios, |
| 2941 | UART_GPIO_CTS)) || |
| 2942 | !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios, |
| 2943 | UART_GPIO_RTS))) { |
| 2944 | dev_err(&dev->dev, "Conflicting RTS/CTS config\n"); |
| 2945 | return -EINVAL; |
| 2946 | } |
| 2947 | } |
| 2948 | |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 2949 | ret = uart_add_one_port(&sci_uart_driver, &sciport->port); |
| 2950 | if (ret) { |
| 2951 | sci_cleanup_single(sciport); |
| 2952 | return ret; |
| 2953 | } |
| 2954 | |
| 2955 | return 0; |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 2956 | } |
| 2957 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 2958 | static int sci_probe(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2959 | { |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2960 | struct plat_sci_port *p; |
| 2961 | struct sci_port *sp; |
| 2962 | unsigned int dev_id; |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2963 | int ret; |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 2964 | |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 2965 | /* |
| 2966 | * If we've come here via earlyprintk initialization, head off to |
| 2967 | * the special early probe. We don't have sufficient device state |
| 2968 | * to make it beyond this yet. |
| 2969 | */ |
| 2970 | if (is_early_platform_device(dev)) |
| 2971 | return sci_probe_earlyprintk(dev); |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 2972 | |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2973 | if (dev->dev.of_node) { |
| 2974 | p = sci_parse_dt(dev, &dev_id); |
| 2975 | if (p == NULL) |
| 2976 | return -EINVAL; |
| 2977 | } else { |
| 2978 | p = dev->dev.platform_data; |
| 2979 | if (p == NULL) { |
| 2980 | dev_err(&dev->dev, "no platform data supplied\n"); |
| 2981 | return -EINVAL; |
| 2982 | } |
| 2983 | |
| 2984 | dev_id = dev->id; |
| 2985 | } |
| 2986 | |
| 2987 | sp = &sci_ports[dev_id]; |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 2988 | platform_set_drvdata(dev, sp); |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 2989 | |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 2990 | ret = sci_probe_single(dev, dev_id, p, sp); |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 2991 | if (ret) |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 2992 | return ret; |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 2993 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2994 | #ifdef CONFIG_SH_STANDARD_BIOS |
| 2995 | sh_bios_gdb_detach(); |
| 2996 | #endif |
| 2997 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2998 | return 0; |
| 2999 | } |
| 3000 | |
Sergei Shtylyov | cb87634 | 2015-01-16 13:56:02 -0800 | [diff] [blame] | 3001 | static __maybe_unused int sci_suspend(struct device *dev) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3002 | { |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3003 | struct sci_port *sport = dev_get_drvdata(dev); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3004 | |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3005 | if (sport) |
| 3006 | uart_suspend_port(&sci_uart_driver, &sport->port); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3007 | |
| 3008 | return 0; |
| 3009 | } |
| 3010 | |
Sergei Shtylyov | cb87634 | 2015-01-16 13:56:02 -0800 | [diff] [blame] | 3011 | static __maybe_unused int sci_resume(struct device *dev) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3012 | { |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3013 | struct sci_port *sport = dev_get_drvdata(dev); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3014 | |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3015 | if (sport) |
| 3016 | uart_resume_port(&sci_uart_driver, &sport->port); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3017 | |
| 3018 | return 0; |
| 3019 | } |
| 3020 | |
Sergei Shtylyov | cb87634 | 2015-01-16 13:56:02 -0800 | [diff] [blame] | 3021 | static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume); |
Paul Mundt | 6daa79b | 2009-06-15 07:07:38 +0900 | [diff] [blame] | 3022 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3023 | static struct platform_driver sci_driver = { |
| 3024 | .probe = sci_probe, |
Uwe Kleine-König | b9e39c8 | 2009-11-24 22:07:32 +0100 | [diff] [blame] | 3025 | .remove = sci_remove, |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3026 | .driver = { |
| 3027 | .name = "sh-sci", |
Paul Mundt | 6daa79b | 2009-06-15 07:07:38 +0900 | [diff] [blame] | 3028 | .pm = &sci_dev_pm_ops, |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3029 | .of_match_table = of_match_ptr(of_sci_match), |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3030 | }, |
| 3031 | }; |
| 3032 | |
| 3033 | static int __init sci_init(void) |
| 3034 | { |
| 3035 | int ret; |
| 3036 | |
Geert Uytterhoeven | 6c13d5d | 2014-03-11 11:11:17 +0100 | [diff] [blame] | 3037 | pr_info("%s\n", banner); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3038 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3039 | ret = uart_register_driver(&sci_uart_driver); |
| 3040 | if (likely(ret == 0)) { |
| 3041 | ret = platform_driver_register(&sci_driver); |
| 3042 | if (unlikely(ret)) |
| 3043 | uart_unregister_driver(&sci_uart_driver); |
| 3044 | } |
| 3045 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3046 | return ret; |
| 3047 | } |
| 3048 | |
| 3049 | static void __exit sci_exit(void) |
| 3050 | { |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3051 | platform_driver_unregister(&sci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3052 | uart_unregister_driver(&sci_uart_driver); |
| 3053 | } |
| 3054 | |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 3055 | #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE |
| 3056 | early_platform_init_buffer("earlyprintk", &sci_driver, |
| 3057 | early_serial_buf, ARRAY_SIZE(early_serial_buf)); |
| 3058 | #endif |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3059 | #ifdef CONFIG_SERIAL_SH_SCI_EARLYCON |
| 3060 | static struct __init plat_sci_port port_cfg; |
| 3061 | |
| 3062 | static int __init early_console_setup(struct earlycon_device *device, |
| 3063 | int type) |
| 3064 | { |
| 3065 | if (!device->port.membase) |
| 3066 | return -ENODEV; |
| 3067 | |
| 3068 | device->port.serial_in = sci_serial_in; |
| 3069 | device->port.serial_out = sci_serial_out; |
| 3070 | device->port.type = type; |
| 3071 | memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port)); |
| 3072 | sci_ports[0].cfg = &port_cfg; |
| 3073 | sci_ports[0].cfg->type = type; |
| 3074 | sci_probe_regmap(sci_ports[0].cfg); |
| 3075 | port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR) | |
| 3076 | SCSCR_RE | SCSCR_TE; |
| 3077 | sci_serial_out(&sci_ports[0].port, SCSCR, port_cfg.scscr); |
| 3078 | |
| 3079 | device->con->write = serial_console_write; |
| 3080 | return 0; |
| 3081 | } |
| 3082 | static int __init sci_early_console_setup(struct earlycon_device *device, |
| 3083 | const char *opt) |
| 3084 | { |
| 3085 | return early_console_setup(device, PORT_SCI); |
| 3086 | } |
| 3087 | static int __init scif_early_console_setup(struct earlycon_device *device, |
| 3088 | const char *opt) |
| 3089 | { |
| 3090 | return early_console_setup(device, PORT_SCIF); |
| 3091 | } |
| 3092 | static int __init scifa_early_console_setup(struct earlycon_device *device, |
| 3093 | const char *opt) |
| 3094 | { |
| 3095 | return early_console_setup(device, PORT_SCIFA); |
| 3096 | } |
| 3097 | static int __init scifb_early_console_setup(struct earlycon_device *device, |
| 3098 | const char *opt) |
| 3099 | { |
| 3100 | return early_console_setup(device, PORT_SCIFB); |
| 3101 | } |
| 3102 | static int __init hscif_early_console_setup(struct earlycon_device *device, |
| 3103 | const char *opt) |
| 3104 | { |
| 3105 | return early_console_setup(device, PORT_HSCIF); |
| 3106 | } |
| 3107 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3108 | OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3109 | OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3110 | OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3111 | OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3112 | OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup); |
| 3113 | #endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */ |
| 3114 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3115 | module_init(sci_init); |
| 3116 | module_exit(sci_exit); |
| 3117 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3118 | MODULE_LICENSE("GPL"); |
Kay Sievers | e169c13 | 2008-04-15 14:34:35 -0700 | [diff] [blame] | 3119 | MODULE_ALIAS("platform:sh-sci"); |
Paul Mundt | 7f405f9 | 2011-06-28 13:47:40 +0900 | [diff] [blame] | 3120 | MODULE_AUTHOR("Paul Mundt"); |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 3121 | MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver"); |