blob: d1caa39a3943a5a9e6d3b8b37a73823f69472fb8 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Moni Shoua1049f132016-01-14 17:47:38 +020035#include <linux/etherdevice.h>
Moni Shoua3ef967a2016-01-14 17:50:41 +020036#include <net/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070038#include <linux/netdevice.h>
Wengang Wang0ef2f052015-10-08 13:27:04 +080039#include <linux/vmalloc.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020040
Roland Dreier225c7b12007-05-08 18:00:38 -070041#include <rdma/ib_cache.h>
42#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030043#include <rdma/ib_addr.h>
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +000044#include <rdma/ib_mad.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
Moni Shoua2f484852015-02-03 16:48:36 +020046#include <linux/mlx4/driver.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070047#include <linux/mlx4/qp.h>
48
49#include "mlx4_ib.h"
Leon Romanovsky9ce28a22016-09-22 17:31:14 +030050#include <rdma/mlx4-abi.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070051
Yishai Hadas35f05da2015-02-08 11:49:34 +020052static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq,
53 struct mlx4_ib_cq *recv_cq);
54static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq,
55 struct mlx4_ib_cq *recv_cq);
56
Roland Dreier225c7b12007-05-08 18:00:38 -070057enum {
58 MLX4_IB_ACK_REQ_FREQ = 8,
59};
60
61enum {
62 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070063 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
64 MLX4_IB_LINK_TYPE_IB = 0,
65 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070066};
67
68enum {
69 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070070 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030071 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
72 * tag. (LRH would only use 8 bytes, so Ethernet is the
73 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070074 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030075 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080076 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070077};
78
79struct mlx4_ib_sqp {
80 struct mlx4_ib_qp qp;
81 int pkey_index;
82 u32 qkey;
83 u32 send_psn;
84 struct ib_ud_header ud_header;
85 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
Moni Shouae1b866c2016-01-14 17:50:42 +020086 struct ib_qp *roce_v2_gsi;
Roland Dreier225c7b12007-05-08 18:00:38 -070087};
88
Jack Morgenstein83904132007-10-18 17:36:43 +020089enum {
Eli Cohen417608c2009-11-12 11:19:44 -080090 MLX4_IB_MIN_SQ_STRIDE = 6,
91 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020092};
93
Or Gerlitz3987a2d2012-01-17 13:39:07 +020094enum {
95 MLX4_RAW_QP_MTU = 7,
96 MLX4_RAW_QP_MSGMAX = 31,
97};
98
Moni Shoua297e0da2013-12-12 18:03:14 +020099#ifndef ETH_ALEN
100#define ETH_ALEN 6
101#endif
Moni Shoua297e0da2013-12-12 18:03:14 +0200102
Roland Dreier225c7b12007-05-08 18:00:38 -0700103static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300104 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
105 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
106 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
107 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
108 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
109 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
110 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
111 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
112 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
113 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +0300114 [IB_WR_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300115 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
116 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Roland Dreier225c7b12007-05-08 18:00:38 -0700117};
118
119static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
120{
121 return container_of(mqp, struct mlx4_ib_sqp, qp);
122}
123
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000124static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700125{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000126 if (!mlx4_is_master(dev->dev))
127 return 0;
128
Jack Morgenstein47605df2012-08-03 08:40:57 +0000129 return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
130 qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
131 8 * MLX4_MFUNC_MAX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700132}
133
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000134static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
135{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000136 int proxy_sqp = 0;
137 int real_sqp = 0;
138 int i;
139 /* PPF or Native -- real SQP */
140 real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
141 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
142 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
143 if (real_sqp)
144 return 1;
145 /* VF or PF -- proxy SQP */
146 if (mlx4_is_mfunc(dev->dev)) {
147 for (i = 0; i < dev->dev->caps.num_ports; i++) {
148 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i] ||
149 qp->mqp.qpn == dev->dev->caps.qp1_proxy[i]) {
150 proxy_sqp = 1;
151 break;
152 }
153 }
154 }
Moni Shouae1b866c2016-01-14 17:50:42 +0200155 if (proxy_sqp)
156 return 1;
157
158 return !!(qp->flags & MLX4_IB_ROCE_V2_GSI_QP);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000159}
160
161/* used for INIT/CLOSE port logic */
Roland Dreier225c7b12007-05-08 18:00:38 -0700162static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
163{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000164 int proxy_qp0 = 0;
165 int real_qp0 = 0;
166 int i;
167 /* PPF or Native -- real QP0 */
168 real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
169 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
170 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
171 if (real_qp0)
172 return 1;
173 /* VF or PF -- proxy QP0 */
174 if (mlx4_is_mfunc(dev->dev)) {
175 for (i = 0; i < dev->dev->caps.num_ports; i++) {
176 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i]) {
177 proxy_qp0 = 1;
178 break;
179 }
180 }
181 }
182 return proxy_qp0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700183}
184
185static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
186{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800187 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700188}
189
190static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
191{
192 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
193}
194
195static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
196{
197 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
198}
199
Roland Dreier0e6e7412007-06-18 08:13:48 -0700200/*
201 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200202 * first four bytes of every 64 byte chunk with
203 * 0x7FFFFFF | (invalid_ownership_value << 31).
204 *
205 * When the max work request size is less than or equal to the WQE
206 * basic block size, as an optimization, we can stamp all WQEs with
207 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700208 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200209static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700210{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700211 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700212 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200213 int s;
214 int ind;
215 void *buf;
216 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700217 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700218
Jack Morgensteinea54b102008-01-28 10:40:59 +0200219 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700220 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200221 for (i = 0; i < s; i += 64) {
222 ind = (i >> qp->sq.wqe_shift) + n;
223 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
224 cpu_to_be32(0xffffffff);
225 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
226 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
227 *wqe = stamp;
228 }
229 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700230 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
Brenden Blanco224e92e2016-07-19 12:16:54 -0700231 s = (ctrl->qpn_vlan.fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200232 for (i = 64; i < s; i += 64) {
233 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700234 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200235 }
236 }
237}
238
239static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
240{
241 struct mlx4_wqe_ctrl_seg *ctrl;
242 struct mlx4_wqe_inline_seg *inl;
243 void *wqe;
244 int s;
245
246 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
247 s = sizeof(struct mlx4_wqe_ctrl_seg);
248
249 if (qp->ibqp.qp_type == IB_QPT_UD) {
250 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
251 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
252 memset(dgram, 0, sizeof *dgram);
253 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
254 s += sizeof(struct mlx4_wqe_datagram_seg);
255 }
256
257 /* Pad the remainder of the WQE with an inline data segment. */
258 if (size > s) {
259 inl = wqe + s;
260 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
261 }
262 ctrl->srcrb_flags = 0;
Brenden Blanco224e92e2016-07-19 12:16:54 -0700263 ctrl->qpn_vlan.fence_size = size / 16;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200264 /*
265 * Make sure descriptor is fully written before setting ownership bit
266 * (because HW can start executing as soon as we do).
267 */
268 wmb();
269
270 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
271 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
272
273 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
274}
275
276/* Post NOP WQE to prevent wrap-around in the middle of WR */
277static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
278{
279 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
280 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
281 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
282 ind += s;
283 }
284 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700285}
286
Roland Dreier225c7b12007-05-08 18:00:38 -0700287static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
288{
289 struct ib_event event;
290 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
291
292 if (type == MLX4_EVENT_TYPE_PATH_MIG)
293 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
294
295 if (ibqp->event_handler) {
296 event.device = ibqp->device;
297 event.element.qp = ibqp;
298 switch (type) {
299 case MLX4_EVENT_TYPE_PATH_MIG:
300 event.event = IB_EVENT_PATH_MIG;
301 break;
302 case MLX4_EVENT_TYPE_COMM_EST:
303 event.event = IB_EVENT_COMM_EST;
304 break;
305 case MLX4_EVENT_TYPE_SQ_DRAINED:
306 event.event = IB_EVENT_SQ_DRAINED;
307 break;
308 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
309 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
310 break;
311 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
312 event.event = IB_EVENT_QP_FATAL;
313 break;
314 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
315 event.event = IB_EVENT_PATH_MIG_ERR;
316 break;
317 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
318 event.event = IB_EVENT_QP_REQ_ERR;
319 break;
320 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
321 event.event = IB_EVENT_QP_ACCESS_ERR;
322 break;
323 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300324 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700325 "on QP %06x\n", type, qp->qpn);
326 return;
327 }
328
329 ibqp->event_handler(&event, ibqp->qp_context);
330 }
331}
332
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000333static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700334{
335 /*
336 * UD WQEs must have a datagram segment.
337 * RC and UC WQEs might have a remote address segment.
338 * MLX WQEs need two extra inline data segments (for the UD
339 * header and space for the ICRC).
340 */
341 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000342 case MLX4_IB_QPT_UD:
Roland Dreier225c7b12007-05-08 18:00:38 -0700343 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700344 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800345 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000346 case MLX4_IB_QPT_PROXY_SMI_OWNER:
347 case MLX4_IB_QPT_PROXY_SMI:
348 case MLX4_IB_QPT_PROXY_GSI:
349 return sizeof (struct mlx4_wqe_ctrl_seg) +
350 sizeof (struct mlx4_wqe_datagram_seg) + 64;
351 case MLX4_IB_QPT_TUN_SMI_OWNER:
352 case MLX4_IB_QPT_TUN_GSI:
353 return sizeof (struct mlx4_wqe_ctrl_seg) +
354 sizeof (struct mlx4_wqe_datagram_seg);
355
356 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700357 return sizeof (struct mlx4_wqe_ctrl_seg) +
358 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000359 case MLX4_IB_QPT_RC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700360 return sizeof (struct mlx4_wqe_ctrl_seg) +
Yishai Hadasf2940e22016-06-22 17:27:28 +0300361 sizeof (struct mlx4_wqe_masked_atomic_seg) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700362 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000363 case MLX4_IB_QPT_SMI:
364 case MLX4_IB_QPT_GSI:
Roland Dreier225c7b12007-05-08 18:00:38 -0700365 return sizeof (struct mlx4_wqe_ctrl_seg) +
366 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700367 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
368 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700369 sizeof (struct mlx4_wqe_inline_seg),
370 sizeof (struct mlx4_wqe_data_seg)) +
371 ALIGN(4 +
372 sizeof (struct mlx4_wqe_inline_seg),
373 sizeof (struct mlx4_wqe_data_seg));
374 default:
375 return sizeof (struct mlx4_wqe_ctrl_seg);
376 }
377}
378
Eli Cohen24463042007-05-17 10:32:41 +0300379static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Maor Gottliebea30b962017-06-21 09:26:28 +0300380 int is_user, int has_rq, struct mlx4_ib_qp *qp,
381 u32 inl_recv_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -0700382{
Eli Cohen24463042007-05-17 10:32:41 +0300383 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300384 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
385 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300386 return -EINVAL;
387
Sean Hefty0a1405d2011-06-02 11:32:15 -0700388 if (!has_rq) {
Maor Gottliebea30b962017-06-21 09:26:28 +0300389 if (cap->max_recv_wr || inl_recv_sz)
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700390 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300391
Roland Dreier0e6e7412007-06-18 08:13:48 -0700392 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700393 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +0300394 u32 max_inl_recv_sz = dev->dev->caps.max_rq_sg *
395 sizeof(struct mlx4_wqe_data_seg);
396 u32 wqe_size;
397
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700398 /* HW requires >= 1 RQ entry with >= 1 gather entry */
Maor Gottliebea30b962017-06-21 09:26:28 +0300399 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge ||
400 inl_recv_sz > max_inl_recv_sz))
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700401 return -EINVAL;
402
Roland Dreier0e6e7412007-06-18 08:13:48 -0700403 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700404 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Maor Gottliebea30b962017-06-21 09:26:28 +0300405 wqe_size = qp->rq.max_gs * sizeof(struct mlx4_wqe_data_seg);
406 qp->rq.wqe_shift = ilog2(max_t(u32, wqe_size, inl_recv_sz));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700407 }
Eli Cohen24463042007-05-17 10:32:41 +0300408
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300409 /* leave userspace return values as they were, so as not to break ABI */
410 if (is_user) {
411 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
412 cap->max_recv_sge = qp->rq.max_gs;
413 } else {
414 cap->max_recv_wr = qp->rq.max_post =
415 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
416 cap->max_recv_sge = min(qp->rq.max_gs,
417 min(dev->dev->caps.max_sq_sg,
418 dev->dev->caps.max_rq_sg));
419 }
Eli Cohen24463042007-05-17 10:32:41 +0300420
421 return 0;
422}
423
424static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300425 enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp,
426 bool shrink_wqe)
Eli Cohen24463042007-05-17 10:32:41 +0300427{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200428 int s;
429
Eli Cohen24463042007-05-17 10:32:41 +0300430 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300431 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
432 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700433 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700434 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
435 return -EINVAL;
436
437 /*
438 * For MLX transport we need 2 extra S/G entries:
439 * one for the header and one for the checksum at the end
440 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000441 if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
442 type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
Roland Dreier225c7b12007-05-08 18:00:38 -0700443 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
444 return -EINVAL;
445
Jack Morgensteinea54b102008-01-28 10:40:59 +0200446 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
447 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700448 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700449
Roland Dreiercd155c12008-05-20 14:00:02 -0700450 if (s > dev->dev->caps.max_sq_desc_sz)
451 return -EINVAL;
452
Roland Dreier0e6e7412007-06-18 08:13:48 -0700453 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200454 * Hermon supports shrinking WQEs, such that a single work
455 * request can include multiple units of 1 << wqe_shift. This
456 * way, work requests can differ in size, and do not have to
457 * be a power of 2 in size, saving memory and speeding up send
458 * WR posting. Unfortunately, if we do this then the
459 * wqe_index field in CQEs can't be used to look up the WR ID
460 * anymore, so we do this only if selective signaling is off.
461 *
462 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200463 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200464 * constant-sized WRs to make sure a WR is always fully within
465 * a single page-sized chunk.
466 *
467 * Finally, we use NOP work requests to pad the end of the
468 * work queue, to avoid wrap-around in the middle of WR. We
469 * set NEC bit to avoid getting completions with error for
470 * these NOP WRs, but since NEC is only supported starting
471 * with firmware 2.2.232, we use constant-sized WRs for older
472 * firmware.
473 *
474 * And, since MLX QPs only support SEND, we use constant-sized
475 * WRs in this case.
476 *
477 * We look for the smallest value of wqe_shift such that the
478 * resulting number of wqes does not exceed device
479 * capabilities.
480 *
481 * We set WQE size to at least 64 bytes, this way stamping
482 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700483 */
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300484 if (shrink_wqe && dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
Jack Morgensteinea54b102008-01-28 10:40:59 +0200485 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000486 type != MLX4_IB_QPT_SMI && type != MLX4_IB_QPT_GSI &&
487 !(type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_PROXY_SMI |
488 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER)))
Jack Morgensteinea54b102008-01-28 10:40:59 +0200489 qp->sq.wqe_shift = ilog2(64);
490 else
491 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
492
493 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200494 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
495
496 /*
497 * We need to leave 2 KB + 1 WR of headroom in the SQ to
498 * allow HW to prefetch.
499 */
500 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
501 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
502 qp->sq_max_wqes_per_wr +
503 qp->sq_spare_wqes);
504
505 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
506 break;
507
508 if (qp->sq_max_wqes_per_wr <= 1)
509 return -EINVAL;
510
511 ++qp->sq.wqe_shift;
512 }
513
Roland Dreiercd155c12008-05-20 14:00:02 -0700514 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
515 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700516 send_wqe_overhead(type, qp->flags)) /
517 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700518
519 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
520 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700521 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
522 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700523 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700524 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700525 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700526 qp->sq.offset = 0;
527 }
528
Jack Morgensteinea54b102008-01-28 10:40:59 +0200529 cap->max_send_wr = qp->sq.max_post =
530 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700531 cap->max_send_sge = min(qp->sq.max_gs,
532 min(dev->dev->caps.max_sq_sg,
533 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700534 /* We don't support inline sends for kernel QPs (yet) */
535 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700536
537 return 0;
538}
539
Jack Morgenstein83904132007-10-18 17:36:43 +0200540static int set_user_sq_size(struct mlx4_ib_dev *dev,
541 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300542 struct mlx4_ib_create_qp *ucmd)
543{
Jack Morgenstein83904132007-10-18 17:36:43 +0200544 /* Sanity check SQ size before proceeding */
545 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
546 ucmd->log_sq_stride >
547 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
548 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
549 return -EINVAL;
550
Roland Dreier0e6e7412007-06-18 08:13:48 -0700551 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300552 qp->sq.wqe_shift = ucmd->log_sq_stride;
553
Roland Dreier0e6e7412007-06-18 08:13:48 -0700554 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
555 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300556
557 return 0;
558}
559
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000560static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
561{
562 int i;
563
564 qp->sqp_proxy_rcv =
565 kmalloc(sizeof (struct mlx4_ib_buf) * qp->rq.wqe_cnt,
566 GFP_KERNEL);
567 if (!qp->sqp_proxy_rcv)
568 return -ENOMEM;
569 for (i = 0; i < qp->rq.wqe_cnt; i++) {
570 qp->sqp_proxy_rcv[i].addr =
571 kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
572 GFP_KERNEL);
573 if (!qp->sqp_proxy_rcv[i].addr)
574 goto err;
575 qp->sqp_proxy_rcv[i].map =
576 ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
577 sizeof (struct mlx4_ib_proxy_sqp_hdr),
578 DMA_FROM_DEVICE);
Sebastian Ottcc47d3692015-03-16 18:49:59 +0100579 if (ib_dma_mapping_error(dev, qp->sqp_proxy_rcv[i].map)) {
580 kfree(qp->sqp_proxy_rcv[i].addr);
581 goto err;
582 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000583 }
584 return 0;
585
586err:
587 while (i > 0) {
588 --i;
589 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
590 sizeof (struct mlx4_ib_proxy_sqp_hdr),
591 DMA_FROM_DEVICE);
592 kfree(qp->sqp_proxy_rcv[i].addr);
593 }
594 kfree(qp->sqp_proxy_rcv);
595 qp->sqp_proxy_rcv = NULL;
596 return -ENOMEM;
597}
598
599static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
600{
601 int i;
602
603 for (i = 0; i < qp->rq.wqe_cnt; i++) {
604 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
605 sizeof (struct mlx4_ib_proxy_sqp_hdr),
606 DMA_FROM_DEVICE);
607 kfree(qp->sqp_proxy_rcv[i].addr);
608 }
609 kfree(qp->sqp_proxy_rcv);
610}
611
Sean Hefty0a1405d2011-06-02 11:32:15 -0700612static int qp_has_rq(struct ib_qp_init_attr *attr)
613{
614 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
615 return 0;
616
617 return !attr->srq;
618}
619
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300620static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
621{
622 int i;
623 for (i = 0; i < dev->caps.num_ports; i++) {
624 if (qpn == dev->caps.qp0_proxy[i])
625 return !!dev->caps.qp0_qkey[i];
626 }
627 return 0;
628}
629
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +0300630static void mlx4_ib_free_qp_counter(struct mlx4_ib_dev *dev,
631 struct mlx4_ib_qp *qp)
632{
633 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
634 mlx4_counter_free(dev->dev, qp->counter_index->index);
635 list_del(&qp->counter_index->list);
636 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
637
638 kfree(qp->counter_index);
639 qp->counter_index = NULL;
640}
641
Roland Dreier225c7b12007-05-08 18:00:38 -0700642static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
643 struct ib_qp_init_attr *init_attr,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300644 struct ib_udata *udata, int sqpn,
645 struct mlx4_ib_qp **caller_qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700646{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700647 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700648 int err;
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300649 struct ib_qp_cap backup_cap;
Bart Van Asscheb42dde42016-11-14 08:44:11 -0800650 struct mlx4_ib_sqp *sqp = NULL;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000651 struct mlx4_ib_qp *qp;
652 enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200653 struct mlx4_ib_cq *mcq;
654 unsigned long flags;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000655
656 /* When tunneling special qps, we use a plain UD qp */
657 if (sqpn) {
658 if (mlx4_is_mfunc(dev->dev) &&
659 (!mlx4_is_master(dev->dev) ||
660 !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
661 if (init_attr->qp_type == IB_QPT_GSI)
662 qp_type = MLX4_IB_QPT_PROXY_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300663 else {
664 if (mlx4_is_master(dev->dev) ||
665 qp0_enabled_vf(dev->dev, sqpn))
666 qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
667 else
668 qp_type = MLX4_IB_QPT_PROXY_SMI;
669 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000670 }
671 qpn = sqpn;
672 /* add extra sg entry for tunneling */
673 init_attr->cap.max_recv_sge++;
674 } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
675 struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
676 container_of(init_attr,
677 struct mlx4_ib_qp_tunnel_init_attr, init_attr);
678 if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
679 tnl_init->proxy_qp_type != IB_QPT_GSI) ||
680 !mlx4_is_master(dev->dev))
681 return -EINVAL;
682 if (tnl_init->proxy_qp_type == IB_QPT_GSI)
683 qp_type = MLX4_IB_QPT_TUN_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300684 else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
685 mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
686 tnl_init->port))
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000687 qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
688 else
689 qp_type = MLX4_IB_QPT_TUN_SMI;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000690 /* we are definitely in the PPF here, since we are creating
691 * tunnel QPs. base_tunnel_sqpn is therefore valid. */
692 qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
693 + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000694 sqpn = qpn;
695 }
696
697 if (!*caller_qp) {
698 if (qp_type == MLX4_IB_QPT_SMI || qp_type == MLX4_IB_QPT_GSI ||
699 (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
700 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Leon Romanovsky8900b892017-05-23 14:38:15 +0300701 sqp = kzalloc(sizeof(struct mlx4_ib_sqp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000702 if (!sqp)
703 return -ENOMEM;
704 qp = &sqp->qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200705 qp->pri.vid = 0xFFFF;
706 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000707 } else {
Leon Romanovsky8900b892017-05-23 14:38:15 +0300708 qp = kzalloc(sizeof(struct mlx4_ib_qp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000709 if (!qp)
710 return -ENOMEM;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200711 qp->pri.vid = 0xFFFF;
712 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000713 }
714 } else
715 qp = *caller_qp;
716
717 qp->mlx4_ib_qp_type = qp_type;
Roland Dreier225c7b12007-05-08 18:00:38 -0700718
719 mutex_init(&qp->mutex);
720 spin_lock_init(&qp->sq.lock);
721 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -0700722 INIT_LIST_HEAD(&qp->gid_list);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000723 INIT_LIST_HEAD(&qp->steering_rules);
Roland Dreier225c7b12007-05-08 18:00:38 -0700724
725 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200726 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
727 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700728
Roland Dreier225c7b12007-05-08 18:00:38 -0700729
730 if (pd->uobject) {
731 struct mlx4_ib_create_qp ucmd;
732
733 if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
734 err = -EFAULT;
735 goto err;
736 }
737
Maor Gottliebea30b962017-06-21 09:26:28 +0300738 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
739 qp_has_rq(init_attr), qp, ucmd.inl_recv_sz);
740 if (err)
741 goto err;
742
743 qp->inl_recv_sz = ucmd.inl_recv_sz;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700744 qp->sq_no_prefetch = ucmd.sq_no_prefetch;
745
Jack Morgenstein83904132007-10-18 17:36:43 +0200746 err = set_user_sq_size(dev, qp, &ucmd);
Eli Cohen24463042007-05-17 10:32:41 +0300747 if (err)
748 goto err;
749
Roland Dreier225c7b12007-05-08 18:00:38 -0700750 qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
Arthur Kepnercb9fbc52008-04-29 01:00:34 -0700751 qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700752 if (IS_ERR(qp->umem)) {
753 err = PTR_ERR(qp->umem);
754 goto err;
755 }
756
757 err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300758 qp->umem->page_shift, &qp->mtt);
Roland Dreier225c7b12007-05-08 18:00:38 -0700759 if (err)
760 goto err_buf;
761
762 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
763 if (err)
764 goto err_mtt;
765
Sean Hefty0a1405d2011-06-02 11:32:15 -0700766 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -0700767 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
768 ucmd.db_addr, &qp->db);
769 if (err)
770 goto err_mtt;
771 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700772 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +0300773 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
774 qp_has_rq(init_attr), qp, 0);
775 if (err)
776 goto err;
777
Roland Dreier0e6e7412007-06-18 08:13:48 -0700778 qp->sq_no_prefetch = 0;
779
Eli Cohenb832be12008-04-16 21:09:27 -0700780 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
781 qp->flags |= MLX4_IB_QP_LSO;
782
Matan Barakc1c98502013-11-07 15:25:17 +0200783 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
784 if (dev->steering_support ==
785 MLX4_STEERING_MODE_DEVICE_MANAGED)
786 qp->flags |= MLX4_IB_QP_NETIF;
787 else
788 goto err;
789 }
790
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300791 memcpy(&backup_cap, &init_attr->cap, sizeof(backup_cap));
792 err = set_kernel_sq_size(dev, &init_attr->cap,
793 qp_type, qp, true);
Eli Cohen24463042007-05-17 10:32:41 +0300794 if (err)
795 goto err;
796
Sean Hefty0a1405d2011-06-02 11:32:15 -0700797 if (qp_has_rq(init_attr)) {
Leon Romanovsky8900b892017-05-23 14:38:15 +0300798 err = mlx4_db_alloc(dev->dev, &qp->db, 0);
Roland Dreier02d89b82007-05-23 15:16:08 -0700799 if (err)
800 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -0700801
Roland Dreier02d89b82007-05-23 15:16:08 -0700802 *qp->db.db = 0;
803 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700804
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300805 if (mlx4_buf_alloc(dev->dev, qp->buf_size, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300806 &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300807 memcpy(&init_attr->cap, &backup_cap,
808 sizeof(backup_cap));
809 err = set_kernel_sq_size(dev, &init_attr->cap, qp_type,
810 qp, false);
811 if (err)
812 goto err_db;
813
814 if (mlx4_buf_alloc(dev->dev, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300815 PAGE_SIZE * 2, &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300816 err = -ENOMEM;
817 goto err_db;
818 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700819 }
820
821 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
822 &qp->mtt);
823 if (err)
824 goto err_buf;
825
Leon Romanovsky8900b892017-05-23 14:38:15 +0300826 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700827 if (err)
828 goto err_mtt;
829
Leon Romanovskyee370952015-12-17 09:31:53 +0200830 qp->sq.wrid = kmalloc_array(qp->sq.wqe_cnt, sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300831 GFP_KERNEL | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +0800832 if (!qp->sq.wrid)
833 qp->sq.wrid = __vmalloc(qp->sq.wqe_cnt * sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300834 GFP_KERNEL, PAGE_KERNEL);
Leon Romanovskyee370952015-12-17 09:31:53 +0200835 qp->rq.wrid = kmalloc_array(qp->rq.wqe_cnt, sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300836 GFP_KERNEL | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +0800837 if (!qp->rq.wrid)
838 qp->rq.wrid = __vmalloc(qp->rq.wqe_cnt * sizeof(u64),
Leon Romanovsky8900b892017-05-23 14:38:15 +0300839 GFP_KERNEL, PAGE_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -0700840 if (!qp->sq.wrid || !qp->rq.wrid) {
841 err = -ENOMEM;
842 goto err_wrid;
843 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700844 }
845
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700846 if (sqpn) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000847 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
848 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
849 if (alloc_proxy_bufs(pd->device, qp)) {
850 err = -ENOMEM;
851 goto err_wrid;
852 }
853 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700854 } else {
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200855 /* Raw packet QPNs may not have bits 6,7 set in their qp_num;
856 * otherwise, the WQE BlueFlame setup flow wrongly causes
857 * VLAN insertion. */
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200858 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200859 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn,
Matan Barakd57febe2014-12-11 10:57:57 +0200860 (init_attr->cap.max_send_wr ?
861 MLX4_RESERVE_ETH_BF_QP : 0) |
862 (init_attr->cap.max_recv_wr ?
863 MLX4_RESERVE_A0_QP : 0));
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200864 else
Matan Barakc1c98502013-11-07 15:25:17 +0200865 if (qp->flags & MLX4_IB_QP_NETIF)
866 err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
867 else
868 err = mlx4_qp_reserve_range(dev->dev, 1, 1,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200869 &qpn, 0);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700870 if (err)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000871 goto err_proxy;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700872 }
873
Eran Ben Elishafbfb6622015-10-15 14:44:42 +0300874 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
875 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
876
Leon Romanovsky8900b892017-05-23 14:38:15 +0300877 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700878 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700879 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700880
Sean Hefty0a1405d2011-06-02 11:32:15 -0700881 if (init_attr->qp_type == IB_QPT_XRC_TGT)
882 qp->mqp.qpn |= (1 << 23);
883
Roland Dreier225c7b12007-05-08 18:00:38 -0700884 /*
885 * Hardware wants QPN written in big-endian order (after
886 * shifting) for send doorbell. Precompute this value to save
887 * a little bit when posting sends.
888 */
889 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
890
Roland Dreier225c7b12007-05-08 18:00:38 -0700891 qp->mqp.event = mlx4_ib_qp_event;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000892 if (!*caller_qp)
893 *caller_qp = qp;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200894
895 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
896 mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
897 to_mcq(init_attr->recv_cq));
898 /* Maintain device to QPs access, needed for further handling
899 * via reset flow
900 */
901 list_add_tail(&qp->qps_list, &dev->qp_list);
902 /* Maintain CQ to QPs access, needed for further handling
903 * via reset flow
904 */
905 mcq = to_mcq(init_attr->send_cq);
906 list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
907 mcq = to_mcq(init_attr->recv_cq);
908 list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
909 mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
910 to_mcq(init_attr->recv_cq));
911 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700912 return 0;
913
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700914err_qpn:
Matan Barakc1c98502013-11-07 15:25:17 +0200915 if (!sqpn) {
916 if (qp->flags & MLX4_IB_QP_NETIF)
917 mlx4_ib_steer_qp_free(dev, qpn, 1);
918 else
919 mlx4_qp_release_range(dev->dev, qpn, 1);
920 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000921err_proxy:
922 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
923 free_proxy_bufs(pd->device, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700924err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -0700925 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -0700926 if (qp_has_rq(init_attr))
927 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -0700928 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +0800929 kvfree(qp->sq.wrid);
930 kvfree(qp->rq.wrid);
Roland Dreier225c7b12007-05-08 18:00:38 -0700931 }
932
933err_mtt:
934 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
935
936err_buf:
937 if (pd->uobject)
938 ib_umem_release(qp->umem);
939 else
940 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
941
942err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -0700943 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700944 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -0700945
946err:
Bart Van Asscheb42dde42016-11-14 08:44:11 -0800947 if (sqp)
948 kfree(sqp);
949 else if (!*caller_qp)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000950 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700951 return err;
952}
953
954static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
955{
956 switch (state) {
957 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
958 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
959 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
960 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
961 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
962 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
963 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
964 default: return -1;
965 }
966}
967
968static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700969 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700970{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700971 if (send_cq == recv_cq) {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200972 spin_lock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700973 __acquire(&recv_cq->lock);
974 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200975 spin_lock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700976 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
977 } else {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200978 spin_lock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700979 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
980 }
981}
982
983static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700984 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700985{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700986 if (send_cq == recv_cq) {
987 __release(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200988 spin_unlock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700989 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700990 spin_unlock(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200991 spin_unlock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700992 } else {
993 spin_unlock(&send_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200994 spin_unlock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700995 }
996}
997
Eli Cohenfa417f72010-10-24 21:08:52 -0700998static void del_gid_entries(struct mlx4_ib_qp *qp)
999{
1000 struct mlx4_ib_gid_entry *ge, *tmp;
1001
1002 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1003 list_del(&ge->list);
1004 kfree(ge);
1005 }
1006}
1007
Sean Hefty0a1405d2011-06-02 11:32:15 -07001008static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
1009{
1010 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
1011 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
1012 else
1013 return to_mpd(qp->ibqp.pd);
1014}
1015
1016static void get_cqs(struct mlx4_ib_qp *qp,
1017 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
1018{
1019 switch (qp->ibqp.qp_type) {
1020 case IB_QPT_XRC_TGT:
1021 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
1022 *recv_cq = *send_cq;
1023 break;
1024 case IB_QPT_XRC_INI:
1025 *send_cq = to_mcq(qp->ibqp.send_cq);
1026 *recv_cq = *send_cq;
1027 break;
1028 default:
1029 *send_cq = to_mcq(qp->ibqp.send_cq);
1030 *recv_cq = to_mcq(qp->ibqp.recv_cq);
1031 break;
1032 }
1033}
1034
Roland Dreier225c7b12007-05-08 18:00:38 -07001035static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
1036 int is_user)
1037{
1038 struct mlx4_ib_cq *send_cq, *recv_cq;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001039 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -07001040
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001041 if (qp->state != IB_QPS_RESET) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001042 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1043 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001044 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001045 qp->mqp.qpn);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001046 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001047 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1048 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03001049 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001050 }
1051 if (qp->alt.smac) {
1052 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1053 qp->alt.smac = 0;
1054 }
1055 if (qp->pri.vid < 0x1000) {
1056 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1057 qp->pri.vid = 0xFFFF;
1058 qp->pri.candidate_vid = 0xFFFF;
1059 qp->pri.update_vid = 0;
1060 }
1061 if (qp->alt.vid < 0x1000) {
1062 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1063 qp->alt.vid = 0xFFFF;
1064 qp->alt.candidate_vid = 0xFFFF;
1065 qp->alt.update_vid = 0;
1066 }
1067 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001068
Sean Hefty0a1405d2011-06-02 11:32:15 -07001069 get_cqs(qp, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001070
Yishai Hadas35f05da2015-02-08 11:49:34 +02001071 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001072 mlx4_ib_lock_cqs(send_cq, recv_cq);
1073
Yishai Hadas35f05da2015-02-08 11:49:34 +02001074 /* del from lists under both locks above to protect reset flow paths */
1075 list_del(&qp->qps_list);
1076 list_del(&qp->cq_send_list);
1077 list_del(&qp->cq_recv_list);
Roland Dreier225c7b12007-05-08 18:00:38 -07001078 if (!is_user) {
1079 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1080 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
1081 if (send_cq != recv_cq)
1082 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
1083 }
1084
1085 mlx4_qp_remove(dev->dev, &qp->mqp);
1086
1087 mlx4_ib_unlock_cqs(send_cq, recv_cq);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001088 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001089
1090 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001091
Matan Barakc1c98502013-11-07 15:25:17 +02001092 if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1093 if (qp->flags & MLX4_IB_QP_NETIF)
1094 mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
1095 else
1096 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1097 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001098
Roland Dreier225c7b12007-05-08 18:00:38 -07001099 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1100
1101 if (is_user) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001102 if (qp->rq.wqe_cnt)
Roland Dreier02d89b82007-05-23 15:16:08 -07001103 mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
1104 &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001105 ib_umem_release(qp->umem);
1106 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001107 kvfree(qp->sq.wrid);
1108 kvfree(qp->rq.wrid);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001109 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1110 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1111 free_proxy_bufs(&dev->ib_dev, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001112 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001113 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001114 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001115 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001116
1117 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001118}
1119
Jack Morgenstein47605df2012-08-03 08:40:57 +00001120static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1121{
1122 /* Native or PPF */
1123 if (!mlx4_is_mfunc(dev->dev) ||
1124 (mlx4_is_master(dev->dev) &&
1125 attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1126 return dev->dev->phys_caps.base_sqpn +
1127 (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1128 attr->port_num - 1;
1129 }
1130 /* PF or VF -- creating proxies */
1131 if (attr->qp_type == IB_QPT_SMI)
1132 return dev->dev->caps.qp0_proxy[attr->port_num - 1];
1133 else
1134 return dev->dev->caps.qp1_proxy[attr->port_num - 1];
1135}
1136
Moni Shouae1b866c2016-01-14 17:50:42 +02001137static struct ib_qp *_mlx4_ib_create_qp(struct ib_pd *pd,
1138 struct ib_qp_init_attr *init_attr,
1139 struct ib_udata *udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001140{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001141 struct mlx4_ib_qp *qp = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -07001142 int err;
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001143 int sup_u_create_flags = MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001144 u16 xrcdn = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001145
Ron Livne521e5752008-07-14 23:48:48 -07001146 /*
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001147 * We only support LSO, vendor flag1, and multicast loopback blocking,
1148 * and only for kernel UD QPs.
Ron Livne521e5752008-07-14 23:48:48 -07001149 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001150 if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1151 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
Matan Barakc1c98502013-11-07 15:25:17 +02001152 MLX4_IB_SRIOV_TUNNEL_QP |
1153 MLX4_IB_SRIOV_SQP |
Jiri Kosina40f22872014-05-11 15:15:12 +03001154 MLX4_IB_QP_NETIF |
Leon Romanovsky8900b892017-05-23 14:38:15 +03001155 MLX4_IB_QP_CREATE_ROCE_V2_GSI))
Eli Cohenb832be12008-04-16 21:09:27 -07001156 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -07001157
Matan Barakc1c98502013-11-07 15:25:17 +02001158 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1159 if (init_attr->qp_type != IB_QPT_UD)
1160 return ERR_PTR(-EINVAL);
1161 }
1162
Moni Shouae1b866c2016-01-14 17:50:42 +02001163 if (init_attr->create_flags) {
1164 if (udata && init_attr->create_flags & ~(sup_u_create_flags))
1165 return ERR_PTR(-EINVAL);
1166
1167 if ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP |
Moni Shouae1b866c2016-01-14 17:50:42 +02001168 MLX4_IB_QP_CREATE_ROCE_V2_GSI |
1169 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) &&
1170 init_attr->qp_type != IB_QPT_UD) ||
1171 (init_attr->create_flags & MLX4_IB_SRIOV_SQP &&
1172 init_attr->qp_type > IB_QPT_GSI) ||
1173 (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI &&
1174 init_attr->qp_type != IB_QPT_GSI))
1175 return ERR_PTR(-EINVAL);
1176 }
Eli Cohenb846f252008-04-16 21:09:27 -07001177
Roland Dreier225c7b12007-05-08 18:00:38 -07001178 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001179 case IB_QPT_XRC_TGT:
1180 pd = to_mxrcd(init_attr->xrcd)->pd;
1181 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1182 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1183 /* fall through */
1184 case IB_QPT_XRC_INI:
1185 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1186 return ERR_PTR(-ENOSYS);
1187 init_attr->recv_cq = init_attr->send_cq;
1188 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -07001189 case IB_QPT_RC:
1190 case IB_QPT_UC:
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001191 case IB_QPT_RAW_PACKET:
Leon Romanovsky8900b892017-05-23 14:38:15 +03001192 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001193 if (!qp)
1194 return ERR_PTR(-ENOMEM);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001195 qp->pri.vid = 0xFFFF;
1196 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001197 /* fall through */
1198 case IB_QPT_UD:
1199 {
1200 err = create_qp_common(to_mdev(pd->device), pd, init_attr,
Leon Romanovsky8900b892017-05-23 14:38:15 +03001201 udata, 0, &qp);
Dotan Barak5b420d92016-06-22 17:27:31 +03001202 if (err) {
1203 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001204 return ERR_PTR(err);
Dotan Barak5b420d92016-06-22 17:27:31 +03001205 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001206
1207 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001208 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001209
1210 break;
1211 }
1212 case IB_QPT_SMI:
1213 case IB_QPT_GSI:
1214 {
Moni Shouae1b866c2016-01-14 17:50:42 +02001215 int sqpn;
1216
Roland Dreier225c7b12007-05-08 18:00:38 -07001217 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -07001218 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001219 return ERR_PTR(-EINVAL);
Moni Shouae1b866c2016-01-14 17:50:42 +02001220 if (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI) {
1221 int res = mlx4_qp_reserve_range(to_mdev(pd->device)->dev, 1, 1, &sqpn, 0);
1222
1223 if (res)
1224 return ERR_PTR(res);
1225 } else {
1226 sqpn = get_sqp_num(to_mdev(pd->device), init_attr);
1227 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001228
Sean Hefty0a1405d2011-06-02 11:32:15 -07001229 err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata,
Leon Romanovsky8900b892017-05-23 14:38:15 +03001230 sqpn, &qp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001231 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001232 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001233
1234 qp->port = init_attr->port_num;
Moni Shouae1b866c2016-01-14 17:50:42 +02001235 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 :
1236 init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI ? sqpn : 1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001237 break;
1238 }
1239 default:
1240 /* Don't support raw QPs */
1241 return ERR_PTR(-EINVAL);
1242 }
1243
1244 return &qp->ibqp;
1245}
1246
Moni Shouae1b866c2016-01-14 17:50:42 +02001247struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1248 struct ib_qp_init_attr *init_attr,
1249 struct ib_udata *udata) {
1250 struct ib_device *device = pd ? pd->device : init_attr->xrcd->device;
1251 struct ib_qp *ibqp;
1252 struct mlx4_ib_dev *dev = to_mdev(device);
1253
1254 ibqp = _mlx4_ib_create_qp(pd, init_attr, udata);
1255
1256 if (!IS_ERR(ibqp) &&
1257 (init_attr->qp_type == IB_QPT_GSI) &&
1258 !(init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI)) {
1259 struct mlx4_ib_sqp *sqp = to_msqp((to_mqp(ibqp)));
1260 int is_eth = rdma_cap_eth_ah(&dev->ib_dev, init_attr->port_num);
1261
1262 if (is_eth &&
1263 dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2) {
1264 init_attr->create_flags |= MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1265 sqp->roce_v2_gsi = ib_create_qp(pd, init_attr);
1266
1267 if (IS_ERR(sqp->roce_v2_gsi)) {
1268 pr_err("Failed to create GSI QP for RoCEv2 (%ld)\n", PTR_ERR(sqp->roce_v2_gsi));
1269 sqp->roce_v2_gsi = NULL;
1270 } else {
1271 sqp = to_msqp(to_mqp(sqp->roce_v2_gsi));
1272 sqp->qp.flags |= MLX4_IB_ROCE_V2_GSI_QP;
1273 }
1274
1275 init_attr->create_flags &= ~MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1276 }
1277 }
1278 return ibqp;
1279}
1280
1281static int _mlx4_ib_destroy_qp(struct ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -07001282{
1283 struct mlx4_ib_dev *dev = to_mdev(qp->device);
1284 struct mlx4_ib_qp *mqp = to_mqp(qp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001285 struct mlx4_ib_pd *pd;
Roland Dreier225c7b12007-05-08 18:00:38 -07001286
1287 if (is_qp0(dev, mqp))
1288 mlx4_CLOSE_PORT(dev->dev, mqp->port);
1289
Jack Morgensteinc482af62016-11-27 15:18:19 +02001290 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI &&
1291 dev->qp1_proxy[mqp->port - 1] == mqp) {
Matan Barak9433c182014-05-15 15:29:28 +03001292 mutex_lock(&dev->qp1_proxy_lock[mqp->port - 1]);
1293 dev->qp1_proxy[mqp->port - 1] = NULL;
1294 mutex_unlock(&dev->qp1_proxy_lock[mqp->port - 1]);
1295 }
1296
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001297 if (mqp->counter_index)
1298 mlx4_ib_free_qp_counter(dev, mqp);
1299
Sean Hefty0a1405d2011-06-02 11:32:15 -07001300 pd = get_pd(mqp);
1301 destroy_qp_common(dev, mqp, !!pd->ibpd.uobject);
Roland Dreier225c7b12007-05-08 18:00:38 -07001302
1303 if (is_sqp(dev, mqp))
1304 kfree(to_msqp(mqp));
1305 else
1306 kfree(mqp);
1307
1308 return 0;
1309}
1310
Moni Shouae1b866c2016-01-14 17:50:42 +02001311int mlx4_ib_destroy_qp(struct ib_qp *qp)
1312{
1313 struct mlx4_ib_qp *mqp = to_mqp(qp);
1314
1315 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
1316 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
1317
1318 if (sqp->roce_v2_gsi)
1319 ib_destroy_qp(sqp->roce_v2_gsi);
1320 }
1321
1322 return _mlx4_ib_destroy_qp(qp);
1323}
1324
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001325static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
Roland Dreier225c7b12007-05-08 18:00:38 -07001326{
1327 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001328 case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1329 case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1330 case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1331 case MLX4_IB_QPT_XRC_INI:
1332 case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1333 case MLX4_IB_QPT_SMI:
1334 case MLX4_IB_QPT_GSI:
1335 case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1336
1337 case MLX4_IB_QPT_PROXY_SMI_OWNER:
1338 case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1339 MLX4_QP_ST_MLX : -1);
1340 case MLX4_IB_QPT_PROXY_SMI:
1341 case MLX4_IB_QPT_TUN_SMI:
1342 case MLX4_IB_QPT_PROXY_GSI:
1343 case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1344 MLX4_QP_ST_UD : -1);
1345 default: return -1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001346 }
1347}
1348
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001349static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001350 int attr_mask)
1351{
1352 u8 dest_rd_atomic;
1353 u32 access_flags;
1354 u32 hw_access_flags = 0;
1355
1356 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1357 dest_rd_atomic = attr->max_dest_rd_atomic;
1358 else
1359 dest_rd_atomic = qp->resp_depth;
1360
1361 if (attr_mask & IB_QP_ACCESS_FLAGS)
1362 access_flags = attr->qp_access_flags;
1363 else
1364 access_flags = qp->atomic_rd_en;
1365
1366 if (!dest_rd_atomic)
1367 access_flags &= IB_ACCESS_REMOTE_WRITE;
1368
1369 if (access_flags & IB_ACCESS_REMOTE_READ)
1370 hw_access_flags |= MLX4_QP_BIT_RRE;
1371 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1372 hw_access_flags |= MLX4_QP_BIT_RAE;
1373 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1374 hw_access_flags |= MLX4_QP_BIT_RWE;
1375
1376 return cpu_to_be32(hw_access_flags);
1377}
1378
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001379static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001380 int attr_mask)
1381{
1382 if (attr_mask & IB_QP_PKEY_INDEX)
1383 sqp->pkey_index = attr->pkey_index;
1384 if (attr_mask & IB_QP_QKEY)
1385 sqp->qkey = attr->qkey;
1386 if (attr_mask & IB_QP_SQ_PSN)
1387 sqp->send_psn = attr->sq_psn;
1388}
1389
1390static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1391{
1392 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1393}
1394
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001395static int _mlx4_set_path(struct mlx4_ib_dev *dev,
1396 const struct rdma_ah_attr *ah,
Moni Shoua297e0da2013-12-12 18:03:14 +02001397 u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001398 struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001399{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001400 int vidx;
Moni Shoua297e0da2013-12-12 18:03:14 +02001401 int smac_index;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001402 int err;
Moni Shoua297e0da2013-12-12 18:03:14 +02001403
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001404 path->grh_mylmc = rdma_ah_get_path_bits(ah) & 0x7f;
1405 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
1406 if (rdma_ah_get_static_rate(ah)) {
1407 path->static_rate = rdma_ah_get_static_rate(ah) +
1408 MLX4_STAT_RATE_OFFSET;
Roland Dreier225c7b12007-05-08 18:00:38 -07001409 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1410 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1411 --path->static_rate;
1412 } else
1413 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001414
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001415 if (rdma_ah_get_ah_flags(ah) & IB_AH_GRH) {
1416 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
1417 int real_sgid_index =
1418 mlx4_ib_gid_index_to_real_index(dev, port,
1419 grh->sgid_index);
Moni Shoua5070cd22015-07-30 18:33:30 +03001420
1421 if (real_sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001422 pr_err("sgid_index (%u) too large. max is %d\n",
Moni Shoua5070cd22015-07-30 18:33:30 +03001423 real_sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001424 return -1;
1425 }
1426
1427 path->grh_mylmc |= 1 << 7;
Moni Shoua5070cd22015-07-30 18:33:30 +03001428 path->mgid_index = real_sgid_index;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001429 path->hop_limit = grh->hop_limit;
Roland Dreier225c7b12007-05-08 18:00:38 -07001430 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001431 cpu_to_be32((grh->traffic_class << 20) |
1432 (grh->flow_label));
1433 memcpy(path->rgid, grh->dgid.raw, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07001434 }
1435
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001436 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001437 if (!(rdma_ah_get_ah_flags(ah) & IB_AH_GRH))
Eli Cohenfa417f72010-10-24 21:08:52 -07001438 return -1;
1439
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001440 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001441 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 7) << 3);
Moni Shoua297e0da2013-12-12 18:03:14 +02001442
1443 path->feup |= MLX4_FEUP_FORCE_ETH_UP;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001444 if (vlan_tag < 0x1000) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001445 if (smac_info->vid < 0x1000) {
1446 /* both valid vlan ids */
1447 if (smac_info->vid != vlan_tag) {
1448 /* different VIDs. unreg old and reg new */
1449 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1450 if (err)
1451 return err;
1452 smac_info->candidate_vid = vlan_tag;
1453 smac_info->candidate_vlan_index = vidx;
1454 smac_info->candidate_vlan_port = port;
1455 smac_info->update_vid = 1;
1456 path->vlan_index = vidx;
1457 } else {
1458 path->vlan_index = smac_info->vlan_index;
1459 }
1460 } else {
1461 /* no current vlan tag in qp */
1462 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1463 if (err)
1464 return err;
1465 smac_info->candidate_vid = vlan_tag;
1466 smac_info->candidate_vlan_index = vidx;
1467 smac_info->candidate_vlan_port = port;
1468 smac_info->update_vid = 1;
1469 path->vlan_index = vidx;
1470 }
Moni Shoua297e0da2013-12-12 18:03:14 +02001471 path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001472 path->fl = 1 << 6;
1473 } else {
1474 /* have current vlan tag. unregister it at modify-qp success */
1475 if (smac_info->vid < 0x1000) {
1476 smac_info->candidate_vid = 0xFFFF;
1477 smac_info->update_vid = 1;
1478 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001479 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001480
1481 /* get smac_index for RoCE use.
1482 * If no smac was yet assigned, register one.
1483 * If one was already assigned, but the new mac differs,
1484 * unregister the old one and register the new one.
1485 */
Jack Morgenstein25476b02014-09-11 14:11:20 +03001486 if ((!smac_info->smac && !smac_info->smac_port) ||
1487 smac_info->smac != smac) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001488 /* register candidate now, unreg if needed, after success */
1489 smac_index = mlx4_register_mac(dev->dev, port, smac);
1490 if (smac_index >= 0) {
1491 smac_info->candidate_smac_index = smac_index;
1492 smac_info->candidate_smac = smac;
1493 smac_info->candidate_smac_port = port;
1494 } else {
1495 return -EINVAL;
1496 }
1497 } else {
1498 smac_index = smac_info->smac_index;
1499 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001500 memcpy(path->dmac, ah->roce.dmac, 6);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001501 path->ackto = MLX4_IB_LINK_TYPE_ETH;
1502 /* put MAC table smac index for IBoE */
1503 path->grh_mylmc = (u8) (smac_index) | 0x80;
1504 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001505 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001506 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 0xf) << 2);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001507 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001508
Roland Dreier225c7b12007-05-08 18:00:38 -07001509 return 0;
1510}
1511
Moni Shoua297e0da2013-12-12 18:03:14 +02001512static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1513 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001514 struct mlx4_ib_qp *mqp,
Matan Barakdbf727d2015-10-15 18:38:51 +03001515 struct mlx4_qp_path *path, u8 port,
1516 u16 vlan_id, u8 *smac)
Moni Shoua297e0da2013-12-12 18:03:14 +02001517{
1518 return _mlx4_set_path(dev, &qp->ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001519 mlx4_mac_to_u64(smac),
1520 vlan_id,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001521 path, &mqp->pri, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001522}
1523
1524static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1525 const struct ib_qp_attr *qp,
1526 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001527 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001528 struct mlx4_qp_path *path, u8 port)
1529{
1530 return _mlx4_set_path(dev, &qp->alt_ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001531 0,
1532 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001533 path, &mqp->alt, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001534}
1535
Eli Cohenfa417f72010-10-24 21:08:52 -07001536static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1537{
1538 struct mlx4_ib_gid_entry *ge, *tmp;
1539
1540 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1541 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1542 ge->added = 1;
1543 ge->port = qp->port;
1544 }
1545 }
1546}
1547
Matan Barakdbf727d2015-10-15 18:38:51 +03001548static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev,
1549 struct mlx4_ib_qp *qp,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001550 struct mlx4_qp_context *context)
1551{
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001552 u64 u64_mac;
1553 int smac_index;
1554
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03001555 u64_mac = atomic64_read(&dev->iboe.mac[qp->port - 1]);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001556
1557 context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001558 if (!qp->pri.smac && !qp->pri.smac_port) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001559 smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1560 if (smac_index >= 0) {
1561 qp->pri.candidate_smac_index = smac_index;
1562 qp->pri.candidate_smac = u64_mac;
1563 qp->pri.candidate_smac_port = qp->port;
1564 context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1565 } else {
1566 return -ENOENT;
1567 }
1568 }
1569 return 0;
1570}
1571
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001572static int create_qp_lb_counter(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1573{
1574 struct counter_index *new_counter_index;
1575 int err;
1576 u32 tmp_idx;
1577
1578 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) !=
1579 IB_LINK_LAYER_ETHERNET ||
1580 !(qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) ||
1581 !(dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_LB_SRC_CHK))
1582 return 0;
1583
1584 err = mlx4_counter_alloc(dev->dev, &tmp_idx);
1585 if (err)
1586 return err;
1587
1588 new_counter_index = kmalloc(sizeof(*new_counter_index), GFP_KERNEL);
1589 if (!new_counter_index) {
1590 mlx4_counter_free(dev->dev, tmp_idx);
1591 return -ENOMEM;
1592 }
1593
1594 new_counter_index->index = tmp_idx;
1595 new_counter_index->allocated = 1;
1596 qp->counter_index = new_counter_index;
1597
1598 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
1599 list_add_tail(&new_counter_index->list,
1600 &dev->counters_table[qp->port - 1].counters_list);
1601 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
1602
1603 return 0;
1604}
1605
Moni Shoua3b5daf22016-01-14 17:50:39 +02001606enum {
1607 MLX4_QPC_ROCE_MODE_1 = 0,
1608 MLX4_QPC_ROCE_MODE_2 = 2,
1609 MLX4_QPC_ROCE_MODE_UNDEFINED = 0xff
1610};
1611
1612static u8 gid_type_to_qpc(enum ib_gid_type gid_type)
1613{
1614 switch (gid_type) {
1615 case IB_GID_TYPE_ROCE:
1616 return MLX4_QPC_ROCE_MODE_1;
1617 case IB_GID_TYPE_ROCE_UDP_ENCAP:
1618 return MLX4_QPC_ROCE_MODE_2;
1619 default:
1620 return MLX4_QPC_ROCE_MODE_UNDEFINED;
1621 }
1622}
1623
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001624static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
1625 const struct ib_qp_attr *attr, int attr_mask,
1626 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07001627{
1628 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1629 struct mlx4_ib_qp *qp = to_mqp(ibqp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001630 struct mlx4_ib_pd *pd;
1631 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07001632 struct mlx4_qp_context *context;
1633 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001634 int sqd_event;
Matan Barakc1c98502013-11-07 15:25:17 +02001635 int steer_qp = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001636 int err = -EINVAL;
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001637 int counter_index;
Roland Dreier225c7b12007-05-08 18:00:38 -07001638
Jack Morgenstein3dec4872014-09-11 14:11:19 +03001639 /* APM is not supported under RoCE */
1640 if (attr_mask & IB_QP_ALT_PATH &&
1641 rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1642 IB_LINK_LAYER_ETHERNET)
1643 return -ENOTSUPP;
1644
Roland Dreier225c7b12007-05-08 18:00:38 -07001645 context = kzalloc(sizeof *context, GFP_KERNEL);
1646 if (!context)
1647 return -ENOMEM;
1648
Roland Dreier225c7b12007-05-08 18:00:38 -07001649 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001650 (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07001651
1652 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
1653 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1654 else {
1655 optpar |= MLX4_QP_OPTPAR_PM_STATE;
1656 switch (attr->path_mig_state) {
1657 case IB_MIG_MIGRATED:
1658 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1659 break;
1660 case IB_MIG_REARM:
1661 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
1662 break;
1663 case IB_MIG_ARMED:
1664 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
1665 break;
1666 }
1667 }
1668
Maor Gottliebea30b962017-06-21 09:26:28 +03001669 if (qp->inl_recv_sz)
1670 context->param3 |= cpu_to_be32(1 << 25);
1671
Eli Cohenb832be12008-04-16 21:09:27 -07001672 if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07001673 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001674 else if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1675 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Eli Cohenb832be12008-04-16 21:09:27 -07001676 else if (ibqp->qp_type == IB_QPT_UD) {
1677 if (qp->flags & MLX4_IB_QP_LSO)
1678 context->mtu_msgmax = (IB_MTU_4096 << 5) |
1679 ilog2(dev->dev->caps.max_gso_sz);
1680 else
Alex Naslednikov6e0d7332008-08-07 14:06:50 -07001681 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
Eli Cohenb832be12008-04-16 21:09:27 -07001682 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001683 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001684 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001685 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04001686 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001687 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07001688 context->mtu_msgmax = (attr->path_mtu << 5) |
1689 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07001690 }
1691
Roland Dreier0e6e7412007-06-18 08:13:48 -07001692 if (qp->rq.wqe_cnt)
1693 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001694 context->rq_size_stride |= qp->rq.wqe_shift - 4;
1695
Roland Dreier0e6e7412007-06-18 08:13:48 -07001696 if (qp->sq.wqe_cnt)
1697 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001698 context->sq_size_stride |= qp->sq.wqe_shift - 4;
1699
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001700 if (new_state == IB_QPS_RESET && qp->counter_index)
1701 mlx4_ib_free_qp_counter(dev, qp);
1702
Sean Hefty0a1405d2011-06-02 11:32:15 -07001703 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07001704 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001705 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
Dotan Barak02d7ef62013-04-21 15:10:00 +00001706 if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1707 context->param3 |= cpu_to_be32(1 << 30);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001708 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07001709
Roland Dreier225c7b12007-05-08 18:00:38 -07001710 if (qp->ibqp.uobject)
Huy Nguyen85743f12016-02-17 17:24:26 +02001711 context->usr_page = cpu_to_be32(
1712 mlx4_to_hw_uar_index(dev->dev,
1713 to_mucontext(ibqp->uobject->context)->uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07001714 else
Huy Nguyen85743f12016-02-17 17:24:26 +02001715 context->usr_page = cpu_to_be32(
1716 mlx4_to_hw_uar_index(dev->dev, dev->priv_uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07001717
1718 if (attr_mask & IB_QP_DEST_QPN)
1719 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
1720
1721 if (attr_mask & IB_QP_PORT) {
1722 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
1723 !(attr_mask & IB_QP_AV)) {
1724 mlx4_set_sched(&context->pri_path, attr->port_num);
1725 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
1726 }
1727 }
1728
Or Gerlitzcfcde112011-06-15 14:49:57 +00001729 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001730 err = create_qp_lb_counter(dev, qp);
1731 if (err)
1732 goto out;
1733
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001734 counter_index =
1735 dev->counters_table[qp->port - 1].default_counter;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001736 if (qp->counter_index)
1737 counter_index = qp->counter_index->index;
1738
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001739 if (counter_index != -1) {
1740 context->pri_path.counter_index = counter_index;
Or Gerlitzcfcde112011-06-15 14:49:57 +00001741 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001742 if (qp->counter_index) {
1743 context->pri_path.fl |=
1744 MLX4_FL_ETH_SRC_CHECK_MC_LB;
1745 context->pri_path.vlan_control |=
1746 MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
1747 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001748 } else
Eran Ben Elisha47d84172015-06-15 17:58:58 +03001749 context->pri_path.counter_index =
1750 MLX4_SINK_COUNTER_INDEX(dev->dev);
Matan Barakc1c98502013-11-07 15:25:17 +02001751
1752 if (qp->flags & MLX4_IB_QP_NETIF) {
1753 mlx4_ib_steer_qp_reg(dev, qp, 1);
1754 steer_qp = 1;
1755 }
Moni Shouae1b866c2016-01-14 17:50:42 +02001756
1757 if (ibqp->qp_type == IB_QPT_GSI) {
1758 enum ib_gid_type gid_type = qp->flags & MLX4_IB_ROCE_V2_GSI_QP ?
1759 IB_GID_TYPE_ROCE_UDP_ENCAP : IB_GID_TYPE_ROCE;
1760 u8 qpc_roce_mode = gid_type_to_qpc(gid_type);
1761
1762 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
1763 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001764 }
1765
Roland Dreier225c7b12007-05-08 18:00:38 -07001766 if (attr_mask & IB_QP_PKEY_INDEX) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001767 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1768 context->pri_path.disable_pkey_check = 0x40;
Roland Dreier225c7b12007-05-08 18:00:38 -07001769 context->pri_path.pkey_index = attr->pkey_index;
1770 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
1771 }
1772
Roland Dreier225c7b12007-05-08 18:00:38 -07001773 if (attr_mask & IB_QP_AV) {
Matan Barakdbf727d2015-10-15 18:38:51 +03001774 u8 port_num = mlx4_is_bonded(to_mdev(ibqp->device)->dev) ? 1 :
1775 attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
1776 union ib_gid gid;
Eran Ben Elishabf08e882016-11-10 11:31:01 +02001777 struct ib_gid_attr gid_attr = {.gid_type = IB_GID_TYPE_IB};
Matan Barakdbf727d2015-10-15 18:38:51 +03001778 u16 vlan = 0xffff;
1779 u8 smac[ETH_ALEN];
1780 int status = 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001781 int is_eth =
1782 rdma_cap_eth_ah(&dev->ib_dev, port_num) &&
1783 rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
Matan Barakdbf727d2015-10-15 18:38:51 +03001784
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001785 if (is_eth) {
1786 int index =
1787 rdma_ah_read_grh(&attr->ah_attr)->sgid_index;
Matan Barakdbf727d2015-10-15 18:38:51 +03001788
1789 status = ib_get_cached_gid(ibqp->device, port_num,
1790 index, &gid, &gid_attr);
1791 if (!status && !memcmp(&gid, &zgid, sizeof(gid)))
1792 status = -ENOENT;
1793 if (!status && gid_attr.ndev) {
1794 vlan = rdma_vlan_dev_vlan_id(gid_attr.ndev);
1795 memcpy(smac, gid_attr.ndev->dev_addr, ETH_ALEN);
1796 dev_put(gid_attr.ndev);
1797 }
1798 }
1799 if (status)
1800 goto out;
1801
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001802 if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
Matan Barakdbf727d2015-10-15 18:38:51 +03001803 port_num, vlan, smac))
Roland Dreier225c7b12007-05-08 18:00:38 -07001804 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001805
1806 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
1807 MLX4_QP_OPTPAR_SCHED_QUEUE);
Moni Shoua3b5daf22016-01-14 17:50:39 +02001808
1809 if (is_eth &&
1810 (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR)) {
1811 u8 qpc_roce_mode = gid_type_to_qpc(gid_attr.gid_type);
1812
1813 if (qpc_roce_mode == MLX4_QPC_ROCE_MODE_UNDEFINED) {
1814 err = -EINVAL;
1815 goto out;
1816 }
1817 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
1818 }
1819
Roland Dreier225c7b12007-05-08 18:00:38 -07001820 }
1821
1822 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07001823 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001824 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
1825 }
1826
1827 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001828 if (attr->alt_port_num == 0 ||
1829 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04001830 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001831
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001832 if (attr->alt_pkey_index >=
1833 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04001834 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001835
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001836 if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
1837 &context->alt_path,
Moni Shoua297e0da2013-12-12 18:03:14 +02001838 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04001839 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001840
1841 context->alt_path.pkey_index = attr->alt_pkey_index;
1842 context->alt_path.ackto = attr->alt_timeout << 3;
1843 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
1844 }
1845
Sean Hefty0a1405d2011-06-02 11:32:15 -07001846 pd = get_pd(qp);
1847 get_cqs(qp, &send_cq, &recv_cq);
1848 context->pd = cpu_to_be32(pd->pdn);
1849 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
1850 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
1851 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001852
Roland Dreier95d04f02008-07-23 08:12:26 -07001853 /* Set "fast registration enabled" for all kernel QPs */
1854 if (!qp->ibqp.uobject)
1855 context->params1 |= cpu_to_be32(1 << 11);
1856
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001857 if (attr_mask & IB_QP_RNR_RETRY) {
1858 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
1859 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
1860 }
1861
Roland Dreier225c7b12007-05-08 18:00:38 -07001862 if (attr_mask & IB_QP_RETRY_CNT) {
1863 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
1864 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
1865 }
1866
1867 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1868 if (attr->max_rd_atomic)
1869 context->params1 |=
1870 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
1871 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
1872 }
1873
1874 if (attr_mask & IB_QP_SQ_PSN)
1875 context->next_send_psn = cpu_to_be32(attr->sq_psn);
1876
Roland Dreier225c7b12007-05-08 18:00:38 -07001877 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1878 if (attr->max_dest_rd_atomic)
1879 context->params2 |=
1880 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
1881 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
1882 }
1883
1884 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
1885 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
1886 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
1887 }
1888
1889 if (ibqp->srq)
1890 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
1891
1892 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1893 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
1894 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
1895 }
1896 if (attr_mask & IB_QP_RQ_PSN)
1897 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
1898
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001899 /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
Roland Dreier225c7b12007-05-08 18:00:38 -07001900 if (attr_mask & IB_QP_QKEY) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001901 if (qp->mlx4_ib_qp_type &
1902 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
1903 context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
1904 else {
1905 if (mlx4_is_mfunc(dev->dev) &&
1906 !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
1907 (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
1908 MLX4_RESERVED_QKEY_BASE) {
1909 pr_err("Cannot use reserved QKEY"
1910 " 0x%x (range 0xffff0000..0xffffffff"
1911 " is reserved)\n", attr->qkey);
1912 err = -EINVAL;
1913 goto out;
1914 }
1915 context->qkey = cpu_to_be32(attr->qkey);
1916 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001917 optpar |= MLX4_QP_OPTPAR_Q_KEY;
1918 }
1919
1920 if (ibqp->srq)
1921 context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
1922
Sean Hefty0a1405d2011-06-02 11:32:15 -07001923 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07001924 context->db_rec_addr = cpu_to_be64(qp->db.dma);
1925
1926 if (cur_state == IB_QPS_INIT &&
1927 new_state == IB_QPS_RTR &&
1928 (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001929 ibqp->qp_type == IB_QPT_UD ||
1930 ibqp->qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001931 context->pri_path.sched_queue = (qp->port - 1) << 6;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001932 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
1933 qp->mlx4_ib_qp_type &
1934 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001935 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001936 if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
1937 context->pri_path.fl = 0x80;
1938 } else {
1939 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1940 context->pri_path.fl = 0x80;
Roland Dreier225c7b12007-05-08 18:00:38 -07001941 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001942 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001943 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1944 IB_LINK_LAYER_ETHERNET) {
1945 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
1946 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
1947 context->pri_path.feup = 1 << 7; /* don't fsm */
1948 /* handle smac_index */
1949 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
1950 qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
1951 qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
Matan Barakdbf727d2015-10-15 18:38:51 +03001952 err = handle_eth_ud_smac_index(dev, qp, context);
Majd Dibbinybede98e2015-01-29 10:41:41 +02001953 if (err) {
1954 err = -EINVAL;
1955 goto out;
1956 }
Matan Barak9433c182014-05-15 15:29:28 +03001957 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
1958 dev->qp1_proxy[qp->port - 1] = qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001959 }
1960 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001961 }
1962
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001963 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
Eli Cohen3528f692013-04-21 15:10:01 +00001964 context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
1965 MLX4_IB_LINK_TYPE_ETH;
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001966 if (dev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
1967 /* set QP to receive both tunneled & non-tunneled packets */
Or Gerlitz8e1a03b2014-09-10 17:15:11 +03001968 if (!(context->flags & cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET)))
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001969 context->srqn = cpu_to_be32(7 << 28);
1970 }
1971 }
Eli Cohen3528f692013-04-21 15:10:01 +00001972
Moni Shoua297e0da2013-12-12 18:03:14 +02001973 if (ibqp->qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
1974 int is_eth = rdma_port_get_link_layer(
1975 &dev->ib_dev, qp->port) ==
1976 IB_LINK_LAYER_ETHERNET;
1977 if (is_eth) {
1978 context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
1979 optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
1980 }
1981 }
1982
1983
Roland Dreier225c7b12007-05-08 18:00:38 -07001984 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
1985 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
1986 sqd_event = 1;
1987 else
1988 sqd_event = 0;
1989
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07001990 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
Moni Shoua3b5daf22016-01-14 17:50:39 +02001991 context->rlkey_roce_mode |= (1 << 4);
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07001992
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001993 /*
1994 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07001995 * ownership bits of the send queue are set and the SQ
1996 * headroom is stamped so that the hardware doesn't start
1997 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001998 */
1999 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2000 struct mlx4_wqe_ctrl_seg *ctrl;
2001 int i;
2002
Roland Dreier0e6e7412007-06-18 08:13:48 -07002003 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002004 ctrl = get_send_wqe(qp, i);
2005 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07002006 if (qp->sq_max_wqes_per_wr == 1)
Brenden Blanco224e92e2016-07-19 12:16:54 -07002007 ctrl->qpn_vlan.fence_size =
2008 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07002009
Jack Morgensteinea54b102008-01-28 10:40:59 +02002010 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002011 }
2012 }
2013
Roland Dreier225c7b12007-05-08 18:00:38 -07002014 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
2015 to_mlx4_state(new_state), context, optpar,
2016 sqd_event, &qp->mqp);
2017 if (err)
2018 goto out;
2019
2020 qp->state = new_state;
2021
2022 if (attr_mask & IB_QP_ACCESS_FLAGS)
2023 qp->atomic_rd_en = attr->qp_access_flags;
2024 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2025 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07002026 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002027 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07002028 update_mcg_macs(dev, qp);
2029 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002030 if (attr_mask & IB_QP_ALT_PATH)
2031 qp->alt_port = attr->alt_port_num;
2032
2033 if (is_sqp(dev, qp))
2034 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
2035
2036 /*
2037 * If we moved QP0 to RTR, bring the IB link up; if we moved
2038 * QP0 to RESET or ERROR, bring the link back down.
2039 */
2040 if (is_qp0(dev, qp)) {
2041 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002042 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002043 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002044 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07002045
2046 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
2047 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
2048 mlx4_CLOSE_PORT(dev->dev, qp->port);
2049 }
2050
2051 /*
2052 * If we moved a kernel QP to RESET, clean up all old CQ
2053 * entries and reinitialize the QP.
2054 */
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002055 if (new_state == IB_QPS_RESET) {
2056 if (!ibqp->uobject) {
2057 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
2058 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
2059 if (send_cq != recv_cq)
2060 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002061
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002062 qp->rq.head = 0;
2063 qp->rq.tail = 0;
2064 qp->sq.head = 0;
2065 qp->sq.tail = 0;
2066 qp->sq_next_wqe = 0;
2067 if (qp->rq.wqe_cnt)
2068 *qp->db.db = 0;
Matan Barakc1c98502013-11-07 15:25:17 +02002069
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002070 if (qp->flags & MLX4_IB_QP_NETIF)
2071 mlx4_ib_steer_qp_reg(dev, qp, 0);
2072 }
Jack Morgenstein25476b02014-09-11 14:11:20 +03002073 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002074 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2075 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03002076 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002077 }
2078 if (qp->alt.smac) {
2079 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2080 qp->alt.smac = 0;
2081 }
2082 if (qp->pri.vid < 0x1000) {
2083 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
2084 qp->pri.vid = 0xFFFF;
2085 qp->pri.candidate_vid = 0xFFFF;
2086 qp->pri.update_vid = 0;
2087 }
2088
2089 if (qp->alt.vid < 0x1000) {
2090 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
2091 qp->alt.vid = 0xFFFF;
2092 qp->alt.candidate_vid = 0xFFFF;
2093 qp->alt.update_vid = 0;
2094 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002095 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002096out:
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002097 if (err && qp->counter_index)
2098 mlx4_ib_free_qp_counter(dev, qp);
Matan Barakc1c98502013-11-07 15:25:17 +02002099 if (err && steer_qp)
2100 mlx4_ib_steer_qp_reg(dev, qp, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002101 kfree(context);
Jack Morgenstein25476b02014-09-11 14:11:20 +03002102 if (qp->pri.candidate_smac ||
2103 (!qp->pri.candidate_smac && qp->pri.candidate_smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002104 if (err) {
2105 mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
2106 } else {
Jack Morgenstein25476b02014-09-11 14:11:20 +03002107 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port))
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002108 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2109 qp->pri.smac = qp->pri.candidate_smac;
2110 qp->pri.smac_index = qp->pri.candidate_smac_index;
2111 qp->pri.smac_port = qp->pri.candidate_smac_port;
2112 }
2113 qp->pri.candidate_smac = 0;
2114 qp->pri.candidate_smac_index = 0;
2115 qp->pri.candidate_smac_port = 0;
2116 }
2117 if (qp->alt.candidate_smac) {
2118 if (err) {
2119 mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
2120 } else {
2121 if (qp->alt.smac)
2122 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2123 qp->alt.smac = qp->alt.candidate_smac;
2124 qp->alt.smac_index = qp->alt.candidate_smac_index;
2125 qp->alt.smac_port = qp->alt.candidate_smac_port;
2126 }
2127 qp->alt.candidate_smac = 0;
2128 qp->alt.candidate_smac_index = 0;
2129 qp->alt.candidate_smac_port = 0;
2130 }
2131
2132 if (qp->pri.update_vid) {
2133 if (err) {
2134 if (qp->pri.candidate_vid < 0x1000)
2135 mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
2136 qp->pri.candidate_vid);
2137 } else {
2138 if (qp->pri.vid < 0x1000)
2139 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
2140 qp->pri.vid);
2141 qp->pri.vid = qp->pri.candidate_vid;
2142 qp->pri.vlan_port = qp->pri.candidate_vlan_port;
2143 qp->pri.vlan_index = qp->pri.candidate_vlan_index;
2144 }
2145 qp->pri.candidate_vid = 0xFFFF;
2146 qp->pri.update_vid = 0;
2147 }
2148
2149 if (qp->alt.update_vid) {
2150 if (err) {
2151 if (qp->alt.candidate_vid < 0x1000)
2152 mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
2153 qp->alt.candidate_vid);
2154 } else {
2155 if (qp->alt.vid < 0x1000)
2156 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
2157 qp->alt.vid);
2158 qp->alt.vid = qp->alt.candidate_vid;
2159 qp->alt.vlan_port = qp->alt.candidate_vlan_port;
2160 qp->alt.vlan_index = qp->alt.candidate_vlan_index;
2161 }
2162 qp->alt.candidate_vid = 0xFFFF;
2163 qp->alt.update_vid = 0;
2164 }
2165
Roland Dreier225c7b12007-05-08 18:00:38 -07002166 return err;
2167}
2168
Moni Shouae1b866c2016-01-14 17:50:42 +02002169static int _mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2170 int attr_mask, struct ib_udata *udata)
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002171{
2172 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
2173 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2174 enum ib_qp_state cur_state, new_state;
2175 int err = -EINVAL;
Moni Shoua297e0da2013-12-12 18:03:14 +02002176 int ll;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002177 mutex_lock(&qp->mutex);
2178
2179 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2180 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2181
Moni Shoua297e0da2013-12-12 18:03:14 +02002182 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2183 ll = IB_LINK_LAYER_UNSPECIFIED;
2184 } else {
2185 int port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2186 ll = rdma_port_get_link_layer(&dev->ib_dev, port);
2187 }
Matan Barakdd5f03b2013-12-12 18:03:11 +02002188
2189 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
Moni Shoua297e0da2013-12-12 18:03:14 +02002190 attr_mask, ll)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002191 pr_debug("qpn 0x%x: invalid attribute mask specified "
2192 "for transition %d to %d. qp_type %d,"
2193 " attr_mask 0x%x\n",
2194 ibqp->qp_num, cur_state, new_state,
2195 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002196 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002197 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002198
Moni Shouac6215742015-02-03 16:48:39 +02002199 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT)) {
2200 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2201 if ((ibqp->qp_type == IB_QPT_RC) ||
2202 (ibqp->qp_type == IB_QPT_UD) ||
2203 (ibqp->qp_type == IB_QPT_UC) ||
2204 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2205 (ibqp->qp_type == IB_QPT_XRC_INI)) {
2206 attr->port_num = mlx4_ib_bond_next_port(dev);
2207 }
2208 } else {
2209 /* no sense in changing port_num
2210 * when ports are bonded */
2211 attr_mask &= ~IB_QP_PORT;
2212 }
2213 }
2214
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002215 if ((attr_mask & IB_QP_PORT) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002216 (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002217 pr_debug("qpn 0x%x: invalid port number (%d) specified "
2218 "for transition %d to %d. qp_type %d\n",
2219 ibqp->qp_num, attr->port_num, cur_state,
2220 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002221 goto out;
2222 }
2223
Or Gerlitz3987a2d2012-01-17 13:39:07 +02002224 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
2225 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
2226 IB_LINK_LAYER_ETHERNET))
2227 goto out;
2228
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002229 if (attr_mask & IB_QP_PKEY_INDEX) {
2230 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002231 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
2232 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
2233 "for transition %d to %d. qp_type %d\n",
2234 ibqp->qp_num, attr->pkey_index, cur_state,
2235 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002236 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002237 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002238 }
2239
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002240 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
2241 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002242 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
2243 "Transition %d to %d. qp_type %d\n",
2244 ibqp->qp_num, attr->max_rd_atomic, cur_state,
2245 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002246 goto out;
2247 }
2248
2249 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
2250 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002251 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
2252 "Transition %d to %d. qp_type %d\n",
2253 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
2254 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002255 goto out;
2256 }
2257
2258 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2259 err = 0;
2260 goto out;
2261 }
2262
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002263 err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
2264
Moni Shouac6215742015-02-03 16:48:39 +02002265 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT))
2266 attr->port_num = 1;
2267
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002268out:
2269 mutex_unlock(&qp->mutex);
2270 return err;
2271}
2272
Moni Shouae1b866c2016-01-14 17:50:42 +02002273int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2274 int attr_mask, struct ib_udata *udata)
2275{
2276 struct mlx4_ib_qp *mqp = to_mqp(ibqp);
2277 int ret;
2278
2279 ret = _mlx4_ib_modify_qp(ibqp, attr, attr_mask, udata);
2280
2281 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2282 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
2283 int err = 0;
2284
2285 if (sqp->roce_v2_gsi)
2286 err = ib_modify_qp(sqp->roce_v2_gsi, attr, attr_mask);
2287 if (err)
2288 pr_err("Failed to modify GSI QP for RoCEv2 (%d)\n",
2289 err);
2290 }
2291 return ret;
2292}
2293
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002294static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
2295{
2296 int i;
2297 for (i = 0; i < dev->caps.num_ports; i++) {
2298 if (qpn == dev->caps.qp0_proxy[i] ||
2299 qpn == dev->caps.qp0_tunnel[i]) {
2300 *qkey = dev->caps.qp0_qkey[i];
2301 return 0;
2302 }
2303 }
2304 return -EINVAL;
2305}
2306
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002307static int build_sriov_qp0_header(struct mlx4_ib_sqp *sqp,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002308 struct ib_ud_wr *wr,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002309 void *wqe, unsigned *mlx_seg_len)
2310{
2311 struct mlx4_ib_dev *mdev = to_mdev(sqp->qp.ibqp.device);
2312 struct ib_device *ib_dev = &mdev->ib_dev;
2313 struct mlx4_wqe_mlx_seg *mlx = wqe;
2314 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002315 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002316 u16 pkey;
2317 u32 qkey;
2318 int send_size;
2319 int header_size;
2320 int spc;
2321 int i;
2322
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002323 if (wr->wr.opcode != IB_WR_SEND)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002324 return -EINVAL;
2325
2326 send_size = 0;
2327
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002328 for (i = 0; i < wr->wr.num_sge; ++i)
2329 send_size += wr->wr.sg_list[i].length;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002330
2331 /* for proxy-qp0 sends, need to add in size of tunnel header */
2332 /* for tunnel-qp0 sends, tunnel header is already in s/g list */
2333 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
2334 send_size += sizeof (struct mlx4_ib_tunnel_header);
2335
Moni Shoua25f40222015-12-23 14:56:56 +02002336 ib_ud_header_init(send_size, 1, 0, 0, 0, 0, 0, 0, &sqp->ud_header);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002337
2338 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
2339 sqp->ud_header.lrh.service_level =
2340 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2341 sqp->ud_header.lrh.destination_lid =
2342 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2343 sqp->ud_header.lrh.source_lid =
2344 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2345 }
2346
2347 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2348
2349 /* force loopback */
2350 mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2351 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2352
2353 sqp->ud_header.lrh.virtual_lane = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002354 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002355 ib_get_cached_pkey(ib_dev, sqp->qp.port, 0, &pkey);
2356 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2357 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002358 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002359 else
2360 sqp->ud_header.bth.destination_qpn =
Jack Morgenstein47605df2012-08-03 08:40:57 +00002361 cpu_to_be32(mdev->dev->caps.qp0_tunnel[sqp->qp.port - 1]);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002362
2363 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002364 if (mlx4_is_master(mdev->dev)) {
2365 if (mlx4_get_parav_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2366 return -EINVAL;
2367 } else {
2368 if (vf_get_qp0_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2369 return -EINVAL;
2370 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002371 sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2372 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.mqp.qpn);
2373
2374 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2375 sqp->ud_header.immediate_present = 0;
2376
2377 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2378
2379 /*
2380 * Inline data segments may not cross a 64 byte boundary. If
2381 * our UD header is bigger than the space available up to the
2382 * next 64 byte boundary in the WQE, use two inline data
2383 * segments to hold the UD header.
2384 */
2385 spc = MLX4_INLINE_ALIGN -
2386 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2387 if (header_size <= spc) {
2388 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2389 memcpy(inl + 1, sqp->header_buf, header_size);
2390 i = 1;
2391 } else {
2392 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2393 memcpy(inl + 1, sqp->header_buf, spc);
2394
2395 inl = (void *) (inl + 1) + spc;
2396 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2397 /*
2398 * Need a barrier here to make sure all the data is
2399 * visible before the byte_count field is set.
2400 * Otherwise the HCA prefetcher could grab the 64-byte
2401 * chunk with this inline segment and get a valid (!=
2402 * 0xffffffff) byte count but stale data, and end up
2403 * generating a packet with bad headers.
2404 *
2405 * The first inline segment's byte_count field doesn't
2406 * need a barrier, because it comes after a
2407 * control/MLX segment and therefore is at an offset
2408 * of 16 mod 64.
2409 */
2410 wmb();
2411 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2412 i = 2;
2413 }
2414
2415 *mlx_seg_len =
2416 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2417 return 0;
2418}
2419
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03002420static u8 sl_to_vl(struct mlx4_ib_dev *dev, u8 sl, int port_num)
2421{
2422 union sl2vl_tbl_to_u64 tmp_vltab;
2423 u8 vl;
2424
2425 if (sl > 15)
2426 return 0xf;
2427 tmp_vltab.sl64 = atomic64_read(&dev->sl2vl[port_num - 1]);
2428 vl = tmp_vltab.sl8[sl >> 1];
2429 if (sl & 1)
2430 vl &= 0x0f;
2431 else
2432 vl >>= 4;
2433 return vl;
2434}
2435
Talat Batheesha748d602017-02-14 07:24:53 +02002436static int fill_gid_by_hw_index(struct mlx4_ib_dev *ibdev, u8 port_num,
2437 int index, union ib_gid *gid,
2438 enum ib_gid_type *gid_type)
2439{
2440 struct mlx4_ib_iboe *iboe = &ibdev->iboe;
2441 struct mlx4_port_gid_table *port_gid_table;
2442 unsigned long flags;
2443
2444 port_gid_table = &iboe->gids[port_num - 1];
2445 spin_lock_irqsave(&iboe->lock, flags);
2446 memcpy(gid, &port_gid_table->gids[index].gid, sizeof(*gid));
2447 *gid_type = port_gid_table->gids[index].gid_type;
2448 spin_unlock_irqrestore(&iboe->lock, flags);
2449 if (!memcmp(gid, &zgid, sizeof(*gid)))
2450 return -ENOENT;
2451
2452 return 0;
2453}
2454
Moni Shoua3ef967a2016-01-14 17:50:41 +02002455#define MLX4_ROCEV2_QP1_SPORT 0xC000
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002456static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_ud_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07002457 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07002458{
Eli Cohena4788682010-01-27 13:57:03 +00002459 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Talat Batheesha748d602017-02-14 07:24:53 +02002460 struct mlx4_ib_dev *ibdev = to_mdev(ib_dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002461 struct mlx4_wqe_mlx_seg *mlx = wqe;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002462 struct mlx4_wqe_ctrl_seg *ctrl = wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002463 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002464 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002465 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07002466 u16 pkey;
2467 int send_size;
2468 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07002469 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07002470 int i;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002471 int err = 0;
Paul Bolle57d88cf2013-02-25 09:17:13 -08002472 u16 vlan = 0xffff;
Roland Dreiera29bec12013-02-25 09:02:03 -08002473 bool is_eth;
2474 bool is_vlan = false;
2475 bool is_grh;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002476 bool is_udp = false;
2477 int ip_version = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002478
2479 send_size = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002480 for (i = 0; i < wr->wr.num_sge; ++i)
2481 send_size += wr->wr.sg_list[i].length;
Roland Dreier225c7b12007-05-08 18:00:38 -07002482
Eli Cohenfa417f72010-10-24 21:08:52 -07002483 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
2484 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002485 if (is_eth) {
Talat Batheesha748d602017-02-14 07:24:53 +02002486 enum ib_gid_type gid_type;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002487 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2488 /* When multi-function is enabled, the ib_core gid
2489 * indexes don't necessarily match the hw ones, so
2490 * we must use our own cache */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002491 err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
2492 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2493 ah->av.ib.gid_index, &sgid.raw[0]);
2494 if (err)
2495 return err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002496 } else {
Talat Batheesha748d602017-02-14 07:24:53 +02002497 err = fill_gid_by_hw_index(ibdev, sqp->qp.port,
2498 ah->av.ib.gid_index,
2499 &sgid, &gid_type);
Moni Shoua3ef967a2016-01-14 17:50:41 +02002500 if (!err) {
Talat Batheesha748d602017-02-14 07:24:53 +02002501 is_udp = gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002502 if (is_udp) {
2503 if (ipv6_addr_v4mapped((struct in6_addr *)&sgid))
2504 ip_version = 4;
2505 else
2506 ip_version = 6;
2507 is_grh = false;
2508 }
2509 } else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002510 return err;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002511 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002512 }
Bart Van Assche0e9855d2014-03-10 10:33:05 +01002513 if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002514 vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
2515 is_vlan = 1;
2516 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002517 }
Moni Shoua25f40222015-12-23 14:56:56 +02002518 err = ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh,
Moni Shoua3ef967a2016-01-14 17:50:41 +02002519 ip_version, is_udp, 0, &sqp->ud_header);
Moni Shoua25f40222015-12-23 14:56:56 +02002520 if (err)
2521 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07002522
Eli Cohenfa417f72010-10-24 21:08:52 -07002523 if (!is_eth) {
2524 sqp->ud_header.lrh.service_level =
2525 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2526 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
2527 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2528 }
2529
Moni Shoua3ef967a2016-01-14 17:50:41 +02002530 if (is_grh || (ip_version == 6)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002531 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07002532 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07002533 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07002534 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
2535 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03002536 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002537 memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03002538 } else {
2539 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2540 /* When multi-function is enabled, the ib_core gid
2541 * indexes don't necessarily match the hw ones, so
2542 * we must use our own cache
2543 */
2544 sqp->ud_header.grh.source_gid.global.subnet_prefix =
Jack Morgenstein8ec07bf2016-09-12 19:16:20 +03002545 cpu_to_be64(atomic64_read(&(to_mdev(ib_dev)->sriov.
2546 demux[sqp->qp.port - 1].
2547 subnet_prefix)));
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03002548 sqp->ud_header.grh.source_gid.global.interface_id =
2549 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2550 guid_cache[ah->av.ib.gid_index];
2551 } else {
2552 ib_get_cached_gid(ib_dev,
2553 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2554 ah->av.ib.gid_index,
2555 &sqp->ud_header.grh.source_gid, NULL);
2556 }
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002557 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002558 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07002559 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07002560 }
2561
Moni Shoua3ef967a2016-01-14 17:50:41 +02002562 if (ip_version == 4) {
2563 sqp->ud_header.ip4.tos =
2564 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
2565 sqp->ud_header.ip4.id = 0;
2566 sqp->ud_header.ip4.frag_off = htons(IP_DF);
2567 sqp->ud_header.ip4.ttl = ah->av.eth.hop_limit;
2568
2569 memcpy(&sqp->ud_header.ip4.saddr,
2570 sgid.raw + 12, 4);
2571 memcpy(&sqp->ud_header.ip4.daddr, ah->av.ib.dgid + 12, 4);
2572 sqp->ud_header.ip4.check = ib_ud_ip4_csum(&sqp->ud_header);
2573 }
2574
2575 if (is_udp) {
2576 sqp->ud_header.udp.dport = htons(ROCE_V2_UDP_DPORT);
2577 sqp->ud_header.udp.sport = htons(MLX4_ROCEV2_QP1_SPORT);
2578 sqp->ud_header.udp.csum = 0;
2579 }
2580
Roland Dreier225c7b12007-05-08 18:00:38 -07002581 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07002582
2583 if (!is_eth) {
2584 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
2585 (sqp->ud_header.lrh.destination_lid ==
2586 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
2587 (sqp->ud_header.lrh.service_level << 8));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002588 if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
2589 mlx->flags |= cpu_to_be32(0x1); /* force loopback */
Eli Cohenfa417f72010-10-24 21:08:52 -07002590 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2591 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002592
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002593 switch (wr->wr.opcode) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002594 case IB_WR_SEND:
2595 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2596 sqp->ud_header.immediate_present = 0;
2597 break;
2598 case IB_WR_SEND_WITH_IMM:
2599 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
2600 sqp->ud_header.immediate_present = 1;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002601 sqp->ud_header.immediate_data = wr->wr.ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002602 break;
2603 default:
2604 return -EINVAL;
2605 }
2606
Eli Cohenfa417f72010-10-24 21:08:52 -07002607 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002608 struct in6_addr in6;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002609 u16 ether_type;
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002610 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
2611
Selvin Xavier69ae5432016-12-19 11:28:46 -08002612 ether_type = (!is_udp) ? ETH_P_IBOE:
Moni Shoua3ef967a2016-01-14 17:50:41 +02002613 (ip_version == 4 ? ETH_P_IP : ETH_P_IPV6);
2614
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002615 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07002616
Moni Shoua1049f132016-01-14 17:47:38 +02002617 ether_addr_copy(sqp->ud_header.eth.smac_h, ah->av.eth.s_mac);
Eli Cohenfa417f72010-10-24 21:08:52 -07002618 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002619 memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
2620 memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
2621 memcpy(&in6, sgid.raw, sizeof(in6));
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002622
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03002623
Eli Cohenfa417f72010-10-24 21:08:52 -07002624 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
2625 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002626 if (!is_vlan) {
Moni Shoua3ef967a2016-01-14 17:50:41 +02002627 sqp->ud_header.eth.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002628 } else {
Moni Shoua3ef967a2016-01-14 17:50:41 +02002629 sqp->ud_header.vlan.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002630 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
2631 }
Eli Cohenfa417f72010-10-24 21:08:52 -07002632 } else {
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03002633 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 :
2634 sl_to_vl(to_mdev(ib_dev),
2635 sqp->ud_header.lrh.service_level,
2636 sqp->qp.port);
2637 if (sqp->qp.ibqp.qp_num && sqp->ud_header.lrh.virtual_lane == 15)
2638 return -EINVAL;
Eli Cohenfa417f72010-10-24 21:08:52 -07002639 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
2640 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
2641 }
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002642 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002643 if (!sqp->qp.ibqp.qp_num)
2644 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
2645 else
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002646 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->pkey_index, &pkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002647 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002648 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Roland Dreier225c7b12007-05-08 18:00:38 -07002649 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002650 sqp->ud_header.deth.qkey = cpu_to_be32(wr->remote_qkey & 0x80000000 ?
2651 sqp->qkey : wr->remote_qkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002652 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
2653
2654 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2655
2656 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002657 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07002658 for (i = 0; i < header_size / 4; ++i) {
2659 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002660 pr_err(" [%02x] ", i * 4);
2661 pr_cont(" %08x",
2662 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07002663 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002664 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002665 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002666 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002667 }
2668
Roland Dreiere61ef242007-06-18 09:23:47 -07002669 /*
2670 * Inline data segments may not cross a 64 byte boundary. If
2671 * our UD header is bigger than the space available up to the
2672 * next 64 byte boundary in the WQE, use two inline data
2673 * segments to hold the UD header.
2674 */
2675 spc = MLX4_INLINE_ALIGN -
2676 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2677 if (header_size <= spc) {
2678 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2679 memcpy(inl + 1, sqp->header_buf, header_size);
2680 i = 1;
2681 } else {
2682 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2683 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07002684
Roland Dreiere61ef242007-06-18 09:23:47 -07002685 inl = (void *) (inl + 1) + spc;
2686 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2687 /*
2688 * Need a barrier here to make sure all the data is
2689 * visible before the byte_count field is set.
2690 * Otherwise the HCA prefetcher could grab the 64-byte
2691 * chunk with this inline segment and get a valid (!=
2692 * 0xffffffff) byte count but stale data, and end up
2693 * generating a packet with bad headers.
2694 *
2695 * The first inline segment's byte_count field doesn't
2696 * need a barrier, because it comes after a
2697 * control/MLX segment and therefore is at an offset
2698 * of 16 mod 64.
2699 */
2700 wmb();
2701 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2702 i = 2;
2703 }
2704
Roland Dreierf4380002008-04-16 21:09:28 -07002705 *mlx_seg_len =
2706 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2707 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002708}
2709
2710static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
2711{
2712 unsigned cur;
2713 struct mlx4_ib_cq *cq;
2714
2715 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07002716 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07002717 return 0;
2718
2719 cq = to_mcq(ib_cq);
2720 spin_lock(&cq->lock);
2721 cur = wq->head - wq->tail;
2722 spin_unlock(&cq->lock);
2723
Roland Dreier0e6e7412007-06-18 08:13:48 -07002724 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07002725}
2726
Roland Dreier95d04f02008-07-23 08:12:26 -07002727static __be32 convert_access(int acc)
2728{
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002729 return (acc & IB_ACCESS_REMOTE_ATOMIC ?
2730 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
2731 (acc & IB_ACCESS_REMOTE_WRITE ?
2732 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
2733 (acc & IB_ACCESS_REMOTE_READ ?
2734 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
Roland Dreier95d04f02008-07-23 08:12:26 -07002735 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
2736 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
2737}
2738
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03002739static void set_reg_seg(struct mlx4_wqe_fmr_seg *fseg,
2740 struct ib_reg_wr *wr)
2741{
2742 struct mlx4_ib_mr *mr = to_mmr(wr->mr);
2743
2744 fseg->flags = convert_access(wr->access);
2745 fseg->mem_key = cpu_to_be32(wr->key);
2746 fseg->buf_list = cpu_to_be64(mr->page_map);
2747 fseg->start_addr = cpu_to_be64(mr->ibmr.iova);
2748 fseg->reg_len = cpu_to_be64(mr->ibmr.length);
2749 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
2750 fseg->page_size = cpu_to_be32(ilog2(mr->ibmr.page_size));
2751 fseg->reserved[0] = 0;
2752 fseg->reserved[1] = 0;
2753}
2754
Roland Dreier95d04f02008-07-23 08:12:26 -07002755static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
2756{
Shani Michaeliaee38fa2013-02-06 16:19:07 +00002757 memset(iseg, 0, sizeof(*iseg));
2758 iseg->mem_key = cpu_to_be32(rkey);
Roland Dreier95d04f02008-07-23 08:12:26 -07002759}
2760
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002761static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
2762 u64 remote_addr, u32 rkey)
2763{
2764 rseg->raddr = cpu_to_be64(remote_addr);
2765 rseg->rkey = cpu_to_be32(rkey);
2766 rseg->reserved = 0;
2767}
2768
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002769static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg,
2770 struct ib_atomic_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002771{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002772 if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
2773 aseg->swap_add = cpu_to_be64(wr->swap);
2774 aseg->compare = cpu_to_be64(wr->compare_add);
2775 } else if (wr->wr.opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
2776 aseg->swap_add = cpu_to_be64(wr->compare_add);
2777 aseg->compare = cpu_to_be64(wr->compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002778 } else {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002779 aseg->swap_add = cpu_to_be64(wr->compare_add);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002780 aseg->compare = 0;
2781 }
2782
2783}
2784
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002785static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002786 struct ib_atomic_wr *wr)
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002787{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002788 aseg->swap_add = cpu_to_be64(wr->swap);
2789 aseg->swap_add_mask = cpu_to_be64(wr->swap_mask);
2790 aseg->compare = cpu_to_be64(wr->compare_add);
2791 aseg->compare_mask = cpu_to_be64(wr->compare_add_mask);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002792}
2793
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002794static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002795 struct ib_ud_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002796{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002797 memcpy(dseg->av, &to_mah(wr->ah)->av, sizeof (struct mlx4_av));
2798 dseg->dqpn = cpu_to_be32(wr->remote_qpn);
2799 dseg->qkey = cpu_to_be32(wr->remote_qkey);
2800 dseg->vlan = to_mah(wr->ah)->av.eth.vlan;
2801 memcpy(dseg->mac, to_mah(wr->ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002802}
2803
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002804static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
2805 struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002806 struct ib_ud_wr *wr,
Jack Morgenstein97982f52014-05-29 16:31:02 +03002807 enum mlx4_ib_qp_type qpt)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002808{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002809 union mlx4_ext_av *av = &to_mah(wr->ah)->av;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002810 struct mlx4_av sqp_av = {0};
2811 int port = *((u8 *) &av->ib.port_pd) & 0x3;
2812
2813 /* force loopback */
2814 sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
2815 sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
2816 sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
2817 cpu_to_be32(0xf0000000);
2818
2819 memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
Jack Morgenstein97982f52014-05-29 16:31:02 +03002820 if (qpt == MLX4_IB_QPT_PROXY_GSI)
2821 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp1_tunnel[port - 1]);
2822 else
2823 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp0_tunnel[port - 1]);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002824 /* Use QKEY from the QP context, which is set by master */
2825 dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002826}
2827
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002828static void build_tunnel_header(struct ib_ud_wr *wr, void *wqe, unsigned *mlx_seg_len)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002829{
2830 struct mlx4_wqe_inline_seg *inl = wqe;
2831 struct mlx4_ib_tunnel_header hdr;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002832 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002833 int spc;
2834 int i;
2835
2836 memcpy(&hdr.av, &ah->av, sizeof hdr.av);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002837 hdr.remote_qpn = cpu_to_be32(wr->remote_qpn);
2838 hdr.pkey_index = cpu_to_be16(wr->pkey_index);
2839 hdr.qkey = cpu_to_be32(wr->remote_qkey);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002840 memcpy(hdr.mac, ah->av.eth.mac, 6);
2841 hdr.vlan = ah->av.eth.vlan;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002842
2843 spc = MLX4_INLINE_ALIGN -
2844 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2845 if (sizeof (hdr) <= spc) {
2846 memcpy(inl + 1, &hdr, sizeof (hdr));
2847 wmb();
2848 inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
2849 i = 1;
2850 } else {
2851 memcpy(inl + 1, &hdr, spc);
2852 wmb();
2853 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2854
2855 inl = (void *) (inl + 1) + spc;
2856 memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
2857 wmb();
2858 inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
2859 i = 2;
2860 }
2861
2862 *mlx_seg_len =
2863 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
2864}
2865
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002866static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07002867{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002868 u32 *t = dseg;
2869 struct mlx4_wqe_inline_seg *iseg = dseg;
2870
2871 t[1] = 0;
2872
2873 /*
2874 * Need a barrier here before writing the byte_count field to
2875 * make sure that all the data is visible before the
2876 * byte_count field is set. Otherwise, if the segment begins
2877 * a new cacheline, the HCA prefetcher could grab the 64-byte
2878 * chunk and get a valid (!= * 0xffffffff) byte count but
2879 * stale data, and end up sending the wrong data.
2880 */
2881 wmb();
2882
2883 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
2884}
2885
2886static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2887{
Roland Dreierd420d9e2007-07-18 11:46:27 -07002888 dseg->lkey = cpu_to_be32(sg->lkey);
2889 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002890
2891 /*
2892 * Need a barrier here before writing the byte_count field to
2893 * make sure that all the data is visible before the
2894 * byte_count field is set. Otherwise, if the segment begins
2895 * a new cacheline, the HCA prefetcher could grab the 64-byte
2896 * chunk and get a valid (!= * 0xffffffff) byte count but
2897 * stale data, and end up sending the wrong data.
2898 */
2899 wmb();
2900
2901 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07002902}
2903
Roland Dreier2242fa42007-10-09 19:59:05 -07002904static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2905{
2906 dseg->byte_count = cpu_to_be32(sg->length);
2907 dseg->lkey = cpu_to_be32(sg->lkey);
2908 dseg->addr = cpu_to_be64(sg->addr);
2909}
2910
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002911static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_ud_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002912 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08002913 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07002914{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002915 unsigned halign = ALIGN(sizeof *wqe + wr->hlen, 16);
Eli Cohenb832be12008-04-16 21:09:27 -07002916
Eli Cohen417608c2009-11-12 11:19:44 -08002917 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
2918 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07002919
2920 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002921 wr->wr.num_sge > qp->sq.max_gs - (halign >> 4)))
Eli Cohenb832be12008-04-16 21:09:27 -07002922 return -EINVAL;
2923
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002924 memcpy(wqe->header, wr->header, wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07002925
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002926 *lso_hdr_sz = cpu_to_be32(wr->mss << 16 | wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07002927 *lso_seg_len = halign;
2928 return 0;
2929}
2930
Roland Dreier95d04f02008-07-23 08:12:26 -07002931static __be32 send_ieth(struct ib_send_wr *wr)
2932{
2933 switch (wr->opcode) {
2934 case IB_WR_SEND_WITH_IMM:
2935 case IB_WR_RDMA_WRITE_WITH_IMM:
2936 return wr->ex.imm_data;
2937
2938 case IB_WR_SEND_WITH_INV:
2939 return cpu_to_be32(wr->ex.invalidate_rkey);
2940
2941 default:
2942 return 0;
2943 }
2944}
2945
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002946static void add_zero_len_inline(void *wqe)
2947{
2948 struct mlx4_wqe_inline_seg *inl = wqe;
2949 memset(wqe, 0, 16);
2950 inl->byte_count = cpu_to_be32(1 << 31);
2951}
2952
Roland Dreier225c7b12007-05-08 18:00:38 -07002953int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
2954 struct ib_send_wr **bad_wr)
2955{
2956 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2957 void *wqe;
2958 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002959 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07002960 unsigned long flags;
2961 int nreq;
2962 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02002963 unsigned ind;
2964 int uninitialized_var(stamp);
2965 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07002966 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002967 __be32 dummy;
2968 __be32 *lso_wqe;
2969 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08002970 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07002971 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02002972 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07002973
Moni Shouae1b866c2016-01-14 17:50:42 +02002974 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2975 struct mlx4_ib_sqp *sqp = to_msqp(qp);
2976
2977 if (sqp->roce_v2_gsi) {
2978 struct mlx4_ib_ah *ah = to_mah(ud_wr(wr)->ah);
Talat Batheesha748d602017-02-14 07:24:53 +02002979 enum ib_gid_type gid_type;
Moni Shouae1b866c2016-01-14 17:50:42 +02002980 union ib_gid gid;
2981
Talat Batheesha748d602017-02-14 07:24:53 +02002982 if (!fill_gid_by_hw_index(mdev, sqp->qp.port,
2983 ah->av.ib.gid_index,
2984 &gid, &gid_type))
2985 qp = (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) ?
2986 to_mqp(sqp->roce_v2_gsi) : qp;
2987 else
Moni Shouae1b866c2016-01-14 17:50:42 +02002988 pr_err("Failed to get gid at index %d. RoCEv2 will not work properly\n",
2989 ah->av.ib.gid_index);
Moni Shouae1b866c2016-01-14 17:50:42 +02002990 }
2991 }
2992
Roland Dreier96db0e02007-10-30 10:53:54 -07002993 spin_lock_irqsave(&qp->sq.lock, flags);
Yishai Hadas35f05da2015-02-08 11:49:34 +02002994 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
2995 err = -EIO;
2996 *bad_wr = wr;
2997 nreq = 0;
2998 goto out;
2999 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003000
Jack Morgensteinea54b102008-01-28 10:40:59 +02003001 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07003002
3003 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003004 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08003005 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003006
Roland Dreier225c7b12007-05-08 18:00:38 -07003007 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
3008 err = -ENOMEM;
3009 *bad_wr = wr;
3010 goto out;
3011 }
3012
3013 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
3014 err = -EINVAL;
3015 *bad_wr = wr;
3016 goto out;
3017 }
3018
Roland Dreier0e6e7412007-06-18 08:13:48 -07003019 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02003020 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07003021
3022 ctrl->srcrb_flags =
3023 (wr->send_flags & IB_SEND_SIGNALED ?
3024 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
3025 (wr->send_flags & IB_SEND_SOLICITED ?
3026 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07003027 ((wr->send_flags & IB_SEND_IP_CSUM) ?
3028 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
3029 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07003030 qp->sq_signal_bits;
3031
Roland Dreier95d04f02008-07-23 08:12:26 -07003032 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07003033
3034 wqe += sizeof *ctrl;
3035 size = sizeof *ctrl / 16;
3036
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003037 switch (qp->mlx4_ib_qp_type) {
3038 case MLX4_IB_QPT_RC:
3039 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -07003040 switch (wr->opcode) {
3041 case IB_WR_ATOMIC_CMP_AND_SWP:
3042 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003043 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003044 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3045 atomic_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003046 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3047
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003048 set_atomic_seg(wqe, atomic_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003049 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003050
Roland Dreier225c7b12007-05-08 18:00:38 -07003051 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3052 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
3053
3054 break;
3055
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003056 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003057 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3058 atomic_wr(wr)->rkey);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003059 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3060
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003061 set_masked_atomic_seg(wqe, atomic_wr(wr));
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003062 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
3063
3064 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3065 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
3066
3067 break;
3068
Roland Dreier225c7b12007-05-08 18:00:38 -07003069 case IB_WR_RDMA_READ:
3070 case IB_WR_RDMA_WRITE:
3071 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003072 set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
3073 rdma_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003074 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3075 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003076 break;
3077
Roland Dreier95d04f02008-07-23 08:12:26 -07003078 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07003079 ctrl->srcrb_flags |=
3080 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07003081 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
3082 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
3083 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
3084 break;
3085
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03003086 case IB_WR_REG_MR:
3087 ctrl->srcrb_flags |=
3088 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
3089 set_reg_seg(wqe, reg_wr(wr));
3090 wqe += sizeof(struct mlx4_wqe_fmr_seg);
3091 size += sizeof(struct mlx4_wqe_fmr_seg) / 16;
3092 break;
3093
Roland Dreier225c7b12007-05-08 18:00:38 -07003094 default:
3095 /* No extra segments required for sends */
3096 break;
3097 }
3098 break;
3099
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003100 case MLX4_IB_QPT_TUN_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003101 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3102 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003103 if (unlikely(err)) {
3104 *bad_wr = wr;
3105 goto out;
3106 }
3107 wqe += seglen;
3108 size += seglen / 16;
3109 break;
3110 case MLX4_IB_QPT_TUN_SMI:
3111 case MLX4_IB_QPT_TUN_GSI:
3112 /* this is a UD qp used in MAD responses to slaves. */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003113 set_datagram_seg(wqe, ud_wr(wr));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003114 /* set the forced-loopback bit in the data seg av */
3115 *(__be32 *) wqe |= cpu_to_be32(0x80000000);
3116 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3117 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3118 break;
3119 case MLX4_IB_QPT_UD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003120 set_datagram_seg(wqe, ud_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003121 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3122 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07003123
3124 if (wr->opcode == IB_WR_LSO) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003125 err = build_lso_seg(wqe, ud_wr(wr), qp, &seglen,
3126 &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07003127 if (unlikely(err)) {
3128 *bad_wr = wr;
3129 goto out;
3130 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003131 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07003132 wqe += seglen;
3133 size += seglen / 16;
3134 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003135 break;
3136
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003137 case MLX4_IB_QPT_PROXY_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003138 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3139 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003140 if (unlikely(err)) {
3141 *bad_wr = wr;
3142 goto out;
3143 }
3144 wqe += seglen;
3145 size += seglen / 16;
3146 /* to start tunnel header on a cache-line boundary */
3147 add_zero_len_inline(wqe);
3148 wqe += 16;
3149 size++;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003150 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003151 wqe += seglen;
3152 size += seglen / 16;
3153 break;
3154 case MLX4_IB_QPT_PROXY_SMI:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003155 case MLX4_IB_QPT_PROXY_GSI:
3156 /* If we are tunneling special qps, this is a UD qp.
3157 * In this case we first add a UD segment targeting
3158 * the tunnel qp, and then add a header with address
3159 * information */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003160 set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe,
3161 ud_wr(wr),
Jack Morgenstein97982f52014-05-29 16:31:02 +03003162 qp->mlx4_ib_qp_type);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003163 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3164 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003165 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003166 wqe += seglen;
3167 size += seglen / 16;
3168 break;
3169
3170 case MLX4_IB_QPT_SMI:
3171 case MLX4_IB_QPT_GSI:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003172 err = build_mlx_header(to_msqp(qp), ud_wr(wr), ctrl,
3173 &seglen);
Roland Dreierf4380002008-04-16 21:09:28 -07003174 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003175 *bad_wr = wr;
3176 goto out;
3177 }
Roland Dreierf4380002008-04-16 21:09:28 -07003178 wqe += seglen;
3179 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003180 break;
3181
3182 default:
3183 break;
3184 }
3185
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003186 /*
3187 * Write data segments in reverse order, so as to
3188 * overwrite cacheline stamp last within each
3189 * cacheline. This avoids issues with WQE
3190 * prefetching.
3191 */
Roland Dreier225c7b12007-05-08 18:00:38 -07003192
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003193 dseg = wqe;
3194 dseg += wr->num_sge - 1;
3195 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07003196
3197 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003198 if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
3199 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
3200 qp->mlx4_ib_qp_type &
3201 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003202 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003203 size += sizeof (struct mlx4_wqe_data_seg) / 16;
3204 }
3205
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003206 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
3207 set_data_seg(dseg, wr->sg_list + i);
3208
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003209 /*
3210 * Possibly overwrite stamping in cacheline with LSO
3211 * segment only after making sure all data segments
3212 * are written.
3213 */
3214 wmb();
3215 *lso_wqe = lso_hdr_sz;
3216
Brenden Blanco224e92e2016-07-19 12:16:54 -07003217 ctrl->qpn_vlan.fence_size = (wr->send_flags & IB_SEND_FENCE ?
3218 MLX4_WQE_CTRL_FENCE : 0) | size;
Roland Dreier225c7b12007-05-08 18:00:38 -07003219
3220 /*
3221 * Make sure descriptor is fully written before
3222 * setting ownership bit (because HW can start
3223 * executing as soon as we do).
3224 */
3225 wmb();
3226
Roland Dreier59b0ed122007-05-19 08:51:58 -07003227 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02003228 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07003229 err = -EINVAL;
3230 goto out;
3231 }
3232
3233 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08003234 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07003235
Jack Morgensteinea54b102008-01-28 10:40:59 +02003236 stamp = ind + qp->sq_spare_wqes;
3237 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
3238
Roland Dreier0e6e7412007-06-18 08:13:48 -07003239 /*
3240 * We can improve latency by not stamping the last
3241 * send queue WQE until after ringing the doorbell, so
3242 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02003243 *
3244 * Same optimization applies to padding with NOP wqe
3245 * in case of WQE shrinking (used to prevent wrap-around
3246 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07003247 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02003248 if (wr->next) {
3249 stamp_send_wqe(qp, stamp, size * 16);
3250 ind = pad_wraparound(qp, ind);
3251 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003252 }
3253
3254out:
3255 if (likely(nreq)) {
3256 qp->sq.head += nreq;
3257
3258 /*
3259 * Make sure that descriptors are written before
3260 * doorbell record.
3261 */
3262 wmb();
3263
3264 writel(qp->doorbell_qpn,
3265 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
3266
3267 /*
3268 * Make sure doorbells don't leak out of SQ spinlock
3269 * and reach the HCA out of order.
3270 */
3271 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07003272
Jack Morgensteinea54b102008-01-28 10:40:59 +02003273 stamp_send_wqe(qp, stamp, size * 16);
3274
3275 ind = pad_wraparound(qp, ind);
3276 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07003277 }
3278
Roland Dreier96db0e02007-10-30 10:53:54 -07003279 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07003280
3281 return err;
3282}
3283
3284int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
3285 struct ib_recv_wr **bad_wr)
3286{
3287 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3288 struct mlx4_wqe_data_seg *scat;
3289 unsigned long flags;
3290 int err = 0;
3291 int nreq;
3292 int ind;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003293 int max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003294 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003295 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003296
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003297 max_gs = qp->rq.max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003298 spin_lock_irqsave(&qp->rq.lock, flags);
3299
Yishai Hadas35f05da2015-02-08 11:49:34 +02003300 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3301 err = -EIO;
3302 *bad_wr = wr;
3303 nreq = 0;
3304 goto out;
3305 }
3306
Roland Dreier0e6e7412007-06-18 08:13:48 -07003307 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003308
3309 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08003310 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003311 err = -ENOMEM;
3312 *bad_wr = wr;
3313 goto out;
3314 }
3315
3316 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
3317 err = -EINVAL;
3318 *bad_wr = wr;
3319 goto out;
3320 }
3321
3322 scat = get_recv_wqe(qp, ind);
3323
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003324 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
3325 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
3326 ib_dma_sync_single_for_device(ibqp->device,
3327 qp->sqp_proxy_rcv[ind].map,
3328 sizeof (struct mlx4_ib_proxy_sqp_hdr),
3329 DMA_FROM_DEVICE);
3330 scat->byte_count =
3331 cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
3332 /* use dma lkey from upper layer entry */
3333 scat->lkey = cpu_to_be32(wr->sg_list->lkey);
3334 scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
3335 scat++;
3336 max_gs--;
3337 }
3338
Roland Dreier2242fa42007-10-09 19:59:05 -07003339 for (i = 0; i < wr->num_sge; ++i)
3340 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07003341
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003342 if (i < max_gs) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003343 scat[i].byte_count = 0;
3344 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
3345 scat[i].addr = 0;
3346 }
3347
3348 qp->rq.wrid[ind] = wr->wr_id;
3349
Roland Dreier0e6e7412007-06-18 08:13:48 -07003350 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003351 }
3352
3353out:
3354 if (likely(nreq)) {
3355 qp->rq.head += nreq;
3356
3357 /*
3358 * Make sure that descriptors are written before
3359 * doorbell record.
3360 */
3361 wmb();
3362
3363 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3364 }
3365
3366 spin_unlock_irqrestore(&qp->rq.lock, flags);
3367
3368 return err;
3369}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003370
3371static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
3372{
3373 switch (mlx4_state) {
3374 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
3375 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
3376 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
3377 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
3378 case MLX4_QP_STATE_SQ_DRAINING:
3379 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
3380 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
3381 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
3382 default: return -1;
3383 }
3384}
3385
3386static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
3387{
3388 switch (mlx4_mig_state) {
3389 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
3390 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
3391 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3392 default: return -1;
3393 }
3394}
3395
3396static int to_ib_qp_access_flags(int mlx4_flags)
3397{
3398 int ib_flags = 0;
3399
3400 if (mlx4_flags & MLX4_QP_BIT_RRE)
3401 ib_flags |= IB_ACCESS_REMOTE_READ;
3402 if (mlx4_flags & MLX4_QP_BIT_RWE)
3403 ib_flags |= IB_ACCESS_REMOTE_WRITE;
3404 if (mlx4_flags & MLX4_QP_BIT_RAE)
3405 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3406
3407 return ib_flags;
3408}
3409
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04003410static void to_rdma_ah_attr(struct mlx4_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003411 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04003412 struct mlx4_qp_path *path)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003413{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003414 struct mlx4_dev *dev = ibdev->dev;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003415 u8 port_num = path->sched_queue & 0x40 ? 2 : 1;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003416
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003417 memset(ah_attr, 0, sizeof(*ah_attr));
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04003418 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port_num);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003419 if (port_num == 0 || port_num > dev->caps.num_ports)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003420 return;
3421
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04003422 if (ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003423 rdma_ah_set_sl(ah_attr, ((path->sched_queue >> 3) & 0x7) |
3424 ((path->sched_queue & 4) << 1));
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003425 else
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003426 rdma_ah_set_sl(ah_attr, (path->sched_queue >> 2) & 0xf);
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04003427 rdma_ah_set_port_num(ah_attr, port_num);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003428
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003429 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
3430 rdma_ah_set_path_bits(ah_attr, path->grh_mylmc & 0x7f);
3431 rdma_ah_set_static_rate(ah_attr,
3432 path->static_rate ? path->static_rate - 5 : 0);
3433 if (path->grh_mylmc & (1 << 7)) {
3434 rdma_ah_set_grh(ah_attr, NULL,
3435 be32_to_cpu(path->tclass_flowlabel) & 0xfffff,
3436 path->mgid_index,
3437 path->hop_limit,
3438 (be32_to_cpu(path->tclass_flowlabel)
3439 >> 20) & 0xff);
3440 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003441 }
3442}
3443
3444int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
3445 struct ib_qp_init_attr *qp_init_attr)
3446{
3447 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
3448 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3449 struct mlx4_qp_context context;
3450 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07003451 int err = 0;
3452
3453 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003454
3455 if (qp->state == IB_QPS_RESET) {
3456 qp_attr->qp_state = IB_QPS_RESET;
3457 goto done;
3458 }
3459
3460 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07003461 if (err) {
3462 err = -EINVAL;
3463 goto out;
3464 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003465
3466 mlx4_state = be32_to_cpu(context.flags) >> 28;
3467
Dotan Barak0df670302008-04-16 21:09:34 -07003468 qp->state = to_ib_qp_state(mlx4_state);
3469 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003470 qp_attr->path_mtu = context.mtu_msgmax >> 5;
3471 qp_attr->path_mig_state =
3472 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
3473 qp_attr->qkey = be32_to_cpu(context.qkey);
3474 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
3475 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
3476 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
3477 qp_attr->qp_access_flags =
3478 to_ib_qp_access_flags(be32_to_cpu(context.params2));
3479
3480 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04003481 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
3482 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003483 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04003484 qp_attr->alt_port_num =
3485 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003486 }
3487
3488 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07003489 if (qp_attr->qp_state == IB_QPS_INIT)
3490 qp_attr->port_num = qp->port;
3491 else
3492 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003493
3494 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
3495 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
3496
3497 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
3498
3499 qp_attr->max_dest_rd_atomic =
3500 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
3501 qp_attr->min_rnr_timer =
3502 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
3503 qp_attr->timeout = context.pri_path.ackto >> 3;
3504 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
3505 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
3506 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
3507
3508done:
3509 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003510 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
3511 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
3512
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003513 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003514 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
3515 qp_attr->cap.max_send_sge = qp->sq.max_gs;
3516 } else {
3517 qp_attr->cap.max_send_wr = 0;
3518 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003519 }
3520
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003521 /*
3522 * We don't support inline sends for kernel QPs (yet), and we
3523 * don't know what userspace's value should be.
3524 */
3525 qp_attr->cap.max_inline_data = 0;
3526
3527 qp_init_attr->cap = qp_attr->cap;
3528
Ron Livne521e5752008-07-14 23:48:48 -07003529 qp_init_attr->create_flags = 0;
3530 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
3531 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
3532
3533 if (qp->flags & MLX4_IB_QP_LSO)
3534 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
3535
Matan Barakc1c98502013-11-07 15:25:17 +02003536 if (qp->flags & MLX4_IB_QP_NETIF)
3537 qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
3538
Dotan Barak46db5672012-08-23 14:09:03 +00003539 qp_init_attr->sq_sig_type =
3540 qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
3541 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
3542
Dotan Barak0df670302008-04-16 21:09:34 -07003543out:
3544 mutex_unlock(&qp->mutex);
3545 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003546}
3547