blob: f5934fc2bbccad6ca9bf63cb710dbf688dd7fdac [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 int segment; /* PCI domain */
373 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000374 u8 devfn; /* PCI devfn number */
Stefan Assmann45e829e2009-12-03 06:49:24 -0500375 struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800376 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 struct dmar_domain *domain; /* pointer to domain */
378};
379
Jiang Liub94e4112014-02-19 14:07:25 +0800380struct dmar_rmrr_unit {
381 struct list_head list; /* list of rmrr units */
382 struct acpi_dmar_header *hdr; /* ACPI header */
383 u64 base_address; /* reserved base address*/
384 u64 end_address; /* reserved end address */
Jiang Liu0e242612014-02-19 14:07:34 +0800385 struct pci_dev __rcu **devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800386 int devices_cnt; /* target device count */
387};
388
389struct dmar_atsr_unit {
390 struct list_head list; /* list of ATSR units */
391 struct acpi_dmar_header *hdr; /* ACPI header */
Jiang Liu0e242612014-02-19 14:07:34 +0800392 struct pci_dev __rcu **devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800393 int devices_cnt; /* target device count */
394 u8 include_all:1; /* include all ports */
395};
396
397static LIST_HEAD(dmar_atsr_units);
398static LIST_HEAD(dmar_rmrr_units);
399
400#define for_each_rmrr_units(rmrr) \
401 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
402
mark gross5e0d2a62008-03-04 15:22:08 -0800403static void flush_unmaps_timeout(unsigned long data);
404
Jiang Liub707cb02014-01-06 14:18:26 +0800405static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800406
mark gross80b20dd2008-04-18 13:53:58 -0700407#define HIGH_WATER_MARK 250
408struct deferred_flush_tables {
409 int next;
410 struct iova *iova[HIGH_WATER_MARK];
411 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000412 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Jiang Liu92d03cc2014-02-19 14:07:28 +0800426static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800428static void domain_remove_one_dev_info(struct dmar_domain *domain,
429 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800430static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
431 struct pci_dev *pdev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700432
Suresh Siddhad3f13812011-08-23 17:05:25 -0700433#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800434int dmar_disabled = 0;
435#else
436int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700437#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800438
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200439int intel_iommu_enabled = 0;
440EXPORT_SYMBOL_GPL(intel_iommu_enabled);
441
David Woodhouse2d9e6672010-06-15 10:57:57 +0100442static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700443static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800444static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100445static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700446
David Woodhousec0771df2011-10-14 20:59:46 +0100447int intel_iommu_gfx_mapped;
448EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
449
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700450#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
451static DEFINE_SPINLOCK(device_domain_lock);
452static LIST_HEAD(device_domain_list);
453
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100454static struct iommu_ops intel_iommu_ops;
455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700456static int __init intel_iommu_setup(char *str)
457{
458 if (!str)
459 return -EINVAL;
460 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 if (!strncmp(str, "on", 2)) {
462 dmar_disabled = 0;
463 printk(KERN_INFO "Intel-IOMMU: enabled\n");
464 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700465 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800466 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 } else if (!strncmp(str, "igfx_off", 8)) {
468 dmar_map_gfx = 0;
469 printk(KERN_INFO
470 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700471 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800472 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700473 "Intel-IOMMU: Forcing DAC for PCI devices\n");
474 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800475 } else if (!strncmp(str, "strict", 6)) {
476 printk(KERN_INFO
477 "Intel-IOMMU: disable batched IOTLB flush\n");
478 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100479 } else if (!strncmp(str, "sp_off", 6)) {
480 printk(KERN_INFO
481 "Intel-IOMMU: disable supported super page\n");
482 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700483 }
484
485 str += strcspn(str, ",");
486 while (*str == ',')
487 str++;
488 }
489 return 0;
490}
491__setup("intel_iommu=", intel_iommu_setup);
492
493static struct kmem_cache *iommu_domain_cache;
494static struct kmem_cache *iommu_devinfo_cache;
495static struct kmem_cache *iommu_iova_cache;
496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700498{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700499 struct page *page;
500 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700501
Suresh Siddha4c923d42009-10-02 11:01:24 -0700502 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
503 if (page)
504 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700505 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700506}
507
508static inline void free_pgtable_page(void *vaddr)
509{
510 free_page((unsigned long)vaddr);
511}
512
513static inline void *alloc_domain_mem(void)
514{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900515 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700516}
517
Kay, Allen M38717942008-09-09 18:37:29 +0300518static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519{
520 kmem_cache_free(iommu_domain_cache, vaddr);
521}
522
523static inline void * alloc_devinfo_mem(void)
524{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900525 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700526}
527
528static inline void free_devinfo_mem(void *vaddr)
529{
530 kmem_cache_free(iommu_devinfo_cache, vaddr);
531}
532
533struct iova *alloc_iova_mem(void)
534{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900535 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700536}
537
538void free_iova_mem(struct iova *iova)
539{
540 kmem_cache_free(iommu_iova_cache, iova);
541}
542
Weidong Han1b573682008-12-08 15:34:06 +0800543
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700544static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800545{
546 unsigned long sagaw;
547 int agaw = -1;
548
549 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700550 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800551 agaw >= 0; agaw--) {
552 if (test_bit(agaw, &sagaw))
553 break;
554 }
555
556 return agaw;
557}
558
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700559/*
560 * Calculate max SAGAW for each iommu.
561 */
562int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
563{
564 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
565}
566
567/*
568 * calculate agaw for each iommu.
569 * "SAGAW" may be different across iommus, use a default agaw, and
570 * get a supported less agaw for iommus that don't support the default agaw.
571 */
572int iommu_calculate_agaw(struct intel_iommu *iommu)
573{
574 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
575}
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800578static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
579{
580 int iommu_id;
581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700582 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800583 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700584 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800585
Mike Travis1b198bb2012-03-05 15:05:16 -0800586 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800587 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
588 return NULL;
589
590 return g_iommus[iommu_id];
591}
592
Weidong Han8e6040972008-12-08 15:49:06 +0800593static void domain_update_iommu_coherency(struct dmar_domain *domain)
594{
595 int i;
596
Alex Williamson2e12bc22011-11-11 17:26:44 -0700597 i = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
598
599 domain->iommu_coherency = i < g_num_of_iommus ? 1 : 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800600
Mike Travis1b198bb2012-03-05 15:05:16 -0800601 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Weidong Han8e6040972008-12-08 15:49:06 +0800602 if (!ecap_coherent(g_iommus[i]->ecap)) {
603 domain->iommu_coherency = 0;
604 break;
605 }
Weidong Han8e6040972008-12-08 15:49:06 +0800606 }
607}
608
Sheng Yang58c610b2009-03-18 15:33:05 +0800609static void domain_update_iommu_snooping(struct dmar_domain *domain)
610{
611 int i;
612
613 domain->iommu_snooping = 1;
614
Mike Travis1b198bb2012-03-05 15:05:16 -0800615 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800616 if (!ecap_sc_support(g_iommus[i]->ecap)) {
617 domain->iommu_snooping = 0;
618 break;
619 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800620 }
621}
622
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100623static void domain_update_iommu_superpage(struct dmar_domain *domain)
624{
Allen Kay8140a952011-10-14 12:32:17 -0700625 struct dmar_drhd_unit *drhd;
626 struct intel_iommu *iommu = NULL;
627 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100628
629 if (!intel_iommu_superpage) {
630 domain->iommu_superpage = 0;
631 return;
632 }
633
Allen Kay8140a952011-10-14 12:32:17 -0700634 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800635 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700636 for_each_active_iommu(iommu, drhd) {
637 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100638 if (!mask) {
639 break;
640 }
641 }
Jiang Liu0e242612014-02-19 14:07:34 +0800642 rcu_read_unlock();
643
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100644 domain->iommu_superpage = fls(mask);
645}
646
Sheng Yang58c610b2009-03-18 15:33:05 +0800647/* Some capabilities may be different across iommus */
648static void domain_update_iommu_cap(struct dmar_domain *domain)
649{
650 domain_update_iommu_coherency(domain);
651 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100652 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800653}
654
David Woodhouse276dbf992009-04-04 01:45:37 +0100655static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800656{
657 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800658 struct intel_iommu *iommu;
659 struct pci_dev *dev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800660 int i;
661
Jiang Liu0e242612014-02-19 14:07:34 +0800662 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800663 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100664 if (segment != drhd->segment)
665 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800666
Jiang Liub683b232014-02-19 14:07:32 +0800667 for_each_active_dev_scope(drhd->devices,
668 drhd->devices_cnt, i, dev) {
669 if (dev->bus->number == bus && dev->devfn == devfn)
670 goto out;
671 if (dev->subordinate &&
672 dev->subordinate->number <= bus &&
673 dev->subordinate->busn_res.end >= bus)
674 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100675 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800676
677 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800678 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800679 }
Jiang Liub683b232014-02-19 14:07:32 +0800680 iommu = NULL;
681out:
Jiang Liu0e242612014-02-19 14:07:34 +0800682 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800683
Jiang Liub683b232014-02-19 14:07:32 +0800684 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800685}
686
Weidong Han5331fe62008-12-08 23:00:00 +0800687static void domain_flush_cache(struct dmar_domain *domain,
688 void *addr, int size)
689{
690 if (!domain->iommu_coherency)
691 clflush_cache_range(addr, size);
692}
693
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700694/* Gets context entry for a given bus and devfn */
695static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
696 u8 bus, u8 devfn)
697{
698 struct root_entry *root;
699 struct context_entry *context;
700 unsigned long phy_addr;
701 unsigned long flags;
702
703 spin_lock_irqsave(&iommu->lock, flags);
704 root = &iommu->root_entry[bus];
705 context = get_context_addr_from_root(root);
706 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700707 context = (struct context_entry *)
708 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700709 if (!context) {
710 spin_unlock_irqrestore(&iommu->lock, flags);
711 return NULL;
712 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700713 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700714 phy_addr = virt_to_phys((void *)context);
715 set_root_value(root, phy_addr);
716 set_root_present(root);
717 __iommu_flush_cache(iommu, root, sizeof(*root));
718 }
719 spin_unlock_irqrestore(&iommu->lock, flags);
720 return &context[devfn];
721}
722
723static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
724{
725 struct root_entry *root;
726 struct context_entry *context;
727 int ret;
728 unsigned long flags;
729
730 spin_lock_irqsave(&iommu->lock, flags);
731 root = &iommu->root_entry[bus];
732 context = get_context_addr_from_root(root);
733 if (!context) {
734 ret = 0;
735 goto out;
736 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000737 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700738out:
739 spin_unlock_irqrestore(&iommu->lock, flags);
740 return ret;
741}
742
743static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
744{
745 struct root_entry *root;
746 struct context_entry *context;
747 unsigned long flags;
748
749 spin_lock_irqsave(&iommu->lock, flags);
750 root = &iommu->root_entry[bus];
751 context = get_context_addr_from_root(root);
752 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000753 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700754 __iommu_flush_cache(iommu, &context[devfn], \
755 sizeof(*context));
756 }
757 spin_unlock_irqrestore(&iommu->lock, flags);
758}
759
760static void free_context_table(struct intel_iommu *iommu)
761{
762 struct root_entry *root;
763 int i;
764 unsigned long flags;
765 struct context_entry *context;
766
767 spin_lock_irqsave(&iommu->lock, flags);
768 if (!iommu->root_entry) {
769 goto out;
770 }
771 for (i = 0; i < ROOT_ENTRY_NR; i++) {
772 root = &iommu->root_entry[i];
773 context = get_context_addr_from_root(root);
774 if (context)
775 free_pgtable_page(context);
776 }
777 free_pgtable_page(iommu->root_entry);
778 iommu->root_entry = NULL;
779out:
780 spin_unlock_irqrestore(&iommu->lock, flags);
781}
782
David Woodhouseb026fd22009-06-28 10:37:25 +0100783static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000784 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700785{
David Woodhouseb026fd22009-06-28 10:37:25 +0100786 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700787 struct dma_pte *parent, *pte = NULL;
788 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700789 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700790
791 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200792
793 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
794 /* Address beyond IOMMU's addressing capabilities. */
795 return NULL;
796
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700797 parent = domain->pgd;
798
David Woodhouse5cf0a762014-03-19 16:07:49 +0000799 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700800 void *tmp_page;
801
David Woodhouseb026fd22009-06-28 10:37:25 +0100802 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700803 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000804 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100805 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000806 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807 break;
808
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000809 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100810 uint64_t pteval;
811
Suresh Siddha4c923d42009-10-02 11:01:24 -0700812 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700813
David Woodhouse206a73c2009-07-01 19:30:28 +0100814 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700815 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100816
David Woodhousec85994e2009-07-01 19:21:24 +0100817 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400818 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100819 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
820 /* Someone else set it while we were thinking; use theirs. */
821 free_pgtable_page(tmp_page);
822 } else {
823 dma_pte_addr(pte);
824 domain_flush_cache(domain, pte, sizeof(*pte));
825 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700826 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000827 if (level == 1)
828 break;
829
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000830 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700831 level--;
832 }
833
David Woodhouse5cf0a762014-03-19 16:07:49 +0000834 if (!*target_level)
835 *target_level = level;
836
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700837 return pte;
838}
839
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100840
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700841/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100842static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
843 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100844 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700845{
846 struct dma_pte *parent, *pte = NULL;
847 int total = agaw_to_level(domain->agaw);
848 int offset;
849
850 parent = domain->pgd;
851 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100852 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700853 pte = &parent[offset];
854 if (level == total)
855 return pte;
856
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857 if (!dma_pte_present(pte)) {
858 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700859 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100860 }
861
862 if (pte->val & DMA_PTE_LARGE_PAGE) {
863 *large_page = total;
864 return pte;
865 }
866
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000867 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700868 total--;
869 }
870 return NULL;
871}
872
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700873/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000874static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100875 unsigned long start_pfn,
876 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700877{
David Woodhouse04b18e62009-06-27 19:15:01 +0100878 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100879 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100880 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700881
David Woodhouse04b18e62009-06-27 19:15:01 +0100882 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100883 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700884 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100885
David Woodhouse04b18e62009-06-27 19:15:01 +0100886 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700887 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100888 large_page = 1;
889 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100890 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100891 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100892 continue;
893 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100894 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100895 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100896 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100897 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100898 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
899
David Woodhouse310a5ab2009-06-28 18:52:20 +0100900 domain_flush_cache(domain, first_pte,
901 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700902
903 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700904}
905
Alex Williamson3269ee02013-06-15 10:27:19 -0600906static void dma_pte_free_level(struct dmar_domain *domain, int level,
907 struct dma_pte *pte, unsigned long pfn,
908 unsigned long start_pfn, unsigned long last_pfn)
909{
910 pfn = max(start_pfn, pfn);
911 pte = &pte[pfn_level_offset(pfn, level)];
912
913 do {
914 unsigned long level_pfn;
915 struct dma_pte *level_pte;
916
917 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
918 goto next;
919
920 level_pfn = pfn & level_mask(level - 1);
921 level_pte = phys_to_virt(dma_pte_addr(pte));
922
923 if (level > 2)
924 dma_pte_free_level(domain, level - 1, level_pte,
925 level_pfn, start_pfn, last_pfn);
926
927 /* If range covers entire pagetable, free it */
928 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800929 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600930 dma_clear_pte(pte);
931 domain_flush_cache(domain, pte, sizeof(*pte));
932 free_pgtable_page(level_pte);
933 }
934next:
935 pfn += level_size(level);
936 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
937}
938
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700939/* free page table pages. last level pte should already be cleared */
940static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100941 unsigned long start_pfn,
942 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700943{
David Woodhouse6660c632009-06-27 22:41:00 +0100944 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700945
David Woodhouse6660c632009-06-27 22:41:00 +0100946 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
947 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700948 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700949
David Woodhousef3a0a522009-06-30 03:40:07 +0100950 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600951 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
952 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100953
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700954 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100955 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956 free_pgtable_page(domain->pgd);
957 domain->pgd = NULL;
958 }
959}
960
David Woodhouseea8ea462014-03-05 17:09:32 +0000961/* When a page at a given level is being unlinked from its parent, we don't
962 need to *modify* it at all. All we need to do is make a list of all the
963 pages which can be freed just as soon as we've flushed the IOTLB and we
964 know the hardware page-walk will no longer touch them.
965 The 'pte' argument is the *parent* PTE, pointing to the page that is to
966 be freed. */
967static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
968 int level, struct dma_pte *pte,
969 struct page *freelist)
970{
971 struct page *pg;
972
973 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
974 pg->freelist = freelist;
975 freelist = pg;
976
977 if (level == 1)
978 return freelist;
979
980 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
981 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
982 freelist = dma_pte_list_pagetables(domain, level - 1,
983 pte, freelist);
984 }
985
986 return freelist;
987}
988
989static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
990 struct dma_pte *pte, unsigned long pfn,
991 unsigned long start_pfn,
992 unsigned long last_pfn,
993 struct page *freelist)
994{
995 struct dma_pte *first_pte = NULL, *last_pte = NULL;
996
997 pfn = max(start_pfn, pfn);
998 pte = &pte[pfn_level_offset(pfn, level)];
999
1000 do {
1001 unsigned long level_pfn;
1002
1003 if (!dma_pte_present(pte))
1004 goto next;
1005
1006 level_pfn = pfn & level_mask(level);
1007
1008 /* If range covers entire pagetable, free it */
1009 if (start_pfn <= level_pfn &&
1010 last_pfn >= level_pfn + level_size(level) - 1) {
1011 /* These suborbinate page tables are going away entirely. Don't
1012 bother to clear them; we're just going to *free* them. */
1013 if (level > 1 && !dma_pte_superpage(pte))
1014 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1015
1016 dma_clear_pte(pte);
1017 if (!first_pte)
1018 first_pte = pte;
1019 last_pte = pte;
1020 } else if (level > 1) {
1021 /* Recurse down into a level that isn't *entirely* obsolete */
1022 freelist = dma_pte_clear_level(domain, level - 1,
1023 phys_to_virt(dma_pte_addr(pte)),
1024 level_pfn, start_pfn, last_pfn,
1025 freelist);
1026 }
1027next:
1028 pfn += level_size(level);
1029 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1030
1031 if (first_pte)
1032 domain_flush_cache(domain, first_pte,
1033 (void *)++last_pte - (void *)first_pte);
1034
1035 return freelist;
1036}
1037
1038/* We can't just free the pages because the IOMMU may still be walking
1039 the page tables, and may have cached the intermediate levels. The
1040 pages can only be freed after the IOTLB flush has been done. */
1041struct page *domain_unmap(struct dmar_domain *domain,
1042 unsigned long start_pfn,
1043 unsigned long last_pfn)
1044{
1045 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1046 struct page *freelist = NULL;
1047
1048 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1049 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1050 BUG_ON(start_pfn > last_pfn);
1051
1052 /* we don't need lock here; nobody else touches the iova range */
1053 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1054 domain->pgd, 0, start_pfn, last_pfn, NULL);
1055
1056 /* free pgd */
1057 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1058 struct page *pgd_page = virt_to_page(domain->pgd);
1059 pgd_page->freelist = freelist;
1060 freelist = pgd_page;
1061
1062 domain->pgd = NULL;
1063 }
1064
1065 return freelist;
1066}
1067
1068void dma_free_pagelist(struct page *freelist)
1069{
1070 struct page *pg;
1071
1072 while ((pg = freelist)) {
1073 freelist = pg->freelist;
1074 free_pgtable_page(page_address(pg));
1075 }
1076}
1077
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001078/* iommu handling */
1079static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1080{
1081 struct root_entry *root;
1082 unsigned long flags;
1083
Suresh Siddha4c923d42009-10-02 11:01:24 -07001084 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001085 if (!root)
1086 return -ENOMEM;
1087
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001088 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001089
1090 spin_lock_irqsave(&iommu->lock, flags);
1091 iommu->root_entry = root;
1092 spin_unlock_irqrestore(&iommu->lock, flags);
1093
1094 return 0;
1095}
1096
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001097static void iommu_set_root_entry(struct intel_iommu *iommu)
1098{
1099 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001100 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001101 unsigned long flag;
1102
1103 addr = iommu->root_entry;
1104
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001105 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1107
David Woodhousec416daa2009-05-10 20:30:58 +01001108 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001109
1110 /* Make sure hardware complete it */
1111 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001112 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001113
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001114 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001115}
1116
1117static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1118{
1119 u32 val;
1120 unsigned long flag;
1121
David Woodhouse9af88142009-02-13 23:18:03 +00001122 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001123 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001124
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001125 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001126 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001127
1128 /* Make sure hardware complete it */
1129 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001130 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001131
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001132 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001133}
1134
1135/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001136static void __iommu_flush_context(struct intel_iommu *iommu,
1137 u16 did, u16 source_id, u8 function_mask,
1138 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001139{
1140 u64 val = 0;
1141 unsigned long flag;
1142
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001143 switch (type) {
1144 case DMA_CCMD_GLOBAL_INVL:
1145 val = DMA_CCMD_GLOBAL_INVL;
1146 break;
1147 case DMA_CCMD_DOMAIN_INVL:
1148 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1149 break;
1150 case DMA_CCMD_DEVICE_INVL:
1151 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1152 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1153 break;
1154 default:
1155 BUG();
1156 }
1157 val |= DMA_CCMD_ICC;
1158
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001159 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001160 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1161
1162 /* Make sure hardware complete it */
1163 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1164 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1165
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001166 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001167}
1168
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001169/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001170static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1171 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001172{
1173 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1174 u64 val = 0, val_iva = 0;
1175 unsigned long flag;
1176
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001177 switch (type) {
1178 case DMA_TLB_GLOBAL_FLUSH:
1179 /* global flush doesn't need set IVA_REG */
1180 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1181 break;
1182 case DMA_TLB_DSI_FLUSH:
1183 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1184 break;
1185 case DMA_TLB_PSI_FLUSH:
1186 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001187 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001188 val_iva = size_order | addr;
1189 break;
1190 default:
1191 BUG();
1192 }
1193 /* Note: set drain read/write */
1194#if 0
1195 /*
1196 * This is probably to be super secure.. Looks like we can
1197 * ignore it without any impact.
1198 */
1199 if (cap_read_drain(iommu->cap))
1200 val |= DMA_TLB_READ_DRAIN;
1201#endif
1202 if (cap_write_drain(iommu->cap))
1203 val |= DMA_TLB_WRITE_DRAIN;
1204
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001205 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001206 /* Note: Only uses first TLB reg currently */
1207 if (val_iva)
1208 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1209 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1210
1211 /* Make sure hardware complete it */
1212 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1213 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1214
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001215 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001216
1217 /* check IOTLB invalidation granularity */
1218 if (DMA_TLB_IAIG(val) == 0)
1219 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1220 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1221 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001222 (unsigned long long)DMA_TLB_IIRG(type),
1223 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001224}
1225
Yu Zhao93a23a72009-05-18 13:51:37 +08001226static struct device_domain_info *iommu_support_dev_iotlb(
1227 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001228{
Yu Zhao93a23a72009-05-18 13:51:37 +08001229 int found = 0;
1230 unsigned long flags;
1231 struct device_domain_info *info;
1232 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1233
1234 if (!ecap_dev_iotlb_support(iommu->ecap))
1235 return NULL;
1236
1237 if (!iommu->qi)
1238 return NULL;
1239
1240 spin_lock_irqsave(&device_domain_lock, flags);
1241 list_for_each_entry(info, &domain->devices, link)
1242 if (info->bus == bus && info->devfn == devfn) {
1243 found = 1;
1244 break;
1245 }
1246 spin_unlock_irqrestore(&device_domain_lock, flags);
1247
1248 if (!found || !info->dev)
1249 return NULL;
1250
1251 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1252 return NULL;
1253
1254 if (!dmar_find_matched_atsr_unit(info->dev))
1255 return NULL;
1256
1257 info->iommu = iommu;
1258
1259 return info;
1260}
1261
1262static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1263{
1264 if (!info)
1265 return;
1266
1267 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1268}
1269
1270static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1271{
1272 if (!info->dev || !pci_ats_enabled(info->dev))
1273 return;
1274
1275 pci_disable_ats(info->dev);
1276}
1277
1278static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1279 u64 addr, unsigned mask)
1280{
1281 u16 sid, qdep;
1282 unsigned long flags;
1283 struct device_domain_info *info;
1284
1285 spin_lock_irqsave(&device_domain_lock, flags);
1286 list_for_each_entry(info, &domain->devices, link) {
1287 if (!info->dev || !pci_ats_enabled(info->dev))
1288 continue;
1289
1290 sid = info->bus << 8 | info->devfn;
1291 qdep = pci_ats_queue_depth(info->dev);
1292 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1293 }
1294 spin_unlock_irqrestore(&device_domain_lock, flags);
1295}
1296
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001297static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001298 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001299{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001300 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001301 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001302
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001303 BUG_ON(pages == 0);
1304
David Woodhouseea8ea462014-03-05 17:09:32 +00001305 if (ih)
1306 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001308 * Fallback to domain selective flush if no PSI support or the size is
1309 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001310 * PSI requires page size to be 2 ^ x, and the base address is naturally
1311 * aligned to the size
1312 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001313 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1314 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001315 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001316 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001317 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001318 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001319
1320 /*
Nadav Amit82653632010-04-01 13:24:40 +03001321 * In caching mode, changes of pages from non-present to present require
1322 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001323 */
Nadav Amit82653632010-04-01 13:24:40 +03001324 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001325 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001326}
1327
mark grossf8bab732008-02-08 04:18:38 -08001328static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1329{
1330 u32 pmen;
1331 unsigned long flags;
1332
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001333 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001334 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1335 pmen &= ~DMA_PMEN_EPM;
1336 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1337
1338 /* wait for the protected region status bit to clear */
1339 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1340 readl, !(pmen & DMA_PMEN_PRS), pmen);
1341
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001342 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001343}
1344
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001345static int iommu_enable_translation(struct intel_iommu *iommu)
1346{
1347 u32 sts;
1348 unsigned long flags;
1349
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001350 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001351 iommu->gcmd |= DMA_GCMD_TE;
1352 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001353
1354 /* Make sure hardware complete it */
1355 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001356 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001358 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001359 return 0;
1360}
1361
1362static int iommu_disable_translation(struct intel_iommu *iommu)
1363{
1364 u32 sts;
1365 unsigned long flag;
1366
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001367 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001368 iommu->gcmd &= ~DMA_GCMD_TE;
1369 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1370
1371 /* Make sure hardware complete it */
1372 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001373 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001374
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001375 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001376 return 0;
1377}
1378
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001379
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001380static int iommu_init_domains(struct intel_iommu *iommu)
1381{
1382 unsigned long ndomains;
1383 unsigned long nlongs;
1384
1385 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001386 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1387 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001388 nlongs = BITS_TO_LONGS(ndomains);
1389
Donald Dutile94a91b52009-08-20 16:51:34 -04001390 spin_lock_init(&iommu->lock);
1391
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392 /* TBD: there might be 64K domains,
1393 * consider other allocation for future chip
1394 */
1395 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1396 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001397 pr_err("IOMMU%d: allocating domain id array failed\n",
1398 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001399 return -ENOMEM;
1400 }
1401 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1402 GFP_KERNEL);
1403 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001404 pr_err("IOMMU%d: allocating domain array failed\n",
1405 iommu->seq_id);
1406 kfree(iommu->domain_ids);
1407 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001408 return -ENOMEM;
1409 }
1410
1411 /*
1412 * if Caching mode is set, then invalid translations are tagged
1413 * with domainid 0. Hence we need to pre-allocate it.
1414 */
1415 if (cap_caching_mode(iommu->cap))
1416 set_bit(0, iommu->domain_ids);
1417 return 0;
1418}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001419
Jiang Liua868e6b2014-01-06 14:18:20 +08001420static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421{
1422 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001423 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001424 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001425
Donald Dutile94a91b52009-08-20 16:51:34 -04001426 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001427 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001428 /*
1429 * Domain id 0 is reserved for invalid translation
1430 * if hardware supports caching mode.
1431 */
1432 if (cap_caching_mode(iommu->cap) && i == 0)
1433 continue;
1434
Donald Dutile94a91b52009-08-20 16:51:34 -04001435 domain = iommu->domains[i];
1436 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001437
Donald Dutile94a91b52009-08-20 16:51:34 -04001438 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001439 count = --domain->iommu_count;
1440 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001441 if (count == 0)
1442 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001443 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001444 }
1445
1446 if (iommu->gcmd & DMA_GCMD_TE)
1447 iommu_disable_translation(iommu);
1448
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449 kfree(iommu->domains);
1450 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001451 iommu->domains = NULL;
1452 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001453
Weidong Hand9630fe2008-12-08 11:06:32 +08001454 g_iommus[iommu->seq_id] = NULL;
1455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001456 /* free context mapping */
1457 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001458}
1459
Jiang Liu92d03cc2014-02-19 14:07:28 +08001460static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001461{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001462 /* domain id for virtual machine, it won't be set in context */
1463 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001464 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001465
1466 domain = alloc_domain_mem();
1467 if (!domain)
1468 return NULL;
1469
Suresh Siddha4c923d42009-10-02 11:01:24 -07001470 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001471 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001472 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001473 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001474 spin_lock_init(&domain->iommu_lock);
1475 INIT_LIST_HEAD(&domain->devices);
1476 if (vm) {
1477 domain->id = atomic_inc_return(&vm_domid);
1478 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1479 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001480
1481 return domain;
1482}
1483
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001484static int iommu_attach_domain(struct dmar_domain *domain,
1485 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001486{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001487 int num;
1488 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001489 unsigned long flags;
1490
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001491 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001492
1493 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001494
1495 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1496 if (num >= ndomains) {
1497 spin_unlock_irqrestore(&iommu->lock, flags);
1498 printk(KERN_ERR "IOMMU: no free domain ids\n");
1499 return -ENOMEM;
1500 }
1501
1502 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001503 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001504 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001505 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001506 iommu->domains[num] = domain;
1507 spin_unlock_irqrestore(&iommu->lock, flags);
1508
1509 return 0;
1510}
1511
1512static void iommu_detach_domain(struct dmar_domain *domain,
1513 struct intel_iommu *iommu)
1514{
1515 unsigned long flags;
1516 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001517
1518 spin_lock_irqsave(&iommu->lock, flags);
1519 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001520 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001521 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001522 clear_bit(num, iommu->domain_ids);
1523 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001524 break;
1525 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001526 }
Weidong Han8c11e792008-12-08 15:29:22 +08001527 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001528}
1529
1530static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001531static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001532
Joseph Cihula51a63e62011-03-21 11:04:24 -07001533static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001534{
1535 struct pci_dev *pdev = NULL;
1536 struct iova *iova;
1537 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001538
David Millerf6611972008-02-06 01:36:23 -08001539 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001540
Mark Gross8a443df2008-03-04 14:59:31 -08001541 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1542 &reserved_rbtree_key);
1543
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001544 /* IOAPIC ranges shouldn't be accessed by DMA */
1545 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1546 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001547 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001548 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001549 return -ENODEV;
1550 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001551
1552 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1553 for_each_pci_dev(pdev) {
1554 struct resource *r;
1555
1556 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1557 r = &pdev->resource[i];
1558 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1559 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001560 iova = reserve_iova(&reserved_iova_list,
1561 IOVA_PFN(r->start),
1562 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001563 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001564 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001565 return -ENODEV;
1566 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001567 }
1568 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001569 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570}
1571
1572static void domain_reserve_special_ranges(struct dmar_domain *domain)
1573{
1574 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1575}
1576
1577static inline int guestwidth_to_adjustwidth(int gaw)
1578{
1579 int agaw;
1580 int r = (gaw - 12) % 9;
1581
1582 if (r == 0)
1583 agaw = gaw;
1584 else
1585 agaw = gaw + 9 - r;
1586 if (agaw > 64)
1587 agaw = 64;
1588 return agaw;
1589}
1590
1591static int domain_init(struct dmar_domain *domain, int guest_width)
1592{
1593 struct intel_iommu *iommu;
1594 int adjust_width, agaw;
1595 unsigned long sagaw;
1596
David Millerf6611972008-02-06 01:36:23 -08001597 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001598 domain_reserve_special_ranges(domain);
1599
1600 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001601 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001602 if (guest_width > cap_mgaw(iommu->cap))
1603 guest_width = cap_mgaw(iommu->cap);
1604 domain->gaw = guest_width;
1605 adjust_width = guestwidth_to_adjustwidth(guest_width);
1606 agaw = width_to_agaw(adjust_width);
1607 sagaw = cap_sagaw(iommu->cap);
1608 if (!test_bit(agaw, &sagaw)) {
1609 /* hardware doesn't support it, choose a bigger one */
1610 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1611 agaw = find_next_bit(&sagaw, 5, agaw);
1612 if (agaw >= 5)
1613 return -ENODEV;
1614 }
1615 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001616
Weidong Han8e6040972008-12-08 15:49:06 +08001617 if (ecap_coherent(iommu->ecap))
1618 domain->iommu_coherency = 1;
1619 else
1620 domain->iommu_coherency = 0;
1621
Sheng Yang58c610b2009-03-18 15:33:05 +08001622 if (ecap_sc_support(iommu->ecap))
1623 domain->iommu_snooping = 1;
1624 else
1625 domain->iommu_snooping = 0;
1626
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001627 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001628 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001629
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001630 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001631 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001632 if (!domain->pgd)
1633 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001634 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001635 return 0;
1636}
1637
1638static void domain_exit(struct dmar_domain *domain)
1639{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001640 struct dmar_drhd_unit *drhd;
1641 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001642 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643
1644 /* Domain 0 is reserved, so dont process it */
1645 if (!domain)
1646 return;
1647
Alex Williamson7b668352011-05-24 12:02:41 +01001648 /* Flush any lazy unmaps that may reference this domain */
1649 if (!intel_iommu_strict)
1650 flush_unmaps_timeout(0);
1651
Jiang Liu92d03cc2014-02-19 14:07:28 +08001652 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001654
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001655 /* destroy iovas */
1656 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001657
David Woodhouseea8ea462014-03-05 17:09:32 +00001658 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001659
Jiang Liu92d03cc2014-02-19 14:07:28 +08001660 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001661 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001662 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001663 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1664 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001665 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001666 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001667
David Woodhouseea8ea462014-03-05 17:09:32 +00001668 dma_free_pagelist(freelist);
1669
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001670 free_domain_mem(domain);
1671}
1672
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001673static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1674 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001675{
1676 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001677 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001678 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001679 struct dma_pte *pgd;
1680 unsigned long num;
1681 unsigned long ndomains;
1682 int id;
1683 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001684 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685
1686 pr_debug("Set context mapping for %02x:%02x.%d\n",
1687 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001688
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001689 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001690 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1691 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001692
David Woodhouse276dbf992009-04-04 01:45:37 +01001693 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001694 if (!iommu)
1695 return -ENODEV;
1696
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001697 context = device_to_context_entry(iommu, bus, devfn);
1698 if (!context)
1699 return -ENOMEM;
1700 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001701 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001702 spin_unlock_irqrestore(&iommu->lock, flags);
1703 return 0;
1704 }
1705
Weidong Hanea6606b2008-12-08 23:08:15 +08001706 id = domain->id;
1707 pgd = domain->pgd;
1708
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001709 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1710 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001711 int found = 0;
1712
1713 /* find an available domain id for this device in iommu */
1714 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001715 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001716 if (iommu->domains[num] == domain) {
1717 id = num;
1718 found = 1;
1719 break;
1720 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001721 }
1722
1723 if (found == 0) {
1724 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1725 if (num >= ndomains) {
1726 spin_unlock_irqrestore(&iommu->lock, flags);
1727 printk(KERN_ERR "IOMMU: no free domain ids\n");
1728 return -EFAULT;
1729 }
1730
1731 set_bit(num, iommu->domain_ids);
1732 iommu->domains[num] = domain;
1733 id = num;
1734 }
1735
1736 /* Skip top levels of page tables for
1737 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001738 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001739 */
Chris Wright1672af12009-12-02 12:06:34 -08001740 if (translation != CONTEXT_TT_PASS_THROUGH) {
1741 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1742 pgd = phys_to_virt(dma_pte_addr(pgd));
1743 if (!dma_pte_present(pgd)) {
1744 spin_unlock_irqrestore(&iommu->lock, flags);
1745 return -ENOMEM;
1746 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001747 }
1748 }
1749 }
1750
1751 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001752
Yu Zhao93a23a72009-05-18 13:51:37 +08001753 if (translation != CONTEXT_TT_PASS_THROUGH) {
1754 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1755 translation = info ? CONTEXT_TT_DEV_IOTLB :
1756 CONTEXT_TT_MULTI_LEVEL;
1757 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001758 /*
1759 * In pass through mode, AW must be programmed to indicate the largest
1760 * AGAW value supported by hardware. And ASR is ignored by hardware.
1761 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001762 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001763 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001764 else {
1765 context_set_address_root(context, virt_to_phys(pgd));
1766 context_set_address_width(context, iommu->agaw);
1767 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001768
1769 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001770 context_set_fault_enable(context);
1771 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001772 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001773
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001774 /*
1775 * It's a non-present to present mapping. If hardware doesn't cache
1776 * non-present entry we only need to flush the write-buffer. If the
1777 * _does_ cache non-present entries, then it does so in the special
1778 * domain #0, which we have to flush:
1779 */
1780 if (cap_caching_mode(iommu->cap)) {
1781 iommu->flush.flush_context(iommu, 0,
1782 (((u16)bus) << 8) | devfn,
1783 DMA_CCMD_MASK_NOBIT,
1784 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001785 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001786 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001787 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001788 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001789 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001790 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001791
1792 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001793 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001794 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001795 if (domain->iommu_count == 1)
1796 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001797 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001798 }
1799 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001800 return 0;
1801}
1802
1803static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001804domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1805 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001806{
1807 int ret;
1808 struct pci_dev *tmp, *parent;
1809
David Woodhouse276dbf992009-04-04 01:45:37 +01001810 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001811 pdev->bus->number, pdev->devfn,
1812 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001813 if (ret)
1814 return ret;
1815
1816 /* dependent device mapping */
1817 tmp = pci_find_upstream_pcie_bridge(pdev);
1818 if (!tmp)
1819 return 0;
1820 /* Secondary interface's bus number and devfn 0 */
1821 parent = pdev->bus->self;
1822 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001823 ret = domain_context_mapping_one(domain,
1824 pci_domain_nr(parent->bus),
1825 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001826 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001827 if (ret)
1828 return ret;
1829 parent = parent->bus->self;
1830 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001831 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001832 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001833 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001834 tmp->subordinate->number, 0,
1835 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001836 else /* this is a legacy PCI bridge */
1837 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001838 pci_domain_nr(tmp->bus),
1839 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001840 tmp->devfn,
1841 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001842}
1843
Weidong Han5331fe62008-12-08 23:00:00 +08001844static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001845{
1846 int ret;
1847 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001848 struct intel_iommu *iommu;
1849
David Woodhouse276dbf992009-04-04 01:45:37 +01001850 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1851 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001852 if (!iommu)
1853 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001854
David Woodhouse276dbf992009-04-04 01:45:37 +01001855 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001856 if (!ret)
1857 return ret;
1858 /* dependent device mapping */
1859 tmp = pci_find_upstream_pcie_bridge(pdev);
1860 if (!tmp)
1861 return ret;
1862 /* Secondary interface's bus number and devfn 0 */
1863 parent = pdev->bus->self;
1864 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001865 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001866 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001867 if (!ret)
1868 return ret;
1869 parent = parent->bus->self;
1870 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001871 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001872 return device_context_mapped(iommu, tmp->subordinate->number,
1873 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001874 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001875 return device_context_mapped(iommu, tmp->bus->number,
1876 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877}
1878
Fenghua Yuf5329592009-08-04 15:09:37 -07001879/* Returns a number of VTD pages, but aligned to MM page size */
1880static inline unsigned long aligned_nrpages(unsigned long host_addr,
1881 size_t size)
1882{
1883 host_addr &= ~PAGE_MASK;
1884 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1885}
1886
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001887/* Return largest possible superpage level for a given mapping */
1888static inline int hardware_largepage_caps(struct dmar_domain *domain,
1889 unsigned long iov_pfn,
1890 unsigned long phy_pfn,
1891 unsigned long pages)
1892{
1893 int support, level = 1;
1894 unsigned long pfnmerge;
1895
1896 support = domain->iommu_superpage;
1897
1898 /* To use a large page, the virtual *and* physical addresses
1899 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1900 of them will mean we have to use smaller pages. So just
1901 merge them and check both at once. */
1902 pfnmerge = iov_pfn | phy_pfn;
1903
1904 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1905 pages >>= VTD_STRIDE_SHIFT;
1906 if (!pages)
1907 break;
1908 pfnmerge >>= VTD_STRIDE_SHIFT;
1909 level++;
1910 support--;
1911 }
1912 return level;
1913}
1914
David Woodhouse9051aa02009-06-29 12:30:54 +01001915static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1916 struct scatterlist *sg, unsigned long phys_pfn,
1917 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001918{
1919 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001920 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001921 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001922 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001923 unsigned int largepage_lvl = 0;
1924 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001925
1926 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1927
1928 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1929 return -EINVAL;
1930
1931 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1932
David Woodhouse9051aa02009-06-29 12:30:54 +01001933 if (sg)
1934 sg_res = 0;
1935 else {
1936 sg_res = nr_pages + 1;
1937 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1938 }
1939
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001940 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001941 uint64_t tmp;
1942
David Woodhousee1605492009-06-29 11:17:38 +01001943 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001944 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001945 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1946 sg->dma_length = sg->length;
1947 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001948 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001949 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001950
David Woodhousee1605492009-06-29 11:17:38 +01001951 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001952 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1953
David Woodhouse5cf0a762014-03-19 16:07:49 +00001954 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001955 if (!pte)
1956 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001957 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001958 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001959 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001960 /* Ensure that old small page tables are removed to make room
1961 for superpage, if they exist. */
1962 dma_pte_clear_range(domain, iov_pfn,
1963 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1964 dma_pte_free_pagetable(domain, iov_pfn,
1965 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1966 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001967 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001968 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001969
David Woodhousee1605492009-06-29 11:17:38 +01001970 }
1971 /* We don't need lock here, nobody else
1972 * touches the iova range
1973 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001974 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001975 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001976 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001977 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1978 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001979 if (dumps) {
1980 dumps--;
1981 debug_dma_dump_mappings(NULL);
1982 }
1983 WARN_ON(1);
1984 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001985
1986 lvl_pages = lvl_to_nr_pages(largepage_lvl);
1987
1988 BUG_ON(nr_pages < lvl_pages);
1989 BUG_ON(sg_res < lvl_pages);
1990
1991 nr_pages -= lvl_pages;
1992 iov_pfn += lvl_pages;
1993 phys_pfn += lvl_pages;
1994 pteval += lvl_pages * VTD_PAGE_SIZE;
1995 sg_res -= lvl_pages;
1996
1997 /* If the next PTE would be the first in a new page, then we
1998 need to flush the cache on the entries we've just written.
1999 And then we'll need to recalculate 'pte', so clear it and
2000 let it get set again in the if (!pte) block above.
2001
2002 If we're done (!nr_pages) we need to flush the cache too.
2003
2004 Also if we've been setting superpages, we may need to
2005 recalculate 'pte' and switch back to smaller pages for the
2006 end of the mapping, if the trailing size is not enough to
2007 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002008 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002009 if (!nr_pages || first_pte_in_page(pte) ||
2010 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002011 domain_flush_cache(domain, first_pte,
2012 (void *)pte - (void *)first_pte);
2013 pte = NULL;
2014 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002015
2016 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002017 sg = sg_next(sg);
2018 }
2019 return 0;
2020}
2021
David Woodhouse9051aa02009-06-29 12:30:54 +01002022static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2023 struct scatterlist *sg, unsigned long nr_pages,
2024 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002025{
David Woodhouse9051aa02009-06-29 12:30:54 +01002026 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2027}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002028
David Woodhouse9051aa02009-06-29 12:30:54 +01002029static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2030 unsigned long phys_pfn, unsigned long nr_pages,
2031 int prot)
2032{
2033 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002034}
2035
Weidong Hanc7151a82008-12-08 22:51:37 +08002036static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002037{
Weidong Hanc7151a82008-12-08 22:51:37 +08002038 if (!iommu)
2039 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002040
2041 clear_context_table(iommu, bus, devfn);
2042 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002043 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002044 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002045}
2046
David Woodhouse109b9b02012-05-25 17:43:02 +01002047static inline void unlink_domain_info(struct device_domain_info *info)
2048{
2049 assert_spin_locked(&device_domain_lock);
2050 list_del(&info->link);
2051 list_del(&info->global);
2052 if (info->dev)
2053 info->dev->dev.archdata.iommu = NULL;
2054}
2055
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002056static void domain_remove_dev_info(struct dmar_domain *domain)
2057{
2058 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002059 unsigned long flags, flags2;
Weidong Hanc7151a82008-12-08 22:51:37 +08002060 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002061
2062 spin_lock_irqsave(&device_domain_lock, flags);
2063 while (!list_empty(&domain->devices)) {
2064 info = list_entry(domain->devices.next,
2065 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002066 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002067 spin_unlock_irqrestore(&device_domain_lock, flags);
2068
Yu Zhao93a23a72009-05-18 13:51:37 +08002069 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01002070 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08002071 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002072
Jiang Liu92d03cc2014-02-19 14:07:28 +08002073 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2074 iommu_detach_dependent_devices(iommu, info->dev);
2075 /* clear this iommu in iommu_bmp, update iommu count
2076 * and capabilities
2077 */
2078 spin_lock_irqsave(&domain->iommu_lock, flags2);
2079 if (test_and_clear_bit(iommu->seq_id,
2080 domain->iommu_bmp)) {
2081 domain->iommu_count--;
2082 domain_update_iommu_cap(domain);
2083 }
2084 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2085 }
2086
2087 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002088 spin_lock_irqsave(&device_domain_lock, flags);
2089 }
2090 spin_unlock_irqrestore(&device_domain_lock, flags);
2091}
2092
2093/*
2094 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002095 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002096 */
Kay, Allen M38717942008-09-09 18:37:29 +03002097static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002098find_domain(struct pci_dev *pdev)
2099{
2100 struct device_domain_info *info;
2101
2102 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002103 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002104 if (info)
2105 return info->domain;
2106 return NULL;
2107}
2108
Jiang Liu745f2582014-02-19 14:07:26 +08002109static inline struct dmar_domain *
2110dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2111{
2112 struct device_domain_info *info;
2113
2114 list_for_each_entry(info, &device_domain_list, global)
2115 if (info->segment == segment && info->bus == bus &&
2116 info->devfn == devfn)
2117 return info->domain;
2118
2119 return NULL;
2120}
2121
2122static int dmar_insert_dev_info(int segment, int bus, int devfn,
2123 struct pci_dev *dev, struct dmar_domain **domp)
2124{
2125 struct dmar_domain *found, *domain = *domp;
2126 struct device_domain_info *info;
2127 unsigned long flags;
2128
2129 info = alloc_devinfo_mem();
2130 if (!info)
2131 return -ENOMEM;
2132
2133 info->segment = segment;
2134 info->bus = bus;
2135 info->devfn = devfn;
2136 info->dev = dev;
2137 info->domain = domain;
2138 if (!dev)
2139 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2140
2141 spin_lock_irqsave(&device_domain_lock, flags);
2142 if (dev)
2143 found = find_domain(dev);
2144 else
2145 found = dmar_search_domain_by_dev_info(segment, bus, devfn);
2146 if (found) {
2147 spin_unlock_irqrestore(&device_domain_lock, flags);
2148 free_devinfo_mem(info);
2149 if (found != domain) {
2150 domain_exit(domain);
2151 *domp = found;
2152 }
2153 } else {
2154 list_add(&info->link, &domain->devices);
2155 list_add(&info->global, &device_domain_list);
2156 if (dev)
2157 dev->dev.archdata.iommu = info;
2158 spin_unlock_irqrestore(&device_domain_lock, flags);
2159 }
2160
2161 return 0;
2162}
2163
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002164/* domain is initialized */
2165static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2166{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002167 struct dmar_domain *domain, *free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002168 struct intel_iommu *iommu;
2169 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002170 struct pci_dev *dev_tmp;
2171 unsigned long flags;
2172 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002173 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002174
2175 domain = find_domain(pdev);
2176 if (domain)
2177 return domain;
2178
David Woodhouse276dbf992009-04-04 01:45:37 +01002179 segment = pci_domain_nr(pdev->bus);
2180
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002181 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2182 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002183 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184 bus = dev_tmp->subordinate->number;
2185 devfn = 0;
2186 } else {
2187 bus = dev_tmp->bus->number;
2188 devfn = dev_tmp->devfn;
2189 }
2190 spin_lock_irqsave(&device_domain_lock, flags);
Jiang Liu745f2582014-02-19 14:07:26 +08002191 domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002192 spin_unlock_irqrestore(&device_domain_lock, flags);
2193 /* pcie-pci bridge already has a domain, uses it */
Jiang Liu745f2582014-02-19 14:07:26 +08002194 if (domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002195 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002196 }
2197
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002198 drhd = dmar_find_matched_drhd_unit(pdev);
2199 if (!drhd) {
2200 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2201 pci_name(pdev));
2202 return NULL;
2203 }
2204 iommu = drhd->iommu;
2205
Jiang Liu745f2582014-02-19 14:07:26 +08002206 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002207 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002208 if (!domain)
2209 goto error;
2210 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002211 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002212 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002213 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002214 free = domain;
2215 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002216 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002217
2218 /* register pcie-to-pci device */
2219 if (dev_tmp) {
Jiang Liue85bb5d2014-02-19 14:07:27 +08002220 if (dmar_insert_dev_info(segment, bus, devfn, NULL, &domain))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002221 goto error;
Jiang Liue85bb5d2014-02-19 14:07:27 +08002222 else
2223 free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002224 }
2225
2226found_domain:
Jiang Liu745f2582014-02-19 14:07:26 +08002227 if (dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
2228 pdev, &domain) == 0)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002229 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002230error:
Jiang Liue85bb5d2014-02-19 14:07:27 +08002231 if (free)
2232 domain_exit(free);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002233 /* recheck it here, maybe others set it */
2234 return find_domain(pdev);
2235}
2236
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002237static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002238#define IDENTMAP_ALL 1
2239#define IDENTMAP_GFX 2
2240#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002241
David Woodhouseb2132032009-06-26 18:50:28 +01002242static int iommu_domain_identity_map(struct dmar_domain *domain,
2243 unsigned long long start,
2244 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002245{
David Woodhousec5395d52009-06-28 16:35:56 +01002246 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2247 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002248
David Woodhousec5395d52009-06-28 16:35:56 +01002249 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2250 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002251 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002252 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002253 }
2254
David Woodhousec5395d52009-06-28 16:35:56 +01002255 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2256 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002257 /*
2258 * RMRR range might have overlap with physical memory range,
2259 * clear it first
2260 */
David Woodhousec5395d52009-06-28 16:35:56 +01002261 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002262
David Woodhousec5395d52009-06-28 16:35:56 +01002263 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2264 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002265 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002266}
2267
2268static int iommu_prepare_identity_map(struct pci_dev *pdev,
2269 unsigned long long start,
2270 unsigned long long end)
2271{
2272 struct dmar_domain *domain;
2273 int ret;
2274
David Woodhousec7ab48d2009-06-26 19:10:36 +01002275 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002276 if (!domain)
2277 return -ENOMEM;
2278
David Woodhouse19943b02009-08-04 16:19:20 +01002279 /* For _hardware_ passthrough, don't bother. But for software
2280 passthrough, we do it anyway -- it may indicate a memory
2281 range which is reserved in E820, so which didn't get set
2282 up to start with in si_domain */
2283 if (domain == si_domain && hw_pass_through) {
2284 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2285 pci_name(pdev), start, end);
2286 return 0;
2287 }
2288
2289 printk(KERN_INFO
2290 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2291 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002292
David Woodhouse5595b522009-12-02 09:21:55 +00002293 if (end < start) {
2294 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2295 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2296 dmi_get_system_info(DMI_BIOS_VENDOR),
2297 dmi_get_system_info(DMI_BIOS_VERSION),
2298 dmi_get_system_info(DMI_PRODUCT_VERSION));
2299 ret = -EIO;
2300 goto error;
2301 }
2302
David Woodhouse2ff729f2009-08-26 14:25:41 +01002303 if (end >> agaw_to_width(domain->agaw)) {
2304 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2305 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2306 agaw_to_width(domain->agaw),
2307 dmi_get_system_info(DMI_BIOS_VENDOR),
2308 dmi_get_system_info(DMI_BIOS_VERSION),
2309 dmi_get_system_info(DMI_PRODUCT_VERSION));
2310 ret = -EIO;
2311 goto error;
2312 }
David Woodhouse19943b02009-08-04 16:19:20 +01002313
David Woodhouseb2132032009-06-26 18:50:28 +01002314 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002315 if (ret)
2316 goto error;
2317
2318 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002319 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002320 if (ret)
2321 goto error;
2322
2323 return 0;
2324
2325 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002326 domain_exit(domain);
2327 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002328}
2329
2330static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2331 struct pci_dev *pdev)
2332{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002333 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002334 return 0;
2335 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002336 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002337}
2338
Suresh Siddhad3f13812011-08-23 17:05:25 -07002339#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002340static inline void iommu_prepare_isa(void)
2341{
2342 struct pci_dev *pdev;
2343 int ret;
2344
2345 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2346 if (!pdev)
2347 return;
2348
David Woodhousec7ab48d2009-06-26 19:10:36 +01002349 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002350 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002351
2352 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002353 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2354 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002355
2356}
2357#else
2358static inline void iommu_prepare_isa(void)
2359{
2360 return;
2361}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002362#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002363
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002364static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002365
Matt Kraai071e1372009-08-23 22:30:22 -07002366static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002367{
2368 struct dmar_drhd_unit *drhd;
2369 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002370 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002371
Jiang Liu92d03cc2014-02-19 14:07:28 +08002372 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002373 if (!si_domain)
2374 return -EFAULT;
2375
Jiang Liu92d03cc2014-02-19 14:07:28 +08002376 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2377
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002378 for_each_active_iommu(iommu, drhd) {
2379 ret = iommu_attach_domain(si_domain, iommu);
2380 if (ret) {
2381 domain_exit(si_domain);
2382 return -EFAULT;
2383 }
2384 }
2385
2386 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2387 domain_exit(si_domain);
2388 return -EFAULT;
2389 }
2390
Jiang Liu9544c002014-01-06 14:18:13 +08002391 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2392 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002393
David Woodhouse19943b02009-08-04 16:19:20 +01002394 if (hw)
2395 return 0;
2396
David Woodhousec7ab48d2009-06-26 19:10:36 +01002397 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002398 unsigned long start_pfn, end_pfn;
2399 int i;
2400
2401 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2402 ret = iommu_domain_identity_map(si_domain,
2403 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2404 if (ret)
2405 return ret;
2406 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002407 }
2408
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002409 return 0;
2410}
2411
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002412static int identity_mapping(struct pci_dev *pdev)
2413{
2414 struct device_domain_info *info;
2415
2416 if (likely(!iommu_identity_mapping))
2417 return 0;
2418
Mike Traviscb452a42011-05-28 13:15:03 -05002419 info = pdev->dev.archdata.iommu;
2420 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2421 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002422
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002423 return 0;
2424}
2425
2426static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002427 struct pci_dev *pdev,
2428 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002429{
2430 struct device_domain_info *info;
2431 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002432 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002433
2434 info = alloc_devinfo_mem();
2435 if (!info)
2436 return -ENOMEM;
2437
2438 info->segment = pci_domain_nr(pdev->bus);
2439 info->bus = pdev->bus->number;
2440 info->devfn = pdev->devfn;
2441 info->dev = pdev;
2442 info->domain = domain;
2443
2444 spin_lock_irqsave(&device_domain_lock, flags);
2445 list_add(&info->link, &domain->devices);
2446 list_add(&info->global, &device_domain_list);
2447 pdev->dev.archdata.iommu = info;
2448 spin_unlock_irqrestore(&device_domain_lock, flags);
2449
David Woodhousee2ad23d2012-05-25 17:42:54 +01002450 ret = domain_context_mapping(domain, pdev, translation);
2451 if (ret) {
2452 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse109b9b02012-05-25 17:43:02 +01002453 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002454 spin_unlock_irqrestore(&device_domain_lock, flags);
2455 free_devinfo_mem(info);
2456 return ret;
2457 }
2458
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002459 return 0;
2460}
2461
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002462static bool device_has_rmrr(struct pci_dev *dev)
2463{
2464 struct dmar_rmrr_unit *rmrr;
Jiang Liub683b232014-02-19 14:07:32 +08002465 struct pci_dev *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002466 int i;
2467
Jiang Liu0e242612014-02-19 14:07:34 +08002468 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002469 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002470 /*
2471 * Return TRUE if this RMRR contains the device that
2472 * is passed in.
2473 */
2474 for_each_active_dev_scope(rmrr->devices,
2475 rmrr->devices_cnt, i, tmp)
2476 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002477 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002478 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002479 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002480 }
Jiang Liu0e242612014-02-19 14:07:34 +08002481 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002482 return false;
2483}
2484
David Woodhouse6941af22009-07-04 18:24:27 +01002485static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2486{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002487
2488 /*
2489 * We want to prevent any device associated with an RMRR from
2490 * getting placed into the SI Domain. This is done because
2491 * problems exist when devices are moved in and out of domains
2492 * and their respective RMRR info is lost. We exempt USB devices
2493 * from this process due to their usage of RMRRs that are known
2494 * to not be needed after BIOS hand-off to OS.
2495 */
2496 if (device_has_rmrr(pdev) &&
2497 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2498 return 0;
2499
David Woodhousee0fc7e02009-09-30 09:12:17 -07002500 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2501 return 1;
2502
2503 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2504 return 1;
2505
2506 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2507 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002508
David Woodhouse3dfc8132009-07-04 19:11:08 +01002509 /*
2510 * We want to start off with all devices in the 1:1 domain, and
2511 * take them out later if we find they can't access all of memory.
2512 *
2513 * However, we can't do this for PCI devices behind bridges,
2514 * because all PCI devices behind the same bridge will end up
2515 * with the same source-id on their transactions.
2516 *
2517 * Practically speaking, we can't change things around for these
2518 * devices at run-time, because we can't be sure there'll be no
2519 * DMA transactions in flight for any of their siblings.
2520 *
2521 * So PCI devices (unless they're on the root bus) as well as
2522 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2523 * the 1:1 domain, just in _case_ one of their siblings turns out
2524 * not to be able to map all of memory.
2525 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002526 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002527 if (!pci_is_root_bus(pdev->bus))
2528 return 0;
2529 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2530 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002531 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002532 return 0;
2533
2534 /*
2535 * At boot time, we don't yet know if devices will be 64-bit capable.
2536 * Assume that they will -- if they turn out not to be, then we can
2537 * take them out of the 1:1 domain later.
2538 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002539 if (!startup) {
2540 /*
2541 * If the device's dma_mask is less than the system's memory
2542 * size then this is not a candidate for identity mapping.
2543 */
2544 u64 dma_mask = pdev->dma_mask;
2545
2546 if (pdev->dev.coherent_dma_mask &&
2547 pdev->dev.coherent_dma_mask < dma_mask)
2548 dma_mask = pdev->dev.coherent_dma_mask;
2549
2550 return dma_mask >= dma_get_required_mask(&pdev->dev);
2551 }
David Woodhouse6941af22009-07-04 18:24:27 +01002552
2553 return 1;
2554}
2555
Matt Kraai071e1372009-08-23 22:30:22 -07002556static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002557{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002558 struct pci_dev *pdev = NULL;
2559 int ret;
2560
David Woodhouse19943b02009-08-04 16:19:20 +01002561 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002562 if (ret)
2563 return -EFAULT;
2564
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002565 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002566 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002567 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002568 hw ? CONTEXT_TT_PASS_THROUGH :
2569 CONTEXT_TT_MULTI_LEVEL);
2570 if (ret) {
2571 /* device not associated with an iommu */
2572 if (ret == -ENODEV)
2573 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002574 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002575 }
2576 pr_info("IOMMU: %s identity mapping for device %s\n",
2577 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002578 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002579 }
2580
2581 return 0;
2582}
2583
Joseph Cihulab7792602011-05-03 00:08:37 -07002584static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002585{
2586 struct dmar_drhd_unit *drhd;
2587 struct dmar_rmrr_unit *rmrr;
2588 struct pci_dev *pdev;
2589 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002590 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002591
2592 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002593 * for each drhd
2594 * allocate root
2595 * initialize and program root entry to not present
2596 * endfor
2597 */
2598 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002599 /*
2600 * lock not needed as this is only incremented in the single
2601 * threaded kernel __init code path all other access are read
2602 * only
2603 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002604 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2605 g_num_of_iommus++;
2606 continue;
2607 }
2608 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2609 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002610 }
2611
Weidong Hand9630fe2008-12-08 11:06:32 +08002612 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2613 GFP_KERNEL);
2614 if (!g_iommus) {
2615 printk(KERN_ERR "Allocating global iommu array failed\n");
2616 ret = -ENOMEM;
2617 goto error;
2618 }
2619
mark gross80b20dd2008-04-18 13:53:58 -07002620 deferred_flush = kzalloc(g_num_of_iommus *
2621 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2622 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002623 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002624 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002625 }
2626
Jiang Liu7c919772014-01-06 14:18:18 +08002627 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002628 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002629
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002630 ret = iommu_init_domains(iommu);
2631 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002632 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002633
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002634 /*
2635 * TBD:
2636 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002637 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002638 */
2639 ret = iommu_alloc_root_entry(iommu);
2640 if (ret) {
2641 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002642 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002643 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002644 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002645 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002646 }
2647
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002648 /*
2649 * Start from the sane iommu hardware state.
2650 */
Jiang Liu7c919772014-01-06 14:18:18 +08002651 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002652 /*
2653 * If the queued invalidation is already initialized by us
2654 * (for example, while enabling interrupt-remapping) then
2655 * we got the things already rolling from a sane state.
2656 */
2657 if (iommu->qi)
2658 continue;
2659
2660 /*
2661 * Clear any previous faults.
2662 */
2663 dmar_fault(-1, iommu);
2664 /*
2665 * Disable queued invalidation if supported and already enabled
2666 * before OS handover.
2667 */
2668 dmar_disable_qi(iommu);
2669 }
2670
Jiang Liu7c919772014-01-06 14:18:18 +08002671 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002672 if (dmar_enable_qi(iommu)) {
2673 /*
2674 * Queued Invalidate not enabled, use Register Based
2675 * Invalidate
2676 */
2677 iommu->flush.flush_context = __iommu_flush_context;
2678 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002679 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002680 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002681 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002682 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002683 } else {
2684 iommu->flush.flush_context = qi_flush_context;
2685 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002686 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002687 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002688 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002689 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002690 }
2691 }
2692
David Woodhouse19943b02009-08-04 16:19:20 +01002693 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002694 iommu_identity_mapping |= IDENTMAP_ALL;
2695
Suresh Siddhad3f13812011-08-23 17:05:25 -07002696#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002697 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002698#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002699
2700 check_tylersburg_isoch();
2701
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002702 /*
2703 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002704 * identity mappings for rmrr, gfx, and isa and may fall back to static
2705 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002706 */
David Woodhouse19943b02009-08-04 16:19:20 +01002707 if (iommu_identity_mapping) {
2708 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2709 if (ret) {
2710 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002711 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002712 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002713 }
David Woodhouse19943b02009-08-04 16:19:20 +01002714 /*
2715 * For each rmrr
2716 * for each dev attached to rmrr
2717 * do
2718 * locate drhd for dev, alloc domain for dev
2719 * allocate free domain
2720 * allocate page table entries for rmrr
2721 * if context not allocated for bus
2722 * allocate and init context
2723 * set present in root table for this bus
2724 * init context with domain, translation etc
2725 * endfor
2726 * endfor
2727 */
2728 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2729 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002730 /* some BIOS lists non-exist devices in DMAR table. */
2731 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2732 i, pdev) {
David Woodhouse19943b02009-08-04 16:19:20 +01002733 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2734 if (ret)
2735 printk(KERN_ERR
2736 "IOMMU: mapping reserved region failed\n");
2737 }
2738 }
2739
2740 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002741
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002742 /*
2743 * for each drhd
2744 * enable fault log
2745 * global invalidate context cache
2746 * global invalidate iotlb
2747 * enable translation
2748 */
Jiang Liu7c919772014-01-06 14:18:18 +08002749 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002750 if (drhd->ignored) {
2751 /*
2752 * we always have to disable PMRs or DMA may fail on
2753 * this device
2754 */
2755 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002756 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002757 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002758 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002759
2760 iommu_flush_write_buffer(iommu);
2761
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002762 ret = dmar_set_interrupt(iommu);
2763 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002764 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002765
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002766 iommu_set_root_entry(iommu);
2767
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002768 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002769 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002770
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002771 ret = iommu_enable_translation(iommu);
2772 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002773 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002774
2775 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002776 }
2777
2778 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002779
2780free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002781 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002782 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002783 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002784free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002785 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002786error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002787 return ret;
2788}
2789
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002790/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002791static struct iova *intel_alloc_iova(struct device *dev,
2792 struct dmar_domain *domain,
2793 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002794{
2795 struct pci_dev *pdev = to_pci_dev(dev);
2796 struct iova *iova = NULL;
2797
David Woodhouse875764d2009-06-28 21:20:51 +01002798 /* Restrict dma_mask to the width that the iommu can handle */
2799 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2800
2801 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002802 /*
2803 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002804 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002805 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002806 */
David Woodhouse875764d2009-06-28 21:20:51 +01002807 iova = alloc_iova(&domain->iovad, nrpages,
2808 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2809 if (iova)
2810 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002811 }
David Woodhouse875764d2009-06-28 21:20:51 +01002812 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2813 if (unlikely(!iova)) {
2814 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2815 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002816 return NULL;
2817 }
2818
2819 return iova;
2820}
2821
David Woodhouse147202a2009-07-07 19:43:20 +01002822static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002823{
2824 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002825 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002826
2827 domain = get_domain_for_dev(pdev,
2828 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2829 if (!domain) {
2830 printk(KERN_ERR
2831 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002832 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002833 }
2834
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002835 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002836 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002837 ret = domain_context_mapping(domain, pdev,
2838 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002839 if (ret) {
2840 printk(KERN_ERR
2841 "Domain context map for %s failed",
2842 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002843 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002844 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002845 }
2846
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002847 return domain;
2848}
2849
David Woodhouse147202a2009-07-07 19:43:20 +01002850static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2851{
2852 struct device_domain_info *info;
2853
2854 /* No lock here, assumes no domain exit in normal case */
2855 info = dev->dev.archdata.iommu;
2856 if (likely(info))
2857 return info->domain;
2858
2859 return __get_valid_domain_for_dev(dev);
2860}
2861
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002862static int iommu_dummy(struct pci_dev *pdev)
2863{
2864 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2865}
2866
2867/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002868static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002869{
David Woodhouse73676832009-07-04 14:08:36 +01002870 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002871 int found;
2872
Yijing Wangdbad0862013-12-05 19:43:42 +08002873 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002874 return 1;
2875
2876 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002877 if (iommu_dummy(pdev))
2878 return 1;
2879
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002880 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002881 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002882
2883 found = identity_mapping(pdev);
2884 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002885 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002886 return 1;
2887 else {
2888 /*
2889 * 32 bit DMA is removed from si_domain and fall back
2890 * to non-identity mapping.
2891 */
2892 domain_remove_one_dev_info(si_domain, pdev);
2893 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2894 pci_name(pdev));
2895 return 0;
2896 }
2897 } else {
2898 /*
2899 * In case of a detached 64 bit DMA device from vm, the device
2900 * is put into si_domain for identity mapping.
2901 */
David Woodhouse6941af22009-07-04 18:24:27 +01002902 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002903 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002904 ret = domain_add_dev_info(si_domain, pdev,
2905 hw_pass_through ?
2906 CONTEXT_TT_PASS_THROUGH :
2907 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002908 if (!ret) {
2909 printk(KERN_INFO "64bit %s uses identity mapping\n",
2910 pci_name(pdev));
2911 return 1;
2912 }
2913 }
2914 }
2915
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002916 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002917}
2918
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002919static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2920 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002921{
2922 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002923 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002924 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002925 struct iova *iova;
2926 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002927 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002928 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002929 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002930
2931 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002932
David Woodhouse73676832009-07-04 14:08:36 +01002933 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002934 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002935
2936 domain = get_valid_domain_for_dev(pdev);
2937 if (!domain)
2938 return 0;
2939
Weidong Han8c11e792008-12-08 15:29:22 +08002940 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002941 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002942
Mike Travisc681d0b2011-05-28 13:15:05 -05002943 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002944 if (!iova)
2945 goto error;
2946
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002947 /*
2948 * Check if DMAR supports zero-length reads on write only
2949 * mappings..
2950 */
2951 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002952 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002953 prot |= DMA_PTE_READ;
2954 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2955 prot |= DMA_PTE_WRITE;
2956 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002957 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002958 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002959 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002960 * is not a big problem
2961 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002962 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002963 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002964 if (ret)
2965 goto error;
2966
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002967 /* it's a non-present to present mapping. Only flush if caching mode */
2968 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00002969 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002970 else
Weidong Han8c11e792008-12-08 15:29:22 +08002971 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002972
David Woodhouse03d6a242009-06-28 15:33:46 +01002973 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2974 start_paddr += paddr & ~PAGE_MASK;
2975 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002976
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002977error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002978 if (iova)
2979 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002980 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002981 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002982 return 0;
2983}
2984
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002985static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2986 unsigned long offset, size_t size,
2987 enum dma_data_direction dir,
2988 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002989{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002990 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2991 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002992}
2993
mark gross5e0d2a62008-03-04 15:22:08 -08002994static void flush_unmaps(void)
2995{
mark gross80b20dd2008-04-18 13:53:58 -07002996 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002997
mark gross5e0d2a62008-03-04 15:22:08 -08002998 timer_on = 0;
2999
3000 /* just flush them all */
3001 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003002 struct intel_iommu *iommu = g_iommus[i];
3003 if (!iommu)
3004 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003005
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003006 if (!deferred_flush[i].next)
3007 continue;
3008
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003009 /* In caching mode, global flushes turn emulation expensive */
3010 if (!cap_caching_mode(iommu->cap))
3011 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003012 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003013 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003014 unsigned long mask;
3015 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003016 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003017
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003018 /* On real hardware multiple invalidations are expensive */
3019 if (cap_caching_mode(iommu->cap))
3020 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003021 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3022 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003023 else {
3024 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3025 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3026 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3027 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003028 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003029 if (deferred_flush[i].freelist[j])
3030 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003031 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003032 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003033 }
3034
mark gross5e0d2a62008-03-04 15:22:08 -08003035 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003036}
3037
3038static void flush_unmaps_timeout(unsigned long data)
3039{
mark gross80b20dd2008-04-18 13:53:58 -07003040 unsigned long flags;
3041
3042 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003043 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003044 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003045}
3046
David Woodhouseea8ea462014-03-05 17:09:32 +00003047static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003048{
3049 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003050 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003051 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003052
3053 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003054 if (list_size == HIGH_WATER_MARK)
3055 flush_unmaps();
3056
Weidong Han8c11e792008-12-08 15:29:22 +08003057 iommu = domain_get_iommu(dom);
3058 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003059
mark gross80b20dd2008-04-18 13:53:58 -07003060 next = deferred_flush[iommu_id].next;
3061 deferred_flush[iommu_id].domain[next] = dom;
3062 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003063 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003064 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003065
3066 if (!timer_on) {
3067 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3068 timer_on = 1;
3069 }
3070 list_size++;
3071 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3072}
3073
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003074static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3075 size_t size, enum dma_data_direction dir,
3076 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003077{
3078 struct pci_dev *pdev = to_pci_dev(dev);
3079 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003080 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003081 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003082 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003083 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003084
David Woodhouse73676832009-07-04 14:08:36 +01003085 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003086 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003087
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003088 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003089 BUG_ON(!domain);
3090
Weidong Han8c11e792008-12-08 15:29:22 +08003091 iommu = domain_get_iommu(domain);
3092
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003093 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003094 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3095 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003096 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003097
David Woodhoused794dc92009-06-28 00:27:49 +01003098 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3099 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003100
David Woodhoused794dc92009-06-28 00:27:49 +01003101 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3102 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003103
David Woodhouseea8ea462014-03-05 17:09:32 +00003104 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003105
mark gross5e0d2a62008-03-04 15:22:08 -08003106 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003107 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003108 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003109 /* free iova */
3110 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003111 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003112 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003113 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003114 /*
3115 * queue up the release of the unmap to save the 1/6th of the
3116 * cpu used up by the iotlb flush operation...
3117 */
mark gross5e0d2a62008-03-04 15:22:08 -08003118 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003119}
3120
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003121static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003122 dma_addr_t *dma_handle, gfp_t flags,
3123 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003124{
3125 void *vaddr;
3126 int order;
3127
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003128 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003129 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003130
3131 if (!iommu_no_mapping(hwdev))
3132 flags &= ~(GFP_DMA | GFP_DMA32);
3133 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3134 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3135 flags |= GFP_DMA;
3136 else
3137 flags |= GFP_DMA32;
3138 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003139
3140 vaddr = (void *)__get_free_pages(flags, order);
3141 if (!vaddr)
3142 return NULL;
3143 memset(vaddr, 0, size);
3144
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003145 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3146 DMA_BIDIRECTIONAL,
3147 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003148 if (*dma_handle)
3149 return vaddr;
3150 free_pages((unsigned long)vaddr, order);
3151 return NULL;
3152}
3153
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003154static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003155 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003156{
3157 int order;
3158
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003159 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003160 order = get_order(size);
3161
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003162 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003163 free_pages((unsigned long)vaddr, order);
3164}
3165
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003166static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3167 int nelems, enum dma_data_direction dir,
3168 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003169{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003170 struct pci_dev *pdev = to_pci_dev(hwdev);
3171 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003172 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003173 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003174 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003175 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003176
David Woodhouse73676832009-07-04 14:08:36 +01003177 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003178 return;
3179
3180 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003181 BUG_ON(!domain);
3182
3183 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003184
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003185 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003186 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3187 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003188 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003189
David Woodhoused794dc92009-06-28 00:27:49 +01003190 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3191 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003192
David Woodhouseea8ea462014-03-05 17:09:32 +00003193 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003194
David Woodhouseacea0012009-07-14 01:55:11 +01003195 if (intel_iommu_strict) {
3196 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003197 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003198 /* free iova */
3199 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003200 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003201 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003202 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003203 /*
3204 * queue up the release of the unmap to save the 1/6th of the
3205 * cpu used up by the iotlb flush operation...
3206 */
3207 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003208}
3209
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003210static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003211 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003212{
3213 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003214 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003215
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003216 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003217 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003218 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003219 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003220 }
3221 return nelems;
3222}
3223
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003224static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3225 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003226{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003227 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003228 struct pci_dev *pdev = to_pci_dev(hwdev);
3229 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003230 size_t size = 0;
3231 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003232 struct iova *iova = NULL;
3233 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003234 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003235 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003236 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003237
3238 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003239 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003240 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003241
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003242 domain = get_valid_domain_for_dev(pdev);
3243 if (!domain)
3244 return 0;
3245
Weidong Han8c11e792008-12-08 15:29:22 +08003246 iommu = domain_get_iommu(domain);
3247
David Woodhouseb536d242009-06-28 14:49:31 +01003248 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003249 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003250
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003251 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3252 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003253 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003254 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003255 return 0;
3256 }
3257
3258 /*
3259 * Check if DMAR supports zero-length reads on write only
3260 * mappings..
3261 */
3262 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003263 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003264 prot |= DMA_PTE_READ;
3265 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3266 prot |= DMA_PTE_WRITE;
3267
David Woodhouseb536d242009-06-28 14:49:31 +01003268 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003269
Fenghua Yuf5329592009-08-04 15:09:37 -07003270 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003271 if (unlikely(ret)) {
3272 /* clear the page */
3273 dma_pte_clear_range(domain, start_vpfn,
3274 start_vpfn + size - 1);
3275 /* free page tables */
3276 dma_pte_free_pagetable(domain, start_vpfn,
3277 start_vpfn + size - 1);
3278 /* free iova */
3279 __free_iova(&domain->iovad, iova);
3280 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003281 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003282
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003283 /* it's a non-present to present mapping. Only flush if caching mode */
3284 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003285 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003286 else
Weidong Han8c11e792008-12-08 15:29:22 +08003287 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003288
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003289 return nelems;
3290}
3291
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003292static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3293{
3294 return !dma_addr;
3295}
3296
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003297struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003298 .alloc = intel_alloc_coherent,
3299 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003300 .map_sg = intel_map_sg,
3301 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003302 .map_page = intel_map_page,
3303 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003304 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003305};
3306
3307static inline int iommu_domain_cache_init(void)
3308{
3309 int ret = 0;
3310
3311 iommu_domain_cache = kmem_cache_create("iommu_domain",
3312 sizeof(struct dmar_domain),
3313 0,
3314 SLAB_HWCACHE_ALIGN,
3315
3316 NULL);
3317 if (!iommu_domain_cache) {
3318 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3319 ret = -ENOMEM;
3320 }
3321
3322 return ret;
3323}
3324
3325static inline int iommu_devinfo_cache_init(void)
3326{
3327 int ret = 0;
3328
3329 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3330 sizeof(struct device_domain_info),
3331 0,
3332 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003333 NULL);
3334 if (!iommu_devinfo_cache) {
3335 printk(KERN_ERR "Couldn't create devinfo cache\n");
3336 ret = -ENOMEM;
3337 }
3338
3339 return ret;
3340}
3341
3342static inline int iommu_iova_cache_init(void)
3343{
3344 int ret = 0;
3345
3346 iommu_iova_cache = kmem_cache_create("iommu_iova",
3347 sizeof(struct iova),
3348 0,
3349 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003350 NULL);
3351 if (!iommu_iova_cache) {
3352 printk(KERN_ERR "Couldn't create iova cache\n");
3353 ret = -ENOMEM;
3354 }
3355
3356 return ret;
3357}
3358
3359static int __init iommu_init_mempool(void)
3360{
3361 int ret;
3362 ret = iommu_iova_cache_init();
3363 if (ret)
3364 return ret;
3365
3366 ret = iommu_domain_cache_init();
3367 if (ret)
3368 goto domain_error;
3369
3370 ret = iommu_devinfo_cache_init();
3371 if (!ret)
3372 return ret;
3373
3374 kmem_cache_destroy(iommu_domain_cache);
3375domain_error:
3376 kmem_cache_destroy(iommu_iova_cache);
3377
3378 return -ENOMEM;
3379}
3380
3381static void __init iommu_exit_mempool(void)
3382{
3383 kmem_cache_destroy(iommu_devinfo_cache);
3384 kmem_cache_destroy(iommu_domain_cache);
3385 kmem_cache_destroy(iommu_iova_cache);
3386
3387}
3388
Dan Williams556ab452010-07-23 15:47:56 -07003389static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3390{
3391 struct dmar_drhd_unit *drhd;
3392 u32 vtbar;
3393 int rc;
3394
3395 /* We know that this device on this chipset has its own IOMMU.
3396 * If we find it under a different IOMMU, then the BIOS is lying
3397 * to us. Hope that the IOMMU for this device is actually
3398 * disabled, and it needs no translation...
3399 */
3400 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3401 if (rc) {
3402 /* "can't" happen */
3403 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3404 return;
3405 }
3406 vtbar &= 0xffff0000;
3407
3408 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3409 drhd = dmar_find_matched_drhd_unit(pdev);
3410 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3411 TAINT_FIRMWARE_WORKAROUND,
3412 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3413 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3414}
3415DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3416
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003417static void __init init_no_remapping_devices(void)
3418{
3419 struct dmar_drhd_unit *drhd;
Jiang Liub683b232014-02-19 14:07:32 +08003420 struct pci_dev *dev;
3421 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003422
3423 for_each_drhd_unit(drhd) {
3424 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003425 for_each_active_dev_scope(drhd->devices,
3426 drhd->devices_cnt, i, dev)
3427 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003428 /* ignore DMAR unit if no pci devices exist */
3429 if (i == drhd->devices_cnt)
3430 drhd->ignored = 1;
3431 }
3432 }
3433
Jiang Liu7c919772014-01-06 14:18:18 +08003434 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003435 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003436 continue;
3437
Jiang Liub683b232014-02-19 14:07:32 +08003438 for_each_active_dev_scope(drhd->devices,
3439 drhd->devices_cnt, i, dev)
3440 if (!IS_GFX_DEVICE(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003441 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003442 if (i < drhd->devices_cnt)
3443 continue;
3444
David Woodhousec0771df2011-10-14 20:59:46 +01003445 /* This IOMMU has *only* gfx devices. Either bypass it or
3446 set the gfx_mapped flag, as appropriate */
3447 if (dmar_map_gfx) {
3448 intel_iommu_gfx_mapped = 1;
3449 } else {
3450 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003451 for_each_active_dev_scope(drhd->devices,
3452 drhd->devices_cnt, i, dev)
3453 dev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003454 }
3455 }
3456}
3457
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003458#ifdef CONFIG_SUSPEND
3459static int init_iommu_hw(void)
3460{
3461 struct dmar_drhd_unit *drhd;
3462 struct intel_iommu *iommu = NULL;
3463
3464 for_each_active_iommu(iommu, drhd)
3465 if (iommu->qi)
3466 dmar_reenable_qi(iommu);
3467
Joseph Cihulab7792602011-05-03 00:08:37 -07003468 for_each_iommu(iommu, drhd) {
3469 if (drhd->ignored) {
3470 /*
3471 * we always have to disable PMRs or DMA may fail on
3472 * this device
3473 */
3474 if (force_on)
3475 iommu_disable_protect_mem_regions(iommu);
3476 continue;
3477 }
3478
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003479 iommu_flush_write_buffer(iommu);
3480
3481 iommu_set_root_entry(iommu);
3482
3483 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003484 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003485 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003486 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003487 if (iommu_enable_translation(iommu))
3488 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003489 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003490 }
3491
3492 return 0;
3493}
3494
3495static void iommu_flush_all(void)
3496{
3497 struct dmar_drhd_unit *drhd;
3498 struct intel_iommu *iommu;
3499
3500 for_each_active_iommu(iommu, drhd) {
3501 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003502 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003503 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003504 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003505 }
3506}
3507
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003508static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003509{
3510 struct dmar_drhd_unit *drhd;
3511 struct intel_iommu *iommu = NULL;
3512 unsigned long flag;
3513
3514 for_each_active_iommu(iommu, drhd) {
3515 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3516 GFP_ATOMIC);
3517 if (!iommu->iommu_state)
3518 goto nomem;
3519 }
3520
3521 iommu_flush_all();
3522
3523 for_each_active_iommu(iommu, drhd) {
3524 iommu_disable_translation(iommu);
3525
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003526 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003527
3528 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3529 readl(iommu->reg + DMAR_FECTL_REG);
3530 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3531 readl(iommu->reg + DMAR_FEDATA_REG);
3532 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3533 readl(iommu->reg + DMAR_FEADDR_REG);
3534 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3535 readl(iommu->reg + DMAR_FEUADDR_REG);
3536
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003537 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003538 }
3539 return 0;
3540
3541nomem:
3542 for_each_active_iommu(iommu, drhd)
3543 kfree(iommu->iommu_state);
3544
3545 return -ENOMEM;
3546}
3547
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003548static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003549{
3550 struct dmar_drhd_unit *drhd;
3551 struct intel_iommu *iommu = NULL;
3552 unsigned long flag;
3553
3554 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003555 if (force_on)
3556 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3557 else
3558 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003559 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003560 }
3561
3562 for_each_active_iommu(iommu, drhd) {
3563
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003564 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003565
3566 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3567 iommu->reg + DMAR_FECTL_REG);
3568 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3569 iommu->reg + DMAR_FEDATA_REG);
3570 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3571 iommu->reg + DMAR_FEADDR_REG);
3572 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3573 iommu->reg + DMAR_FEUADDR_REG);
3574
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003575 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003576 }
3577
3578 for_each_active_iommu(iommu, drhd)
3579 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003580}
3581
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003582static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003583 .resume = iommu_resume,
3584 .suspend = iommu_suspend,
3585};
3586
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003587static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003588{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003589 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003590}
3591
3592#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003593static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003594#endif /* CONFIG_PM */
3595
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003596
3597int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3598{
3599 struct acpi_dmar_reserved_memory *rmrr;
3600 struct dmar_rmrr_unit *rmrru;
3601
3602 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3603 if (!rmrru)
3604 return -ENOMEM;
3605
3606 rmrru->hdr = header;
3607 rmrr = (struct acpi_dmar_reserved_memory *)header;
3608 rmrru->base_address = rmrr->base_address;
3609 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003610 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3611 ((void *)rmrr) + rmrr->header.length,
3612 &rmrru->devices_cnt);
3613 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3614 kfree(rmrru);
3615 return -ENOMEM;
3616 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003617
Jiang Liu2e455282014-02-19 14:07:36 +08003618 list_add(&rmrru->list, &dmar_rmrr_units);
3619
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003620 return 0;
3621}
3622
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003623int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3624{
3625 struct acpi_dmar_atsr *atsr;
3626 struct dmar_atsr_unit *atsru;
3627
3628 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3629 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3630 if (!atsru)
3631 return -ENOMEM;
3632
3633 atsru->hdr = hdr;
3634 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003635 if (!atsru->include_all) {
3636 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3637 (void *)atsr + atsr->header.length,
3638 &atsru->devices_cnt);
3639 if (atsru->devices_cnt && atsru->devices == NULL) {
3640 kfree(atsru);
3641 return -ENOMEM;
3642 }
3643 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003644
Jiang Liu0e242612014-02-19 14:07:34 +08003645 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003646
3647 return 0;
3648}
3649
Jiang Liu9bdc5312014-01-06 14:18:27 +08003650static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3651{
3652 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3653 kfree(atsru);
3654}
3655
3656static void intel_iommu_free_dmars(void)
3657{
3658 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3659 struct dmar_atsr_unit *atsru, *atsr_n;
3660
3661 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3662 list_del(&rmrru->list);
3663 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3664 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003665 }
3666
Jiang Liu9bdc5312014-01-06 14:18:27 +08003667 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3668 list_del(&atsru->list);
3669 intel_iommu_free_atsr(atsru);
3670 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003671}
3672
3673int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3674{
Jiang Liub683b232014-02-19 14:07:32 +08003675 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003676 struct pci_bus *bus;
Jiang Liub683b232014-02-19 14:07:32 +08003677 struct pci_dev *bridge = NULL, *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003678 struct acpi_dmar_atsr *atsr;
3679 struct dmar_atsr_unit *atsru;
3680
3681 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003682 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003683 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003684 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003685 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003686 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003687 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003688 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003689 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003690 if (!bridge)
3691 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003692
Jiang Liu0e242612014-02-19 14:07:34 +08003693 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003694 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3695 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3696 if (atsr->segment != pci_domain_nr(dev->bus))
3697 continue;
3698
Jiang Liub683b232014-02-19 14:07:32 +08003699 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3700 if (tmp == bridge)
3701 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003702
3703 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003704 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003705 }
Jiang Liub683b232014-02-19 14:07:32 +08003706 ret = 0;
3707out:
Jiang Liu0e242612014-02-19 14:07:34 +08003708 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003709
Jiang Liub683b232014-02-19 14:07:32 +08003710 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003711}
3712
Jiang Liu59ce0512014-02-19 14:07:35 +08003713int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3714{
3715 int ret = 0;
3716 struct dmar_rmrr_unit *rmrru;
3717 struct dmar_atsr_unit *atsru;
3718 struct acpi_dmar_atsr *atsr;
3719 struct acpi_dmar_reserved_memory *rmrr;
3720
3721 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3722 return 0;
3723
3724 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3725 rmrr = container_of(rmrru->hdr,
3726 struct acpi_dmar_reserved_memory, header);
3727 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3728 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3729 ((void *)rmrr) + rmrr->header.length,
3730 rmrr->segment, rmrru->devices,
3731 rmrru->devices_cnt);
3732 if (ret > 0)
3733 break;
3734 else if(ret < 0)
3735 return ret;
3736 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3737 if (dmar_remove_dev_scope(info, rmrr->segment,
3738 rmrru->devices, rmrru->devices_cnt))
3739 break;
3740 }
3741 }
3742
3743 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3744 if (atsru->include_all)
3745 continue;
3746
3747 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3748 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3749 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3750 (void *)atsr + atsr->header.length,
3751 atsr->segment, atsru->devices,
3752 atsru->devices_cnt);
3753 if (ret > 0)
3754 break;
3755 else if(ret < 0)
3756 return ret;
3757 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3758 if (dmar_remove_dev_scope(info, atsr->segment,
3759 atsru->devices, atsru->devices_cnt))
3760 break;
3761 }
3762 }
3763
3764 return 0;
3765}
3766
Fenghua Yu99dcade2009-11-11 07:23:06 -08003767/*
3768 * Here we only respond to action of unbound device from driver.
3769 *
3770 * Added device is not attached to its DMAR domain here yet. That will happen
3771 * when mapping the device to iova.
3772 */
3773static int device_notifier(struct notifier_block *nb,
3774 unsigned long action, void *data)
3775{
3776 struct device *dev = data;
3777 struct pci_dev *pdev = to_pci_dev(dev);
3778 struct dmar_domain *domain;
3779
Jiang Liu816997d2014-02-19 14:07:22 +08003780 if (iommu_dummy(pdev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003781 return 0;
3782
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003783 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3784 action != BUS_NOTIFY_DEL_DEVICE)
3785 return 0;
3786
Fenghua Yu99dcade2009-11-11 07:23:06 -08003787 domain = find_domain(pdev);
3788 if (!domain)
3789 return 0;
3790
Jiang Liu3a5670e2014-02-19 14:07:33 +08003791 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003792 domain_remove_one_dev_info(domain, pdev);
3793 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3794 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3795 list_empty(&domain->devices))
3796 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003797 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003798
Fenghua Yu99dcade2009-11-11 07:23:06 -08003799 return 0;
3800}
3801
3802static struct notifier_block device_nb = {
3803 .notifier_call = device_notifier,
3804};
3805
Jiang Liu75f05562014-02-19 14:07:37 +08003806static int intel_iommu_memory_notifier(struct notifier_block *nb,
3807 unsigned long val, void *v)
3808{
3809 struct memory_notify *mhp = v;
3810 unsigned long long start, end;
3811 unsigned long start_vpfn, last_vpfn;
3812
3813 switch (val) {
3814 case MEM_GOING_ONLINE:
3815 start = mhp->start_pfn << PAGE_SHIFT;
3816 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3817 if (iommu_domain_identity_map(si_domain, start, end)) {
3818 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3819 start, end);
3820 return NOTIFY_BAD;
3821 }
3822 break;
3823
3824 case MEM_OFFLINE:
3825 case MEM_CANCEL_ONLINE:
3826 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3827 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3828 while (start_vpfn <= last_vpfn) {
3829 struct iova *iova;
3830 struct dmar_drhd_unit *drhd;
3831 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003832 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003833
3834 iova = find_iova(&si_domain->iovad, start_vpfn);
3835 if (iova == NULL) {
3836 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3837 start_vpfn);
3838 break;
3839 }
3840
3841 iova = split_and_remove_iova(&si_domain->iovad, iova,
3842 start_vpfn, last_vpfn);
3843 if (iova == NULL) {
3844 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3845 start_vpfn, last_vpfn);
3846 return NOTIFY_BAD;
3847 }
3848
David Woodhouseea8ea462014-03-05 17:09:32 +00003849 freelist = domain_unmap(si_domain, iova->pfn_lo,
3850 iova->pfn_hi);
3851
Jiang Liu75f05562014-02-19 14:07:37 +08003852 rcu_read_lock();
3853 for_each_active_iommu(iommu, drhd)
3854 iommu_flush_iotlb_psi(iommu, si_domain->id,
3855 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003856 iova->pfn_hi - iova->pfn_lo + 1,
3857 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003858 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003859 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003860
3861 start_vpfn = iova->pfn_hi + 1;
3862 free_iova_mem(iova);
3863 }
3864 break;
3865 }
3866
3867 return NOTIFY_OK;
3868}
3869
3870static struct notifier_block intel_iommu_memory_nb = {
3871 .notifier_call = intel_iommu_memory_notifier,
3872 .priority = 0
3873};
3874
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003875int __init intel_iommu_init(void)
3876{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003877 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003878 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003879 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003880
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003881 /* VT-d is required for a TXT/tboot launch, so enforce that */
3882 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003883
Jiang Liu3a5670e2014-02-19 14:07:33 +08003884 if (iommu_init_mempool()) {
3885 if (force_on)
3886 panic("tboot: Failed to initialize iommu memory\n");
3887 return -ENOMEM;
3888 }
3889
3890 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003891 if (dmar_table_init()) {
3892 if (force_on)
3893 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003894 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003895 }
3896
Takao Indoh3a93c842013-04-23 17:35:03 +09003897 /*
3898 * Disable translation if already enabled prior to OS handover.
3899 */
Jiang Liu7c919772014-01-06 14:18:18 +08003900 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003901 if (iommu->gcmd & DMA_GCMD_TE)
3902 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003903
Suresh Siddhac2c72862011-08-23 17:05:19 -07003904 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003905 if (force_on)
3906 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003907 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003908 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003909
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003910 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003911 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003912
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003913 if (list_empty(&dmar_rmrr_units))
3914 printk(KERN_INFO "DMAR: No RMRR found\n");
3915
3916 if (list_empty(&dmar_atsr_units))
3917 printk(KERN_INFO "DMAR: No ATSR found\n");
3918
Joseph Cihula51a63e62011-03-21 11:04:24 -07003919 if (dmar_init_reserved_ranges()) {
3920 if (force_on)
3921 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003922 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003923 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003924
3925 init_no_remapping_devices();
3926
Joseph Cihulab7792602011-05-03 00:08:37 -07003927 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003928 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003929 if (force_on)
3930 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003931 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003932 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003933 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003934 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003935 printk(KERN_INFO
3936 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3937
mark gross5e0d2a62008-03-04 15:22:08 -08003938 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003939#ifdef CONFIG_SWIOTLB
3940 swiotlb = 0;
3941#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003942 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003943
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003944 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003945
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003946 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003947 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003948 if (si_domain && !hw_pass_through)
3949 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003950
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003951 intel_iommu_enabled = 1;
3952
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003953 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003954
3955out_free_reserved_range:
3956 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003957out_free_dmar:
3958 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003959 up_write(&dmar_global_lock);
3960 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003961 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003962}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003963
Han, Weidong3199aa62009-02-26 17:31:12 +08003964static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3965 struct pci_dev *pdev)
3966{
3967 struct pci_dev *tmp, *parent;
3968
3969 if (!iommu || !pdev)
3970 return;
3971
3972 /* dependent device detach */
3973 tmp = pci_find_upstream_pcie_bridge(pdev);
3974 /* Secondary interface's bus number and devfn 0 */
3975 if (tmp) {
3976 parent = pdev->bus->self;
3977 while (parent != tmp) {
3978 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003979 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003980 parent = parent->bus->self;
3981 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05003982 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08003983 iommu_detach_dev(iommu,
3984 tmp->subordinate->number, 0);
3985 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01003986 iommu_detach_dev(iommu, tmp->bus->number,
3987 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003988 }
3989}
3990
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003991static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003992 struct pci_dev *pdev)
3993{
Yijing Wangbca2b912013-10-31 17:26:04 +08003994 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08003995 struct intel_iommu *iommu;
3996 unsigned long flags;
3997 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08003998
David Woodhouse276dbf992009-04-04 01:45:37 +01003999 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4000 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004001 if (!iommu)
4002 return;
4003
4004 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004005 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05004006 if (info->segment == pci_domain_nr(pdev->bus) &&
4007 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004008 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004009 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004010 spin_unlock_irqrestore(&device_domain_lock, flags);
4011
Yu Zhao93a23a72009-05-18 13:51:37 +08004012 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004013 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004014 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004015 free_devinfo_mem(info);
4016
4017 spin_lock_irqsave(&device_domain_lock, flags);
4018
4019 if (found)
4020 break;
4021 else
4022 continue;
4023 }
4024
4025 /* if there is no other devices under the same iommu
4026 * owned by this domain, clear this iommu in iommu_bmp
4027 * update iommu count and coherency
4028 */
David Woodhouse276dbf992009-04-04 01:45:37 +01004029 if (iommu == device_to_iommu(info->segment, info->bus,
4030 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08004031 found = 1;
4032 }
4033
Roland Dreier3e7abe22011-07-20 06:22:21 -07004034 spin_unlock_irqrestore(&device_domain_lock, flags);
4035
Weidong Hanc7151a82008-12-08 22:51:37 +08004036 if (found == 0) {
4037 unsigned long tmp_flags;
4038 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004039 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004040 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004041 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004042 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004043
Alex Williamson9b4554b2011-05-24 12:19:04 -04004044 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4045 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4046 spin_lock_irqsave(&iommu->lock, tmp_flags);
4047 clear_bit(domain->id, iommu->domain_ids);
4048 iommu->domains[domain->id] = NULL;
4049 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4050 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004051 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004052}
4053
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004054static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004055{
4056 int adjust_width;
4057
4058 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004059 domain_reserve_special_ranges(domain);
4060
4061 /* calculate AGAW */
4062 domain->gaw = guest_width;
4063 adjust_width = guestwidth_to_adjustwidth(guest_width);
4064 domain->agaw = width_to_agaw(adjust_width);
4065
Weidong Han5e98c4b2008-12-08 23:03:27 +08004066 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004067 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004068 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004069 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004070 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004071
4072 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004073 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004074 if (!domain->pgd)
4075 return -ENOMEM;
4076 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4077 return 0;
4078}
4079
Joerg Roedel5d450802008-12-03 14:52:32 +01004080static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004081{
Joerg Roedel5d450802008-12-03 14:52:32 +01004082 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004083
Jiang Liu92d03cc2014-02-19 14:07:28 +08004084 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004085 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004086 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004087 "intel_iommu_domain_init: dmar_domain == NULL\n");
4088 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004089 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004090 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004091 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004092 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004093 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004094 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004095 }
Allen Kay8140a952011-10-14 12:32:17 -07004096 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004097 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004098
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004099 domain->geometry.aperture_start = 0;
4100 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4101 domain->geometry.force_aperture = true;
4102
Joerg Roedel5d450802008-12-03 14:52:32 +01004103 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004104}
Kay, Allen M38717942008-09-09 18:37:29 +03004105
Joerg Roedel5d450802008-12-03 14:52:32 +01004106static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004107{
Joerg Roedel5d450802008-12-03 14:52:32 +01004108 struct dmar_domain *dmar_domain = domain->priv;
4109
4110 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004111 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004112}
Kay, Allen M38717942008-09-09 18:37:29 +03004113
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004114static int intel_iommu_attach_device(struct iommu_domain *domain,
4115 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004116{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004117 struct dmar_domain *dmar_domain = domain->priv;
4118 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004119 struct intel_iommu *iommu;
4120 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004121
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004122 /* normally pdev is not mapped */
4123 if (unlikely(domain_context_mapped(pdev))) {
4124 struct dmar_domain *old_domain;
4125
4126 old_domain = find_domain(pdev);
4127 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004128 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4129 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4130 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004131 else
4132 domain_remove_dev_info(old_domain);
4133 }
4134 }
4135
David Woodhouse276dbf992009-04-04 01:45:37 +01004136 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4137 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004138 if (!iommu)
4139 return -ENODEV;
4140
4141 /* check if this iommu agaw is sufficient for max mapped address */
4142 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004143 if (addr_width > cap_mgaw(iommu->cap))
4144 addr_width = cap_mgaw(iommu->cap);
4145
4146 if (dmar_domain->max_addr > (1LL << addr_width)) {
4147 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004148 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004149 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004150 return -EFAULT;
4151 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004152 dmar_domain->gaw = addr_width;
4153
4154 /*
4155 * Knock out extra levels of page tables if necessary
4156 */
4157 while (iommu->agaw < dmar_domain->agaw) {
4158 struct dma_pte *pte;
4159
4160 pte = dmar_domain->pgd;
4161 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004162 dmar_domain->pgd = (struct dma_pte *)
4163 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004164 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004165 }
4166 dmar_domain->agaw--;
4167 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004168
David Woodhouse5fe60f42009-08-09 10:53:41 +01004169 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004170}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004171
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004172static void intel_iommu_detach_device(struct iommu_domain *domain,
4173 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004174{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004175 struct dmar_domain *dmar_domain = domain->priv;
4176 struct pci_dev *pdev = to_pci_dev(dev);
4177
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004178 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004179}
Kay, Allen M38717942008-09-09 18:37:29 +03004180
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004181static int intel_iommu_map(struct iommu_domain *domain,
4182 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004183 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004184{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004185 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004186 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004187 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004188 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004189
Joerg Roedeldde57a22008-12-03 15:04:09 +01004190 if (iommu_prot & IOMMU_READ)
4191 prot |= DMA_PTE_READ;
4192 if (iommu_prot & IOMMU_WRITE)
4193 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004194 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4195 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004196
David Woodhouse163cc522009-06-28 00:51:17 +01004197 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004198 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004199 u64 end;
4200
4201 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004202 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004203 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004204 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004205 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004206 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004207 return -EFAULT;
4208 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004209 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004210 }
David Woodhousead051222009-06-28 14:22:28 +01004211 /* Round up size to next multiple of PAGE_SIZE, if it and
4212 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004213 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004214 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4215 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004216 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004217}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004218
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004219static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004220 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004221{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004222 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004223 struct page *freelist = NULL;
4224 struct intel_iommu *iommu;
4225 unsigned long start_pfn, last_pfn;
4226 unsigned int npages;
4227 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004228
David Woodhouse5cf0a762014-03-19 16:07:49 +00004229 /* Cope with horrid API which requires us to unmap more than the
4230 size argument if it happens to be a large-page mapping. */
4231 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4232 BUG();
4233
4234 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4235 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4236
David Woodhouseea8ea462014-03-05 17:09:32 +00004237 start_pfn = iova >> VTD_PAGE_SHIFT;
4238 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4239
4240 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4241
4242 npages = last_pfn - start_pfn + 1;
4243
4244 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4245 iommu = g_iommus[iommu_id];
4246
4247 /*
4248 * find bit position of dmar_domain
4249 */
4250 ndomains = cap_ndoms(iommu->cap);
4251 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4252 if (iommu->domains[num] == dmar_domain)
4253 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4254 npages, !freelist, 0);
4255 }
4256
4257 }
4258
4259 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004260
David Woodhouse163cc522009-06-28 00:51:17 +01004261 if (dmar_domain->max_addr == iova + size)
4262 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004263
David Woodhouse5cf0a762014-03-19 16:07:49 +00004264 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004265}
Kay, Allen M38717942008-09-09 18:37:29 +03004266
Joerg Roedeld14d6572008-12-03 15:06:57 +01004267static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304268 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004269{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004270 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004271 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004272 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004273 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004274
David Woodhouse5cf0a762014-03-19 16:07:49 +00004275 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004276 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004277 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004278
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004279 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004280}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004281
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004282static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4283 unsigned long cap)
4284{
4285 struct dmar_domain *dmar_domain = domain->priv;
4286
4287 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4288 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004289 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004290 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004291
4292 return 0;
4293}
4294
Alex Williamson783f1572012-05-30 14:19:43 -06004295#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4296
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004297static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004298{
4299 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004300 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004301 struct iommu_group *group;
4302 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004303
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004304 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4305 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004306 return -ENODEV;
4307
4308 bridge = pci_find_upstream_pcie_bridge(pdev);
4309 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004310 if (pci_is_pcie(bridge))
4311 dma_pdev = pci_get_domain_bus_and_slot(
4312 pci_domain_nr(pdev->bus),
4313 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004314 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004315 dma_pdev = pci_dev_get(bridge);
4316 } else
4317 dma_pdev = pci_dev_get(pdev);
4318
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004319 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004320 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4321
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004322 /*
4323 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004324 * required ACS flags, add to the same group as lowest numbered
4325 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004326 */
Alex Williamson783f1572012-05-30 14:19:43 -06004327 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004328 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4329 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4330
4331 for (i = 0; i < 8; i++) {
4332 struct pci_dev *tmp;
4333
4334 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4335 if (!tmp)
4336 continue;
4337
4338 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4339 swap_pci_ref(&dma_pdev, tmp);
4340 break;
4341 }
4342 pci_dev_put(tmp);
4343 }
4344 }
Alex Williamson783f1572012-05-30 14:19:43 -06004345
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004346 /*
4347 * Devices on the root bus go through the iommu. If that's not us,
4348 * find the next upstream device and test ACS up to the root bus.
4349 * Finding the next device may require skipping virtual buses.
4350 */
Alex Williamson783f1572012-05-30 14:19:43 -06004351 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004352 struct pci_bus *bus = dma_pdev->bus;
4353
4354 while (!bus->self) {
4355 if (!pci_is_root_bus(bus))
4356 bus = bus->parent;
4357 else
4358 goto root_bus;
4359 }
4360
4361 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004362 break;
4363
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004364 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004365 }
4366
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004367root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004368 group = iommu_group_get(&dma_pdev->dev);
4369 pci_dev_put(dma_pdev);
4370 if (!group) {
4371 group = iommu_group_alloc();
4372 if (IS_ERR(group))
4373 return PTR_ERR(group);
4374 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004375
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004376 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004377
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004378 iommu_group_put(group);
4379 return ret;
4380}
4381
4382static void intel_iommu_remove_device(struct device *dev)
4383{
4384 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004385}
4386
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004387static struct iommu_ops intel_iommu_ops = {
4388 .domain_init = intel_iommu_domain_init,
4389 .domain_destroy = intel_iommu_domain_destroy,
4390 .attach_dev = intel_iommu_attach_device,
4391 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004392 .map = intel_iommu_map,
4393 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004394 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004395 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004396 .add_device = intel_iommu_add_device,
4397 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004398 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004399};
David Woodhouse9af88142009-02-13 23:18:03 +00004400
Daniel Vetter94526182013-01-20 23:50:13 +01004401static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4402{
4403 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4404 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4405 dmar_map_gfx = 0;
4406}
4407
4408DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4409DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4410DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4411DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4412DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4413DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4414DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4415
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004416static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004417{
4418 /*
4419 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004420 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004421 */
4422 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4423 rwbf_quirk = 1;
4424}
4425
4426DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004427DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4428DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4430DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4431DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4432DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004433
Adam Jacksoneecfd572010-08-25 21:17:34 +01004434#define GGC 0x52
4435#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4436#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4437#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4438#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4439#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4440#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4441#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4442#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4443
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004444static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004445{
4446 unsigned short ggc;
4447
Adam Jacksoneecfd572010-08-25 21:17:34 +01004448 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004449 return;
4450
Adam Jacksoneecfd572010-08-25 21:17:34 +01004451 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004452 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4453 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004454 } else if (dmar_map_gfx) {
4455 /* we have to ensure the gfx device is idle before we flush */
4456 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4457 intel_iommu_strict = 1;
4458 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004459}
4460DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4464
David Woodhousee0fc7e02009-09-30 09:12:17 -07004465/* On Tylersburg chipsets, some BIOSes have been known to enable the
4466 ISOCH DMAR unit for the Azalia sound device, but not give it any
4467 TLB entries, which causes it to deadlock. Check for that. We do
4468 this in a function called from init_dmars(), instead of in a PCI
4469 quirk, because we don't want to print the obnoxious "BIOS broken"
4470 message if VT-d is actually disabled.
4471*/
4472static void __init check_tylersburg_isoch(void)
4473{
4474 struct pci_dev *pdev;
4475 uint32_t vtisochctrl;
4476
4477 /* If there's no Azalia in the system anyway, forget it. */
4478 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4479 if (!pdev)
4480 return;
4481 pci_dev_put(pdev);
4482
4483 /* System Management Registers. Might be hidden, in which case
4484 we can't do the sanity check. But that's OK, because the
4485 known-broken BIOSes _don't_ actually hide it, so far. */
4486 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4487 if (!pdev)
4488 return;
4489
4490 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4491 pci_dev_put(pdev);
4492 return;
4493 }
4494
4495 pci_dev_put(pdev);
4496
4497 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4498 if (vtisochctrl & 1)
4499 return;
4500
4501 /* Drop all bits other than the number of TLB entries */
4502 vtisochctrl &= 0x1c;
4503
4504 /* If we have the recommended number of TLB entries (16), fine. */
4505 if (vtisochctrl == 0x10)
4506 return;
4507
4508 /* Zero TLB entries? You get to ride the short bus to school. */
4509 if (!vtisochctrl) {
4510 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4511 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4512 dmi_get_system_info(DMI_BIOS_VENDOR),
4513 dmi_get_system_info(DMI_BIOS_VERSION),
4514 dmi_get_system_info(DMI_PRODUCT_VERSION));
4515 iommu_identity_mapping |= IDENTMAP_AZALIA;
4516 return;
4517 }
4518
4519 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4520 vtisochctrl);
4521}