blob: 1cf885ad5138f941b54fc68d701064e5f76516f9 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
Michael Chan4419dbe2016-02-10 17:33:49 -050072#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040073
74enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050075 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040076 BCM57302,
77 BCM57304,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
Michael Chanebcd4ee2016-06-13 02:25:32 -040081 BCM57404_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040082 BCM57314,
Michael Chanc0c050c2015-10-22 16:01:17 -040083 BCM57304_VF,
84 BCM57404_VF,
85};
86
87/* indexed by enum above */
88static const struct {
89 char *name;
90} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050091 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
92 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040093 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050094 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040095 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050096 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chanebcd4ee2016-06-13 02:25:32 -040097 { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
Michael Chan5049e332016-05-15 03:04:50 -040098 { "Broadcom BCM57314 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040099 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
100 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
101};
102
103static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500104 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400105 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
106 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
David Christensenfbc9a522015-12-27 18:19:29 -0500107 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400108 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
109 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chanebcd4ee2016-06-13 02:25:32 -0400110 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57404_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400111 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400112#ifdef CONFIG_BNXT_SRIOV
113 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
114 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
115#endif
116 { 0 }
117};
118
119MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
120
121static const u16 bnxt_vf_req_snif[] = {
122 HWRM_FUNC_CFG,
123 HWRM_PORT_PHY_QCFG,
124 HWRM_CFA_L2_FILTER_ALLOC,
125};
126
Michael Chan25be8622016-04-05 14:09:00 -0400127static const u16 bnxt_async_events_arr[] = {
128 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
129 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
Michael Chan4bb13ab2016-04-05 14:09:01 -0400130 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
Michael Chanfc0f1922016-06-13 02:25:30 -0400131 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
Michael Chan8cbde112016-04-11 04:11:14 -0400132 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400133};
134
Michael Chanc0c050c2015-10-22 16:01:17 -0400135static bool bnxt_vf_pciid(enum board_idx idx)
136{
137 return (idx == BCM57304_VF || idx == BCM57404_VF);
138}
139
140#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
141#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
142#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
143
144#define BNXT_CP_DB_REARM(db, raw_cons) \
145 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
146
147#define BNXT_CP_DB(db, raw_cons) \
148 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
149
150#define BNXT_CP_DB_IRQ_DIS(db) \
151 writel(DB_CP_IRQ_DIS_FLAGS, db)
152
153static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
154{
155 /* Tell compiler to fetch tx indices from memory. */
156 barrier();
157
158 return bp->tx_ring_size -
159 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
160}
161
162static const u16 bnxt_lhint_arr[] = {
163 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
164 TX_BD_FLAGS_LHINT_512_TO_1023,
165 TX_BD_FLAGS_LHINT_1024_TO_2047,
166 TX_BD_FLAGS_LHINT_1024_TO_2047,
167 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
168 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
169 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
170 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
171 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
172 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
173 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
174 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
175 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
176 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
177 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
178 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
179 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
180 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
181 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
182};
183
184static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
185{
186 struct bnxt *bp = netdev_priv(dev);
187 struct tx_bd *txbd;
188 struct tx_bd_ext *txbd1;
189 struct netdev_queue *txq;
190 int i;
191 dma_addr_t mapping;
192 unsigned int length, pad = 0;
193 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
194 u16 prod, last_frag;
195 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400196 struct bnxt_tx_ring_info *txr;
197 struct bnxt_sw_tx_bd *tx_buf;
198
199 i = skb_get_queue_mapping(skb);
200 if (unlikely(i >= bp->tx_nr_rings)) {
201 dev_kfree_skb_any(skb);
202 return NETDEV_TX_OK;
203 }
204
Michael Chanb6ab4b02016-01-02 23:44:59 -0500205 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400206 txq = netdev_get_tx_queue(dev, i);
207 prod = txr->tx_prod;
208
209 free_size = bnxt_tx_avail(bp, txr);
210 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
211 netif_tx_stop_queue(txq);
212 return NETDEV_TX_BUSY;
213 }
214
215 length = skb->len;
216 len = skb_headlen(skb);
217 last_frag = skb_shinfo(skb)->nr_frags;
218
219 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
220
221 txbd->tx_bd_opaque = prod;
222
223 tx_buf = &txr->tx_buf_ring[prod];
224 tx_buf->skb = skb;
225 tx_buf->nr_frags = last_frag;
226
227 vlan_tag_flags = 0;
228 cfa_action = 0;
229 if (skb_vlan_tag_present(skb)) {
230 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
231 skb_vlan_tag_get(skb);
232 /* Currently supports 8021Q, 8021AD vlan offloads
233 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
234 */
235 if (skb->vlan_proto == htons(ETH_P_8021Q))
236 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
237 }
238
239 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500240 struct tx_push_buffer *tx_push_buf = txr->tx_push;
241 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
242 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
243 void *pdata = tx_push_buf->data;
244 u64 *end;
245 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400246
247 /* Set COAL_NOW to be ready quickly for the next push */
248 tx_push->tx_bd_len_flags_type =
249 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
250 TX_BD_TYPE_LONG_TX_BD |
251 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
252 TX_BD_FLAGS_COAL_NOW |
253 TX_BD_FLAGS_PACKET_END |
254 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
255
256 if (skb->ip_summed == CHECKSUM_PARTIAL)
257 tx_push1->tx_bd_hsize_lflags =
258 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
259 else
260 tx_push1->tx_bd_hsize_lflags = 0;
261
262 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
263 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
264
Michael Chanfbb0fa82016-02-22 02:10:26 -0500265 end = pdata + length;
266 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500267 *end = 0;
268
Michael Chanc0c050c2015-10-22 16:01:17 -0400269 skb_copy_from_linear_data(skb, pdata, len);
270 pdata += len;
271 for (j = 0; j < last_frag; j++) {
272 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
273 void *fptr;
274
275 fptr = skb_frag_address_safe(frag);
276 if (!fptr)
277 goto normal_tx;
278
279 memcpy(pdata, fptr, skb_frag_size(frag));
280 pdata += skb_frag_size(frag);
281 }
282
Michael Chan4419dbe2016-02-10 17:33:49 -0500283 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
284 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400285 prod = NEXT_TX(prod);
286 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
287 memcpy(txbd, tx_push1, sizeof(*txbd));
288 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500289 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400290 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
291 txr->tx_prod = prod;
292
Michael Chanb9a84602016-06-06 02:37:14 -0400293 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400294 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400295 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400296
Michael Chan4419dbe2016-02-10 17:33:49 -0500297 push_len = (length + sizeof(*tx_push) + 7) / 8;
298 if (push_len > 16) {
299 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
300 __iowrite64_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
301 push_len - 16);
302 } else {
303 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
304 push_len);
305 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400306
Michael Chanc0c050c2015-10-22 16:01:17 -0400307 goto tx_done;
308 }
309
310normal_tx:
311 if (length < BNXT_MIN_PKT_SIZE) {
312 pad = BNXT_MIN_PKT_SIZE - length;
313 if (skb_pad(skb, pad)) {
314 /* SKB already freed. */
315 tx_buf->skb = NULL;
316 return NETDEV_TX_OK;
317 }
318 length = BNXT_MIN_PKT_SIZE;
319 }
320
321 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
322
323 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
324 dev_kfree_skb_any(skb);
325 tx_buf->skb = NULL;
326 return NETDEV_TX_OK;
327 }
328
329 dma_unmap_addr_set(tx_buf, mapping, mapping);
330 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
331 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
332
333 txbd->tx_bd_haddr = cpu_to_le64(mapping);
334
335 prod = NEXT_TX(prod);
336 txbd1 = (struct tx_bd_ext *)
337 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
338
339 txbd1->tx_bd_hsize_lflags = 0;
340 if (skb_is_gso(skb)) {
341 u32 hdr_len;
342
343 if (skb->encapsulation)
344 hdr_len = skb_inner_network_offset(skb) +
345 skb_inner_network_header_len(skb) +
346 inner_tcp_hdrlen(skb);
347 else
348 hdr_len = skb_transport_offset(skb) +
349 tcp_hdrlen(skb);
350
351 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
352 TX_BD_FLAGS_T_IPID |
353 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
354 length = skb_shinfo(skb)->gso_size;
355 txbd1->tx_bd_mss = cpu_to_le32(length);
356 length += hdr_len;
357 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
358 txbd1->tx_bd_hsize_lflags =
359 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
360 txbd1->tx_bd_mss = 0;
361 }
362
363 length >>= 9;
364 flags |= bnxt_lhint_arr[length];
365 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
366
367 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
368 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
369 for (i = 0; i < last_frag; i++) {
370 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
371
372 prod = NEXT_TX(prod);
373 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
374
375 len = skb_frag_size(frag);
376 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
377 DMA_TO_DEVICE);
378
379 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
380 goto tx_dma_error;
381
382 tx_buf = &txr->tx_buf_ring[prod];
383 dma_unmap_addr_set(tx_buf, mapping, mapping);
384
385 txbd->tx_bd_haddr = cpu_to_le64(mapping);
386
387 flags = len << TX_BD_LEN_SHIFT;
388 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
389 }
390
391 flags &= ~TX_BD_LEN;
392 txbd->tx_bd_len_flags_type =
393 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
394 TX_BD_FLAGS_PACKET_END);
395
396 netdev_tx_sent_queue(txq, skb->len);
397
398 /* Sync BD data before updating doorbell */
399 wmb();
400
401 prod = NEXT_TX(prod);
402 txr->tx_prod = prod;
403
404 writel(DB_KEY_TX | prod, txr->tx_doorbell);
405 writel(DB_KEY_TX | prod, txr->tx_doorbell);
406
407tx_done:
408
409 mmiowb();
410
411 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
412 netif_tx_stop_queue(txq);
413
414 /* netif_tx_stop_queue() must be done before checking
415 * tx index in bnxt_tx_avail() below, because in
416 * bnxt_tx_int(), we update tx index before checking for
417 * netif_tx_queue_stopped().
418 */
419 smp_mb();
420 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
421 netif_tx_wake_queue(txq);
422 }
423 return NETDEV_TX_OK;
424
425tx_dma_error:
426 last_frag = i;
427
428 /* start back at beginning and unmap skb */
429 prod = txr->tx_prod;
430 tx_buf = &txr->tx_buf_ring[prod];
431 tx_buf->skb = NULL;
432 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
433 skb_headlen(skb), PCI_DMA_TODEVICE);
434 prod = NEXT_TX(prod);
435
436 /* unmap remaining mapped pages */
437 for (i = 0; i < last_frag; i++) {
438 prod = NEXT_TX(prod);
439 tx_buf = &txr->tx_buf_ring[prod];
440 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
441 skb_frag_size(&skb_shinfo(skb)->frags[i]),
442 PCI_DMA_TODEVICE);
443 }
444
445 dev_kfree_skb_any(skb);
446 return NETDEV_TX_OK;
447}
448
449static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
450{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500451 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanb81a90d2016-01-02 23:45:01 -0500452 int index = txr - &bp->tx_ring[0];
Michael Chanc0c050c2015-10-22 16:01:17 -0400453 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
454 u16 cons = txr->tx_cons;
455 struct pci_dev *pdev = bp->pdev;
456 int i;
457 unsigned int tx_bytes = 0;
458
459 for (i = 0; i < nr_pkts; i++) {
460 struct bnxt_sw_tx_bd *tx_buf;
461 struct sk_buff *skb;
462 int j, last;
463
464 tx_buf = &txr->tx_buf_ring[cons];
465 cons = NEXT_TX(cons);
466 skb = tx_buf->skb;
467 tx_buf->skb = NULL;
468
469 if (tx_buf->is_push) {
470 tx_buf->is_push = 0;
471 goto next_tx_int;
472 }
473
474 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
475 skb_headlen(skb), PCI_DMA_TODEVICE);
476 last = tx_buf->nr_frags;
477
478 for (j = 0; j < last; j++) {
479 cons = NEXT_TX(cons);
480 tx_buf = &txr->tx_buf_ring[cons];
481 dma_unmap_page(
482 &pdev->dev,
483 dma_unmap_addr(tx_buf, mapping),
484 skb_frag_size(&skb_shinfo(skb)->frags[j]),
485 PCI_DMA_TODEVICE);
486 }
487
488next_tx_int:
489 cons = NEXT_TX(cons);
490
491 tx_bytes += skb->len;
492 dev_kfree_skb_any(skb);
493 }
494
495 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
496 txr->tx_cons = cons;
497
498 /* Need to make the tx_cons update visible to bnxt_start_xmit()
499 * before checking for netif_tx_queue_stopped(). Without the
500 * memory barrier, there is a small possibility that bnxt_start_xmit()
501 * will miss it and cause the queue to be stopped forever.
502 */
503 smp_mb();
504
505 if (unlikely(netif_tx_queue_stopped(txq)) &&
506 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
507 __netif_tx_lock(txq, smp_processor_id());
508 if (netif_tx_queue_stopped(txq) &&
509 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
510 txr->dev_state != BNXT_DEV_STATE_CLOSING)
511 netif_tx_wake_queue(txq);
512 __netif_tx_unlock(txq);
513 }
514}
515
516static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
517 gfp_t gfp)
518{
519 u8 *data;
520 struct pci_dev *pdev = bp->pdev;
521
522 data = kmalloc(bp->rx_buf_size, gfp);
523 if (!data)
524 return NULL;
525
526 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
527 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
528
529 if (dma_mapping_error(&pdev->dev, *mapping)) {
530 kfree(data);
531 data = NULL;
532 }
533 return data;
534}
535
536static inline int bnxt_alloc_rx_data(struct bnxt *bp,
537 struct bnxt_rx_ring_info *rxr,
538 u16 prod, gfp_t gfp)
539{
540 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
541 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
542 u8 *data;
543 dma_addr_t mapping;
544
545 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
546 if (!data)
547 return -ENOMEM;
548
549 rx_buf->data = data;
550 dma_unmap_addr_set(rx_buf, mapping, mapping);
551
552 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
553
554 return 0;
555}
556
557static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
558 u8 *data)
559{
560 u16 prod = rxr->rx_prod;
561 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
562 struct rx_bd *cons_bd, *prod_bd;
563
564 prod_rx_buf = &rxr->rx_buf_ring[prod];
565 cons_rx_buf = &rxr->rx_buf_ring[cons];
566
567 prod_rx_buf->data = data;
568
569 dma_unmap_addr_set(prod_rx_buf, mapping,
570 dma_unmap_addr(cons_rx_buf, mapping));
571
572 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
573 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
574
575 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
576}
577
578static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
579{
580 u16 next, max = rxr->rx_agg_bmap_size;
581
582 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
583 if (next >= max)
584 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
585 return next;
586}
587
588static inline int bnxt_alloc_rx_page(struct bnxt *bp,
589 struct bnxt_rx_ring_info *rxr,
590 u16 prod, gfp_t gfp)
591{
592 struct rx_bd *rxbd =
593 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
594 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
595 struct pci_dev *pdev = bp->pdev;
596 struct page *page;
597 dma_addr_t mapping;
598 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400599 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400600
Michael Chan89d0a062016-04-25 02:30:51 -0400601 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
602 page = rxr->rx_page;
603 if (!page) {
604 page = alloc_page(gfp);
605 if (!page)
606 return -ENOMEM;
607 rxr->rx_page = page;
608 rxr->rx_page_offset = 0;
609 }
610 offset = rxr->rx_page_offset;
611 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
612 if (rxr->rx_page_offset == PAGE_SIZE)
613 rxr->rx_page = NULL;
614 else
615 get_page(page);
616 } else {
617 page = alloc_page(gfp);
618 if (!page)
619 return -ENOMEM;
620 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400621
Michael Chan89d0a062016-04-25 02:30:51 -0400622 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400623 PCI_DMA_FROMDEVICE);
624 if (dma_mapping_error(&pdev->dev, mapping)) {
625 __free_page(page);
626 return -EIO;
627 }
628
629 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
630 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
631
632 __set_bit(sw_prod, rxr->rx_agg_bmap);
633 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
634 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
635
636 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400637 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400638 rx_agg_buf->mapping = mapping;
639 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
640 rxbd->rx_bd_opaque = sw_prod;
641 return 0;
642}
643
644static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
645 u32 agg_bufs)
646{
647 struct bnxt *bp = bnapi->bp;
648 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500649 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400650 u16 prod = rxr->rx_agg_prod;
651 u16 sw_prod = rxr->rx_sw_agg_prod;
652 u32 i;
653
654 for (i = 0; i < agg_bufs; i++) {
655 u16 cons;
656 struct rx_agg_cmp *agg;
657 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
658 struct rx_bd *prod_bd;
659 struct page *page;
660
661 agg = (struct rx_agg_cmp *)
662 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
663 cons = agg->rx_agg_cmp_opaque;
664 __clear_bit(cons, rxr->rx_agg_bmap);
665
666 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
667 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
668
669 __set_bit(sw_prod, rxr->rx_agg_bmap);
670 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
671 cons_rx_buf = &rxr->rx_agg_ring[cons];
672
673 /* It is possible for sw_prod to be equal to cons, so
674 * set cons_rx_buf->page to NULL first.
675 */
676 page = cons_rx_buf->page;
677 cons_rx_buf->page = NULL;
678 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400679 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400680
681 prod_rx_buf->mapping = cons_rx_buf->mapping;
682
683 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
684
685 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
686 prod_bd->rx_bd_opaque = sw_prod;
687
688 prod = NEXT_RX_AGG(prod);
689 sw_prod = NEXT_RX_AGG(sw_prod);
690 cp_cons = NEXT_CMP(cp_cons);
691 }
692 rxr->rx_agg_prod = prod;
693 rxr->rx_sw_agg_prod = sw_prod;
694}
695
696static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
697 struct bnxt_rx_ring_info *rxr, u16 cons,
698 u16 prod, u8 *data, dma_addr_t dma_addr,
699 unsigned int len)
700{
701 int err;
702 struct sk_buff *skb;
703
704 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
705 if (unlikely(err)) {
706 bnxt_reuse_rx_data(rxr, cons, data);
707 return NULL;
708 }
709
710 skb = build_skb(data, 0);
711 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
712 PCI_DMA_FROMDEVICE);
713 if (!skb) {
714 kfree(data);
715 return NULL;
716 }
717
718 skb_reserve(skb, BNXT_RX_OFFSET);
719 skb_put(skb, len);
720 return skb;
721}
722
723static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
724 struct sk_buff *skb, u16 cp_cons,
725 u32 agg_bufs)
726{
727 struct pci_dev *pdev = bp->pdev;
728 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500729 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400730 u16 prod = rxr->rx_agg_prod;
731 u32 i;
732
733 for (i = 0; i < agg_bufs; i++) {
734 u16 cons, frag_len;
735 struct rx_agg_cmp *agg;
736 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
737 struct page *page;
738 dma_addr_t mapping;
739
740 agg = (struct rx_agg_cmp *)
741 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
742 cons = agg->rx_agg_cmp_opaque;
743 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
744 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
745
746 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400747 skb_fill_page_desc(skb, i, cons_rx_buf->page,
748 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400749 __clear_bit(cons, rxr->rx_agg_bmap);
750
751 /* It is possible for bnxt_alloc_rx_page() to allocate
752 * a sw_prod index that equals the cons index, so we
753 * need to clear the cons entry now.
754 */
755 mapping = dma_unmap_addr(cons_rx_buf, mapping);
756 page = cons_rx_buf->page;
757 cons_rx_buf->page = NULL;
758
759 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
760 struct skb_shared_info *shinfo;
761 unsigned int nr_frags;
762
763 shinfo = skb_shinfo(skb);
764 nr_frags = --shinfo->nr_frags;
765 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
766
767 dev_kfree_skb(skb);
768
769 cons_rx_buf->page = page;
770
771 /* Update prod since possibly some pages have been
772 * allocated already.
773 */
774 rxr->rx_agg_prod = prod;
775 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
776 return NULL;
777 }
778
Michael Chan2839f282016-04-25 02:30:50 -0400779 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400780 PCI_DMA_FROMDEVICE);
781
782 skb->data_len += frag_len;
783 skb->len += frag_len;
784 skb->truesize += PAGE_SIZE;
785
786 prod = NEXT_RX_AGG(prod);
787 cp_cons = NEXT_CMP(cp_cons);
788 }
789 rxr->rx_agg_prod = prod;
790 return skb;
791}
792
793static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
794 u8 agg_bufs, u32 *raw_cons)
795{
796 u16 last;
797 struct rx_agg_cmp *agg;
798
799 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
800 last = RING_CMP(*raw_cons);
801 agg = (struct rx_agg_cmp *)
802 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
803 return RX_AGG_CMP_VALID(agg, *raw_cons);
804}
805
806static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
807 unsigned int len,
808 dma_addr_t mapping)
809{
810 struct bnxt *bp = bnapi->bp;
811 struct pci_dev *pdev = bp->pdev;
812 struct sk_buff *skb;
813
814 skb = napi_alloc_skb(&bnapi->napi, len);
815 if (!skb)
816 return NULL;
817
818 dma_sync_single_for_cpu(&pdev->dev, mapping,
819 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
820
821 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
822
823 dma_sync_single_for_device(&pdev->dev, mapping,
824 bp->rx_copy_thresh,
825 PCI_DMA_FROMDEVICE);
826
827 skb_put(skb, len);
828 return skb;
829}
830
Michael Chanfa7e2812016-05-10 19:18:00 -0400831static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
832 u32 *raw_cons, void *cmp)
833{
834 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
835 struct rx_cmp *rxcmp = cmp;
836 u32 tmp_raw_cons = *raw_cons;
837 u8 cmp_type, agg_bufs = 0;
838
839 cmp_type = RX_CMP_TYPE(rxcmp);
840
841 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
842 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
843 RX_CMP_AGG_BUFS) >>
844 RX_CMP_AGG_BUFS_SHIFT;
845 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
846 struct rx_tpa_end_cmp *tpa_end = cmp;
847
848 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
849 RX_TPA_END_CMP_AGG_BUFS) >>
850 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
851 }
852
853 if (agg_bufs) {
854 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
855 return -EBUSY;
856 }
857 *raw_cons = tmp_raw_cons;
858 return 0;
859}
860
861static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
862{
863 if (!rxr->bnapi->in_reset) {
864 rxr->bnapi->in_reset = true;
865 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
866 schedule_work(&bp->sp_task);
867 }
868 rxr->rx_next_cons = 0xffff;
869}
870
Michael Chanc0c050c2015-10-22 16:01:17 -0400871static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
872 struct rx_tpa_start_cmp *tpa_start,
873 struct rx_tpa_start_cmp_ext *tpa_start1)
874{
875 u8 agg_id = TPA_START_AGG_ID(tpa_start);
876 u16 cons, prod;
877 struct bnxt_tpa_info *tpa_info;
878 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
879 struct rx_bd *prod_bd;
880 dma_addr_t mapping;
881
882 cons = tpa_start->rx_tpa_start_cmp_opaque;
883 prod = rxr->rx_prod;
884 cons_rx_buf = &rxr->rx_buf_ring[cons];
885 prod_rx_buf = &rxr->rx_buf_ring[prod];
886 tpa_info = &rxr->rx_tpa[agg_id];
887
Michael Chanfa7e2812016-05-10 19:18:00 -0400888 if (unlikely(cons != rxr->rx_next_cons)) {
889 bnxt_sched_reset(bp, rxr);
890 return;
891 }
892
Michael Chanc0c050c2015-10-22 16:01:17 -0400893 prod_rx_buf->data = tpa_info->data;
894
895 mapping = tpa_info->mapping;
896 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
897
898 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
899
900 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
901
902 tpa_info->data = cons_rx_buf->data;
903 cons_rx_buf->data = NULL;
904 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
905
906 tpa_info->len =
907 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
908 RX_TPA_START_CMP_LEN_SHIFT;
909 if (likely(TPA_START_HASH_VALID(tpa_start))) {
910 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
911
912 tpa_info->hash_type = PKT_HASH_TYPE_L4;
913 tpa_info->gso_type = SKB_GSO_TCPV4;
914 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
915 if (hash_type == 3)
916 tpa_info->gso_type = SKB_GSO_TCPV6;
917 tpa_info->rss_hash =
918 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
919 } else {
920 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
921 tpa_info->gso_type = 0;
922 if (netif_msg_rx_err(bp))
923 netdev_warn(bp->dev, "TPA packet without valid hash\n");
924 }
925 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
926 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
927
928 rxr->rx_prod = NEXT_RX(prod);
929 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -0400930 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -0400931 cons_rx_buf = &rxr->rx_buf_ring[cons];
932
933 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
934 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
935 cons_rx_buf->data = NULL;
936}
937
938static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
939 u16 cp_cons, u32 agg_bufs)
940{
941 if (agg_bufs)
942 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
943}
944
945#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
946#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
947
948static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
949 struct rx_tpa_end_cmp *tpa_end,
950 struct rx_tpa_end_cmp_ext *tpa_end1,
951 struct sk_buff *skb)
952{
Michael Chand1611c32015-10-25 22:27:57 -0400953#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400954 struct tcphdr *th;
955 int payload_off, tcp_opt_len = 0;
956 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500957 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400958
Michael Chan27e24182015-12-27 18:19:23 -0500959 segs = TPA_END_TPA_SEGS(tpa_end);
960 if (segs == 1)
961 return skb;
962
963 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400964 skb_shinfo(skb)->gso_size =
965 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
966 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
967 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
968 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
969 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
970 if (TPA_END_GRO_TS(tpa_end))
971 tcp_opt_len = 12;
972
Michael Chanc0c050c2015-10-22 16:01:17 -0400973 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
974 struct iphdr *iph;
975
976 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
977 ETH_HLEN;
978 skb_set_network_header(skb, nw_off);
979 iph = ip_hdr(skb);
980 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
981 len = skb->len - skb_transport_offset(skb);
982 th = tcp_hdr(skb);
983 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
984 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
985 struct ipv6hdr *iph;
986
987 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
988 ETH_HLEN;
989 skb_set_network_header(skb, nw_off);
990 iph = ipv6_hdr(skb);
991 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
992 len = skb->len - skb_transport_offset(skb);
993 th = tcp_hdr(skb);
994 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
995 } else {
996 dev_kfree_skb_any(skb);
997 return NULL;
998 }
999 tcp_gro_complete(skb);
1000
1001 if (nw_off) { /* tunnel */
1002 struct udphdr *uh = NULL;
1003
1004 if (skb->protocol == htons(ETH_P_IP)) {
1005 struct iphdr *iph = (struct iphdr *)skb->data;
1006
1007 if (iph->protocol == IPPROTO_UDP)
1008 uh = (struct udphdr *)(iph + 1);
1009 } else {
1010 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1011
1012 if (iph->nexthdr == IPPROTO_UDP)
1013 uh = (struct udphdr *)(iph + 1);
1014 }
1015 if (uh) {
1016 if (uh->check)
1017 skb_shinfo(skb)->gso_type |=
1018 SKB_GSO_UDP_TUNNEL_CSUM;
1019 else
1020 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1021 }
1022 }
1023#endif
1024 return skb;
1025}
1026
1027static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1028 struct bnxt_napi *bnapi,
1029 u32 *raw_cons,
1030 struct rx_tpa_end_cmp *tpa_end,
1031 struct rx_tpa_end_cmp_ext *tpa_end1,
1032 bool *agg_event)
1033{
1034 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001035 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001036 u8 agg_id = TPA_END_AGG_ID(tpa_end);
1037 u8 *data, agg_bufs;
1038 u16 cp_cons = RING_CMP(*raw_cons);
1039 unsigned int len;
1040 struct bnxt_tpa_info *tpa_info;
1041 dma_addr_t mapping;
1042 struct sk_buff *skb;
1043
Michael Chanfa7e2812016-05-10 19:18:00 -04001044 if (unlikely(bnapi->in_reset)) {
1045 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1046
1047 if (rc < 0)
1048 return ERR_PTR(-EBUSY);
1049 return NULL;
1050 }
1051
Michael Chanc0c050c2015-10-22 16:01:17 -04001052 tpa_info = &rxr->rx_tpa[agg_id];
1053 data = tpa_info->data;
1054 prefetch(data);
1055 len = tpa_info->len;
1056 mapping = tpa_info->mapping;
1057
1058 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1059 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1060
1061 if (agg_bufs) {
1062 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1063 return ERR_PTR(-EBUSY);
1064
1065 *agg_event = true;
1066 cp_cons = NEXT_CMP(cp_cons);
1067 }
1068
1069 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1070 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1071 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1072 agg_bufs, (int)MAX_SKB_FRAGS);
1073 return NULL;
1074 }
1075
1076 if (len <= bp->rx_copy_thresh) {
1077 skb = bnxt_copy_skb(bnapi, data, len, mapping);
1078 if (!skb) {
1079 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1080 return NULL;
1081 }
1082 } else {
1083 u8 *new_data;
1084 dma_addr_t new_mapping;
1085
1086 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1087 if (!new_data) {
1088 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1089 return NULL;
1090 }
1091
1092 tpa_info->data = new_data;
1093 tpa_info->mapping = new_mapping;
1094
1095 skb = build_skb(data, 0);
1096 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
1097 PCI_DMA_FROMDEVICE);
1098
1099 if (!skb) {
1100 kfree(data);
1101 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1102 return NULL;
1103 }
1104 skb_reserve(skb, BNXT_RX_OFFSET);
1105 skb_put(skb, len);
1106 }
1107
1108 if (agg_bufs) {
1109 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1110 if (!skb) {
1111 /* Page reuse already handled by bnxt_rx_pages(). */
1112 return NULL;
1113 }
1114 }
1115 skb->protocol = eth_type_trans(skb, bp->dev);
1116
1117 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1118 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1119
Michael Chan8852ddb2016-06-06 02:37:16 -04001120 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1121 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001122 u16 vlan_proto = tpa_info->metadata >>
1123 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001124 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001125
Michael Chan8852ddb2016-06-06 02:37:16 -04001126 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001127 }
1128
1129 skb_checksum_none_assert(skb);
1130 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1131 skb->ip_summed = CHECKSUM_UNNECESSARY;
1132 skb->csum_level =
1133 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1134 }
1135
1136 if (TPA_END_GRO(tpa_end))
1137 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1138
1139 return skb;
1140}
1141
1142/* returns the following:
1143 * 1 - 1 packet successfully received
1144 * 0 - successful TPA_START, packet not completed yet
1145 * -EBUSY - completion ring does not have all the agg buffers yet
1146 * -ENOMEM - packet aborted due to out of memory
1147 * -EIO - packet aborted due to hw error indicated in BD
1148 */
1149static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1150 bool *agg_event)
1151{
1152 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001153 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001154 struct net_device *dev = bp->dev;
1155 struct rx_cmp *rxcmp;
1156 struct rx_cmp_ext *rxcmp1;
1157 u32 tmp_raw_cons = *raw_cons;
1158 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1159 struct bnxt_sw_rx_bd *rx_buf;
1160 unsigned int len;
1161 u8 *data, agg_bufs, cmp_type;
1162 dma_addr_t dma_addr;
1163 struct sk_buff *skb;
1164 int rc = 0;
1165
1166 rxcmp = (struct rx_cmp *)
1167 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1168
1169 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1170 cp_cons = RING_CMP(tmp_raw_cons);
1171 rxcmp1 = (struct rx_cmp_ext *)
1172 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1173
1174 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1175 return -EBUSY;
1176
1177 cmp_type = RX_CMP_TYPE(rxcmp);
1178
1179 prod = rxr->rx_prod;
1180
1181 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1182 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1183 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1184
1185 goto next_rx_no_prod;
1186
1187 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1188 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1189 (struct rx_tpa_end_cmp *)rxcmp,
1190 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1191 agg_event);
1192
1193 if (unlikely(IS_ERR(skb)))
1194 return -EBUSY;
1195
1196 rc = -ENOMEM;
1197 if (likely(skb)) {
1198 skb_record_rx_queue(skb, bnapi->index);
1199 skb_mark_napi_id(skb, &bnapi->napi);
1200 if (bnxt_busy_polling(bnapi))
1201 netif_receive_skb(skb);
1202 else
1203 napi_gro_receive(&bnapi->napi, skb);
1204 rc = 1;
1205 }
1206 goto next_rx_no_prod;
1207 }
1208
1209 cons = rxcmp->rx_cmp_opaque;
1210 rx_buf = &rxr->rx_buf_ring[cons];
1211 data = rx_buf->data;
Michael Chanfa7e2812016-05-10 19:18:00 -04001212 if (unlikely(cons != rxr->rx_next_cons)) {
1213 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1214
1215 bnxt_sched_reset(bp, rxr);
1216 return rc1;
1217 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001218 prefetch(data);
1219
1220 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1221 RX_CMP_AGG_BUFS_SHIFT;
1222
1223 if (agg_bufs) {
1224 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1225 return -EBUSY;
1226
1227 cp_cons = NEXT_CMP(cp_cons);
1228 *agg_event = true;
1229 }
1230
1231 rx_buf->data = NULL;
1232 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1233 bnxt_reuse_rx_data(rxr, cons, data);
1234 if (agg_bufs)
1235 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1236
1237 rc = -EIO;
1238 goto next_rx;
1239 }
1240
1241 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1242 dma_addr = dma_unmap_addr(rx_buf, mapping);
1243
1244 if (len <= bp->rx_copy_thresh) {
1245 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1246 bnxt_reuse_rx_data(rxr, cons, data);
1247 if (!skb) {
1248 rc = -ENOMEM;
1249 goto next_rx;
1250 }
1251 } else {
1252 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1253 if (!skb) {
1254 rc = -ENOMEM;
1255 goto next_rx;
1256 }
1257 }
1258
1259 if (agg_bufs) {
1260 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1261 if (!skb) {
1262 rc = -ENOMEM;
1263 goto next_rx;
1264 }
1265 }
1266
1267 if (RX_CMP_HASH_VALID(rxcmp)) {
1268 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1269 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1270
1271 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1272 if (hash_type != 1 && hash_type != 3)
1273 type = PKT_HASH_TYPE_L3;
1274 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1275 }
1276
1277 skb->protocol = eth_type_trans(skb, dev);
1278
Michael Chan8852ddb2016-06-06 02:37:16 -04001279 if ((rxcmp1->rx_cmp_flags2 &
1280 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1281 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001282 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001283 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001284 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1285
Michael Chan8852ddb2016-06-06 02:37:16 -04001286 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001287 }
1288
1289 skb_checksum_none_assert(skb);
1290 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1291 if (dev->features & NETIF_F_RXCSUM) {
1292 skb->ip_summed = CHECKSUM_UNNECESSARY;
1293 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1294 }
1295 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001296 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1297 if (dev->features & NETIF_F_RXCSUM)
1298 cpr->rx_l4_csum_errors++;
1299 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001300 }
1301
1302 skb_record_rx_queue(skb, bnapi->index);
1303 skb_mark_napi_id(skb, &bnapi->napi);
1304 if (bnxt_busy_polling(bnapi))
1305 netif_receive_skb(skb);
1306 else
1307 napi_gro_receive(&bnapi->napi, skb);
1308 rc = 1;
1309
1310next_rx:
1311 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001312 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001313
1314next_rx_no_prod:
1315 *raw_cons = tmp_raw_cons;
1316
1317 return rc;
1318}
1319
Michael Chan4bb13ab2016-04-05 14:09:01 -04001320#define BNXT_GET_EVENT_PORT(data) \
1321 ((data) & \
1322 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1323
Michael Chanc0c050c2015-10-22 16:01:17 -04001324static int bnxt_async_event_process(struct bnxt *bp,
1325 struct hwrm_async_event_cmpl *cmpl)
1326{
1327 u16 event_id = le16_to_cpu(cmpl->event_id);
1328
1329 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1330 switch (event_id) {
Michael Chan8cbde112016-04-11 04:11:14 -04001331 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1332 u32 data1 = le32_to_cpu(cmpl->event_data1);
1333 struct bnxt_link_info *link_info = &bp->link_info;
1334
1335 if (BNXT_VF(bp))
1336 goto async_event_process_exit;
1337 if (data1 & 0x20000) {
1338 u16 fw_speed = link_info->force_link_speed;
1339 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1340
1341 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1342 speed);
1343 }
1344 /* fall thru */
1345 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001346 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1347 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001348 break;
1349 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1350 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001351 break;
Michael Chan4bb13ab2016-04-05 14:09:01 -04001352 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1353 u32 data1 = le32_to_cpu(cmpl->event_data1);
1354 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1355
1356 if (BNXT_VF(bp))
1357 break;
1358
1359 if (bp->pf.port_id != port_id)
1360 break;
1361
Michael Chan4bb13ab2016-04-05 14:09:01 -04001362 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1363 break;
1364 }
Michael Chanfc0f1922016-06-13 02:25:30 -04001365 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
1366 if (BNXT_PF(bp))
1367 goto async_event_process_exit;
1368 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1369 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001370 default:
1371 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1372 event_id);
Jeffrey Huang19241362016-02-26 04:00:00 -05001373 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001374 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001375 schedule_work(&bp->sp_task);
1376async_event_process_exit:
Michael Chanc0c050c2015-10-22 16:01:17 -04001377 return 0;
1378}
1379
1380static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1381{
1382 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1383 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1384 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1385 (struct hwrm_fwd_req_cmpl *)txcmp;
1386
1387 switch (cmpl_type) {
1388 case CMPL_BASE_TYPE_HWRM_DONE:
1389 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1390 if (seq_id == bp->hwrm_intr_seq_id)
1391 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1392 else
1393 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1394 break;
1395
1396 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1397 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1398
1399 if ((vf_id < bp->pf.first_vf_id) ||
1400 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1401 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1402 vf_id);
1403 return -EINVAL;
1404 }
1405
1406 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1407 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1408 schedule_work(&bp->sp_task);
1409 break;
1410
1411 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1412 bnxt_async_event_process(bp,
1413 (struct hwrm_async_event_cmpl *)txcmp);
1414
1415 default:
1416 break;
1417 }
1418
1419 return 0;
1420}
1421
1422static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1423{
1424 struct bnxt_napi *bnapi = dev_instance;
1425 struct bnxt *bp = bnapi->bp;
1426 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1427 u32 cons = RING_CMP(cpr->cp_raw_cons);
1428
1429 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1430 napi_schedule(&bnapi->napi);
1431 return IRQ_HANDLED;
1432}
1433
1434static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1435{
1436 u32 raw_cons = cpr->cp_raw_cons;
1437 u16 cons = RING_CMP(raw_cons);
1438 struct tx_cmp *txcmp;
1439
1440 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1441
1442 return TX_CMP_VALID(txcmp, raw_cons);
1443}
1444
Michael Chanc0c050c2015-10-22 16:01:17 -04001445static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1446{
1447 struct bnxt_napi *bnapi = dev_instance;
1448 struct bnxt *bp = bnapi->bp;
1449 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1450 u32 cons = RING_CMP(cpr->cp_raw_cons);
1451 u32 int_status;
1452
1453 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1454
1455 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001456 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001457 /* return if erroneous interrupt */
1458 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1459 return IRQ_NONE;
1460 }
1461
1462 /* disable ring IRQ */
1463 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1464
1465 /* Return here if interrupt is shared and is disabled. */
1466 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1467 return IRQ_HANDLED;
1468
1469 napi_schedule(&bnapi->napi);
1470 return IRQ_HANDLED;
1471}
1472
1473static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1474{
1475 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1476 u32 raw_cons = cpr->cp_raw_cons;
1477 u32 cons;
1478 int tx_pkts = 0;
1479 int rx_pkts = 0;
1480 bool rx_event = false;
1481 bool agg_event = false;
1482 struct tx_cmp *txcmp;
1483
1484 while (1) {
1485 int rc;
1486
1487 cons = RING_CMP(raw_cons);
1488 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1489
1490 if (!TX_CMP_VALID(txcmp, raw_cons))
1491 break;
1492
Michael Chan67a95e22016-05-04 16:56:43 -04001493 /* The valid test of the entry must be done first before
1494 * reading any further.
1495 */
Michael Chanb67daab2016-05-15 03:04:51 -04001496 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001497 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1498 tx_pkts++;
1499 /* return full budget so NAPI will complete. */
1500 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1501 rx_pkts = budget;
1502 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1503 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1504 if (likely(rc >= 0))
1505 rx_pkts += rc;
1506 else if (rc == -EBUSY) /* partial completion */
1507 break;
1508 rx_event = true;
1509 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1510 CMPL_BASE_TYPE_HWRM_DONE) ||
1511 (TX_CMP_TYPE(txcmp) ==
1512 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1513 (TX_CMP_TYPE(txcmp) ==
1514 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1515 bnxt_hwrm_handler(bp, txcmp);
1516 }
1517 raw_cons = NEXT_RAW_CMP(raw_cons);
1518
1519 if (rx_pkts == budget)
1520 break;
1521 }
1522
1523 cpr->cp_raw_cons = raw_cons;
1524 /* ACK completion ring before freeing tx ring and producing new
1525 * buffers in rx/agg rings to prevent overflowing the completion
1526 * ring.
1527 */
1528 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1529
1530 if (tx_pkts)
1531 bnxt_tx_int(bp, bnapi, tx_pkts);
1532
1533 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001534 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001535
1536 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1537 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1538 if (agg_event) {
1539 writel(DB_KEY_RX | rxr->rx_agg_prod,
1540 rxr->rx_agg_doorbell);
1541 writel(DB_KEY_RX | rxr->rx_agg_prod,
1542 rxr->rx_agg_doorbell);
1543 }
1544 }
1545 return rx_pkts;
1546}
1547
1548static int bnxt_poll(struct napi_struct *napi, int budget)
1549{
1550 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1551 struct bnxt *bp = bnapi->bp;
1552 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1553 int work_done = 0;
1554
1555 if (!bnxt_lock_napi(bnapi))
1556 return budget;
1557
1558 while (1) {
1559 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1560
1561 if (work_done >= budget)
1562 break;
1563
1564 if (!bnxt_has_work(bp, cpr)) {
1565 napi_complete(napi);
1566 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1567 break;
1568 }
1569 }
1570 mmiowb();
1571 bnxt_unlock_napi(bnapi);
1572 return work_done;
1573}
1574
1575#ifdef CONFIG_NET_RX_BUSY_POLL
1576static int bnxt_busy_poll(struct napi_struct *napi)
1577{
1578 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1579 struct bnxt *bp = bnapi->bp;
1580 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1581 int rx_work, budget = 4;
1582
1583 if (atomic_read(&bp->intr_sem) != 0)
1584 return LL_FLUSH_FAILED;
1585
1586 if (!bnxt_lock_poll(bnapi))
1587 return LL_FLUSH_BUSY;
1588
1589 rx_work = bnxt_poll_work(bp, bnapi, budget);
1590
1591 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1592
1593 bnxt_unlock_poll(bnapi);
1594 return rx_work;
1595}
1596#endif
1597
1598static void bnxt_free_tx_skbs(struct bnxt *bp)
1599{
1600 int i, max_idx;
1601 struct pci_dev *pdev = bp->pdev;
1602
Michael Chanb6ab4b02016-01-02 23:44:59 -05001603 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001604 return;
1605
1606 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1607 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001608 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001609 int j;
1610
Michael Chanc0c050c2015-10-22 16:01:17 -04001611 for (j = 0; j < max_idx;) {
1612 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1613 struct sk_buff *skb = tx_buf->skb;
1614 int k, last;
1615
1616 if (!skb) {
1617 j++;
1618 continue;
1619 }
1620
1621 tx_buf->skb = NULL;
1622
1623 if (tx_buf->is_push) {
1624 dev_kfree_skb(skb);
1625 j += 2;
1626 continue;
1627 }
1628
1629 dma_unmap_single(&pdev->dev,
1630 dma_unmap_addr(tx_buf, mapping),
1631 skb_headlen(skb),
1632 PCI_DMA_TODEVICE);
1633
1634 last = tx_buf->nr_frags;
1635 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001636 for (k = 0; k < last; k++, j++) {
1637 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001638 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1639
Michael Chand612a572016-01-28 03:11:22 -05001640 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001641 dma_unmap_page(
1642 &pdev->dev,
1643 dma_unmap_addr(tx_buf, mapping),
1644 skb_frag_size(frag), PCI_DMA_TODEVICE);
1645 }
1646 dev_kfree_skb(skb);
1647 }
1648 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1649 }
1650}
1651
1652static void bnxt_free_rx_skbs(struct bnxt *bp)
1653{
1654 int i, max_idx, max_agg_idx;
1655 struct pci_dev *pdev = bp->pdev;
1656
Michael Chanb6ab4b02016-01-02 23:44:59 -05001657 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001658 return;
1659
1660 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1661 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1662 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001663 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001664 int j;
1665
Michael Chanc0c050c2015-10-22 16:01:17 -04001666 if (rxr->rx_tpa) {
1667 for (j = 0; j < MAX_TPA; j++) {
1668 struct bnxt_tpa_info *tpa_info =
1669 &rxr->rx_tpa[j];
1670 u8 *data = tpa_info->data;
1671
1672 if (!data)
1673 continue;
1674
1675 dma_unmap_single(
1676 &pdev->dev,
1677 dma_unmap_addr(tpa_info, mapping),
1678 bp->rx_buf_use_size,
1679 PCI_DMA_FROMDEVICE);
1680
1681 tpa_info->data = NULL;
1682
1683 kfree(data);
1684 }
1685 }
1686
1687 for (j = 0; j < max_idx; j++) {
1688 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1689 u8 *data = rx_buf->data;
1690
1691 if (!data)
1692 continue;
1693
1694 dma_unmap_single(&pdev->dev,
1695 dma_unmap_addr(rx_buf, mapping),
1696 bp->rx_buf_use_size,
1697 PCI_DMA_FROMDEVICE);
1698
1699 rx_buf->data = NULL;
1700
1701 kfree(data);
1702 }
1703
1704 for (j = 0; j < max_agg_idx; j++) {
1705 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1706 &rxr->rx_agg_ring[j];
1707 struct page *page = rx_agg_buf->page;
1708
1709 if (!page)
1710 continue;
1711
1712 dma_unmap_page(&pdev->dev,
1713 dma_unmap_addr(rx_agg_buf, mapping),
Michael Chan2839f282016-04-25 02:30:50 -04001714 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001715
1716 rx_agg_buf->page = NULL;
1717 __clear_bit(j, rxr->rx_agg_bmap);
1718
1719 __free_page(page);
1720 }
Michael Chan89d0a062016-04-25 02:30:51 -04001721 if (rxr->rx_page) {
1722 __free_page(rxr->rx_page);
1723 rxr->rx_page = NULL;
1724 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001725 }
1726}
1727
1728static void bnxt_free_skbs(struct bnxt *bp)
1729{
1730 bnxt_free_tx_skbs(bp);
1731 bnxt_free_rx_skbs(bp);
1732}
1733
1734static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1735{
1736 struct pci_dev *pdev = bp->pdev;
1737 int i;
1738
1739 for (i = 0; i < ring->nr_pages; i++) {
1740 if (!ring->pg_arr[i])
1741 continue;
1742
1743 dma_free_coherent(&pdev->dev, ring->page_size,
1744 ring->pg_arr[i], ring->dma_arr[i]);
1745
1746 ring->pg_arr[i] = NULL;
1747 }
1748 if (ring->pg_tbl) {
1749 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1750 ring->pg_tbl, ring->pg_tbl_map);
1751 ring->pg_tbl = NULL;
1752 }
1753 if (ring->vmem_size && *ring->vmem) {
1754 vfree(*ring->vmem);
1755 *ring->vmem = NULL;
1756 }
1757}
1758
1759static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1760{
1761 int i;
1762 struct pci_dev *pdev = bp->pdev;
1763
1764 if (ring->nr_pages > 1) {
1765 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1766 ring->nr_pages * 8,
1767 &ring->pg_tbl_map,
1768 GFP_KERNEL);
1769 if (!ring->pg_tbl)
1770 return -ENOMEM;
1771 }
1772
1773 for (i = 0; i < ring->nr_pages; i++) {
1774 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1775 ring->page_size,
1776 &ring->dma_arr[i],
1777 GFP_KERNEL);
1778 if (!ring->pg_arr[i])
1779 return -ENOMEM;
1780
1781 if (ring->nr_pages > 1)
1782 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1783 }
1784
1785 if (ring->vmem_size) {
1786 *ring->vmem = vzalloc(ring->vmem_size);
1787 if (!(*ring->vmem))
1788 return -ENOMEM;
1789 }
1790 return 0;
1791}
1792
1793static void bnxt_free_rx_rings(struct bnxt *bp)
1794{
1795 int i;
1796
Michael Chanb6ab4b02016-01-02 23:44:59 -05001797 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001798 return;
1799
1800 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001801 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001802 struct bnxt_ring_struct *ring;
1803
Michael Chanc0c050c2015-10-22 16:01:17 -04001804 kfree(rxr->rx_tpa);
1805 rxr->rx_tpa = NULL;
1806
1807 kfree(rxr->rx_agg_bmap);
1808 rxr->rx_agg_bmap = NULL;
1809
1810 ring = &rxr->rx_ring_struct;
1811 bnxt_free_ring(bp, ring);
1812
1813 ring = &rxr->rx_agg_ring_struct;
1814 bnxt_free_ring(bp, ring);
1815 }
1816}
1817
1818static int bnxt_alloc_rx_rings(struct bnxt *bp)
1819{
1820 int i, rc, agg_rings = 0, tpa_rings = 0;
1821
Michael Chanb6ab4b02016-01-02 23:44:59 -05001822 if (!bp->rx_ring)
1823 return -ENOMEM;
1824
Michael Chanc0c050c2015-10-22 16:01:17 -04001825 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1826 agg_rings = 1;
1827
1828 if (bp->flags & BNXT_FLAG_TPA)
1829 tpa_rings = 1;
1830
1831 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001832 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001833 struct bnxt_ring_struct *ring;
1834
Michael Chanc0c050c2015-10-22 16:01:17 -04001835 ring = &rxr->rx_ring_struct;
1836
1837 rc = bnxt_alloc_ring(bp, ring);
1838 if (rc)
1839 return rc;
1840
1841 if (agg_rings) {
1842 u16 mem_size;
1843
1844 ring = &rxr->rx_agg_ring_struct;
1845 rc = bnxt_alloc_ring(bp, ring);
1846 if (rc)
1847 return rc;
1848
1849 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1850 mem_size = rxr->rx_agg_bmap_size / 8;
1851 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1852 if (!rxr->rx_agg_bmap)
1853 return -ENOMEM;
1854
1855 if (tpa_rings) {
1856 rxr->rx_tpa = kcalloc(MAX_TPA,
1857 sizeof(struct bnxt_tpa_info),
1858 GFP_KERNEL);
1859 if (!rxr->rx_tpa)
1860 return -ENOMEM;
1861 }
1862 }
1863 }
1864 return 0;
1865}
1866
1867static void bnxt_free_tx_rings(struct bnxt *bp)
1868{
1869 int i;
1870 struct pci_dev *pdev = bp->pdev;
1871
Michael Chanb6ab4b02016-01-02 23:44:59 -05001872 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001873 return;
1874
1875 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001876 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001877 struct bnxt_ring_struct *ring;
1878
Michael Chanc0c050c2015-10-22 16:01:17 -04001879 if (txr->tx_push) {
1880 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1881 txr->tx_push, txr->tx_push_mapping);
1882 txr->tx_push = NULL;
1883 }
1884
1885 ring = &txr->tx_ring_struct;
1886
1887 bnxt_free_ring(bp, ring);
1888 }
1889}
1890
1891static int bnxt_alloc_tx_rings(struct bnxt *bp)
1892{
1893 int i, j, rc;
1894 struct pci_dev *pdev = bp->pdev;
1895
1896 bp->tx_push_size = 0;
1897 if (bp->tx_push_thresh) {
1898 int push_size;
1899
1900 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1901 bp->tx_push_thresh);
1902
Michael Chan4419dbe2016-02-10 17:33:49 -05001903 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001904 push_size = 0;
1905 bp->tx_push_thresh = 0;
1906 }
1907
1908 bp->tx_push_size = push_size;
1909 }
1910
1911 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001912 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001913 struct bnxt_ring_struct *ring;
1914
Michael Chanc0c050c2015-10-22 16:01:17 -04001915 ring = &txr->tx_ring_struct;
1916
1917 rc = bnxt_alloc_ring(bp, ring);
1918 if (rc)
1919 return rc;
1920
1921 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001922 dma_addr_t mapping;
1923
1924 /* One pre-allocated DMA buffer to backup
1925 * TX push operation
1926 */
1927 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1928 bp->tx_push_size,
1929 &txr->tx_push_mapping,
1930 GFP_KERNEL);
1931
1932 if (!txr->tx_push)
1933 return -ENOMEM;
1934
Michael Chanc0c050c2015-10-22 16:01:17 -04001935 mapping = txr->tx_push_mapping +
1936 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05001937 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001938
Michael Chan4419dbe2016-02-10 17:33:49 -05001939 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04001940 }
1941 ring->queue_id = bp->q_info[j].queue_id;
1942 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1943 j++;
1944 }
1945 return 0;
1946}
1947
1948static void bnxt_free_cp_rings(struct bnxt *bp)
1949{
1950 int i;
1951
1952 if (!bp->bnapi)
1953 return;
1954
1955 for (i = 0; i < bp->cp_nr_rings; i++) {
1956 struct bnxt_napi *bnapi = bp->bnapi[i];
1957 struct bnxt_cp_ring_info *cpr;
1958 struct bnxt_ring_struct *ring;
1959
1960 if (!bnapi)
1961 continue;
1962
1963 cpr = &bnapi->cp_ring;
1964 ring = &cpr->cp_ring_struct;
1965
1966 bnxt_free_ring(bp, ring);
1967 }
1968}
1969
1970static int bnxt_alloc_cp_rings(struct bnxt *bp)
1971{
1972 int i, rc;
1973
1974 for (i = 0; i < bp->cp_nr_rings; i++) {
1975 struct bnxt_napi *bnapi = bp->bnapi[i];
1976 struct bnxt_cp_ring_info *cpr;
1977 struct bnxt_ring_struct *ring;
1978
1979 if (!bnapi)
1980 continue;
1981
1982 cpr = &bnapi->cp_ring;
1983 ring = &cpr->cp_ring_struct;
1984
1985 rc = bnxt_alloc_ring(bp, ring);
1986 if (rc)
1987 return rc;
1988 }
1989 return 0;
1990}
1991
1992static void bnxt_init_ring_struct(struct bnxt *bp)
1993{
1994 int i;
1995
1996 for (i = 0; i < bp->cp_nr_rings; i++) {
1997 struct bnxt_napi *bnapi = bp->bnapi[i];
1998 struct bnxt_cp_ring_info *cpr;
1999 struct bnxt_rx_ring_info *rxr;
2000 struct bnxt_tx_ring_info *txr;
2001 struct bnxt_ring_struct *ring;
2002
2003 if (!bnapi)
2004 continue;
2005
2006 cpr = &bnapi->cp_ring;
2007 ring = &cpr->cp_ring_struct;
2008 ring->nr_pages = bp->cp_nr_pages;
2009 ring->page_size = HW_CMPD_RING_SIZE;
2010 ring->pg_arr = (void **)cpr->cp_desc_ring;
2011 ring->dma_arr = cpr->cp_desc_mapping;
2012 ring->vmem_size = 0;
2013
Michael Chanb6ab4b02016-01-02 23:44:59 -05002014 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002015 if (!rxr)
2016 goto skip_rx;
2017
Michael Chanc0c050c2015-10-22 16:01:17 -04002018 ring = &rxr->rx_ring_struct;
2019 ring->nr_pages = bp->rx_nr_pages;
2020 ring->page_size = HW_RXBD_RING_SIZE;
2021 ring->pg_arr = (void **)rxr->rx_desc_ring;
2022 ring->dma_arr = rxr->rx_desc_mapping;
2023 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2024 ring->vmem = (void **)&rxr->rx_buf_ring;
2025
2026 ring = &rxr->rx_agg_ring_struct;
2027 ring->nr_pages = bp->rx_agg_nr_pages;
2028 ring->page_size = HW_RXBD_RING_SIZE;
2029 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2030 ring->dma_arr = rxr->rx_agg_desc_mapping;
2031 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2032 ring->vmem = (void **)&rxr->rx_agg_ring;
2033
Michael Chan3b2b7d92016-01-02 23:45:00 -05002034skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002035 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002036 if (!txr)
2037 continue;
2038
Michael Chanc0c050c2015-10-22 16:01:17 -04002039 ring = &txr->tx_ring_struct;
2040 ring->nr_pages = bp->tx_nr_pages;
2041 ring->page_size = HW_RXBD_RING_SIZE;
2042 ring->pg_arr = (void **)txr->tx_desc_ring;
2043 ring->dma_arr = txr->tx_desc_mapping;
2044 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2045 ring->vmem = (void **)&txr->tx_buf_ring;
2046 }
2047}
2048
2049static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2050{
2051 int i;
2052 u32 prod;
2053 struct rx_bd **rx_buf_ring;
2054
2055 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2056 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2057 int j;
2058 struct rx_bd *rxbd;
2059
2060 rxbd = rx_buf_ring[i];
2061 if (!rxbd)
2062 continue;
2063
2064 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2065 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2066 rxbd->rx_bd_opaque = prod;
2067 }
2068 }
2069}
2070
2071static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2072{
2073 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002074 struct bnxt_rx_ring_info *rxr;
2075 struct bnxt_ring_struct *ring;
2076 u32 prod, type;
2077 int i;
2078
Michael Chanc0c050c2015-10-22 16:01:17 -04002079 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2080 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2081
2082 if (NET_IP_ALIGN == 2)
2083 type |= RX_BD_FLAGS_SOP;
2084
Michael Chanb6ab4b02016-01-02 23:44:59 -05002085 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002086 ring = &rxr->rx_ring_struct;
2087 bnxt_init_rxbd_pages(ring, type);
2088
2089 prod = rxr->rx_prod;
2090 for (i = 0; i < bp->rx_ring_size; i++) {
2091 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2092 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2093 ring_nr, i, bp->rx_ring_size);
2094 break;
2095 }
2096 prod = NEXT_RX(prod);
2097 }
2098 rxr->rx_prod = prod;
2099 ring->fw_ring_id = INVALID_HW_RING_ID;
2100
Michael Chanedd0c2c2015-12-27 18:19:19 -05002101 ring = &rxr->rx_agg_ring_struct;
2102 ring->fw_ring_id = INVALID_HW_RING_ID;
2103
Michael Chanc0c050c2015-10-22 16:01:17 -04002104 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2105 return 0;
2106
Michael Chan2839f282016-04-25 02:30:50 -04002107 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002108 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2109
2110 bnxt_init_rxbd_pages(ring, type);
2111
2112 prod = rxr->rx_agg_prod;
2113 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2114 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2115 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2116 ring_nr, i, bp->rx_ring_size);
2117 break;
2118 }
2119 prod = NEXT_RX_AGG(prod);
2120 }
2121 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002122
2123 if (bp->flags & BNXT_FLAG_TPA) {
2124 if (rxr->rx_tpa) {
2125 u8 *data;
2126 dma_addr_t mapping;
2127
2128 for (i = 0; i < MAX_TPA; i++) {
2129 data = __bnxt_alloc_rx_data(bp, &mapping,
2130 GFP_KERNEL);
2131 if (!data)
2132 return -ENOMEM;
2133
2134 rxr->rx_tpa[i].data = data;
2135 rxr->rx_tpa[i].mapping = mapping;
2136 }
2137 } else {
2138 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2139 return -ENOMEM;
2140 }
2141 }
2142
2143 return 0;
2144}
2145
2146static int bnxt_init_rx_rings(struct bnxt *bp)
2147{
2148 int i, rc = 0;
2149
2150 for (i = 0; i < bp->rx_nr_rings; i++) {
2151 rc = bnxt_init_one_rx_ring(bp, i);
2152 if (rc)
2153 break;
2154 }
2155
2156 return rc;
2157}
2158
2159static int bnxt_init_tx_rings(struct bnxt *bp)
2160{
2161 u16 i;
2162
2163 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2164 MAX_SKB_FRAGS + 1);
2165
2166 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002167 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002168 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2169
2170 ring->fw_ring_id = INVALID_HW_RING_ID;
2171 }
2172
2173 return 0;
2174}
2175
2176static void bnxt_free_ring_grps(struct bnxt *bp)
2177{
2178 kfree(bp->grp_info);
2179 bp->grp_info = NULL;
2180}
2181
2182static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2183{
2184 int i;
2185
2186 if (irq_re_init) {
2187 bp->grp_info = kcalloc(bp->cp_nr_rings,
2188 sizeof(struct bnxt_ring_grp_info),
2189 GFP_KERNEL);
2190 if (!bp->grp_info)
2191 return -ENOMEM;
2192 }
2193 for (i = 0; i < bp->cp_nr_rings; i++) {
2194 if (irq_re_init)
2195 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2196 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2197 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2198 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2199 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2200 }
2201 return 0;
2202}
2203
2204static void bnxt_free_vnics(struct bnxt *bp)
2205{
2206 kfree(bp->vnic_info);
2207 bp->vnic_info = NULL;
2208 bp->nr_vnics = 0;
2209}
2210
2211static int bnxt_alloc_vnics(struct bnxt *bp)
2212{
2213 int num_vnics = 1;
2214
2215#ifdef CONFIG_RFS_ACCEL
2216 if (bp->flags & BNXT_FLAG_RFS)
2217 num_vnics += bp->rx_nr_rings;
2218#endif
2219
2220 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2221 GFP_KERNEL);
2222 if (!bp->vnic_info)
2223 return -ENOMEM;
2224
2225 bp->nr_vnics = num_vnics;
2226 return 0;
2227}
2228
2229static void bnxt_init_vnics(struct bnxt *bp)
2230{
2231 int i;
2232
2233 for (i = 0; i < bp->nr_vnics; i++) {
2234 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2235
2236 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2237 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2238 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2239
2240 if (bp->vnic_info[i].rss_hash_key) {
2241 if (i == 0)
2242 prandom_bytes(vnic->rss_hash_key,
2243 HW_HASH_KEY_SIZE);
2244 else
2245 memcpy(vnic->rss_hash_key,
2246 bp->vnic_info[0].rss_hash_key,
2247 HW_HASH_KEY_SIZE);
2248 }
2249 }
2250}
2251
2252static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2253{
2254 int pages;
2255
2256 pages = ring_size / desc_per_pg;
2257
2258 if (!pages)
2259 return 1;
2260
2261 pages++;
2262
2263 while (pages & (pages - 1))
2264 pages++;
2265
2266 return pages;
2267}
2268
2269static void bnxt_set_tpa_flags(struct bnxt *bp)
2270{
2271 bp->flags &= ~BNXT_FLAG_TPA;
2272 if (bp->dev->features & NETIF_F_LRO)
2273 bp->flags |= BNXT_FLAG_LRO;
2274 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2275 bp->flags |= BNXT_FLAG_GRO;
2276}
2277
2278/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2279 * be set on entry.
2280 */
2281void bnxt_set_ring_params(struct bnxt *bp)
2282{
2283 u32 ring_size, rx_size, rx_space;
2284 u32 agg_factor = 0, agg_ring_size = 0;
2285
2286 /* 8 for CRC and VLAN */
2287 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2288
2289 rx_space = rx_size + NET_SKB_PAD +
2290 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2291
2292 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2293 ring_size = bp->rx_ring_size;
2294 bp->rx_agg_ring_size = 0;
2295 bp->rx_agg_nr_pages = 0;
2296
2297 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002298 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002299
2300 bp->flags &= ~BNXT_FLAG_JUMBO;
2301 if (rx_space > PAGE_SIZE) {
2302 u32 jumbo_factor;
2303
2304 bp->flags |= BNXT_FLAG_JUMBO;
2305 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2306 if (jumbo_factor > agg_factor)
2307 agg_factor = jumbo_factor;
2308 }
2309 agg_ring_size = ring_size * agg_factor;
2310
2311 if (agg_ring_size) {
2312 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2313 RX_DESC_CNT);
2314 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2315 u32 tmp = agg_ring_size;
2316
2317 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2318 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2319 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2320 tmp, agg_ring_size);
2321 }
2322 bp->rx_agg_ring_size = agg_ring_size;
2323 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2324 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2325 rx_space = rx_size + NET_SKB_PAD +
2326 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2327 }
2328
2329 bp->rx_buf_use_size = rx_size;
2330 bp->rx_buf_size = rx_space;
2331
2332 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2333 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2334
2335 ring_size = bp->tx_ring_size;
2336 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2337 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2338
2339 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2340 bp->cp_ring_size = ring_size;
2341
2342 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2343 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2344 bp->cp_nr_pages = MAX_CP_PAGES;
2345 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2346 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2347 ring_size, bp->cp_ring_size);
2348 }
2349 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2350 bp->cp_ring_mask = bp->cp_bit - 1;
2351}
2352
2353static void bnxt_free_vnic_attributes(struct bnxt *bp)
2354{
2355 int i;
2356 struct bnxt_vnic_info *vnic;
2357 struct pci_dev *pdev = bp->pdev;
2358
2359 if (!bp->vnic_info)
2360 return;
2361
2362 for (i = 0; i < bp->nr_vnics; i++) {
2363 vnic = &bp->vnic_info[i];
2364
2365 kfree(vnic->fw_grp_ids);
2366 vnic->fw_grp_ids = NULL;
2367
2368 kfree(vnic->uc_list);
2369 vnic->uc_list = NULL;
2370
2371 if (vnic->mc_list) {
2372 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2373 vnic->mc_list, vnic->mc_list_mapping);
2374 vnic->mc_list = NULL;
2375 }
2376
2377 if (vnic->rss_table) {
2378 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2379 vnic->rss_table,
2380 vnic->rss_table_dma_addr);
2381 vnic->rss_table = NULL;
2382 }
2383
2384 vnic->rss_hash_key = NULL;
2385 vnic->flags = 0;
2386 }
2387}
2388
2389static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2390{
2391 int i, rc = 0, size;
2392 struct bnxt_vnic_info *vnic;
2393 struct pci_dev *pdev = bp->pdev;
2394 int max_rings;
2395
2396 for (i = 0; i < bp->nr_vnics; i++) {
2397 vnic = &bp->vnic_info[i];
2398
2399 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2400 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2401
2402 if (mem_size > 0) {
2403 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2404 if (!vnic->uc_list) {
2405 rc = -ENOMEM;
2406 goto out;
2407 }
2408 }
2409 }
2410
2411 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2412 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2413 vnic->mc_list =
2414 dma_alloc_coherent(&pdev->dev,
2415 vnic->mc_list_size,
2416 &vnic->mc_list_mapping,
2417 GFP_KERNEL);
2418 if (!vnic->mc_list) {
2419 rc = -ENOMEM;
2420 goto out;
2421 }
2422 }
2423
2424 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2425 max_rings = bp->rx_nr_rings;
2426 else
2427 max_rings = 1;
2428
2429 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2430 if (!vnic->fw_grp_ids) {
2431 rc = -ENOMEM;
2432 goto out;
2433 }
2434
2435 /* Allocate rss table and hash key */
2436 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2437 &vnic->rss_table_dma_addr,
2438 GFP_KERNEL);
2439 if (!vnic->rss_table) {
2440 rc = -ENOMEM;
2441 goto out;
2442 }
2443
2444 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2445
2446 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2447 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2448 }
2449 return 0;
2450
2451out:
2452 return rc;
2453}
2454
2455static void bnxt_free_hwrm_resources(struct bnxt *bp)
2456{
2457 struct pci_dev *pdev = bp->pdev;
2458
2459 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2460 bp->hwrm_cmd_resp_dma_addr);
2461
2462 bp->hwrm_cmd_resp_addr = NULL;
2463 if (bp->hwrm_dbg_resp_addr) {
2464 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2465 bp->hwrm_dbg_resp_addr,
2466 bp->hwrm_dbg_resp_dma_addr);
2467
2468 bp->hwrm_dbg_resp_addr = NULL;
2469 }
2470}
2471
2472static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2473{
2474 struct pci_dev *pdev = bp->pdev;
2475
2476 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2477 &bp->hwrm_cmd_resp_dma_addr,
2478 GFP_KERNEL);
2479 if (!bp->hwrm_cmd_resp_addr)
2480 return -ENOMEM;
2481 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2482 HWRM_DBG_REG_BUF_SIZE,
2483 &bp->hwrm_dbg_resp_dma_addr,
2484 GFP_KERNEL);
2485 if (!bp->hwrm_dbg_resp_addr)
2486 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2487
2488 return 0;
2489}
2490
2491static void bnxt_free_stats(struct bnxt *bp)
2492{
2493 u32 size, i;
2494 struct pci_dev *pdev = bp->pdev;
2495
Michael Chan3bdf56c2016-03-07 15:38:45 -05002496 if (bp->hw_rx_port_stats) {
2497 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2498 bp->hw_rx_port_stats,
2499 bp->hw_rx_port_stats_map);
2500 bp->hw_rx_port_stats = NULL;
2501 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2502 }
2503
Michael Chanc0c050c2015-10-22 16:01:17 -04002504 if (!bp->bnapi)
2505 return;
2506
2507 size = sizeof(struct ctx_hw_stats);
2508
2509 for (i = 0; i < bp->cp_nr_rings; i++) {
2510 struct bnxt_napi *bnapi = bp->bnapi[i];
2511 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2512
2513 if (cpr->hw_stats) {
2514 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2515 cpr->hw_stats_map);
2516 cpr->hw_stats = NULL;
2517 }
2518 }
2519}
2520
2521static int bnxt_alloc_stats(struct bnxt *bp)
2522{
2523 u32 size, i;
2524 struct pci_dev *pdev = bp->pdev;
2525
2526 size = sizeof(struct ctx_hw_stats);
2527
2528 for (i = 0; i < bp->cp_nr_rings; i++) {
2529 struct bnxt_napi *bnapi = bp->bnapi[i];
2530 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2531
2532 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2533 &cpr->hw_stats_map,
2534 GFP_KERNEL);
2535 if (!cpr->hw_stats)
2536 return -ENOMEM;
2537
2538 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2539 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002540
2541 if (BNXT_PF(bp)) {
2542 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2543 sizeof(struct tx_port_stats) + 1024;
2544
2545 bp->hw_rx_port_stats =
2546 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2547 &bp->hw_rx_port_stats_map,
2548 GFP_KERNEL);
2549 if (!bp->hw_rx_port_stats)
2550 return -ENOMEM;
2551
2552 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2553 512;
2554 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2555 sizeof(struct rx_port_stats) + 512;
2556 bp->flags |= BNXT_FLAG_PORT_STATS;
2557 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002558 return 0;
2559}
2560
2561static void bnxt_clear_ring_indices(struct bnxt *bp)
2562{
2563 int i;
2564
2565 if (!bp->bnapi)
2566 return;
2567
2568 for (i = 0; i < bp->cp_nr_rings; i++) {
2569 struct bnxt_napi *bnapi = bp->bnapi[i];
2570 struct bnxt_cp_ring_info *cpr;
2571 struct bnxt_rx_ring_info *rxr;
2572 struct bnxt_tx_ring_info *txr;
2573
2574 if (!bnapi)
2575 continue;
2576
2577 cpr = &bnapi->cp_ring;
2578 cpr->cp_raw_cons = 0;
2579
Michael Chanb6ab4b02016-01-02 23:44:59 -05002580 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002581 if (txr) {
2582 txr->tx_prod = 0;
2583 txr->tx_cons = 0;
2584 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002585
Michael Chanb6ab4b02016-01-02 23:44:59 -05002586 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002587 if (rxr) {
2588 rxr->rx_prod = 0;
2589 rxr->rx_agg_prod = 0;
2590 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002591 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002592 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002593 }
2594}
2595
2596static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2597{
2598#ifdef CONFIG_RFS_ACCEL
2599 int i;
2600
2601 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2602 * safe to delete the hash table.
2603 */
2604 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2605 struct hlist_head *head;
2606 struct hlist_node *tmp;
2607 struct bnxt_ntuple_filter *fltr;
2608
2609 head = &bp->ntp_fltr_hash_tbl[i];
2610 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2611 hlist_del(&fltr->hash);
2612 kfree(fltr);
2613 }
2614 }
2615 if (irq_reinit) {
2616 kfree(bp->ntp_fltr_bmap);
2617 bp->ntp_fltr_bmap = NULL;
2618 }
2619 bp->ntp_fltr_count = 0;
2620#endif
2621}
2622
2623static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2624{
2625#ifdef CONFIG_RFS_ACCEL
2626 int i, rc = 0;
2627
2628 if (!(bp->flags & BNXT_FLAG_RFS))
2629 return 0;
2630
2631 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2632 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2633
2634 bp->ntp_fltr_count = 0;
2635 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2636 GFP_KERNEL);
2637
2638 if (!bp->ntp_fltr_bmap)
2639 rc = -ENOMEM;
2640
2641 return rc;
2642#else
2643 return 0;
2644#endif
2645}
2646
2647static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2648{
2649 bnxt_free_vnic_attributes(bp);
2650 bnxt_free_tx_rings(bp);
2651 bnxt_free_rx_rings(bp);
2652 bnxt_free_cp_rings(bp);
2653 bnxt_free_ntp_fltrs(bp, irq_re_init);
2654 if (irq_re_init) {
2655 bnxt_free_stats(bp);
2656 bnxt_free_ring_grps(bp);
2657 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002658 kfree(bp->tx_ring);
2659 bp->tx_ring = NULL;
2660 kfree(bp->rx_ring);
2661 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002662 kfree(bp->bnapi);
2663 bp->bnapi = NULL;
2664 } else {
2665 bnxt_clear_ring_indices(bp);
2666 }
2667}
2668
2669static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2670{
Michael Chan01657bc2016-01-02 23:45:03 -05002671 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002672 void *bnapi;
2673
2674 if (irq_re_init) {
2675 /* Allocate bnapi mem pointer array and mem block for
2676 * all queues
2677 */
2678 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2679 bp->cp_nr_rings);
2680 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2681 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2682 if (!bnapi)
2683 return -ENOMEM;
2684
2685 bp->bnapi = bnapi;
2686 bnapi += arr_size;
2687 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2688 bp->bnapi[i] = bnapi;
2689 bp->bnapi[i]->index = i;
2690 bp->bnapi[i]->bp = bp;
2691 }
2692
Michael Chanb6ab4b02016-01-02 23:44:59 -05002693 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2694 sizeof(struct bnxt_rx_ring_info),
2695 GFP_KERNEL);
2696 if (!bp->rx_ring)
2697 return -ENOMEM;
2698
2699 for (i = 0; i < bp->rx_nr_rings; i++) {
2700 bp->rx_ring[i].bnapi = bp->bnapi[i];
2701 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2702 }
2703
2704 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2705 sizeof(struct bnxt_tx_ring_info),
2706 GFP_KERNEL);
2707 if (!bp->tx_ring)
2708 return -ENOMEM;
2709
Michael Chan01657bc2016-01-02 23:45:03 -05002710 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
2711 j = 0;
2712 else
2713 j = bp->rx_nr_rings;
2714
2715 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
2716 bp->tx_ring[i].bnapi = bp->bnapi[j];
2717 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chanb6ab4b02016-01-02 23:44:59 -05002718 }
2719
Michael Chanc0c050c2015-10-22 16:01:17 -04002720 rc = bnxt_alloc_stats(bp);
2721 if (rc)
2722 goto alloc_mem_err;
2723
2724 rc = bnxt_alloc_ntp_fltrs(bp);
2725 if (rc)
2726 goto alloc_mem_err;
2727
2728 rc = bnxt_alloc_vnics(bp);
2729 if (rc)
2730 goto alloc_mem_err;
2731 }
2732
2733 bnxt_init_ring_struct(bp);
2734
2735 rc = bnxt_alloc_rx_rings(bp);
2736 if (rc)
2737 goto alloc_mem_err;
2738
2739 rc = bnxt_alloc_tx_rings(bp);
2740 if (rc)
2741 goto alloc_mem_err;
2742
2743 rc = bnxt_alloc_cp_rings(bp);
2744 if (rc)
2745 goto alloc_mem_err;
2746
2747 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2748 BNXT_VNIC_UCAST_FLAG;
2749 rc = bnxt_alloc_vnic_attributes(bp);
2750 if (rc)
2751 goto alloc_mem_err;
2752 return 0;
2753
2754alloc_mem_err:
2755 bnxt_free_mem(bp, true);
2756 return rc;
2757}
2758
2759void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2760 u16 cmpl_ring, u16 target_id)
2761{
Michael Chana8643e12016-02-26 04:00:05 -05002762 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04002763
Michael Chana8643e12016-02-26 04:00:05 -05002764 req->req_type = cpu_to_le16(req_type);
2765 req->cmpl_ring = cpu_to_le16(cmpl_ring);
2766 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002767 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2768}
2769
Michael Chanfbfbc482016-02-26 04:00:07 -05002770static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
2771 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002772{
Michael Chana11fa2b2016-05-15 03:04:47 -04002773 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05002774 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04002775 u32 *data = msg;
2776 __le32 *resp_len, *valid;
2777 u16 cp_ring_id, len = 0;
2778 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2779
Michael Chana8643e12016-02-26 04:00:05 -05002780 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04002781 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05002782 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04002783 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2784
2785 /* Write request msg to hwrm channel */
2786 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2787
Michael Chane6ef2692016-03-28 19:46:05 -04002788 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05002789 writel(0, bp->bar0 + i);
2790
Michael Chanc0c050c2015-10-22 16:01:17 -04002791 /* currently supports only one outstanding message */
2792 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05002793 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002794
2795 /* Ring channel doorbell */
2796 writel(1, bp->bar0 + 0x100);
2797
Michael Chanff4fe812016-02-26 04:00:04 -05002798 if (!timeout)
2799 timeout = DFLT_HWRM_CMD_TIMEOUT;
2800
Michael Chanc0c050c2015-10-22 16:01:17 -04002801 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04002802 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04002803 if (intr_process) {
2804 /* Wait until hwrm response cmpl interrupt is processed */
2805 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04002806 i++ < tmo_count) {
2807 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002808 }
2809
2810 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2811 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05002812 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04002813 return -1;
2814 }
2815 } else {
2816 /* Check if response len is updated */
2817 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04002818 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002819 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2820 HWRM_RESP_LEN_SFT;
2821 if (len)
2822 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002823 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002824 }
2825
Michael Chana11fa2b2016-05-15 03:04:47 -04002826 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002827 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002828 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04002829 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04002830 return -1;
2831 }
2832
2833 /* Last word of resp contains valid bit */
2834 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04002835 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002836 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2837 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002838 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04002839 }
2840
Michael Chana11fa2b2016-05-15 03:04:47 -04002841 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002842 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002843 timeout, le16_to_cpu(req->req_type),
2844 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04002845 return -1;
2846 }
2847 }
2848
2849 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05002850 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002851 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2852 le16_to_cpu(resp->req_type),
2853 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05002854 return rc;
2855}
2856
2857int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2858{
2859 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04002860}
2861
2862int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2863{
2864 int rc;
2865
2866 mutex_lock(&bp->hwrm_cmd_lock);
2867 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2868 mutex_unlock(&bp->hwrm_cmd_lock);
2869 return rc;
2870}
2871
Michael Chan90e209212016-02-26 04:00:08 -05002872int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
2873 int timeout)
2874{
2875 int rc;
2876
2877 mutex_lock(&bp->hwrm_cmd_lock);
2878 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
2879 mutex_unlock(&bp->hwrm_cmd_lock);
2880 return rc;
2881}
2882
Michael Chanc0c050c2015-10-22 16:01:17 -04002883static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2884{
2885 struct hwrm_func_drv_rgtr_input req = {0};
2886 int i;
Michael Chan25be8622016-04-05 14:09:00 -04002887 DECLARE_BITMAP(async_events_bmap, 256);
2888 u32 *events = (u32 *)async_events_bmap;
Michael Chanc0c050c2015-10-22 16:01:17 -04002889
2890 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2891
2892 req.enables =
2893 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2894 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2895 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2896
Michael Chan25be8622016-04-05 14:09:00 -04002897 memset(async_events_bmap, 0, sizeof(async_events_bmap));
2898 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
2899 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
2900
2901 for (i = 0; i < 8; i++)
2902 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
2903
Michael Chan11f15ed2016-04-05 14:08:55 -04002904 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04002905 req.ver_maj = DRV_VER_MAJ;
2906 req.ver_min = DRV_VER_MIN;
2907 req.ver_upd = DRV_VER_UPD;
2908
2909 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002910 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002911 u32 *data = (u32 *)vf_req_snif_bmap;
2912
Michael Chande68f5de2015-12-09 19:35:41 -05002913 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002914 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2915 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2916
Michael Chande68f5de2015-12-09 19:35:41 -05002917 for (i = 0; i < 8; i++)
2918 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2919
Michael Chanc0c050c2015-10-22 16:01:17 -04002920 req.enables |=
2921 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2922 }
2923
2924 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2925}
2926
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002927static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2928{
2929 struct hwrm_func_drv_unrgtr_input req = {0};
2930
2931 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2932 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2933}
2934
Michael Chanc0c050c2015-10-22 16:01:17 -04002935static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2936{
2937 u32 rc = 0;
2938 struct hwrm_tunnel_dst_port_free_input req = {0};
2939
2940 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2941 req.tunnel_type = tunnel_type;
2942
2943 switch (tunnel_type) {
2944 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2945 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2946 break;
2947 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2948 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2949 break;
2950 default:
2951 break;
2952 }
2953
2954 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2955 if (rc)
2956 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2957 rc);
2958 return rc;
2959}
2960
2961static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2962 u8 tunnel_type)
2963{
2964 u32 rc = 0;
2965 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2966 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2967
2968 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2969
2970 req.tunnel_type = tunnel_type;
2971 req.tunnel_dst_port_val = port;
2972
2973 mutex_lock(&bp->hwrm_cmd_lock);
2974 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2975 if (rc) {
2976 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2977 rc);
2978 goto err_out;
2979 }
2980
2981 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2982 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2983
2984 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2985 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2986err_out:
2987 mutex_unlock(&bp->hwrm_cmd_lock);
2988 return rc;
2989}
2990
2991static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
2992{
2993 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
2994 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2995
2996 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05002997 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002998
2999 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3000 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3001 req.mask = cpu_to_le32(vnic->rx_mask);
3002 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3003}
3004
3005#ifdef CONFIG_RFS_ACCEL
3006static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3007 struct bnxt_ntuple_filter *fltr)
3008{
3009 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3010
3011 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3012 req.ntuple_filter_id = fltr->filter_id;
3013 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3014}
3015
3016#define BNXT_NTP_FLTR_FLAGS \
3017 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3018 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3019 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3020 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3021 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3022 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3023 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3024 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3025 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3026 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3027 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3028 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3029 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003030 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003031
3032static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3033 struct bnxt_ntuple_filter *fltr)
3034{
3035 int rc = 0;
3036 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3037 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3038 bp->hwrm_cmd_resp_addr;
3039 struct flow_keys *keys = &fltr->fkeys;
3040 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3041
3042 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
3043 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
3044
3045 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3046
3047 req.ethertype = htons(ETH_P_IP);
3048 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003049 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003050 req.ip_protocol = keys->basic.ip_proto;
3051
3052 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3053 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3054 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3055 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3056
3057 req.src_port = keys->ports.src;
3058 req.src_port_mask = cpu_to_be16(0xffff);
3059 req.dst_port = keys->ports.dst;
3060 req.dst_port_mask = cpu_to_be16(0xffff);
3061
Michael Chanc1935542015-12-27 18:19:28 -05003062 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003063 mutex_lock(&bp->hwrm_cmd_lock);
3064 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3065 if (!rc)
3066 fltr->filter_id = resp->ntuple_filter_id;
3067 mutex_unlock(&bp->hwrm_cmd_lock);
3068 return rc;
3069}
3070#endif
3071
3072static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3073 u8 *mac_addr)
3074{
3075 u32 rc = 0;
3076 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3077 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3078
3079 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3080 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
3081 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003082 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003083 req.enables =
3084 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003085 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003086 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3087 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3088 req.l2_addr_mask[0] = 0xff;
3089 req.l2_addr_mask[1] = 0xff;
3090 req.l2_addr_mask[2] = 0xff;
3091 req.l2_addr_mask[3] = 0xff;
3092 req.l2_addr_mask[4] = 0xff;
3093 req.l2_addr_mask[5] = 0xff;
3094
3095 mutex_lock(&bp->hwrm_cmd_lock);
3096 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3097 if (!rc)
3098 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3099 resp->l2_filter_id;
3100 mutex_unlock(&bp->hwrm_cmd_lock);
3101 return rc;
3102}
3103
3104static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3105{
3106 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3107 int rc = 0;
3108
3109 /* Any associated ntuple filters will also be cleared by firmware. */
3110 mutex_lock(&bp->hwrm_cmd_lock);
3111 for (i = 0; i < num_of_vnics; i++) {
3112 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3113
3114 for (j = 0; j < vnic->uc_filter_count; j++) {
3115 struct hwrm_cfa_l2_filter_free_input req = {0};
3116
3117 bnxt_hwrm_cmd_hdr_init(bp, &req,
3118 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3119
3120 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3121
3122 rc = _hwrm_send_message(bp, &req, sizeof(req),
3123 HWRM_CMD_TIMEOUT);
3124 }
3125 vnic->uc_filter_count = 0;
3126 }
3127 mutex_unlock(&bp->hwrm_cmd_lock);
3128
3129 return rc;
3130}
3131
3132static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3133{
3134 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3135 struct hwrm_vnic_tpa_cfg_input req = {0};
3136
3137 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3138
3139 if (tpa_flags) {
3140 u16 mss = bp->dev->mtu - 40;
3141 u32 nsegs, n, segs = 0, flags;
3142
3143 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3144 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3145 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3146 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3147 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3148 if (tpa_flags & BNXT_FLAG_GRO)
3149 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3150
3151 req.flags = cpu_to_le32(flags);
3152
3153 req.enables =
3154 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003155 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3156 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003157
3158 /* Number of segs are log2 units, and first packet is not
3159 * included as part of this units.
3160 */
Michael Chan2839f282016-04-25 02:30:50 -04003161 if (mss <= BNXT_RX_PAGE_SIZE) {
3162 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003163 nsegs = (MAX_SKB_FRAGS - 1) * n;
3164 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003165 n = mss / BNXT_RX_PAGE_SIZE;
3166 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003167 n++;
3168 nsegs = (MAX_SKB_FRAGS - n) / n;
3169 }
3170
3171 segs = ilog2(nsegs);
3172 req.max_agg_segs = cpu_to_le16(segs);
3173 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003174
3175 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003176 }
3177 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3178
3179 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3180}
3181
3182static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3183{
3184 u32 i, j, max_rings;
3185 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3186 struct hwrm_vnic_rss_cfg_input req = {0};
3187
3188 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
3189 return 0;
3190
3191 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3192 if (set_rss) {
3193 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
3194 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
3195 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
3196 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
3197
3198 req.hash_type = cpu_to_le32(vnic->hash_type);
3199
3200 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3201 max_rings = bp->rx_nr_rings;
3202 else
3203 max_rings = 1;
3204
3205 /* Fill the RSS indirection table with ring group ids */
3206 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3207 if (j == max_rings)
3208 j = 0;
3209 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3210 }
3211
3212 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3213 req.hash_key_tbl_addr =
3214 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3215 }
3216 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3217 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3218}
3219
3220static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3221{
3222 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3223 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3224
3225 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3226 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3227 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3228 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3229 req.enables =
3230 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3231 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3232 /* thresholds not implemented in firmware yet */
3233 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3234 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3235 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3236 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3237}
3238
3239static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3240{
3241 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3242
3243 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3244 req.rss_cos_lb_ctx_id =
3245 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3246
3247 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3248 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3249}
3250
3251static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3252{
3253 int i;
3254
3255 for (i = 0; i < bp->nr_vnics; i++) {
3256 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3257
3258 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3259 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3260 }
3261 bp->rsscos_nr_ctxs = 0;
3262}
3263
3264static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3265{
3266 int rc;
3267 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3268 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3269 bp->hwrm_cmd_resp_addr;
3270
3271 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3272 -1);
3273
3274 mutex_lock(&bp->hwrm_cmd_lock);
3275 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3276 if (!rc)
3277 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3278 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3279 mutex_unlock(&bp->hwrm_cmd_lock);
3280
3281 return rc;
3282}
3283
3284static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3285{
Michael Chanb81a90d2016-01-02 23:45:01 -05003286 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003287 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3288 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003289 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003290
3291 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3292 /* Only RSS support for now TBD: COS & LB */
3293 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3294 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3295 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3296 req.cos_rule = cpu_to_le16(0xffff);
3297 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003298 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003299 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003300 ring = vnic_id - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003301
Michael Chanb81a90d2016-01-02 23:45:01 -05003302 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003303 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3304 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3305
3306 req.lb_rule = cpu_to_le16(0xffff);
3307 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3308 VLAN_HLEN);
3309
Michael Chancf6645f2016-06-13 02:25:28 -04003310#ifdef CONFIG_BNXT_SRIOV
3311 if (BNXT_VF(bp))
3312 def_vlan = bp->vf.vlan;
3313#endif
3314 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04003315 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3316
3317 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3318}
3319
3320static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3321{
3322 u32 rc = 0;
3323
3324 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3325 struct hwrm_vnic_free_input req = {0};
3326
3327 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3328 req.vnic_id =
3329 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3330
3331 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3332 if (rc)
3333 return rc;
3334 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3335 }
3336 return rc;
3337}
3338
3339static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3340{
3341 u16 i;
3342
3343 for (i = 0; i < bp->nr_vnics; i++)
3344 bnxt_hwrm_vnic_free_one(bp, i);
3345}
3346
Michael Chanb81a90d2016-01-02 23:45:01 -05003347static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3348 unsigned int start_rx_ring_idx,
3349 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003350{
Michael Chanb81a90d2016-01-02 23:45:01 -05003351 int rc = 0;
3352 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003353 struct hwrm_vnic_alloc_input req = {0};
3354 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3355
3356 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003357 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3358 grp_idx = bp->rx_ring[i].bnapi->index;
3359 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003360 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003361 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003362 break;
3363 }
3364 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003365 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003366 }
3367
3368 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3369 if (vnic_id == 0)
3370 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3371
3372 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3373
3374 mutex_lock(&bp->hwrm_cmd_lock);
3375 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3376 if (!rc)
3377 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3378 mutex_unlock(&bp->hwrm_cmd_lock);
3379 return rc;
3380}
3381
3382static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3383{
3384 u16 i;
3385 u32 rc = 0;
3386
3387 mutex_lock(&bp->hwrm_cmd_lock);
3388 for (i = 0; i < bp->rx_nr_rings; i++) {
3389 struct hwrm_ring_grp_alloc_input req = {0};
3390 struct hwrm_ring_grp_alloc_output *resp =
3391 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003392 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003393
3394 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3395
Michael Chanb81a90d2016-01-02 23:45:01 -05003396 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3397 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3398 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3399 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003400
3401 rc = _hwrm_send_message(bp, &req, sizeof(req),
3402 HWRM_CMD_TIMEOUT);
3403 if (rc)
3404 break;
3405
Michael Chanb81a90d2016-01-02 23:45:01 -05003406 bp->grp_info[grp_idx].fw_grp_id =
3407 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003408 }
3409 mutex_unlock(&bp->hwrm_cmd_lock);
3410 return rc;
3411}
3412
3413static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3414{
3415 u16 i;
3416 u32 rc = 0;
3417 struct hwrm_ring_grp_free_input req = {0};
3418
3419 if (!bp->grp_info)
3420 return 0;
3421
3422 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3423
3424 mutex_lock(&bp->hwrm_cmd_lock);
3425 for (i = 0; i < bp->cp_nr_rings; i++) {
3426 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3427 continue;
3428 req.ring_group_id =
3429 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3430
3431 rc = _hwrm_send_message(bp, &req, sizeof(req),
3432 HWRM_CMD_TIMEOUT);
3433 if (rc)
3434 break;
3435 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3436 }
3437 mutex_unlock(&bp->hwrm_cmd_lock);
3438 return rc;
3439}
3440
3441static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3442 struct bnxt_ring_struct *ring,
3443 u32 ring_type, u32 map_index,
3444 u32 stats_ctx_id)
3445{
3446 int rc = 0, err = 0;
3447 struct hwrm_ring_alloc_input req = {0};
3448 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3449 u16 ring_id;
3450
3451 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3452
3453 req.enables = 0;
3454 if (ring->nr_pages > 1) {
3455 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3456 /* Page size is in log2 units */
3457 req.page_size = BNXT_PAGE_SHIFT;
3458 req.page_tbl_depth = 1;
3459 } else {
3460 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3461 }
3462 req.fbo = 0;
3463 /* Association of ring index with doorbell index and MSIX number */
3464 req.logical_id = cpu_to_le16(map_index);
3465
3466 switch (ring_type) {
3467 case HWRM_RING_ALLOC_TX:
3468 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3469 /* Association of transmit ring with completion ring */
3470 req.cmpl_ring_id =
3471 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3472 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3473 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3474 req.queue_id = cpu_to_le16(ring->queue_id);
3475 break;
3476 case HWRM_RING_ALLOC_RX:
3477 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3478 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3479 break;
3480 case HWRM_RING_ALLOC_AGG:
3481 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3482 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3483 break;
3484 case HWRM_RING_ALLOC_CMPL:
3485 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3486 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3487 if (bp->flags & BNXT_FLAG_USING_MSIX)
3488 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3489 break;
3490 default:
3491 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3492 ring_type);
3493 return -1;
3494 }
3495
3496 mutex_lock(&bp->hwrm_cmd_lock);
3497 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3498 err = le16_to_cpu(resp->error_code);
3499 ring_id = le16_to_cpu(resp->ring_id);
3500 mutex_unlock(&bp->hwrm_cmd_lock);
3501
3502 if (rc || err) {
3503 switch (ring_type) {
3504 case RING_FREE_REQ_RING_TYPE_CMPL:
3505 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3506 rc, err);
3507 return -1;
3508
3509 case RING_FREE_REQ_RING_TYPE_RX:
3510 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3511 rc, err);
3512 return -1;
3513
3514 case RING_FREE_REQ_RING_TYPE_TX:
3515 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3516 rc, err);
3517 return -1;
3518
3519 default:
3520 netdev_err(bp->dev, "Invalid ring\n");
3521 return -1;
3522 }
3523 }
3524 ring->fw_ring_id = ring_id;
3525 return rc;
3526}
3527
3528static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3529{
3530 int i, rc = 0;
3531
Michael Chanedd0c2c2015-12-27 18:19:19 -05003532 for (i = 0; i < bp->cp_nr_rings; i++) {
3533 struct bnxt_napi *bnapi = bp->bnapi[i];
3534 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3535 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003536
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04003537 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003538 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3539 INVALID_STATS_CTX_ID);
3540 if (rc)
3541 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003542 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3543 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003544 }
3545
Michael Chanedd0c2c2015-12-27 18:19:19 -05003546 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003547 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003548 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003549 u32 map_idx = txr->bnapi->index;
3550 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003551
Michael Chanb81a90d2016-01-02 23:45:01 -05003552 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
3553 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003554 if (rc)
3555 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003556 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003557 }
3558
Michael Chanedd0c2c2015-12-27 18:19:19 -05003559 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003560 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003561 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003562 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003563
Michael Chanb81a90d2016-01-02 23:45:01 -05003564 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
3565 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003566 if (rc)
3567 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003568 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003569 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003570 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003571 }
3572
3573 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3574 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003575 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003576 struct bnxt_ring_struct *ring =
3577 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003578 u32 grp_idx = rxr->bnapi->index;
3579 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003580
3581 rc = hwrm_ring_alloc_send_msg(bp, ring,
3582 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05003583 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04003584 INVALID_STATS_CTX_ID);
3585 if (rc)
3586 goto err_out;
3587
Michael Chanb81a90d2016-01-02 23:45:01 -05003588 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003589 writel(DB_KEY_RX | rxr->rx_agg_prod,
3590 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003591 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003592 }
3593 }
3594err_out:
3595 return rc;
3596}
3597
3598static int hwrm_ring_free_send_msg(struct bnxt *bp,
3599 struct bnxt_ring_struct *ring,
3600 u32 ring_type, int cmpl_ring_id)
3601{
3602 int rc;
3603 struct hwrm_ring_free_input req = {0};
3604 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3605 u16 error_code;
3606
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05003607 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003608 req.ring_type = ring_type;
3609 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3610
3611 mutex_lock(&bp->hwrm_cmd_lock);
3612 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3613 error_code = le16_to_cpu(resp->error_code);
3614 mutex_unlock(&bp->hwrm_cmd_lock);
3615
3616 if (rc || error_code) {
3617 switch (ring_type) {
3618 case RING_FREE_REQ_RING_TYPE_CMPL:
3619 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3620 rc);
3621 return rc;
3622 case RING_FREE_REQ_RING_TYPE_RX:
3623 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3624 rc);
3625 return rc;
3626 case RING_FREE_REQ_RING_TYPE_TX:
3627 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3628 rc);
3629 return rc;
3630 default:
3631 netdev_err(bp->dev, "Invalid ring\n");
3632 return -1;
3633 }
3634 }
3635 return 0;
3636}
3637
Michael Chanedd0c2c2015-12-27 18:19:19 -05003638static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003639{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003640 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003641
3642 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003643 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003644
Michael Chanedd0c2c2015-12-27 18:19:19 -05003645 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003646 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003647 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003648 u32 grp_idx = txr->bnapi->index;
3649 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003650
Michael Chanedd0c2c2015-12-27 18:19:19 -05003651 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3652 hwrm_ring_free_send_msg(bp, ring,
3653 RING_FREE_REQ_RING_TYPE_TX,
3654 close_path ? cmpl_ring_id :
3655 INVALID_HW_RING_ID);
3656 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003657 }
3658 }
3659
Michael Chanedd0c2c2015-12-27 18:19:19 -05003660 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003661 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003662 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003663 u32 grp_idx = rxr->bnapi->index;
3664 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003665
Michael Chanedd0c2c2015-12-27 18:19:19 -05003666 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3667 hwrm_ring_free_send_msg(bp, ring,
3668 RING_FREE_REQ_RING_TYPE_RX,
3669 close_path ? cmpl_ring_id :
3670 INVALID_HW_RING_ID);
3671 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003672 bp->grp_info[grp_idx].rx_fw_ring_id =
3673 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003674 }
3675 }
3676
Michael Chanedd0c2c2015-12-27 18:19:19 -05003677 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003678 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003679 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003680 u32 grp_idx = rxr->bnapi->index;
3681 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003682
Michael Chanedd0c2c2015-12-27 18:19:19 -05003683 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3684 hwrm_ring_free_send_msg(bp, ring,
3685 RING_FREE_REQ_RING_TYPE_RX,
3686 close_path ? cmpl_ring_id :
3687 INVALID_HW_RING_ID);
3688 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003689 bp->grp_info[grp_idx].agg_fw_ring_id =
3690 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003691 }
3692 }
3693
Michael Chanedd0c2c2015-12-27 18:19:19 -05003694 for (i = 0; i < bp->cp_nr_rings; i++) {
3695 struct bnxt_napi *bnapi = bp->bnapi[i];
3696 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3697 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003698
Michael Chanedd0c2c2015-12-27 18:19:19 -05003699 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3700 hwrm_ring_free_send_msg(bp, ring,
3701 RING_FREE_REQ_RING_TYPE_CMPL,
3702 INVALID_HW_RING_ID);
3703 ring->fw_ring_id = INVALID_HW_RING_ID;
3704 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003705 }
3706 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003707}
3708
Michael Chanbb053f52016-02-26 04:00:02 -05003709static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
3710 u32 buf_tmrs, u16 flags,
3711 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
3712{
3713 req->flags = cpu_to_le16(flags);
3714 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
3715 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
3716 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
3717 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
3718 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
3719 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
3720 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
3721 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
3722}
3723
Michael Chanc0c050c2015-10-22 16:01:17 -04003724int bnxt_hwrm_set_coal(struct bnxt *bp)
3725{
3726 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05003727 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
3728 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04003729 u16 max_buf, max_buf_irq;
3730 u16 buf_tmr, buf_tmr_irq;
3731 u32 flags;
3732
Michael Chandfc9c942016-02-26 04:00:03 -05003733 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
3734 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
3735 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
3736 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003737
Michael Chandfb5b892016-02-26 04:00:01 -05003738 /* Each rx completion (2 records) should be DMAed immediately.
3739 * DMA 1/4 of the completion buffers at a time.
3740 */
3741 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04003742 /* max_buf must not be zero */
3743 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05003744 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
3745 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
3746 /* buf timer set to 1/4 of interrupt timer */
3747 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3748 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
3749 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003750
3751 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3752
3753 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3754 * if coal_ticks is less than 25 us.
3755 */
Michael Chandfb5b892016-02-26 04:00:01 -05003756 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04003757 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3758
Michael Chanbb053f52016-02-26 04:00:02 -05003759 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05003760 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
3761
3762 /* max_buf must not be zero */
3763 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
3764 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
3765 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
3766 /* buf timer set to 1/4 of interrupt timer */
3767 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3768 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
3769 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
3770
3771 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3772 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
3773 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003774
3775 mutex_lock(&bp->hwrm_cmd_lock);
3776 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05003777 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003778
Michael Chandfc9c942016-02-26 04:00:03 -05003779 req = &req_rx;
3780 if (!bnapi->rx_ring)
3781 req = &req_tx;
3782 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3783
3784 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04003785 HWRM_CMD_TIMEOUT);
3786 if (rc)
3787 break;
3788 }
3789 mutex_unlock(&bp->hwrm_cmd_lock);
3790 return rc;
3791}
3792
3793static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3794{
3795 int rc = 0, i;
3796 struct hwrm_stat_ctx_free_input req = {0};
3797
3798 if (!bp->bnapi)
3799 return 0;
3800
3801 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3802
3803 mutex_lock(&bp->hwrm_cmd_lock);
3804 for (i = 0; i < bp->cp_nr_rings; i++) {
3805 struct bnxt_napi *bnapi = bp->bnapi[i];
3806 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3807
3808 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3809 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3810
3811 rc = _hwrm_send_message(bp, &req, sizeof(req),
3812 HWRM_CMD_TIMEOUT);
3813 if (rc)
3814 break;
3815
3816 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3817 }
3818 }
3819 mutex_unlock(&bp->hwrm_cmd_lock);
3820 return rc;
3821}
3822
3823static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3824{
3825 int rc = 0, i;
3826 struct hwrm_stat_ctx_alloc_input req = {0};
3827 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3828
3829 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3830
3831 req.update_period_ms = cpu_to_le32(1000);
3832
3833 mutex_lock(&bp->hwrm_cmd_lock);
3834 for (i = 0; i < bp->cp_nr_rings; i++) {
3835 struct bnxt_napi *bnapi = bp->bnapi[i];
3836 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3837
3838 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3839
3840 rc = _hwrm_send_message(bp, &req, sizeof(req),
3841 HWRM_CMD_TIMEOUT);
3842 if (rc)
3843 break;
3844
3845 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3846
3847 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3848 }
3849 mutex_unlock(&bp->hwrm_cmd_lock);
3850 return 0;
3851}
3852
Michael Chancf6645f2016-06-13 02:25:28 -04003853static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
3854{
3855 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04003856 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chancf6645f2016-06-13 02:25:28 -04003857 int rc;
3858
3859 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
3860 req.fid = cpu_to_le16(0xffff);
3861 mutex_lock(&bp->hwrm_cmd_lock);
3862 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3863 if (rc)
3864 goto func_qcfg_exit;
3865
3866#ifdef CONFIG_BNXT_SRIOV
3867 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04003868 struct bnxt_vf_info *vf = &bp->vf;
3869
3870 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
3871 }
3872#endif
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04003873 switch (resp->port_partition_type) {
3874 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
3875 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
3876 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
3877 bp->port_partition_type = resp->port_partition_type;
3878 break;
3879 }
Michael Chancf6645f2016-06-13 02:25:28 -04003880
3881func_qcfg_exit:
3882 mutex_unlock(&bp->hwrm_cmd_lock);
3883 return rc;
3884}
3885
Michael Chan4a21b492015-12-27 18:19:26 -05003886int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003887{
3888 int rc = 0;
3889 struct hwrm_func_qcaps_input req = {0};
3890 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3891
3892 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3893 req.fid = cpu_to_le16(0xffff);
3894
3895 mutex_lock(&bp->hwrm_cmd_lock);
3896 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3897 if (rc)
3898 goto hwrm_func_qcaps_exit;
3899
3900 if (BNXT_PF(bp)) {
3901 struct bnxt_pf_info *pf = &bp->pf;
3902
3903 pf->fw_fid = le16_to_cpu(resp->fid);
3904 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan11f15ed2016-04-05 14:08:55 -04003905 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003906 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003907 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3908 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3909 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003910 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003911 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3912 if (!pf->max_hw_ring_grps)
3913 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003914 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3915 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3916 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3917 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3918 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3919 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3920 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3921 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3922 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3923 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3924 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3925 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003926#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003927 struct bnxt_vf_info *vf = &bp->vf;
3928
3929 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan11f15ed2016-04-05 14:08:55 -04003930 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003931 if (is_valid_ether_addr(vf->mac_addr))
3932 /* overwrite netdev dev_adr with admin VF MAC */
3933 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3934 else
3935 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003936
3937 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3938 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3939 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3940 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003941 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3942 if (!vf->max_hw_ring_grps)
3943 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003944 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3945 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3946 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003947#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003948 }
3949
3950 bp->tx_push_thresh = 0;
3951 if (resp->flags &
3952 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3953 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3954
3955hwrm_func_qcaps_exit:
3956 mutex_unlock(&bp->hwrm_cmd_lock);
3957 return rc;
3958}
3959
3960static int bnxt_hwrm_func_reset(struct bnxt *bp)
3961{
3962 struct hwrm_func_reset_input req = {0};
3963
3964 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3965 req.enables = 0;
3966
3967 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3968}
3969
3970static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3971{
3972 int rc = 0;
3973 struct hwrm_queue_qportcfg_input req = {0};
3974 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3975 u8 i, *qptr;
3976
3977 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3978
3979 mutex_lock(&bp->hwrm_cmd_lock);
3980 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3981 if (rc)
3982 goto qportcfg_exit;
3983
3984 if (!resp->max_configurable_queues) {
3985 rc = -EINVAL;
3986 goto qportcfg_exit;
3987 }
3988 bp->max_tc = resp->max_configurable_queues;
3989 if (bp->max_tc > BNXT_MAX_QUEUE)
3990 bp->max_tc = BNXT_MAX_QUEUE;
3991
3992 qptr = &resp->queue_id0;
3993 for (i = 0; i < bp->max_tc; i++) {
3994 bp->q_info[i].queue_id = *qptr++;
3995 bp->q_info[i].queue_profile = *qptr++;
3996 }
3997
3998qportcfg_exit:
3999 mutex_unlock(&bp->hwrm_cmd_lock);
4000 return rc;
4001}
4002
4003static int bnxt_hwrm_ver_get(struct bnxt *bp)
4004{
4005 int rc;
4006 struct hwrm_ver_get_input req = {0};
4007 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
4008
Michael Chane6ef2692016-03-28 19:46:05 -04004009 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04004010 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
4011 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
4012 req.hwrm_intf_min = HWRM_VERSION_MINOR;
4013 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
4014 mutex_lock(&bp->hwrm_cmd_lock);
4015 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4016 if (rc)
4017 goto hwrm_ver_get_exit;
4018
4019 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4020
Michael Chan11f15ed2016-04-05 14:08:55 -04004021 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4022 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004023 if (resp->hwrm_intf_maj < 1) {
4024 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004025 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004026 resp->hwrm_intf_upd);
4027 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004028 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004029 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004030 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4031 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4032
Michael Chanff4fe812016-02-26 04:00:04 -05004033 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4034 if (!bp->hwrm_cmd_timeout)
4035 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4036
Michael Chane6ef2692016-03-28 19:46:05 -04004037 if (resp->hwrm_intf_maj >= 1)
4038 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4039
Michael Chanc0c050c2015-10-22 16:01:17 -04004040hwrm_ver_get_exit:
4041 mutex_unlock(&bp->hwrm_cmd_lock);
4042 return rc;
4043}
4044
Michael Chan3bdf56c2016-03-07 15:38:45 -05004045static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4046{
4047 int rc;
4048 struct bnxt_pf_info *pf = &bp->pf;
4049 struct hwrm_port_qstats_input req = {0};
4050
4051 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4052 return 0;
4053
4054 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4055 req.port_id = cpu_to_le16(pf->port_id);
4056 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4057 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4058 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4059 return rc;
4060}
4061
Michael Chanc0c050c2015-10-22 16:01:17 -04004062static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4063{
4064 if (bp->vxlan_port_cnt) {
4065 bnxt_hwrm_tunnel_dst_port_free(
4066 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4067 }
4068 bp->vxlan_port_cnt = 0;
4069 if (bp->nge_port_cnt) {
4070 bnxt_hwrm_tunnel_dst_port_free(
4071 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4072 }
4073 bp->nge_port_cnt = 0;
4074}
4075
4076static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4077{
4078 int rc, i;
4079 u32 tpa_flags = 0;
4080
4081 if (set_tpa)
4082 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4083 for (i = 0; i < bp->nr_vnics; i++) {
4084 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4085 if (rc) {
4086 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4087 rc, i);
4088 return rc;
4089 }
4090 }
4091 return 0;
4092}
4093
4094static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4095{
4096 int i;
4097
4098 for (i = 0; i < bp->nr_vnics; i++)
4099 bnxt_hwrm_vnic_set_rss(bp, i, false);
4100}
4101
4102static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4103 bool irq_re_init)
4104{
4105 if (bp->vnic_info) {
4106 bnxt_hwrm_clear_vnic_filter(bp);
4107 /* clear all RSS setting before free vnic ctx */
4108 bnxt_hwrm_clear_vnic_rss(bp);
4109 bnxt_hwrm_vnic_ctx_free(bp);
4110 /* before free the vnic, undo the vnic tpa settings */
4111 if (bp->flags & BNXT_FLAG_TPA)
4112 bnxt_set_tpa(bp, false);
4113 bnxt_hwrm_vnic_free(bp);
4114 }
4115 bnxt_hwrm_ring_free(bp, close_path);
4116 bnxt_hwrm_ring_grp_free(bp);
4117 if (irq_re_init) {
4118 bnxt_hwrm_stat_ctx_free(bp);
4119 bnxt_hwrm_free_tunnel_ports(bp);
4120 }
4121}
4122
4123static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4124{
4125 int rc;
4126
4127 /* allocate context for vnic */
4128 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
4129 if (rc) {
4130 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4131 vnic_id, rc);
4132 goto vnic_setup_err;
4133 }
4134 bp->rsscos_nr_ctxs++;
4135
4136 /* configure default vnic, ring grp */
4137 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4138 if (rc) {
4139 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4140 vnic_id, rc);
4141 goto vnic_setup_err;
4142 }
4143
4144 /* Enable RSS hashing on vnic */
4145 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4146 if (rc) {
4147 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4148 vnic_id, rc);
4149 goto vnic_setup_err;
4150 }
4151
4152 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4153 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4154 if (rc) {
4155 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4156 vnic_id, rc);
4157 }
4158 }
4159
4160vnic_setup_err:
4161 return rc;
4162}
4163
4164static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4165{
4166#ifdef CONFIG_RFS_ACCEL
4167 int i, rc = 0;
4168
4169 for (i = 0; i < bp->rx_nr_rings; i++) {
4170 u16 vnic_id = i + 1;
4171 u16 ring_id = i;
4172
4173 if (vnic_id >= bp->nr_vnics)
4174 break;
4175
4176 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004177 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004178 if (rc) {
4179 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4180 vnic_id, rc);
4181 break;
4182 }
4183 rc = bnxt_setup_vnic(bp, vnic_id);
4184 if (rc)
4185 break;
4186 }
4187 return rc;
4188#else
4189 return 0;
4190#endif
4191}
4192
Michael Chanb664f002015-12-02 01:54:08 -05004193static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004194static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004195
Michael Chanc0c050c2015-10-22 16:01:17 -04004196static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4197{
Michael Chan7d2837d2016-05-04 16:56:44 -04004198 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004199 int rc = 0;
4200
4201 if (irq_re_init) {
4202 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4203 if (rc) {
4204 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4205 rc);
4206 goto err_out;
4207 }
4208 }
4209
4210 rc = bnxt_hwrm_ring_alloc(bp);
4211 if (rc) {
4212 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4213 goto err_out;
4214 }
4215
4216 rc = bnxt_hwrm_ring_grp_alloc(bp);
4217 if (rc) {
4218 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4219 goto err_out;
4220 }
4221
4222 /* default vnic 0 */
4223 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
4224 if (rc) {
4225 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4226 goto err_out;
4227 }
4228
4229 rc = bnxt_setup_vnic(bp, 0);
4230 if (rc)
4231 goto err_out;
4232
4233 if (bp->flags & BNXT_FLAG_RFS) {
4234 rc = bnxt_alloc_rfs_vnics(bp);
4235 if (rc)
4236 goto err_out;
4237 }
4238
4239 if (bp->flags & BNXT_FLAG_TPA) {
4240 rc = bnxt_set_tpa(bp, true);
4241 if (rc)
4242 goto err_out;
4243 }
4244
4245 if (BNXT_VF(bp))
4246 bnxt_update_vf_mac(bp);
4247
4248 /* Filter for default vnic 0 */
4249 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4250 if (rc) {
4251 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4252 goto err_out;
4253 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004254 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004255
Michael Chan7d2837d2016-05-04 16:56:44 -04004256 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004257
4258 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004259 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4260
4261 if (bp->dev->flags & IFF_ALLMULTI) {
4262 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4263 vnic->mc_list_count = 0;
4264 } else {
4265 u32 mask = 0;
4266
4267 bnxt_mc_list_updated(bp, &mask);
4268 vnic->rx_mask |= mask;
4269 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004270
Michael Chanb664f002015-12-02 01:54:08 -05004271 rc = bnxt_cfg_rx_mode(bp);
4272 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004273 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004274
4275 rc = bnxt_hwrm_set_coal(bp);
4276 if (rc)
4277 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
4278 rc);
4279
Michael Chancf6645f2016-06-13 02:25:28 -04004280 if (BNXT_VF(bp)) {
4281 bnxt_hwrm_func_qcfg(bp);
4282 netdev_update_features(bp->dev);
4283 }
4284
Michael Chanc0c050c2015-10-22 16:01:17 -04004285 return 0;
4286
4287err_out:
4288 bnxt_hwrm_resource_free(bp, 0, true);
4289
4290 return rc;
4291}
4292
4293static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4294{
4295 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4296 return 0;
4297}
4298
4299static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4300{
4301 bnxt_init_rx_rings(bp);
4302 bnxt_init_tx_rings(bp);
4303 bnxt_init_ring_grps(bp, irq_re_init);
4304 bnxt_init_vnics(bp);
4305
4306 return bnxt_init_chip(bp, irq_re_init);
4307}
4308
4309static void bnxt_disable_int(struct bnxt *bp)
4310{
4311 int i;
4312
4313 if (!bp->bnapi)
4314 return;
4315
4316 for (i = 0; i < bp->cp_nr_rings; i++) {
4317 struct bnxt_napi *bnapi = bp->bnapi[i];
4318 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4319
4320 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4321 }
4322}
4323
4324static void bnxt_enable_int(struct bnxt *bp)
4325{
4326 int i;
4327
4328 atomic_set(&bp->intr_sem, 0);
4329 for (i = 0; i < bp->cp_nr_rings; i++) {
4330 struct bnxt_napi *bnapi = bp->bnapi[i];
4331 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4332
4333 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4334 }
4335}
4336
4337static int bnxt_set_real_num_queues(struct bnxt *bp)
4338{
4339 int rc;
4340 struct net_device *dev = bp->dev;
4341
4342 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4343 if (rc)
4344 return rc;
4345
4346 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4347 if (rc)
4348 return rc;
4349
4350#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004351 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004352 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004353#endif
4354
4355 return rc;
4356}
4357
Michael Chan6e6c5a52016-01-02 23:45:02 -05004358static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4359 bool shared)
4360{
4361 int _rx = *rx, _tx = *tx;
4362
4363 if (shared) {
4364 *rx = min_t(int, _rx, max);
4365 *tx = min_t(int, _tx, max);
4366 } else {
4367 if (max < 2)
4368 return -ENOMEM;
4369
4370 while (_rx + _tx > max) {
4371 if (_rx > _tx && _rx > 1)
4372 _rx--;
4373 else if (_tx > 1)
4374 _tx--;
4375 }
4376 *rx = _rx;
4377 *tx = _tx;
4378 }
4379 return 0;
4380}
4381
Michael Chanc0c050c2015-10-22 16:01:17 -04004382static int bnxt_setup_msix(struct bnxt *bp)
4383{
4384 struct msix_entry *msix_ent;
4385 struct net_device *dev = bp->dev;
Michael Chan01657bc2016-01-02 23:45:03 -05004386 int i, total_vecs, rc = 0, min = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004387 const int len = sizeof(bp->irq_tbl[0].name);
4388
4389 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4390 total_vecs = bp->cp_nr_rings;
4391
4392 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4393 if (!msix_ent)
4394 return -ENOMEM;
4395
4396 for (i = 0; i < total_vecs; i++) {
4397 msix_ent[i].entry = i;
4398 msix_ent[i].vector = 0;
4399 }
4400
Michael Chan01657bc2016-01-02 23:45:03 -05004401 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
4402 min = 2;
4403
4404 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04004405 if (total_vecs < 0) {
4406 rc = -ENODEV;
4407 goto msix_setup_exit;
4408 }
4409
4410 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4411 if (bp->irq_tbl) {
4412 int tcs;
4413
4414 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05004415 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05004416 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05004417 if (rc)
4418 goto msix_setup_exit;
4419
Michael Chanc0c050c2015-10-22 16:01:17 -04004420 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4421 tcs = netdev_get_num_tc(dev);
4422 if (tcs > 1) {
4423 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4424 if (bp->tx_nr_rings_per_tc == 0) {
4425 netdev_reset_tc(dev);
4426 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4427 } else {
4428 int i, off, count;
4429
4430 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4431 for (i = 0; i < tcs; i++) {
4432 count = bp->tx_nr_rings_per_tc;
4433 off = i * count;
4434 netdev_set_tc_queue(dev, i, count, off);
4435 }
4436 }
4437 }
Michael Chan01657bc2016-01-02 23:45:03 -05004438 bp->cp_nr_rings = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04004439
4440 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chan01657bc2016-01-02 23:45:03 -05004441 char *attr;
4442
Michael Chanc0c050c2015-10-22 16:01:17 -04004443 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan01657bc2016-01-02 23:45:03 -05004444 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4445 attr = "TxRx";
4446 else if (i < bp->rx_nr_rings)
4447 attr = "rx";
4448 else
4449 attr = "tx";
4450
Michael Chanc0c050c2015-10-22 16:01:17 -04004451 snprintf(bp->irq_tbl[i].name, len,
Michael Chan01657bc2016-01-02 23:45:03 -05004452 "%s-%s-%d", dev->name, attr, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04004453 bp->irq_tbl[i].handler = bnxt_msix;
4454 }
4455 rc = bnxt_set_real_num_queues(bp);
4456 if (rc)
4457 goto msix_setup_exit;
4458 } else {
4459 rc = -ENOMEM;
4460 goto msix_setup_exit;
4461 }
4462 bp->flags |= BNXT_FLAG_USING_MSIX;
4463 kfree(msix_ent);
4464 return 0;
4465
4466msix_setup_exit:
4467 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4468 pci_disable_msix(bp->pdev);
4469 kfree(msix_ent);
4470 return rc;
4471}
4472
4473static int bnxt_setup_inta(struct bnxt *bp)
4474{
4475 int rc;
4476 const int len = sizeof(bp->irq_tbl[0].name);
4477
4478 if (netdev_get_num_tc(bp->dev))
4479 netdev_reset_tc(bp->dev);
4480
4481 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4482 if (!bp->irq_tbl) {
4483 rc = -ENOMEM;
4484 return rc;
4485 }
4486 bp->rx_nr_rings = 1;
4487 bp->tx_nr_rings = 1;
4488 bp->cp_nr_rings = 1;
4489 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05004490 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04004491 bp->irq_tbl[0].vector = bp->pdev->irq;
4492 snprintf(bp->irq_tbl[0].name, len,
4493 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4494 bp->irq_tbl[0].handler = bnxt_inta;
4495 rc = bnxt_set_real_num_queues(bp);
4496 return rc;
4497}
4498
4499static int bnxt_setup_int_mode(struct bnxt *bp)
4500{
4501 int rc = 0;
4502
4503 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4504 rc = bnxt_setup_msix(bp);
4505
Michael Chan1fa72e22016-04-25 02:30:49 -04004506 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004507 /* fallback to INTA */
4508 rc = bnxt_setup_inta(bp);
4509 }
4510 return rc;
4511}
4512
4513static void bnxt_free_irq(struct bnxt *bp)
4514{
4515 struct bnxt_irq *irq;
4516 int i;
4517
4518#ifdef CONFIG_RFS_ACCEL
4519 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4520 bp->dev->rx_cpu_rmap = NULL;
4521#endif
4522 if (!bp->irq_tbl)
4523 return;
4524
4525 for (i = 0; i < bp->cp_nr_rings; i++) {
4526 irq = &bp->irq_tbl[i];
4527 if (irq->requested)
4528 free_irq(irq->vector, bp->bnapi[i]);
4529 irq->requested = 0;
4530 }
4531 if (bp->flags & BNXT_FLAG_USING_MSIX)
4532 pci_disable_msix(bp->pdev);
4533 kfree(bp->irq_tbl);
4534 bp->irq_tbl = NULL;
4535}
4536
4537static int bnxt_request_irq(struct bnxt *bp)
4538{
Michael Chanb81a90d2016-01-02 23:45:01 -05004539 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004540 unsigned long flags = 0;
4541#ifdef CONFIG_RFS_ACCEL
4542 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4543#endif
4544
4545 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4546 flags = IRQF_SHARED;
4547
Michael Chanb81a90d2016-01-02 23:45:01 -05004548 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004549 struct bnxt_irq *irq = &bp->irq_tbl[i];
4550#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05004551 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004552 rc = irq_cpu_rmap_add(rmap, irq->vector);
4553 if (rc)
4554 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004555 j);
4556 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04004557 }
4558#endif
4559 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4560 bp->bnapi[i]);
4561 if (rc)
4562 break;
4563
4564 irq->requested = 1;
4565 }
4566 return rc;
4567}
4568
4569static void bnxt_del_napi(struct bnxt *bp)
4570{
4571 int i;
4572
4573 if (!bp->bnapi)
4574 return;
4575
4576 for (i = 0; i < bp->cp_nr_rings; i++) {
4577 struct bnxt_napi *bnapi = bp->bnapi[i];
4578
4579 napi_hash_del(&bnapi->napi);
4580 netif_napi_del(&bnapi->napi);
4581 }
4582}
4583
4584static void bnxt_init_napi(struct bnxt *bp)
4585{
4586 int i;
4587 struct bnxt_napi *bnapi;
4588
4589 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4590 for (i = 0; i < bp->cp_nr_rings; i++) {
4591 bnapi = bp->bnapi[i];
4592 netif_napi_add(bp->dev, &bnapi->napi,
4593 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004594 }
4595 } else {
4596 bnapi = bp->bnapi[0];
4597 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004598 }
4599}
4600
4601static void bnxt_disable_napi(struct bnxt *bp)
4602{
4603 int i;
4604
4605 if (!bp->bnapi)
4606 return;
4607
4608 for (i = 0; i < bp->cp_nr_rings; i++) {
4609 napi_disable(&bp->bnapi[i]->napi);
4610 bnxt_disable_poll(bp->bnapi[i]);
4611 }
4612}
4613
4614static void bnxt_enable_napi(struct bnxt *bp)
4615{
4616 int i;
4617
4618 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04004619 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004620 bnxt_enable_poll(bp->bnapi[i]);
4621 napi_enable(&bp->bnapi[i]->napi);
4622 }
4623}
4624
4625static void bnxt_tx_disable(struct bnxt *bp)
4626{
4627 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004628 struct bnxt_tx_ring_info *txr;
4629 struct netdev_queue *txq;
4630
Michael Chanb6ab4b02016-01-02 23:44:59 -05004631 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004632 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004633 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004634 txq = netdev_get_tx_queue(bp->dev, i);
4635 __netif_tx_lock(txq, smp_processor_id());
4636 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4637 __netif_tx_unlock(txq);
4638 }
4639 }
4640 /* Stop all TX queues */
4641 netif_tx_disable(bp->dev);
4642 netif_carrier_off(bp->dev);
4643}
4644
4645static void bnxt_tx_enable(struct bnxt *bp)
4646{
4647 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004648 struct bnxt_tx_ring_info *txr;
4649 struct netdev_queue *txq;
4650
4651 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004652 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004653 txq = netdev_get_tx_queue(bp->dev, i);
4654 txr->dev_state = 0;
4655 }
4656 netif_tx_wake_all_queues(bp->dev);
4657 if (bp->link_info.link_up)
4658 netif_carrier_on(bp->dev);
4659}
4660
4661static void bnxt_report_link(struct bnxt *bp)
4662{
4663 if (bp->link_info.link_up) {
4664 const char *duplex;
4665 const char *flow_ctrl;
4666 u16 speed;
4667
4668 netif_carrier_on(bp->dev);
4669 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4670 duplex = "full";
4671 else
4672 duplex = "half";
4673 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4674 flow_ctrl = "ON - receive & transmit";
4675 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4676 flow_ctrl = "ON - transmit";
4677 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4678 flow_ctrl = "ON - receive";
4679 else
4680 flow_ctrl = "none";
4681 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4682 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4683 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04004684 if (bp->flags & BNXT_FLAG_EEE_CAP)
4685 netdev_info(bp->dev, "EEE is %s\n",
4686 bp->eee.eee_active ? "active" :
4687 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04004688 } else {
4689 netif_carrier_off(bp->dev);
4690 netdev_err(bp->dev, "NIC Link is Down\n");
4691 }
4692}
4693
Michael Chan170ce012016-04-05 14:08:57 -04004694static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
4695{
4696 int rc = 0;
4697 struct hwrm_port_phy_qcaps_input req = {0};
4698 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4699
4700 if (bp->hwrm_spec_code < 0x10201)
4701 return 0;
4702
4703 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
4704
4705 mutex_lock(&bp->hwrm_cmd_lock);
4706 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4707 if (rc)
4708 goto hwrm_phy_qcaps_exit;
4709
4710 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
4711 struct ethtool_eee *eee = &bp->eee;
4712 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
4713
4714 bp->flags |= BNXT_FLAG_EEE_CAP;
4715 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4716 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
4717 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
4718 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
4719 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
4720 }
4721
4722hwrm_phy_qcaps_exit:
4723 mutex_unlock(&bp->hwrm_cmd_lock);
4724 return rc;
4725}
4726
Michael Chanc0c050c2015-10-22 16:01:17 -04004727static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4728{
4729 int rc = 0;
4730 struct bnxt_link_info *link_info = &bp->link_info;
4731 struct hwrm_port_phy_qcfg_input req = {0};
4732 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4733 u8 link_up = link_info->link_up;
4734
4735 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4736
4737 mutex_lock(&bp->hwrm_cmd_lock);
4738 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4739 if (rc) {
4740 mutex_unlock(&bp->hwrm_cmd_lock);
4741 return rc;
4742 }
4743
4744 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4745 link_info->phy_link_status = resp->link;
4746 link_info->duplex = resp->duplex;
4747 link_info->pause = resp->pause;
4748 link_info->auto_mode = resp->auto_mode;
4749 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05004750 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04004751 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004752 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004753 if (link_info->phy_link_status == BNXT_LINK_LINK)
4754 link_info->link_speed = le16_to_cpu(resp->link_speed);
4755 else
4756 link_info->link_speed = 0;
4757 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04004758 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4759 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05004760 link_info->lp_auto_link_speeds =
4761 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04004762 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4763 link_info->phy_ver[0] = resp->phy_maj;
4764 link_info->phy_ver[1] = resp->phy_min;
4765 link_info->phy_ver[2] = resp->phy_bld;
4766 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04004767 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04004768 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04004769 link_info->phy_addr = resp->eee_config_phy_addr &
4770 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04004771 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04004772
Michael Chan170ce012016-04-05 14:08:57 -04004773 if (bp->flags & BNXT_FLAG_EEE_CAP) {
4774 struct ethtool_eee *eee = &bp->eee;
4775 u16 fw_speeds;
4776
4777 eee->eee_active = 0;
4778 if (resp->eee_config_phy_addr &
4779 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
4780 eee->eee_active = 1;
4781 fw_speeds = le16_to_cpu(
4782 resp->link_partner_adv_eee_link_speed_mask);
4783 eee->lp_advertised =
4784 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4785 }
4786
4787 /* Pull initial EEE config */
4788 if (!chng_link_state) {
4789 if (resp->eee_config_phy_addr &
4790 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
4791 eee->eee_enabled = 1;
4792
4793 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
4794 eee->advertised =
4795 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4796
4797 if (resp->eee_config_phy_addr &
4798 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
4799 __le32 tmr;
4800
4801 eee->tx_lpi_enabled = 1;
4802 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
4803 eee->tx_lpi_timer = le32_to_cpu(tmr) &
4804 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
4805 }
4806 }
4807 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004808 /* TODO: need to add more logic to report VF link */
4809 if (chng_link_state) {
4810 if (link_info->phy_link_status == BNXT_LINK_LINK)
4811 link_info->link_up = 1;
4812 else
4813 link_info->link_up = 0;
4814 if (link_up != link_info->link_up)
4815 bnxt_report_link(bp);
4816 } else {
4817 /* alwasy link down if not require to update link state */
4818 link_info->link_up = 0;
4819 }
4820 mutex_unlock(&bp->hwrm_cmd_lock);
4821 return 0;
4822}
4823
Michael Chan10289be2016-05-15 03:04:49 -04004824static void bnxt_get_port_module_status(struct bnxt *bp)
4825{
4826 struct bnxt_link_info *link_info = &bp->link_info;
4827 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
4828 u8 module_status;
4829
4830 if (bnxt_update_link(bp, true))
4831 return;
4832
4833 module_status = link_info->module_status;
4834 switch (module_status) {
4835 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
4836 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
4837 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
4838 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
4839 bp->pf.port_id);
4840 if (bp->hwrm_spec_code >= 0x10201) {
4841 netdev_warn(bp->dev, "Module part number %s\n",
4842 resp->phy_vendor_partnumber);
4843 }
4844 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
4845 netdev_warn(bp->dev, "TX is disabled\n");
4846 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
4847 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
4848 }
4849}
4850
Michael Chanc0c050c2015-10-22 16:01:17 -04004851static void
4852bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4853{
4854 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04004855 if (bp->hwrm_spec_code >= 0x10201)
4856 req->auto_pause =
4857 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004858 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4859 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4860 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04004861 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04004862 req->enables |=
4863 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4864 } else {
4865 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4866 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4867 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4868 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4869 req->enables |=
4870 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04004871 if (bp->hwrm_spec_code >= 0x10201) {
4872 req->auto_pause = req->force_pause;
4873 req->enables |= cpu_to_le32(
4874 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4875 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004876 }
4877}
4878
4879static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4880 struct hwrm_port_phy_cfg_input *req)
4881{
4882 u8 autoneg = bp->link_info.autoneg;
4883 u16 fw_link_speed = bp->link_info.req_link_speed;
4884 u32 advertising = bp->link_info.advertising;
4885
4886 if (autoneg & BNXT_AUTONEG_SPEED) {
4887 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04004888 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004889
4890 req->enables |= cpu_to_le32(
4891 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4892 req->auto_link_speed_mask = cpu_to_le16(advertising);
4893
4894 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4895 req->flags |=
4896 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4897 } else {
4898 req->force_link_speed = cpu_to_le16(fw_link_speed);
4899 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4900 }
4901
Michael Chanc0c050c2015-10-22 16:01:17 -04004902 /* tell chimp that the setting takes effect immediately */
4903 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4904}
4905
4906int bnxt_hwrm_set_pause(struct bnxt *bp)
4907{
4908 struct hwrm_port_phy_cfg_input req = {0};
4909 int rc;
4910
4911 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4912 bnxt_hwrm_set_pause_common(bp, &req);
4913
4914 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4915 bp->link_info.force_link_chng)
4916 bnxt_hwrm_set_link_common(bp, &req);
4917
4918 mutex_lock(&bp->hwrm_cmd_lock);
4919 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4920 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4921 /* since changing of pause setting doesn't trigger any link
4922 * change event, the driver needs to update the current pause
4923 * result upon successfully return of the phy_cfg command
4924 */
4925 bp->link_info.pause =
4926 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4927 bp->link_info.auto_pause_setting = 0;
4928 if (!bp->link_info.force_link_chng)
4929 bnxt_report_link(bp);
4930 }
4931 bp->link_info.force_link_chng = false;
4932 mutex_unlock(&bp->hwrm_cmd_lock);
4933 return rc;
4934}
4935
Michael Chan939f7f02016-04-05 14:08:58 -04004936static void bnxt_hwrm_set_eee(struct bnxt *bp,
4937 struct hwrm_port_phy_cfg_input *req)
4938{
4939 struct ethtool_eee *eee = &bp->eee;
4940
4941 if (eee->eee_enabled) {
4942 u16 eee_speeds;
4943 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
4944
4945 if (eee->tx_lpi_enabled)
4946 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
4947 else
4948 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
4949
4950 req->flags |= cpu_to_le32(flags);
4951 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
4952 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
4953 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
4954 } else {
4955 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
4956 }
4957}
4958
4959int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04004960{
4961 struct hwrm_port_phy_cfg_input req = {0};
4962
4963 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4964 if (set_pause)
4965 bnxt_hwrm_set_pause_common(bp, &req);
4966
4967 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04004968
4969 if (set_eee)
4970 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04004971 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4972}
4973
Michael Chan33f7d552016-04-11 04:11:12 -04004974static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
4975{
4976 struct hwrm_port_phy_cfg_input req = {0};
4977
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004978 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04004979 return 0;
4980
4981 if (pci_num_vf(bp->pdev))
4982 return 0;
4983
4984 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4985 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DOWN);
4986 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4987}
4988
Michael Chan939f7f02016-04-05 14:08:58 -04004989static bool bnxt_eee_config_ok(struct bnxt *bp)
4990{
4991 struct ethtool_eee *eee = &bp->eee;
4992 struct bnxt_link_info *link_info = &bp->link_info;
4993
4994 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
4995 return true;
4996
4997 if (eee->eee_enabled) {
4998 u32 advertising =
4999 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
5000
5001 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5002 eee->eee_enabled = 0;
5003 return false;
5004 }
5005 if (eee->advertised & ~advertising) {
5006 eee->advertised = advertising & eee->supported;
5007 return false;
5008 }
5009 }
5010 return true;
5011}
5012
Michael Chanc0c050c2015-10-22 16:01:17 -04005013static int bnxt_update_phy_setting(struct bnxt *bp)
5014{
5015 int rc;
5016 bool update_link = false;
5017 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04005018 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005019 struct bnxt_link_info *link_info = &bp->link_info;
5020
5021 rc = bnxt_update_link(bp, true);
5022 if (rc) {
5023 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
5024 rc);
5025 return rc;
5026 }
5027 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04005028 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
5029 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04005030 update_pause = true;
5031 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
5032 link_info->force_pause_setting != link_info->req_flow_ctrl)
5033 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005034 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5035 if (BNXT_AUTO_MODE(link_info->auto_mode))
5036 update_link = true;
5037 if (link_info->req_link_speed != link_info->force_link_speed)
5038 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05005039 if (link_info->req_duplex != link_info->duplex_setting)
5040 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005041 } else {
5042 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5043 update_link = true;
5044 if (link_info->advertising != link_info->auto_link_speeds)
5045 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005046 }
5047
Michael Chan939f7f02016-04-05 14:08:58 -04005048 if (!bnxt_eee_config_ok(bp))
5049 update_eee = true;
5050
Michael Chanc0c050c2015-10-22 16:01:17 -04005051 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005052 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005053 else if (update_pause)
5054 rc = bnxt_hwrm_set_pause(bp);
5055 if (rc) {
5056 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5057 rc);
5058 return rc;
5059 }
5060
5061 return rc;
5062}
5063
Jeffrey Huang11809492015-11-05 16:25:49 -05005064/* Common routine to pre-map certain register block to different GRC window.
5065 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5066 * in PF and 3 windows in VF that can be customized to map in different
5067 * register blocks.
5068 */
5069static void bnxt_preset_reg_win(struct bnxt *bp)
5070{
5071 if (BNXT_PF(bp)) {
5072 /* CAG registers map to GRC window #4 */
5073 writel(BNXT_CAG_REG_BASE,
5074 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5075 }
5076}
5077
Michael Chanc0c050c2015-10-22 16:01:17 -04005078static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5079{
5080 int rc = 0;
5081
Jeffrey Huang11809492015-11-05 16:25:49 -05005082 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005083 netif_carrier_off(bp->dev);
5084 if (irq_re_init) {
5085 rc = bnxt_setup_int_mode(bp);
5086 if (rc) {
5087 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5088 rc);
5089 return rc;
5090 }
5091 }
5092 if ((bp->flags & BNXT_FLAG_RFS) &&
5093 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5094 /* disable RFS if falling back to INTA */
5095 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5096 bp->flags &= ~BNXT_FLAG_RFS;
5097 }
5098
5099 rc = bnxt_alloc_mem(bp, irq_re_init);
5100 if (rc) {
5101 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5102 goto open_err_free_mem;
5103 }
5104
5105 if (irq_re_init) {
5106 bnxt_init_napi(bp);
5107 rc = bnxt_request_irq(bp);
5108 if (rc) {
5109 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5110 goto open_err;
5111 }
5112 }
5113
5114 bnxt_enable_napi(bp);
5115
5116 rc = bnxt_init_nic(bp, irq_re_init);
5117 if (rc) {
5118 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5119 goto open_err;
5120 }
5121
5122 if (link_re_init) {
5123 rc = bnxt_update_phy_setting(bp);
5124 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005125 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005126 }
5127
5128 if (irq_re_init) {
5129#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
5130 vxlan_get_rx_port(bp->dev);
5131#endif
5132 if (!bnxt_hwrm_tunnel_dst_port_alloc(
5133 bp, htons(0x17c1),
5134 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
5135 bp->nge_port_cnt = 1;
5136 }
5137
Michael Chancaefe522015-12-09 19:35:42 -05005138 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005139 bnxt_enable_int(bp);
5140 /* Enable TX queues */
5141 bnxt_tx_enable(bp);
5142 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04005143 /* Poll link status and check for SFP+ module status */
5144 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005145
5146 return 0;
5147
5148open_err:
5149 bnxt_disable_napi(bp);
5150 bnxt_del_napi(bp);
5151
5152open_err_free_mem:
5153 bnxt_free_skbs(bp);
5154 bnxt_free_irq(bp);
5155 bnxt_free_mem(bp, true);
5156 return rc;
5157}
5158
5159/* rtnl_lock held */
5160int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5161{
5162 int rc = 0;
5163
5164 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5165 if (rc) {
5166 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5167 dev_close(bp->dev);
5168 }
5169 return rc;
5170}
5171
5172static int bnxt_open(struct net_device *dev)
5173{
5174 struct bnxt *bp = netdev_priv(dev);
5175 int rc = 0;
5176
5177 rc = bnxt_hwrm_func_reset(bp);
5178 if (rc) {
5179 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
5180 rc);
5181 rc = -1;
5182 return rc;
5183 }
5184 return __bnxt_open_nic(bp, true, true);
5185}
5186
5187static void bnxt_disable_int_sync(struct bnxt *bp)
5188{
5189 int i;
5190
5191 atomic_inc(&bp->intr_sem);
5192 if (!netif_running(bp->dev))
5193 return;
5194
5195 bnxt_disable_int(bp);
5196 for (i = 0; i < bp->cp_nr_rings; i++)
5197 synchronize_irq(bp->irq_tbl[i].vector);
5198}
5199
5200int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5201{
5202 int rc = 0;
5203
5204#ifdef CONFIG_BNXT_SRIOV
5205 if (bp->sriov_cfg) {
5206 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5207 !bp->sriov_cfg,
5208 BNXT_SRIOV_CFG_WAIT_TMO);
5209 if (rc)
5210 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5211 }
5212#endif
5213 /* Change device state to avoid TX queue wake up's */
5214 bnxt_tx_disable(bp);
5215
Michael Chancaefe522015-12-09 19:35:42 -05005216 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005217 smp_mb__after_atomic();
5218 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5219 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005220
5221 /* Flush rings before disabling interrupts */
5222 bnxt_shutdown_nic(bp, irq_re_init);
5223
5224 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5225
5226 bnxt_disable_napi(bp);
5227 bnxt_disable_int_sync(bp);
5228 del_timer_sync(&bp->timer);
5229 bnxt_free_skbs(bp);
5230
5231 if (irq_re_init) {
5232 bnxt_free_irq(bp);
5233 bnxt_del_napi(bp);
5234 }
5235 bnxt_free_mem(bp, irq_re_init);
5236 return rc;
5237}
5238
5239static int bnxt_close(struct net_device *dev)
5240{
5241 struct bnxt *bp = netdev_priv(dev);
5242
5243 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04005244 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005245 return 0;
5246}
5247
5248/* rtnl_lock held */
5249static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
5250{
5251 switch (cmd) {
5252 case SIOCGMIIPHY:
5253 /* fallthru */
5254 case SIOCGMIIREG: {
5255 if (!netif_running(dev))
5256 return -EAGAIN;
5257
5258 return 0;
5259 }
5260
5261 case SIOCSMIIREG:
5262 if (!netif_running(dev))
5263 return -EAGAIN;
5264
5265 return 0;
5266
5267 default:
5268 /* do nothing */
5269 break;
5270 }
5271 return -EOPNOTSUPP;
5272}
5273
5274static struct rtnl_link_stats64 *
5275bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
5276{
5277 u32 i;
5278 struct bnxt *bp = netdev_priv(dev);
5279
5280 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5281
5282 if (!bp->bnapi)
5283 return stats;
5284
5285 /* TODO check if we need to synchronize with bnxt_close path */
5286 for (i = 0; i < bp->cp_nr_rings; i++) {
5287 struct bnxt_napi *bnapi = bp->bnapi[i];
5288 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5289 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
5290
5291 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
5292 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
5293 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
5294
5295 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
5296 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
5297 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
5298
5299 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
5300 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
5301 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
5302
5303 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
5304 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
5305 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
5306
5307 stats->rx_missed_errors +=
5308 le64_to_cpu(hw_stats->rx_discard_pkts);
5309
5310 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
5311
Michael Chanc0c050c2015-10-22 16:01:17 -04005312 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
5313 }
5314
Michael Chan9947f832016-03-07 15:38:46 -05005315 if (bp->flags & BNXT_FLAG_PORT_STATS) {
5316 struct rx_port_stats *rx = bp->hw_rx_port_stats;
5317 struct tx_port_stats *tx = bp->hw_tx_port_stats;
5318
5319 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
5320 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
5321 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
5322 le64_to_cpu(rx->rx_ovrsz_frames) +
5323 le64_to_cpu(rx->rx_runt_frames);
5324 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
5325 le64_to_cpu(rx->rx_jbr_frames);
5326 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
5327 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
5328 stats->tx_errors = le64_to_cpu(tx->tx_err);
5329 }
5330
Michael Chanc0c050c2015-10-22 16:01:17 -04005331 return stats;
5332}
5333
5334static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
5335{
5336 struct net_device *dev = bp->dev;
5337 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5338 struct netdev_hw_addr *ha;
5339 u8 *haddr;
5340 int mc_count = 0;
5341 bool update = false;
5342 int off = 0;
5343
5344 netdev_for_each_mc_addr(ha, dev) {
5345 if (mc_count >= BNXT_MAX_MC_ADDRS) {
5346 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5347 vnic->mc_list_count = 0;
5348 return false;
5349 }
5350 haddr = ha->addr;
5351 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
5352 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
5353 update = true;
5354 }
5355 off += ETH_ALEN;
5356 mc_count++;
5357 }
5358 if (mc_count)
5359 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
5360
5361 if (mc_count != vnic->mc_list_count) {
5362 vnic->mc_list_count = mc_count;
5363 update = true;
5364 }
5365 return update;
5366}
5367
5368static bool bnxt_uc_list_updated(struct bnxt *bp)
5369{
5370 struct net_device *dev = bp->dev;
5371 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5372 struct netdev_hw_addr *ha;
5373 int off = 0;
5374
5375 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
5376 return true;
5377
5378 netdev_for_each_uc_addr(ha, dev) {
5379 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
5380 return true;
5381
5382 off += ETH_ALEN;
5383 }
5384 return false;
5385}
5386
5387static void bnxt_set_rx_mode(struct net_device *dev)
5388{
5389 struct bnxt *bp = netdev_priv(dev);
5390 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5391 u32 mask = vnic->rx_mask;
5392 bool mc_update = false;
5393 bool uc_update;
5394
5395 if (!netif_running(dev))
5396 return;
5397
5398 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
5399 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
5400 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
5401
5402 /* Only allow PF to be in promiscuous mode */
5403 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
5404 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5405
5406 uc_update = bnxt_uc_list_updated(bp);
5407
5408 if (dev->flags & IFF_ALLMULTI) {
5409 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5410 vnic->mc_list_count = 0;
5411 } else {
5412 mc_update = bnxt_mc_list_updated(bp, &mask);
5413 }
5414
5415 if (mask != vnic->rx_mask || uc_update || mc_update) {
5416 vnic->rx_mask = mask;
5417
5418 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
5419 schedule_work(&bp->sp_task);
5420 }
5421}
5422
Michael Chanb664f002015-12-02 01:54:08 -05005423static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005424{
5425 struct net_device *dev = bp->dev;
5426 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5427 struct netdev_hw_addr *ha;
5428 int i, off = 0, rc;
5429 bool uc_update;
5430
5431 netif_addr_lock_bh(dev);
5432 uc_update = bnxt_uc_list_updated(bp);
5433 netif_addr_unlock_bh(dev);
5434
5435 if (!uc_update)
5436 goto skip_uc;
5437
5438 mutex_lock(&bp->hwrm_cmd_lock);
5439 for (i = 1; i < vnic->uc_filter_count; i++) {
5440 struct hwrm_cfa_l2_filter_free_input req = {0};
5441
5442 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
5443 -1);
5444
5445 req.l2_filter_id = vnic->fw_l2_filter_id[i];
5446
5447 rc = _hwrm_send_message(bp, &req, sizeof(req),
5448 HWRM_CMD_TIMEOUT);
5449 }
5450 mutex_unlock(&bp->hwrm_cmd_lock);
5451
5452 vnic->uc_filter_count = 1;
5453
5454 netif_addr_lock_bh(dev);
5455 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
5456 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5457 } else {
5458 netdev_for_each_uc_addr(ha, dev) {
5459 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
5460 off += ETH_ALEN;
5461 vnic->uc_filter_count++;
5462 }
5463 }
5464 netif_addr_unlock_bh(dev);
5465
5466 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
5467 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
5468 if (rc) {
5469 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
5470 rc);
5471 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05005472 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005473 }
5474 }
5475
5476skip_uc:
5477 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
5478 if (rc)
5479 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
5480 rc);
Michael Chanb664f002015-12-02 01:54:08 -05005481
5482 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005483}
5484
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005485static bool bnxt_rfs_capable(struct bnxt *bp)
5486{
5487#ifdef CONFIG_RFS_ACCEL
5488 struct bnxt_pf_info *pf = &bp->pf;
5489 int vnics;
5490
5491 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
5492 return false;
5493
5494 vnics = 1 + bp->rx_nr_rings;
5495 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
5496 return false;
5497
5498 return true;
5499#else
5500 return false;
5501#endif
5502}
5503
Michael Chanc0c050c2015-10-22 16:01:17 -04005504static netdev_features_t bnxt_fix_features(struct net_device *dev,
5505 netdev_features_t features)
5506{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005507 struct bnxt *bp = netdev_priv(dev);
5508
5509 if (!bnxt_rfs_capable(bp))
5510 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04005511
5512 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
5513 * turned on or off together.
5514 */
5515 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
5516 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
5517 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
5518 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
5519 NETIF_F_HW_VLAN_STAG_RX);
5520 else
5521 features |= NETIF_F_HW_VLAN_CTAG_RX |
5522 NETIF_F_HW_VLAN_STAG_RX;
5523 }
Michael Chancf6645f2016-06-13 02:25:28 -04005524#ifdef CONFIG_BNXT_SRIOV
5525 if (BNXT_VF(bp)) {
5526 if (bp->vf.vlan) {
5527 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
5528 NETIF_F_HW_VLAN_STAG_RX);
5529 }
5530 }
5531#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005532 return features;
5533}
5534
5535static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
5536{
5537 struct bnxt *bp = netdev_priv(dev);
5538 u32 flags = bp->flags;
5539 u32 changes;
5540 int rc = 0;
5541 bool re_init = false;
5542 bool update_tpa = false;
5543
5544 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
5545 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
5546 flags |= BNXT_FLAG_GRO;
5547 if (features & NETIF_F_LRO)
5548 flags |= BNXT_FLAG_LRO;
5549
5550 if (features & NETIF_F_HW_VLAN_CTAG_RX)
5551 flags |= BNXT_FLAG_STRIP_VLAN;
5552
5553 if (features & NETIF_F_NTUPLE)
5554 flags |= BNXT_FLAG_RFS;
5555
5556 changes = flags ^ bp->flags;
5557 if (changes & BNXT_FLAG_TPA) {
5558 update_tpa = true;
5559 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
5560 (flags & BNXT_FLAG_TPA) == 0)
5561 re_init = true;
5562 }
5563
5564 if (changes & ~BNXT_FLAG_TPA)
5565 re_init = true;
5566
5567 if (flags != bp->flags) {
5568 u32 old_flags = bp->flags;
5569
5570 bp->flags = flags;
5571
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005572 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005573 if (update_tpa)
5574 bnxt_set_ring_params(bp);
5575 return rc;
5576 }
5577
5578 if (re_init) {
5579 bnxt_close_nic(bp, false, false);
5580 if (update_tpa)
5581 bnxt_set_ring_params(bp);
5582
5583 return bnxt_open_nic(bp, false, false);
5584 }
5585 if (update_tpa) {
5586 rc = bnxt_set_tpa(bp,
5587 (flags & BNXT_FLAG_TPA) ?
5588 true : false);
5589 if (rc)
5590 bp->flags = old_flags;
5591 }
5592 }
5593 return rc;
5594}
5595
Michael Chan9f554592016-01-02 23:44:58 -05005596static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
5597{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005598 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005599 int i = bnapi->index;
5600
Michael Chan3b2b7d92016-01-02 23:45:00 -05005601 if (!txr)
5602 return;
5603
Michael Chan9f554592016-01-02 23:44:58 -05005604 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5605 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5606 txr->tx_cons);
5607}
5608
5609static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5610{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005611 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005612 int i = bnapi->index;
5613
Michael Chan3b2b7d92016-01-02 23:45:00 -05005614 if (!rxr)
5615 return;
5616
Michael Chan9f554592016-01-02 23:44:58 -05005617 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5618 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5619 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5620 rxr->rx_sw_agg_prod);
5621}
5622
5623static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5624{
5625 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5626 int i = bnapi->index;
5627
5628 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5629 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5630}
5631
Michael Chanc0c050c2015-10-22 16:01:17 -04005632static void bnxt_dbg_dump_states(struct bnxt *bp)
5633{
5634 int i;
5635 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005636
5637 for (i = 0; i < bp->cp_nr_rings; i++) {
5638 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005639 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005640 bnxt_dump_tx_sw_state(bnapi);
5641 bnxt_dump_rx_sw_state(bnapi);
5642 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005643 }
5644 }
5645}
5646
Michael Chan6988bd92016-06-13 02:25:29 -04005647static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04005648{
Michael Chan6988bd92016-06-13 02:25:29 -04005649 if (!silent)
5650 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005651 if (netif_running(bp->dev)) {
5652 bnxt_close_nic(bp, false, false);
5653 bnxt_open_nic(bp, false, false);
5654 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005655}
5656
5657static void bnxt_tx_timeout(struct net_device *dev)
5658{
5659 struct bnxt *bp = netdev_priv(dev);
5660
5661 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5662 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5663 schedule_work(&bp->sp_task);
5664}
5665
5666#ifdef CONFIG_NET_POLL_CONTROLLER
5667static void bnxt_poll_controller(struct net_device *dev)
5668{
5669 struct bnxt *bp = netdev_priv(dev);
5670 int i;
5671
5672 for (i = 0; i < bp->cp_nr_rings; i++) {
5673 struct bnxt_irq *irq = &bp->irq_tbl[i];
5674
5675 disable_irq(irq->vector);
5676 irq->handler(irq->vector, bp->bnapi[i]);
5677 enable_irq(irq->vector);
5678 }
5679}
5680#endif
5681
5682static void bnxt_timer(unsigned long data)
5683{
5684 struct bnxt *bp = (struct bnxt *)data;
5685 struct net_device *dev = bp->dev;
5686
5687 if (!netif_running(dev))
5688 return;
5689
5690 if (atomic_read(&bp->intr_sem) != 0)
5691 goto bnxt_restart_timer;
5692
Michael Chan3bdf56c2016-03-07 15:38:45 -05005693 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
5694 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
5695 schedule_work(&bp->sp_task);
5696 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005697bnxt_restart_timer:
5698 mod_timer(&bp->timer, jiffies + bp->current_interval);
5699}
5700
Michael Chan6988bd92016-06-13 02:25:29 -04005701/* Only called from bnxt_sp_task() */
5702static void bnxt_reset(struct bnxt *bp, bool silent)
5703{
5704 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5705 * for BNXT_STATE_IN_SP_TASK to clear.
5706 * If there is a parallel dev_close(), bnxt_close() may be holding
5707 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
5708 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
5709 */
5710 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5711 rtnl_lock();
5712 if (test_bit(BNXT_STATE_OPEN, &bp->state))
5713 bnxt_reset_task(bp, silent);
5714 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5715 rtnl_unlock();
5716}
5717
Michael Chanc0c050c2015-10-22 16:01:17 -04005718static void bnxt_cfg_ntp_filters(struct bnxt *);
5719
5720static void bnxt_sp_task(struct work_struct *work)
5721{
5722 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5723 int rc;
5724
Michael Chan4cebdce2015-12-09 19:35:43 -05005725 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5726 smp_mb__after_atomic();
5727 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5728 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005729 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005730 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005731
5732 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5733 bnxt_cfg_rx_mode(bp);
5734
5735 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5736 bnxt_cfg_ntp_filters(bp);
5737 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5738 rc = bnxt_update_link(bp, true);
5739 if (rc)
5740 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5741 rc);
5742 }
5743 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5744 bnxt_hwrm_exec_fwd_req(bp);
5745 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5746 bnxt_hwrm_tunnel_dst_port_alloc(
5747 bp, bp->vxlan_port,
5748 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5749 }
5750 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5751 bnxt_hwrm_tunnel_dst_port_free(
5752 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5753 }
Michael Chan6988bd92016-06-13 02:25:29 -04005754 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
5755 bnxt_reset(bp, false);
Michael Chan4cebdce2015-12-09 19:35:43 -05005756
Michael Chanfc0f1922016-06-13 02:25:30 -04005757 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
5758 bnxt_reset(bp, true);
5759
Michael Chan4bb13ab2016-04-05 14:09:01 -04005760 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event))
Michael Chan10289be2016-05-15 03:04:49 -04005761 bnxt_get_port_module_status(bp);
Michael Chan4bb13ab2016-04-05 14:09:01 -04005762
Michael Chan3bdf56c2016-03-07 15:38:45 -05005763 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
5764 bnxt_hwrm_port_qstats(bp);
5765
Michael Chan4cebdce2015-12-09 19:35:43 -05005766 smp_mb__before_atomic();
5767 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005768}
5769
5770static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5771{
5772 int rc;
5773 struct bnxt *bp = netdev_priv(dev);
5774
5775 SET_NETDEV_DEV(dev, &pdev->dev);
5776
5777 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5778 rc = pci_enable_device(pdev);
5779 if (rc) {
5780 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5781 goto init_err;
5782 }
5783
5784 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5785 dev_err(&pdev->dev,
5786 "Cannot find PCI device base address, aborting\n");
5787 rc = -ENODEV;
5788 goto init_err_disable;
5789 }
5790
5791 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5792 if (rc) {
5793 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5794 goto init_err_disable;
5795 }
5796
5797 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5798 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5799 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5800 goto init_err_disable;
5801 }
5802
5803 pci_set_master(pdev);
5804
5805 bp->dev = dev;
5806 bp->pdev = pdev;
5807
5808 bp->bar0 = pci_ioremap_bar(pdev, 0);
5809 if (!bp->bar0) {
5810 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5811 rc = -ENOMEM;
5812 goto init_err_release;
5813 }
5814
5815 bp->bar1 = pci_ioremap_bar(pdev, 2);
5816 if (!bp->bar1) {
5817 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5818 rc = -ENOMEM;
5819 goto init_err_release;
5820 }
5821
5822 bp->bar2 = pci_ioremap_bar(pdev, 4);
5823 if (!bp->bar2) {
5824 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5825 rc = -ENOMEM;
5826 goto init_err_release;
5827 }
5828
Satish Baddipadige6316ea62016-03-07 15:38:48 -05005829 pci_enable_pcie_error_reporting(pdev);
5830
Michael Chanc0c050c2015-10-22 16:01:17 -04005831 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5832
5833 spin_lock_init(&bp->ntp_fltr_lock);
5834
5835 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5836 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5837
Michael Chandfb5b892016-02-26 04:00:01 -05005838 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05005839 bp->rx_coal_ticks = 12;
5840 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05005841 bp->rx_coal_ticks_irq = 1;
5842 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04005843
Michael Chandfc9c942016-02-26 04:00:03 -05005844 bp->tx_coal_ticks = 25;
5845 bp->tx_coal_bufs = 30;
5846 bp->tx_coal_ticks_irq = 2;
5847 bp->tx_coal_bufs_irq = 2;
5848
Michael Chanc0c050c2015-10-22 16:01:17 -04005849 init_timer(&bp->timer);
5850 bp->timer.data = (unsigned long)bp;
5851 bp->timer.function = bnxt_timer;
5852 bp->current_interval = BNXT_TIMER_INTERVAL;
5853
Michael Chancaefe522015-12-09 19:35:42 -05005854 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005855
5856 return 0;
5857
5858init_err_release:
5859 if (bp->bar2) {
5860 pci_iounmap(pdev, bp->bar2);
5861 bp->bar2 = NULL;
5862 }
5863
5864 if (bp->bar1) {
5865 pci_iounmap(pdev, bp->bar1);
5866 bp->bar1 = NULL;
5867 }
5868
5869 if (bp->bar0) {
5870 pci_iounmap(pdev, bp->bar0);
5871 bp->bar0 = NULL;
5872 }
5873
5874 pci_release_regions(pdev);
5875
5876init_err_disable:
5877 pci_disable_device(pdev);
5878
5879init_err:
5880 return rc;
5881}
5882
5883/* rtnl_lock held */
5884static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5885{
5886 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005887 struct bnxt *bp = netdev_priv(dev);
5888 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005889
5890 if (!is_valid_ether_addr(addr->sa_data))
5891 return -EADDRNOTAVAIL;
5892
Michael Chan84c33dd2016-04-11 04:11:13 -04005893 rc = bnxt_approve_mac(bp, addr->sa_data);
5894 if (rc)
5895 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005896
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005897 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5898 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005899
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005900 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5901 if (netif_running(dev)) {
5902 bnxt_close_nic(bp, false, false);
5903 rc = bnxt_open_nic(bp, false, false);
5904 }
5905
5906 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005907}
5908
5909/* rtnl_lock held */
5910static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5911{
5912 struct bnxt *bp = netdev_priv(dev);
5913
5914 if (new_mtu < 60 || new_mtu > 9000)
5915 return -EINVAL;
5916
5917 if (netif_running(dev))
5918 bnxt_close_nic(bp, false, false);
5919
5920 dev->mtu = new_mtu;
5921 bnxt_set_ring_params(bp);
5922
5923 if (netif_running(dev))
5924 return bnxt_open_nic(bp, false, false);
5925
5926 return 0;
5927}
5928
John Fastabend16e5cc62016-02-16 21:16:43 -08005929static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
5930 struct tc_to_netdev *ntc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005931{
5932 struct bnxt *bp = netdev_priv(dev);
John Fastabend16e5cc62016-02-16 21:16:43 -08005933 u8 tc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005934
John Fastabend5eb4dce2016-02-29 11:26:13 -08005935 if (ntc->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08005936 return -EINVAL;
5937
John Fastabend16e5cc62016-02-16 21:16:43 -08005938 tc = ntc->tc;
5939
Michael Chanc0c050c2015-10-22 16:01:17 -04005940 if (tc > bp->max_tc) {
5941 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5942 tc, bp->max_tc);
5943 return -EINVAL;
5944 }
5945
5946 if (netdev_get_num_tc(dev) == tc)
5947 return 0;
5948
5949 if (tc) {
Michael Chan6e6c5a52016-01-02 23:45:02 -05005950 int max_rx_rings, max_tx_rings, rc;
Michael Chan01657bc2016-01-02 23:45:03 -05005951 bool sh = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005952
Michael Chan01657bc2016-01-02 23:45:03 -05005953 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5954 sh = true;
5955
5956 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005957 if (rc || bp->tx_nr_rings_per_tc * tc > max_tx_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04005958 return -ENOMEM;
5959 }
5960
5961 /* Needs to close the device and do hw resource re-allocations */
5962 if (netif_running(bp->dev))
5963 bnxt_close_nic(bp, true, false);
5964
5965 if (tc) {
5966 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5967 netdev_set_num_tc(dev, tc);
5968 } else {
5969 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5970 netdev_reset_tc(dev);
5971 }
5972 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5973 bp->num_stat_ctxs = bp->cp_nr_rings;
5974
5975 if (netif_running(bp->dev))
5976 return bnxt_open_nic(bp, true, false);
5977
5978 return 0;
5979}
5980
5981#ifdef CONFIG_RFS_ACCEL
5982static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5983 struct bnxt_ntuple_filter *f2)
5984{
5985 struct flow_keys *keys1 = &f1->fkeys;
5986 struct flow_keys *keys2 = &f2->fkeys;
5987
5988 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5989 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5990 keys1->ports.ports == keys2->ports.ports &&
5991 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5992 keys1->basic.n_proto == keys2->basic.n_proto &&
5993 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5994 return true;
5995
5996 return false;
5997}
5998
5999static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
6000 u16 rxq_index, u32 flow_id)
6001{
6002 struct bnxt *bp = netdev_priv(dev);
6003 struct bnxt_ntuple_filter *fltr, *new_fltr;
6004 struct flow_keys *fkeys;
6005 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05006006 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04006007 struct hlist_head *head;
6008
6009 if (skb->encapsulation)
6010 return -EPROTONOSUPPORT;
6011
6012 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
6013 if (!new_fltr)
6014 return -ENOMEM;
6015
6016 fkeys = &new_fltr->fkeys;
6017 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
6018 rc = -EPROTONOSUPPORT;
6019 goto err_free;
6020 }
6021
6022 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
6023 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
6024 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
6025 rc = -EPROTONOSUPPORT;
6026 goto err_free;
6027 }
6028
6029 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
6030
6031 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
6032 head = &bp->ntp_fltr_hash_tbl[idx];
6033 rcu_read_lock();
6034 hlist_for_each_entry_rcu(fltr, head, hash) {
6035 if (bnxt_fltr_match(fltr, new_fltr)) {
6036 rcu_read_unlock();
6037 rc = 0;
6038 goto err_free;
6039 }
6040 }
6041 rcu_read_unlock();
6042
6043 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05006044 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
6045 BNXT_NTP_FLTR_MAX_FLTR, 0);
6046 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006047 spin_unlock_bh(&bp->ntp_fltr_lock);
6048 rc = -ENOMEM;
6049 goto err_free;
6050 }
6051
Michael Chan84e86b92015-11-05 16:25:50 -05006052 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04006053 new_fltr->flow_id = flow_id;
6054 new_fltr->rxq = rxq_index;
6055 hlist_add_head_rcu(&new_fltr->hash, head);
6056 bp->ntp_fltr_count++;
6057 spin_unlock_bh(&bp->ntp_fltr_lock);
6058
6059 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
6060 schedule_work(&bp->sp_task);
6061
6062 return new_fltr->sw_id;
6063
6064err_free:
6065 kfree(new_fltr);
6066 return rc;
6067}
6068
6069static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6070{
6071 int i;
6072
6073 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
6074 struct hlist_head *head;
6075 struct hlist_node *tmp;
6076 struct bnxt_ntuple_filter *fltr;
6077 int rc;
6078
6079 head = &bp->ntp_fltr_hash_tbl[i];
6080 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6081 bool del = false;
6082
6083 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
6084 if (rps_may_expire_flow(bp->dev, fltr->rxq,
6085 fltr->flow_id,
6086 fltr->sw_id)) {
6087 bnxt_hwrm_cfa_ntuple_filter_free(bp,
6088 fltr);
6089 del = true;
6090 }
6091 } else {
6092 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
6093 fltr);
6094 if (rc)
6095 del = true;
6096 else
6097 set_bit(BNXT_FLTR_VALID, &fltr->state);
6098 }
6099
6100 if (del) {
6101 spin_lock_bh(&bp->ntp_fltr_lock);
6102 hlist_del_rcu(&fltr->hash);
6103 bp->ntp_fltr_count--;
6104 spin_unlock_bh(&bp->ntp_fltr_lock);
6105 synchronize_rcu();
6106 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
6107 kfree(fltr);
6108 }
6109 }
6110 }
Jeffrey Huang19241362016-02-26 04:00:00 -05006111 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
6112 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04006113}
6114
6115#else
6116
6117static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6118{
6119}
6120
6121#endif /* CONFIG_RFS_ACCEL */
6122
6123static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6124 __be16 port)
6125{
6126 struct bnxt *bp = netdev_priv(dev);
6127
6128 if (!netif_running(dev))
6129 return;
6130
6131 if (sa_family != AF_INET6 && sa_family != AF_INET)
6132 return;
6133
6134 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
6135 return;
6136
6137 bp->vxlan_port_cnt++;
6138 if (bp->vxlan_port_cnt == 1) {
6139 bp->vxlan_port = port;
6140 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
6141 schedule_work(&bp->sp_task);
6142 }
6143}
6144
6145static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6146 __be16 port)
6147{
6148 struct bnxt *bp = netdev_priv(dev);
6149
6150 if (!netif_running(dev))
6151 return;
6152
6153 if (sa_family != AF_INET6 && sa_family != AF_INET)
6154 return;
6155
6156 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
6157 bp->vxlan_port_cnt--;
6158
6159 if (bp->vxlan_port_cnt == 0) {
6160 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
6161 schedule_work(&bp->sp_task);
6162 }
6163 }
6164}
6165
6166static const struct net_device_ops bnxt_netdev_ops = {
6167 .ndo_open = bnxt_open,
6168 .ndo_start_xmit = bnxt_start_xmit,
6169 .ndo_stop = bnxt_close,
6170 .ndo_get_stats64 = bnxt_get_stats64,
6171 .ndo_set_rx_mode = bnxt_set_rx_mode,
6172 .ndo_do_ioctl = bnxt_ioctl,
6173 .ndo_validate_addr = eth_validate_addr,
6174 .ndo_set_mac_address = bnxt_change_mac_addr,
6175 .ndo_change_mtu = bnxt_change_mtu,
6176 .ndo_fix_features = bnxt_fix_features,
6177 .ndo_set_features = bnxt_set_features,
6178 .ndo_tx_timeout = bnxt_tx_timeout,
6179#ifdef CONFIG_BNXT_SRIOV
6180 .ndo_get_vf_config = bnxt_get_vf_config,
6181 .ndo_set_vf_mac = bnxt_set_vf_mac,
6182 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
6183 .ndo_set_vf_rate = bnxt_set_vf_bw,
6184 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
6185 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
6186#endif
6187#ifdef CONFIG_NET_POLL_CONTROLLER
6188 .ndo_poll_controller = bnxt_poll_controller,
6189#endif
6190 .ndo_setup_tc = bnxt_setup_tc,
6191#ifdef CONFIG_RFS_ACCEL
6192 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
6193#endif
6194 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
6195 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
6196#ifdef CONFIG_NET_RX_BUSY_POLL
6197 .ndo_busy_poll = bnxt_busy_poll,
6198#endif
6199};
6200
6201static void bnxt_remove_one(struct pci_dev *pdev)
6202{
6203 struct net_device *dev = pci_get_drvdata(pdev);
6204 struct bnxt *bp = netdev_priv(dev);
6205
6206 if (BNXT_PF(bp))
6207 bnxt_sriov_disable(bp);
6208
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006209 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006210 unregister_netdev(dev);
6211 cancel_work_sync(&bp->sp_task);
6212 bp->sp_event = 0;
6213
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05006214 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006215 bnxt_free_hwrm_resources(bp);
6216 pci_iounmap(pdev, bp->bar2);
6217 pci_iounmap(pdev, bp->bar1);
6218 pci_iounmap(pdev, bp->bar0);
6219 free_netdev(dev);
6220
6221 pci_release_regions(pdev);
6222 pci_disable_device(pdev);
6223}
6224
6225static int bnxt_probe_phy(struct bnxt *bp)
6226{
6227 int rc = 0;
6228 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04006229
Michael Chan170ce012016-04-05 14:08:57 -04006230 rc = bnxt_hwrm_phy_qcaps(bp);
6231 if (rc) {
6232 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
6233 rc);
6234 return rc;
6235 }
6236
Michael Chanc0c050c2015-10-22 16:01:17 -04006237 rc = bnxt_update_link(bp, false);
6238 if (rc) {
6239 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
6240 rc);
6241 return rc;
6242 }
6243
6244 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05006245 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006246 link_info->autoneg = BNXT_AUTONEG_SPEED;
6247 if (bp->hwrm_spec_code >= 0x10201) {
6248 if (link_info->auto_pause_setting &
6249 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
6250 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6251 } else {
6252 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6253 }
Michael Chan0d8abf02016-02-10 17:33:47 -05006254 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05006255 } else {
6256 link_info->req_link_speed = link_info->force_link_speed;
6257 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006258 }
Michael Chanc9ee9512016-04-05 14:08:56 -04006259 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
6260 link_info->req_flow_ctrl =
6261 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
6262 else
6263 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006264 return rc;
6265}
6266
6267static int bnxt_get_max_irq(struct pci_dev *pdev)
6268{
6269 u16 ctrl;
6270
6271 if (!pdev->msix_cap)
6272 return 1;
6273
6274 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
6275 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
6276}
6277
Michael Chan6e6c5a52016-01-02 23:45:02 -05006278static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
6279 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006280{
Michael Chan6e6c5a52016-01-02 23:45:02 -05006281 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006282
Michael Chan379a80a2015-10-23 15:06:19 -04006283#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006284 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006285 *max_tx = bp->vf.max_tx_rings;
6286 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006287 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
6288 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05006289 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006290 } else
Michael Chan379a80a2015-10-23 15:06:19 -04006291#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006292 {
6293 *max_tx = bp->pf.max_tx_rings;
6294 *max_rx = bp->pf.max_rx_rings;
6295 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
6296 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
6297 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04006298 }
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006299
Michael Chanc0c050c2015-10-22 16:01:17 -04006300 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6301 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05006302 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006303}
6304
6305int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
6306{
6307 int rx, tx, cp;
6308
6309 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
6310 if (!rx || !tx || !cp)
6311 return -ENOMEM;
6312
6313 *max_rx = rx;
6314 *max_tx = tx;
6315 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
6316}
6317
6318static int bnxt_set_dflt_rings(struct bnxt *bp)
6319{
6320 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6321 bool sh = true;
6322
6323 if (sh)
6324 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6325 dflt_rings = netif_get_num_default_rss_queues();
6326 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6327 if (rc)
6328 return rc;
6329 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
6330 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
6331 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6332 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6333 bp->tx_nr_rings + bp->rx_nr_rings;
6334 bp->num_stat_ctxs = bp->cp_nr_rings;
6335 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006336}
6337
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006338static void bnxt_parse_log_pcie_link(struct bnxt *bp)
6339{
6340 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
6341 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
6342
6343 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
6344 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
6345 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
6346 else
6347 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
6348 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
6349 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
6350 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
6351 "Unknown", width);
6352}
6353
Michael Chanc0c050c2015-10-22 16:01:17 -04006354static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6355{
6356 static int version_printed;
6357 struct net_device *dev;
6358 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006359 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04006360
6361 if (version_printed++ == 0)
6362 pr_info("%s", version);
6363
6364 max_irqs = bnxt_get_max_irq(pdev);
6365 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
6366 if (!dev)
6367 return -ENOMEM;
6368
6369 bp = netdev_priv(dev);
6370
6371 if (bnxt_vf_pciid(ent->driver_data))
6372 bp->flags |= BNXT_FLAG_VF;
6373
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006374 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04006375 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04006376
6377 rc = bnxt_init_board(pdev, dev);
6378 if (rc < 0)
6379 goto init_err_free;
6380
6381 dev->netdev_ops = &bnxt_netdev_ops;
6382 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
6383 dev->ethtool_ops = &bnxt_ethtool_ops;
6384
6385 pci_set_drvdata(pdev, dev);
6386
6387 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6388 NETIF_F_TSO | NETIF_F_TSO6 |
6389 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07006390 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07006391 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6392 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Michael Chanc0c050c2015-10-22 16:01:17 -04006393 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
6394
Michael Chanc0c050c2015-10-22 16:01:17 -04006395 dev->hw_enc_features =
6396 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6397 NETIF_F_TSO | NETIF_F_TSO6 |
6398 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07006399 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07006400 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07006401 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
6402 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04006403 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
6404 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
6405 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
6406 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
6407 dev->priv_flags |= IFF_UNICAST_FLT;
6408
6409#ifdef CONFIG_BNXT_SRIOV
6410 init_waitqueue_head(&bp->sriov_cfg_wait);
6411#endif
6412 rc = bnxt_alloc_hwrm_resources(bp);
6413 if (rc)
6414 goto init_err;
6415
6416 mutex_init(&bp->hwrm_cmd_lock);
6417 bnxt_hwrm_ver_get(bp);
6418
6419 rc = bnxt_hwrm_func_drv_rgtr(bp);
6420 if (rc)
6421 goto init_err;
6422
6423 /* Get the MAX capabilities for this function */
6424 rc = bnxt_hwrm_func_qcaps(bp);
6425 if (rc) {
6426 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
6427 rc);
6428 rc = -1;
6429 goto init_err;
6430 }
6431
6432 rc = bnxt_hwrm_queue_qportcfg(bp);
6433 if (rc) {
6434 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
6435 rc);
6436 rc = -1;
6437 goto init_err;
6438 }
6439
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04006440 bnxt_hwrm_func_qcfg(bp);
6441
Michael Chanc0c050c2015-10-22 16:01:17 -04006442 bnxt_set_tpa_flags(bp);
6443 bnxt_set_ring_params(bp);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006444 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006445 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006446#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006447 else
Michael Chanc0c050c2015-10-22 16:01:17 -04006448 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006449#endif
Michael Chan6e6c5a52016-01-02 23:45:02 -05006450 bnxt_set_dflt_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006451
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006452 if (BNXT_PF(bp)) {
6453 dev->hw_features |= NETIF_F_NTUPLE;
6454 if (bnxt_rfs_capable(bp)) {
6455 bp->flags |= BNXT_FLAG_RFS;
6456 dev->features |= NETIF_F_NTUPLE;
6457 }
6458 }
6459
Michael Chanc0c050c2015-10-22 16:01:17 -04006460 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
6461 bp->flags |= BNXT_FLAG_STRIP_VLAN;
6462
6463 rc = bnxt_probe_phy(bp);
6464 if (rc)
6465 goto init_err;
6466
6467 rc = register_netdev(dev);
6468 if (rc)
6469 goto init_err;
6470
6471 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
6472 board_info[ent->driver_data].name,
6473 (long)pci_resource_start(pdev, 0), dev->dev_addr);
6474
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006475 bnxt_parse_log_pcie_link(bp);
6476
Michael Chanc0c050c2015-10-22 16:01:17 -04006477 return 0;
6478
6479init_err:
6480 pci_iounmap(pdev, bp->bar0);
6481 pci_release_regions(pdev);
6482 pci_disable_device(pdev);
6483
6484init_err_free:
6485 free_netdev(dev);
6486 return rc;
6487}
6488
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006489/**
6490 * bnxt_io_error_detected - called when PCI error is detected
6491 * @pdev: Pointer to PCI device
6492 * @state: The current pci connection state
6493 *
6494 * This function is called after a PCI bus error affecting
6495 * this device has been detected.
6496 */
6497static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
6498 pci_channel_state_t state)
6499{
6500 struct net_device *netdev = pci_get_drvdata(pdev);
6501
6502 netdev_info(netdev, "PCI I/O error detected\n");
6503
6504 rtnl_lock();
6505 netif_device_detach(netdev);
6506
6507 if (state == pci_channel_io_perm_failure) {
6508 rtnl_unlock();
6509 return PCI_ERS_RESULT_DISCONNECT;
6510 }
6511
6512 if (netif_running(netdev))
6513 bnxt_close(netdev);
6514
6515 pci_disable_device(pdev);
6516 rtnl_unlock();
6517
6518 /* Request a slot slot reset. */
6519 return PCI_ERS_RESULT_NEED_RESET;
6520}
6521
6522/**
6523 * bnxt_io_slot_reset - called after the pci bus has been reset.
6524 * @pdev: Pointer to PCI device
6525 *
6526 * Restart the card from scratch, as if from a cold-boot.
6527 * At this point, the card has exprienced a hard reset,
6528 * followed by fixups by BIOS, and has its config space
6529 * set up identically to what it was at cold boot.
6530 */
6531static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
6532{
6533 struct net_device *netdev = pci_get_drvdata(pdev);
6534 struct bnxt *bp = netdev_priv(netdev);
6535 int err = 0;
6536 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
6537
6538 netdev_info(bp->dev, "PCI Slot Reset\n");
6539
6540 rtnl_lock();
6541
6542 if (pci_enable_device(pdev)) {
6543 dev_err(&pdev->dev,
6544 "Cannot re-enable PCI device after reset.\n");
6545 } else {
6546 pci_set_master(pdev);
6547
6548 if (netif_running(netdev))
6549 err = bnxt_open(netdev);
6550
6551 if (!err)
6552 result = PCI_ERS_RESULT_RECOVERED;
6553 }
6554
6555 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
6556 dev_close(netdev);
6557
6558 rtnl_unlock();
6559
6560 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6561 if (err) {
6562 dev_err(&pdev->dev,
6563 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
6564 err); /* non-fatal, continue */
6565 }
6566
6567 return PCI_ERS_RESULT_RECOVERED;
6568}
6569
6570/**
6571 * bnxt_io_resume - called when traffic can start flowing again.
6572 * @pdev: Pointer to PCI device
6573 *
6574 * This callback is called when the error recovery driver tells
6575 * us that its OK to resume normal operation.
6576 */
6577static void bnxt_io_resume(struct pci_dev *pdev)
6578{
6579 struct net_device *netdev = pci_get_drvdata(pdev);
6580
6581 rtnl_lock();
6582
6583 netif_device_attach(netdev);
6584
6585 rtnl_unlock();
6586}
6587
6588static const struct pci_error_handlers bnxt_err_handler = {
6589 .error_detected = bnxt_io_error_detected,
6590 .slot_reset = bnxt_io_slot_reset,
6591 .resume = bnxt_io_resume
6592};
6593
Michael Chanc0c050c2015-10-22 16:01:17 -04006594static struct pci_driver bnxt_pci_driver = {
6595 .name = DRV_MODULE_NAME,
6596 .id_table = bnxt_pci_tbl,
6597 .probe = bnxt_init_one,
6598 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006599 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04006600#if defined(CONFIG_BNXT_SRIOV)
6601 .sriov_configure = bnxt_sriov_configure,
6602#endif
6603};
6604
6605module_pci_driver(bnxt_pci_driver);