Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2011-2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Ben Widawsky <ben@bwidawsk.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | /* |
| 29 | * This file implements HW context support. On gen5+ a HW context consists of an |
| 30 | * opaque GPU object which is referenced at times of context saves and restores. |
| 31 | * With RC6 enabled, the context is also referenced as the GPU enters and exists |
| 32 | * from RC6 (GPU has it's own internal power context, except on gen5). Though |
| 33 | * something like a context does exist for the media ring, the code only |
| 34 | * supports contexts for the render ring. |
| 35 | * |
| 36 | * In software, there is a distinction between contexts created by the user, |
| 37 | * and the default HW context. The default HW context is used by GPU clients |
| 38 | * that do not request setup of their own hardware context. The default |
| 39 | * context's state is never restored to help prevent programming errors. This |
| 40 | * would happen if a client ran and piggy-backed off another clients GPU state. |
| 41 | * The default context only exists to give the GPU some offset to load as the |
| 42 | * current to invoke a save of the context we actually care about. In fact, the |
| 43 | * code could likely be constructed, albeit in a more complicated fashion, to |
| 44 | * never use the default context, though that limits the driver's ability to |
| 45 | * swap out, and/or destroy other contexts. |
| 46 | * |
| 47 | * All other contexts are created as a request by the GPU client. These contexts |
| 48 | * store GPU state, and thus allow GPU clients to not re-emit state (and |
| 49 | * potentially query certain state) at any time. The kernel driver makes |
| 50 | * certain that the appropriate commands are inserted. |
| 51 | * |
| 52 | * The context life cycle is semi-complicated in that context BOs may live |
| 53 | * longer than the context itself because of the way the hardware, and object |
| 54 | * tracking works. Below is a very crude representation of the state machine |
| 55 | * describing the context life. |
| 56 | * refcount pincount active |
| 57 | * S0: initial state 0 0 0 |
| 58 | * S1: context created 1 0 0 |
| 59 | * S2: context is currently running 2 1 X |
| 60 | * S3: GPU referenced, but not current 2 0 1 |
| 61 | * S4: context is current, but destroyed 1 1 0 |
| 62 | * S5: like S3, but destroyed 1 0 1 |
| 63 | * |
| 64 | * The most common (but not all) transitions: |
| 65 | * S0->S1: client creates a context |
| 66 | * S1->S2: client submits execbuf with context |
| 67 | * S2->S3: other clients submits execbuf with context |
| 68 | * S3->S1: context object was retired |
| 69 | * S3->S2: clients submits another execbuf |
| 70 | * S2->S4: context destroy called with current context |
| 71 | * S3->S5->S0: destroy path |
| 72 | * S4->S5->S0: destroy path on current context |
| 73 | * |
| 74 | * There are two confusing terms used above: |
| 75 | * The "current context" means the context which is currently running on the |
Damien Lespiau | 508842a | 2013-08-30 14:40:26 +0100 | [diff] [blame] | 76 | * GPU. The GPU has loaded its state already and has stored away the gtt |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 77 | * offset of the BO. The GPU is not actively referencing the data at this |
| 78 | * offset, but it will on the next context switch. The only way to avoid this |
| 79 | * is to do a GPU reset. |
| 80 | * |
| 81 | * An "active context' is one which was previously the "current context" and is |
| 82 | * on the active list waiting for the next context switch to occur. Until this |
| 83 | * happens, the object must remain at the same gtt offset. It is therefore |
| 84 | * possible to destroy a context, but it is still active. |
| 85 | * |
| 86 | */ |
| 87 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 88 | #include <drm/drmP.h> |
| 89 | #include <drm/i915_drm.h> |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 90 | #include "i915_drv.h" |
| 91 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 92 | /* This is a HW constraint. The value below is the largest known requirement |
| 93 | * I've seen in a spec to date, and that was a workaround for a non-shipping |
| 94 | * part. It should be safe to decrease this, but it's more future proof as is. |
| 95 | */ |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 96 | #define GEN6_CONTEXT_ALIGN (64<<10) |
| 97 | #define GEN7_CONTEXT_ALIGN 4096 |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 98 | |
Ben Widawsky | b18b6bd | 2014-02-20 11:47:07 -0800 | [diff] [blame] | 99 | static void do_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 321f2ad | 2014-02-20 11:47:06 -0800 | [diff] [blame] | 100 | { |
Ben Widawsky | 321f2ad | 2014-02-20 11:47:06 -0800 | [diff] [blame] | 101 | struct drm_device *dev = ppgtt->base.dev; |
| 102 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 103 | struct i915_address_space *vm = &ppgtt->base; |
| 104 | |
| 105 | if (ppgtt == dev_priv->mm.aliasing_ppgtt || |
| 106 | (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) { |
| 107 | ppgtt->base.cleanup(&ppgtt->base); |
| 108 | return; |
| 109 | } |
| 110 | |
| 111 | /* |
| 112 | * Make sure vmas are unbound before we take down the drm_mm |
| 113 | * |
| 114 | * FIXME: Proper refcounting should take care of this, this shouldn't be |
| 115 | * needed at all. |
| 116 | */ |
| 117 | if (!list_empty(&vm->active_list)) { |
| 118 | struct i915_vma *vma; |
| 119 | |
| 120 | list_for_each_entry(vma, &vm->active_list, mm_list) |
| 121 | if (WARN_ON(list_empty(&vma->vma_link) || |
| 122 | list_is_singular(&vma->vma_link))) |
| 123 | break; |
| 124 | |
| 125 | i915_gem_evict_vm(&ppgtt->base, true); |
| 126 | } else { |
| 127 | i915_gem_retire_requests(dev); |
| 128 | i915_gem_evict_vm(&ppgtt->base, false); |
| 129 | } |
| 130 | |
| 131 | ppgtt->base.cleanup(&ppgtt->base); |
| 132 | } |
| 133 | |
Ben Widawsky | b18b6bd | 2014-02-20 11:47:07 -0800 | [diff] [blame] | 134 | static void ppgtt_release(struct kref *kref) |
| 135 | { |
| 136 | struct i915_hw_ppgtt *ppgtt = |
| 137 | container_of(kref, struct i915_hw_ppgtt, ref); |
| 138 | |
| 139 | do_ppgtt_cleanup(ppgtt); |
| 140 | kfree(ppgtt); |
| 141 | } |
| 142 | |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 143 | static size_t get_context_alignment(struct drm_device *dev) |
| 144 | { |
| 145 | if (IS_GEN6(dev)) |
| 146 | return GEN6_CONTEXT_ALIGN; |
| 147 | |
| 148 | return GEN7_CONTEXT_ALIGN; |
| 149 | } |
| 150 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 151 | static int get_context_size(struct drm_device *dev) |
| 152 | { |
| 153 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 154 | int ret; |
| 155 | u32 reg; |
| 156 | |
| 157 | switch (INTEL_INFO(dev)->gen) { |
| 158 | case 6: |
| 159 | reg = I915_READ(CXT_SIZE); |
| 160 | ret = GEN6_CXT_TOTAL_SIZE(reg) * 64; |
| 161 | break; |
| 162 | case 7: |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 163 | reg = I915_READ(GEN7_CXT_SIZE); |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 164 | if (IS_HASWELL(dev)) |
Ben Widawsky | a0de80a | 2013-06-25 21:53:40 -0700 | [diff] [blame] | 165 | ret = HSW_CXT_TOTAL_SIZE; |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 166 | else |
| 167 | ret = GEN7_CXT_TOTAL_SIZE(reg) * 64; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 168 | break; |
Ben Widawsky | 8897644 | 2013-11-02 21:07:05 -0700 | [diff] [blame] | 169 | case 8: |
| 170 | ret = GEN8_CXT_TOTAL_SIZE; |
| 171 | break; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 172 | default: |
| 173 | BUG(); |
| 174 | } |
| 175 | |
| 176 | return ret; |
| 177 | } |
| 178 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 179 | void i915_gem_context_free(struct kref *ctx_ref) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 180 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 181 | struct intel_context *ctx = container_of(ctx_ref, |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 182 | typeof(*ctx), ref); |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 183 | struct i915_hw_ppgtt *ppgtt = NULL; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 184 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 185 | if (i915.enable_execlists) { |
| 186 | ppgtt = ctx_to_ppgtt(ctx); |
| 187 | intel_lr_context_free(ctx); |
| 188 | } else if (ctx->legacy_hw_ctx.rcs_state) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 189 | /* We refcount even the aliasing PPGTT to keep the code symmetric */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 190 | if (USES_PPGTT(ctx->legacy_hw_ctx.rcs_state->base.dev)) |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 191 | ppgtt = ctx_to_ppgtt(ctx); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 192 | } |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 193 | |
| 194 | if (ppgtt) |
| 195 | kref_put(&ppgtt->ref, ppgtt_release); |
Ben Widawsky | 2f29579 | 2014-07-01 11:17:47 -0700 | [diff] [blame] | 196 | if (ctx->legacy_hw_ctx.rcs_state) |
| 197 | drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base); |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 198 | list_del(&ctx->link); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 199 | kfree(ctx); |
| 200 | } |
| 201 | |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 202 | struct drm_i915_gem_object * |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 203 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size) |
| 204 | { |
| 205 | struct drm_i915_gem_object *obj; |
| 206 | int ret; |
| 207 | |
| 208 | obj = i915_gem_alloc_object(dev, size); |
| 209 | if (obj == NULL) |
| 210 | return ERR_PTR(-ENOMEM); |
| 211 | |
| 212 | /* |
| 213 | * Try to make the context utilize L3 as well as LLC. |
| 214 | * |
| 215 | * On VLV we don't have L3 controls in the PTEs so we |
| 216 | * shouldn't touch the cache level, especially as that |
| 217 | * would make the object snooped which might have a |
| 218 | * negative performance impact. |
| 219 | */ |
| 220 | if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) { |
| 221 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC); |
| 222 | /* Failure shouldn't ever happen this early */ |
| 223 | if (WARN_ON(ret)) { |
| 224 | drm_gem_object_unreference(&obj->base); |
| 225 | return ERR_PTR(ret); |
| 226 | } |
| 227 | } |
| 228 | |
| 229 | return obj; |
| 230 | } |
| 231 | |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 232 | static struct i915_hw_ppgtt * |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 233 | create_vm_for_ctx(struct drm_device *dev, struct intel_context *ctx) |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 234 | { |
| 235 | struct i915_hw_ppgtt *ppgtt; |
| 236 | int ret; |
| 237 | |
| 238 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 239 | if (!ppgtt) |
| 240 | return ERR_PTR(-ENOMEM); |
| 241 | |
| 242 | ret = i915_gem_init_ppgtt(dev, ppgtt); |
| 243 | if (ret) { |
| 244 | kfree(ppgtt); |
| 245 | return ERR_PTR(ret); |
| 246 | } |
| 247 | |
Chris Wilson | 6313c20 | 2014-03-19 13:45:45 +0000 | [diff] [blame] | 248 | ppgtt->ctx = ctx; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 249 | return ppgtt; |
| 250 | } |
| 251 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 252 | static struct intel_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 253 | __create_hw_context(struct drm_device *dev, |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 254 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 255 | { |
| 256 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 257 | struct intel_context *ctx; |
Tejun Heo | c8c470a | 2013-02-27 17:04:10 -0800 | [diff] [blame] | 258 | int ret; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 259 | |
Ben Widawsky | f94982b | 2012-11-10 10:56:04 -0800 | [diff] [blame] | 260 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 261 | if (ctx == NULL) |
| 262 | return ERR_PTR(-ENOMEM); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 263 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 264 | kref_init(&ctx->ref); |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 265 | list_add_tail(&ctx->link, &dev_priv->context_list); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 266 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 267 | if (dev_priv->hw_context_size) { |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 268 | struct drm_i915_gem_object *obj = |
| 269 | i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size); |
| 270 | if (IS_ERR(obj)) { |
| 271 | ret = PTR_ERR(obj); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 272 | goto err_out; |
| 273 | } |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 274 | ctx->legacy_hw_ctx.rcs_state = obj; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | /* Default context will never have a file_priv */ |
| 278 | if (file_priv != NULL) { |
| 279 | ret = idr_alloc(&file_priv->context_idr, ctx, |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 280 | DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 281 | if (ret < 0) |
| 282 | goto err_out; |
| 283 | } else |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 284 | ret = DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 285 | |
| 286 | ctx->file_priv = file_priv; |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 287 | ctx->user_handle = ret; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 288 | /* NB: Mark all slices as needing a remap so that when the context first |
| 289 | * loads it will restore whatever remap state already exists. If there |
| 290 | * is no remap info, it will be a NOP. */ |
| 291 | ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 292 | |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 293 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 294 | |
| 295 | err_out: |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 296 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 297 | return ERR_PTR(ret); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 298 | } |
| 299 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 300 | /** |
| 301 | * The default context needs to exist per ring that uses contexts. It stores the |
| 302 | * context state of the GPU for applications that don't utilize HW contexts, as |
| 303 | * well as an idle case. |
| 304 | */ |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 305 | static struct intel_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 306 | i915_gem_create_context(struct drm_device *dev, |
| 307 | struct drm_i915_file_private *file_priv, |
| 308 | bool create_vm) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 309 | { |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 310 | const bool is_global_default_ctx = file_priv == NULL; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 311 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 312 | struct intel_context *ctx; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 313 | int ret = 0; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 314 | |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 315 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 316 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 317 | ctx = __create_hw_context(dev, file_priv); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 318 | if (IS_ERR(ctx)) |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 319 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 320 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 321 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) { |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 322 | /* We may need to do things with the shrinker which |
| 323 | * require us to immediately switch back to the default |
| 324 | * context. This can cause a problem as pinning the |
| 325 | * default context also requires GTT space which may not |
| 326 | * be available. To avoid this we always pin the default |
| 327 | * context. |
| 328 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 329 | ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 330 | get_context_alignment(dev), 0); |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 331 | if (ret) { |
| 332 | DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret); |
| 333 | goto err_destroy; |
| 334 | } |
| 335 | } |
| 336 | |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 337 | if (create_vm) { |
| 338 | struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx); |
| 339 | |
| 340 | if (IS_ERR_OR_NULL(ppgtt)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 341 | DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n", |
| 342 | PTR_ERR(ppgtt)); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 343 | ret = PTR_ERR(ppgtt); |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 344 | goto err_unpin; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 345 | } else |
| 346 | ctx->vm = &ppgtt->base; |
| 347 | |
| 348 | /* This case is reserved for the global default context and |
| 349 | * should only happen once. */ |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 350 | if (is_global_default_ctx) { |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 351 | if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) { |
| 352 | ret = -EEXIST; |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 353 | goto err_unpin; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 354 | } |
| 355 | |
| 356 | dev_priv->mm.aliasing_ppgtt = ppgtt; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 357 | } |
Ben Widawsky | c5dc5ce | 2014-01-27 23:07:00 -0800 | [diff] [blame] | 358 | } else if (USES_PPGTT(dev)) { |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 359 | /* For platforms which only have aliasing PPGTT, we fake the |
| 360 | * address space and refcounting. */ |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 361 | ctx->vm = &dev_priv->mm.aliasing_ppgtt->base; |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 362 | kref_get(&dev_priv->mm.aliasing_ppgtt->ref); |
| 363 | } else |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 364 | ctx->vm = &dev_priv->gtt.base; |
| 365 | |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 366 | return ctx; |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 367 | |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 368 | err_unpin: |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 369 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) |
| 370 | i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state); |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 371 | err_destroy: |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 372 | i915_gem_context_unreference(ctx); |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 373 | return ERR_PTR(ret); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 374 | } |
| 375 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 376 | void i915_gem_context_reset(struct drm_device *dev) |
| 377 | { |
| 378 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 379 | int i; |
| 380 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 381 | /* Prevent the hardware from restoring the last context (which hung) on |
| 382 | * the next switch */ |
| 383 | for (i = 0; i < I915_NUM_RINGS; i++) { |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 384 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 385 | struct intel_context *dctx = ring->default_context; |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 386 | struct intel_context *lctx = ring->last_context; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 387 | |
| 388 | /* Do a fake switch to the default context */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 389 | if (lctx == dctx) |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 390 | continue; |
| 391 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 392 | if (!lctx) |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 393 | continue; |
| 394 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 395 | if (dctx->legacy_hw_ctx.rcs_state && i == RCS) { |
| 396 | WARN_ON(i915_gem_obj_ggtt_pin(dctx->legacy_hw_ctx.rcs_state, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 397 | get_context_alignment(dev), 0)); |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 398 | /* Fake a finish/inactive */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 399 | dctx->legacy_hw_ctx.rcs_state->base.write_domain = 0; |
| 400 | dctx->legacy_hw_ctx.rcs_state->active = 0; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 401 | } |
| 402 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 403 | if (lctx->legacy_hw_ctx.rcs_state && i == RCS) |
| 404 | i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state); |
Ville Syrjälä | 4bfad3d | 2014-06-18 22:04:48 +0300 | [diff] [blame] | 405 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 406 | i915_gem_context_unreference(lctx); |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 407 | i915_gem_context_reference(dctx); |
| 408 | ring->last_context = dctx; |
| 409 | } |
| 410 | } |
| 411 | |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 412 | int i915_gem_context_init(struct drm_device *dev) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 413 | { |
| 414 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 415 | struct intel_context *ctx; |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 416 | int i; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 417 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 418 | /* Init should only be called once per module load. Eventually the |
| 419 | * restriction on the context_disabled check can be loosened. */ |
| 420 | if (WARN_ON(dev_priv->ring[RCS].default_context)) |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 421 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 422 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 423 | if (i915.enable_execlists) { |
| 424 | /* NB: intentionally left blank. We will allocate our own |
| 425 | * backing objects as we need them, thank you very much */ |
| 426 | dev_priv->hw_context_size = 0; |
| 427 | } else if (HAS_HW_CONTEXTS(dev)) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 428 | dev_priv->hw_context_size = round_up(get_context_size(dev), 4096); |
| 429 | if (dev_priv->hw_context_size > (1<<20)) { |
| 430 | DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n", |
| 431 | dev_priv->hw_context_size); |
| 432 | dev_priv->hw_context_size = 0; |
| 433 | } |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 434 | } |
| 435 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 436 | ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev)); |
| 437 | if (IS_ERR(ctx)) { |
| 438 | DRM_ERROR("Failed to create default global context (error %ld)\n", |
| 439 | PTR_ERR(ctx)); |
| 440 | return PTR_ERR(ctx); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 441 | } |
| 442 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 443 | for (i = 0; i < I915_NUM_RINGS; i++) { |
| 444 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 445 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 446 | /* NB: RCS will hold a ref for all rings */ |
| 447 | ring->default_context = ctx; |
| 448 | |
| 449 | /* FIXME: we really only want to do this for initialized rings */ |
| 450 | if (i915.enable_execlists) |
| 451 | intel_lr_context_deferred_create(ctx, ring); |
| 452 | } |
| 453 | |
| 454 | DRM_DEBUG_DRIVER("%s context support initialized\n", |
| 455 | i915.enable_execlists ? "LR" : |
| 456 | dev_priv->hw_context_size ? "HW" : "fake"); |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 457 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 458 | } |
| 459 | |
| 460 | void i915_gem_context_fini(struct drm_device *dev) |
| 461 | { |
| 462 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 463 | struct intel_context *dctx = dev_priv->ring[RCS].default_context; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 464 | int i; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 465 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 466 | if (dctx->legacy_hw_ctx.rcs_state) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 467 | /* The only known way to stop the gpu from accessing the hw context is |
| 468 | * to reset it. Do this as the very last operation to avoid confusing |
| 469 | * other code, leading to spurious errors. */ |
| 470 | intel_gpu_reset(dev); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 471 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 472 | /* When default context is created and switched to, base object refcount |
| 473 | * will be 2 (+1 from object creation and +1 from do_switch()). |
| 474 | * i915_gem_context_fini() will be called after gpu_idle() has switched |
| 475 | * to default context. So we need to unreference the base object once |
| 476 | * to offset the do_switch part, so that i915_gem_context_unreference() |
| 477 | * can then free the base object correctly. */ |
| 478 | WARN_ON(!dev_priv->ring[RCS].last_context); |
| 479 | if (dev_priv->ring[RCS].last_context == dctx) { |
| 480 | /* Fake switch to NULL context */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 481 | WARN_ON(dctx->legacy_hw_ctx.rcs_state->active); |
| 482 | i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 483 | i915_gem_context_unreference(dctx); |
| 484 | dev_priv->ring[RCS].last_context = NULL; |
| 485 | } |
Chris Wilson | d3b448d | 2014-05-16 18:59:00 +0100 | [diff] [blame] | 486 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 487 | i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state); |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 488 | } |
| 489 | |
| 490 | for (i = 0; i < I915_NUM_RINGS; i++) { |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 491 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 492 | |
| 493 | if (ring->last_context) |
| 494 | i915_gem_context_unreference(ring->last_context); |
| 495 | |
| 496 | ring->default_context = NULL; |
Ben Widawsky | 0009e46 | 2013-12-06 14:11:02 -0800 | [diff] [blame] | 497 | ring->last_context = NULL; |
Ben Widawsky | 71b76d0 | 2013-10-14 10:01:37 -0700 | [diff] [blame] | 498 | } |
| 499 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 500 | i915_gem_context_unreference(dctx); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 501 | } |
| 502 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 503 | int i915_gem_context_enable(struct drm_i915_private *dev_priv) |
| 504 | { |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 505 | struct intel_engine_cs *ring; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 506 | int ret, i; |
| 507 | |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 508 | /* This is the only place the aliasing PPGTT gets enabled, which means |
| 509 | * it has to happen before we bail on reset */ |
| 510 | if (dev_priv->mm.aliasing_ppgtt) { |
| 511 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 512 | ppgtt->enable(ppgtt); |
| 513 | } |
| 514 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 515 | /* FIXME: We should make this work, even in reset */ |
| 516 | if (i915_reset_in_progress(&dev_priv->gpu_error)) |
| 517 | return 0; |
| 518 | |
| 519 | BUG_ON(!dev_priv->ring[RCS].default_context); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 520 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 521 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 522 | ret = i915_switch_context(ring, ring->default_context); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 523 | if (ret) |
| 524 | return ret; |
| 525 | } |
| 526 | |
| 527 | return 0; |
| 528 | } |
| 529 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 530 | static int context_idr_cleanup(int id, void *p, void *data) |
| 531 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 532 | struct intel_context *ctx = p; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 533 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 534 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 535 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 536 | } |
| 537 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 538 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file) |
| 539 | { |
| 540 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 541 | struct intel_context *ctx; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 542 | |
| 543 | idr_init(&file_priv->context_idr); |
| 544 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 545 | mutex_lock(&dev->struct_mutex); |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 546 | ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev)); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 547 | mutex_unlock(&dev->struct_mutex); |
| 548 | |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 549 | if (IS_ERR(ctx)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 550 | idr_destroy(&file_priv->context_idr); |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 551 | return PTR_ERR(ctx); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 552 | } |
| 553 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 554 | return 0; |
| 555 | } |
| 556 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 557 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file) |
| 558 | { |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 559 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 560 | |
Daniel Vetter | 73c273e | 2012-06-19 20:27:39 +0200 | [diff] [blame] | 561 | idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 562 | idr_destroy(&file_priv->context_idr); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 563 | } |
| 564 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 565 | struct intel_context * |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 566 | i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id) |
| 567 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 568 | struct intel_context *ctx; |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 569 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 570 | ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 571 | if (!ctx) |
| 572 | return ERR_PTR(-ENOENT); |
| 573 | |
| 574 | return ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 575 | } |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 576 | |
| 577 | static inline int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 578 | mi_set_context(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 579 | struct intel_context *new_context, |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 580 | u32 hw_flags) |
| 581 | { |
| 582 | int ret; |
| 583 | |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 584 | /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB |
| 585 | * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value |
| 586 | * explicitly, so we rely on the value at ring init, stored in |
| 587 | * itlb_before_ctx_switch. |
| 588 | */ |
Ben Widawsky | 057f6a8 | 2014-04-02 22:30:23 -0700 | [diff] [blame] | 589 | if (IS_GEN6(ring->dev)) { |
Chris Wilson | ac82ea2 | 2012-10-01 14:27:04 +0100 | [diff] [blame] | 590 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0); |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 591 | if (ret) |
| 592 | return ret; |
| 593 | } |
| 594 | |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 595 | ret = intel_ring_begin(ring, 6); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 596 | if (ret) |
| 597 | return ret; |
| 598 | |
Ville Syrjälä | b3f797a | 2014-04-28 14:31:09 +0300 | [diff] [blame] | 599 | /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */ |
Ville Syrjälä | 64bed78 | 2014-03-31 18:17:18 +0300 | [diff] [blame] | 600 | if (INTEL_INFO(ring->dev)->gen >= 7) |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 601 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE); |
| 602 | else |
| 603 | intel_ring_emit(ring, MI_NOOP); |
| 604 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 605 | intel_ring_emit(ring, MI_NOOP); |
| 606 | intel_ring_emit(ring, MI_SET_CONTEXT); |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 607 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 608 | MI_MM_SPACE_GTT | |
| 609 | MI_SAVE_EXT_STATE_EN | |
| 610 | MI_RESTORE_EXT_STATE_EN | |
| 611 | hw_flags); |
Ville Syrjälä | 2b7e808 | 2014-01-22 21:32:43 +0200 | [diff] [blame] | 612 | /* |
| 613 | * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP |
| 614 | * WaMiSetContext_Hang:snb,ivb,vlv |
| 615 | */ |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 616 | intel_ring_emit(ring, MI_NOOP); |
| 617 | |
Ville Syrjälä | 64bed78 | 2014-03-31 18:17:18 +0300 | [diff] [blame] | 618 | if (INTEL_INFO(ring->dev)->gen >= 7) |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 619 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE); |
| 620 | else |
| 621 | intel_ring_emit(ring, MI_NOOP); |
| 622 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 623 | intel_ring_advance(ring); |
| 624 | |
| 625 | return ret; |
| 626 | } |
| 627 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 628 | static int do_switch(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 629 | struct intel_context *to) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 630 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 631 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 632 | struct intel_context *from = ring->last_context; |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 633 | struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 634 | u32 hw_flags = 0; |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 635 | bool uninitialized = false; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 636 | int ret, i; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 637 | |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 638 | if (from != NULL && ring == &dev_priv->ring[RCS]) { |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 639 | BUG_ON(from->legacy_hw_ctx.rcs_state == NULL); |
| 640 | BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state)); |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 641 | } |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 642 | |
Oscar Mateo | 14d8ec5 | 2014-06-18 17:16:03 +0100 | [diff] [blame] | 643 | if (from == to && !to->remap_slice) |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 644 | return 0; |
| 645 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 646 | /* Trying to pin first makes error handling easier. */ |
| 647 | if (ring == &dev_priv->ring[RCS]) { |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 648 | ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 649 | get_context_alignment(ring->dev), 0); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 650 | if (ret) |
| 651 | return ret; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 652 | } |
| 653 | |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 654 | /* |
| 655 | * Pin can switch back to the default context if we end up calling into |
| 656 | * evict_everything - as a last ditch gtt defrag effort that also |
| 657 | * switches to the default context. Hence we need to reload from here. |
| 658 | */ |
| 659 | from = ring->last_context; |
| 660 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 661 | if (USES_FULL_PPGTT(ring->dev)) { |
| 662 | ret = ppgtt->switch_mm(ppgtt, ring, false); |
| 663 | if (ret) |
| 664 | goto unpin_out; |
| 665 | } |
| 666 | |
| 667 | if (ring != &dev_priv->ring[RCS]) { |
| 668 | if (from) |
| 669 | i915_gem_context_unreference(from); |
| 670 | goto done; |
| 671 | } |
| 672 | |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 673 | /* |
| 674 | * Clear this page out of any CPU caches for coherent swap-in/out. Note |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 675 | * that thanks to write = false in this call and us not setting any gpu |
| 676 | * write domains when putting a context object onto the active list |
| 677 | * (when switching away from it), this won't block. |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 678 | * |
| 679 | * XXX: We need a real interface to do this instead of trickery. |
| 680 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 681 | ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 682 | if (ret) |
| 683 | goto unpin_out; |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 684 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 685 | if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) { |
| 686 | struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 687 | &dev_priv->gtt.base); |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 688 | vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 689 | } |
Daniel Vetter | 3af7b85 | 2012-06-14 00:08:32 +0200 | [diff] [blame] | 690 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 691 | if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to)) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 692 | hw_flags |= MI_RESTORE_INHIBIT; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 693 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 694 | ret = mi_set_context(ring, to, hw_flags); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 695 | if (ret) |
| 696 | goto unpin_out; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 697 | |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 698 | for (i = 0; i < MAX_L3_SLICES; i++) { |
| 699 | if (!(to->remap_slice & (1<<i))) |
| 700 | continue; |
| 701 | |
| 702 | ret = i915_gem_l3_remap(ring, i); |
| 703 | /* If it failed, try again next round */ |
| 704 | if (ret) |
| 705 | DRM_DEBUG_DRIVER("L3 remapping failed\n"); |
| 706 | else |
| 707 | to->remap_slice &= ~(1<<i); |
| 708 | } |
| 709 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 710 | /* The backing object for the context is done after switching to the |
| 711 | * *next* context. Therefore we cannot retire the previous context until |
| 712 | * the next context has already started running. In fact, the below code |
| 713 | * is a bit suboptimal because the retiring can occur simply after the |
| 714 | * MI_SET_CONTEXT instead of when the next seqno has completed. |
| 715 | */ |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 716 | if (from != NULL) { |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 717 | from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION; |
| 718 | i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 719 | /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the |
| 720 | * whole damn pipeline, we don't need to explicitly mark the |
| 721 | * object dirty. The only exception is that the context must be |
| 722 | * correct in case the object gets swapped out. Ideally we'd be |
| 723 | * able to defer doing this until we know the object would be |
| 724 | * swapped, but there is no way to do that yet. |
| 725 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 726 | from->legacy_hw_ctx.rcs_state->dirty = 1; |
| 727 | BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring); |
Chris Wilson | b259b31 | 2012-07-15 12:34:23 +0100 | [diff] [blame] | 728 | |
Chris Wilson | c0321e2 | 2013-08-26 19:50:53 -0300 | [diff] [blame] | 729 | /* obj is kept alive until the next request by its active ref */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 730 | i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state); |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 731 | i915_gem_context_unreference(from); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 732 | } |
| 733 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 734 | uninitialized = !to->legacy_hw_ctx.initialized && from == NULL; |
| 735 | to->legacy_hw_ctx.initialized = true; |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 736 | |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 737 | done: |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 738 | i915_gem_context_reference(to); |
| 739 | ring->last_context = to; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 740 | |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 741 | if (uninitialized) { |
Mika Kuoppala | 46470fc9 | 2014-05-21 19:01:06 +0300 | [diff] [blame] | 742 | ret = i915_gem_render_state_init(ring); |
| 743 | if (ret) |
| 744 | DRM_ERROR("init render state: %d\n", ret); |
| 745 | } |
| 746 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 747 | return 0; |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 748 | |
| 749 | unpin_out: |
| 750 | if (ring->id == RCS) |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 751 | i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 752 | return ret; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 753 | } |
| 754 | |
| 755 | /** |
| 756 | * i915_switch_context() - perform a GPU context switch. |
| 757 | * @ring: ring for which we'll execute the context switch |
Damien Lespiau | 96a6f0f | 2014-03-03 23:57:24 +0000 | [diff] [blame] | 758 | * @to: the context to switch to |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 759 | * |
| 760 | * The context life cycle is simple. The context refcount is incremented and |
| 761 | * decremented by 1 and create and destroy. If the context is in use by the GPU, |
| 762 | * it will have a refoucnt > 1. This allows us to destroy the context abstract |
| 763 | * object while letting the normal object tracking destroy the backing BO. |
| 764 | */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 765 | int i915_switch_context(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 766 | struct intel_context *to) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 767 | { |
| 768 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 769 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 770 | WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex)); |
| 771 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 772 | if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */ |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 773 | if (to != ring->last_context) { |
| 774 | i915_gem_context_reference(to); |
| 775 | if (ring->last_context) |
| 776 | i915_gem_context_unreference(ring->last_context); |
| 777 | ring->last_context = to; |
| 778 | } |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 779 | return 0; |
Mika Kuoppala | a95f6a0 | 2014-03-14 16:22:10 +0200 | [diff] [blame] | 780 | } |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 781 | |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 782 | return do_switch(ring, to); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 783 | } |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 784 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame^] | 785 | static bool contexts_enabled(struct drm_device *dev) |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 786 | { |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame^] | 787 | return i915.enable_execlists || to_i915(dev)->hw_context_size; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 788 | } |
| 789 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 790 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 791 | struct drm_file *file) |
| 792 | { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 793 | struct drm_i915_gem_context_create *args = data; |
| 794 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 795 | struct intel_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 796 | int ret; |
| 797 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame^] | 798 | if (!contexts_enabled(dev)) |
Daniel Vetter | 5fa8be6 | 2012-06-19 17:16:01 +0200 | [diff] [blame] | 799 | return -ENODEV; |
| 800 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 801 | ret = i915_mutex_lock_interruptible(dev); |
| 802 | if (ret) |
| 803 | return ret; |
| 804 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 805 | ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev)); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 806 | mutex_unlock(&dev->struct_mutex); |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 807 | if (IS_ERR(ctx)) |
| 808 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 809 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 810 | args->ctx_id = ctx->user_handle; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 811 | DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id); |
| 812 | |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 813 | return 0; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 814 | } |
| 815 | |
| 816 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 817 | struct drm_file *file) |
| 818 | { |
| 819 | struct drm_i915_gem_context_destroy *args = data; |
| 820 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 821 | struct intel_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 822 | int ret; |
| 823 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 824 | if (args->ctx_id == DEFAULT_CONTEXT_HANDLE) |
Ben Widawsky | c2cf241 | 2013-12-24 16:02:54 -0800 | [diff] [blame] | 825 | return -ENOENT; |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 826 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 827 | ret = i915_mutex_lock_interruptible(dev); |
| 828 | if (ret) |
| 829 | return ret; |
| 830 | |
| 831 | ctx = i915_gem_context_get(file_priv, args->ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 832 | if (IS_ERR(ctx)) { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 833 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 834 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 835 | } |
| 836 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 837 | idr_remove(&ctx->file_priv->context_idr, ctx->user_handle); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 838 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 839 | mutex_unlock(&dev->struct_mutex); |
| 840 | |
| 841 | DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id); |
| 842 | return 0; |
| 843 | } |