blob: 6634769c9ac2997dc44fee7bf78d2ec812d1ee8b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
29#include "radeon_fixed.h"
30#include "radeon.h"
Dave Airlie4ce001a2009-08-13 16:32:14 +100031#include "atom.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032
Jerome Glissec93bb852009-07-13 21:04:08 +020033static void radeon_legacy_rmx_mode_set(struct drm_crtc *crtc,
34 struct drm_display_mode *mode,
35 struct drm_display_mode *adjusted_mode)
36{
37 struct drm_device *dev = crtc->dev;
38 struct radeon_device *rdev = dev->dev_private;
39 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
40 int xres = mode->hdisplay;
41 int yres = mode->vdisplay;
42 bool hscale = true, vscale = true;
43 int hsync_wid;
44 int vsync_wid;
45 int hsync_start;
46 int blank_width;
47 u32 scale, inc, crtc_more_cntl;
48 u32 fp_horz_stretch, fp_vert_stretch, fp_horz_vert_active;
49 u32 fp_h_sync_strt_wid, fp_crtc_h_total_disp;
50 u32 fp_v_sync_strt_wid, fp_crtc_v_total_disp;
Alex Deucherde2103e2009-10-09 15:14:30 -040051 struct drm_display_mode *native_mode = &radeon_crtc->native_mode;
Jerome Glissec93bb852009-07-13 21:04:08 +020052
53 fp_vert_stretch = RREG32(RADEON_FP_VERT_STRETCH) &
54 (RADEON_VERT_STRETCH_RESERVED |
55 RADEON_VERT_AUTO_RATIO_INC);
56 fp_horz_stretch = RREG32(RADEON_FP_HORZ_STRETCH) &
57 (RADEON_HORZ_FP_LOOP_STRETCH |
58 RADEON_HORZ_AUTO_RATIO_INC);
59
60 crtc_more_cntl = 0;
61 if ((rdev->family == CHIP_RS100) ||
62 (rdev->family == CHIP_RS200)) {
63 /* This is to workaround the asic bug for RMX, some versions
64 of BIOS dosen't have this register initialized correctly. */
65 crtc_more_cntl |= RADEON_CRTC_H_CUTOFF_ACTIVE_EN;
66 }
67
68
69 fp_crtc_h_total_disp = ((((mode->crtc_htotal / 8) - 1) & 0x3ff)
70 | ((((mode->crtc_hdisplay / 8) - 1) & 0x1ff) << 16));
71
72 hsync_wid = (mode->crtc_hsync_end - mode->crtc_hsync_start) / 8;
73 if (!hsync_wid)
74 hsync_wid = 1;
75 hsync_start = mode->crtc_hsync_start - 8;
76
77 fp_h_sync_strt_wid = ((hsync_start & 0x1fff)
78 | ((hsync_wid & 0x3f) << 16)
79 | ((mode->flags & DRM_MODE_FLAG_NHSYNC)
80 ? RADEON_CRTC_H_SYNC_POL
81 : 0));
82
83 fp_crtc_v_total_disp = (((mode->crtc_vtotal - 1) & 0xffff)
84 | ((mode->crtc_vdisplay - 1) << 16));
85
86 vsync_wid = mode->crtc_vsync_end - mode->crtc_vsync_start;
87 if (!vsync_wid)
88 vsync_wid = 1;
89
90 fp_v_sync_strt_wid = (((mode->crtc_vsync_start - 1) & 0xfff)
91 | ((vsync_wid & 0x1f) << 16)
92 | ((mode->flags & DRM_MODE_FLAG_NVSYNC)
93 ? RADEON_CRTC_V_SYNC_POL
94 : 0));
95
96 fp_horz_vert_active = 0;
97
Alex Deucherde2103e2009-10-09 15:14:30 -040098 if (native_mode->hdisplay == 0 ||
99 native_mode->vdisplay == 0) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200100 hscale = false;
101 vscale = false;
102 } else {
Alex Deucherde2103e2009-10-09 15:14:30 -0400103 if (xres > native_mode->hdisplay)
104 xres = native_mode->hdisplay;
105 if (yres > native_mode->vdisplay)
106 yres = native_mode->vdisplay;
Jerome Glissec93bb852009-07-13 21:04:08 +0200107
Alex Deucherde2103e2009-10-09 15:14:30 -0400108 if (xres == native_mode->hdisplay)
Jerome Glissec93bb852009-07-13 21:04:08 +0200109 hscale = false;
Alex Deucherde2103e2009-10-09 15:14:30 -0400110 if (yres == native_mode->vdisplay)
Jerome Glissec93bb852009-07-13 21:04:08 +0200111 vscale = false;
112 }
113
114 switch (radeon_crtc->rmx_type) {
115 case RMX_FULL:
116 case RMX_ASPECT:
117 if (!hscale)
118 fp_horz_stretch |= ((xres/8-1) << 16);
119 else {
120 inc = (fp_horz_stretch & RADEON_HORZ_AUTO_RATIO_INC) ? 1 : 0;
121 scale = ((xres + inc) * RADEON_HORZ_STRETCH_RATIO_MAX)
Alex Deucherde2103e2009-10-09 15:14:30 -0400122 / native_mode->hdisplay + 1;
Jerome Glissec93bb852009-07-13 21:04:08 +0200123 fp_horz_stretch |= (((scale) & RADEON_HORZ_STRETCH_RATIO_MASK) |
124 RADEON_HORZ_STRETCH_BLEND |
125 RADEON_HORZ_STRETCH_ENABLE |
Alex Deucherde2103e2009-10-09 15:14:30 -0400126 ((native_mode->hdisplay/8-1) << 16));
Jerome Glissec93bb852009-07-13 21:04:08 +0200127 }
128
129 if (!vscale)
130 fp_vert_stretch |= ((yres-1) << 12);
131 else {
132 inc = (fp_vert_stretch & RADEON_VERT_AUTO_RATIO_INC) ? 1 : 0;
133 scale = ((yres + inc) * RADEON_VERT_STRETCH_RATIO_MAX)
Alex Deucherde2103e2009-10-09 15:14:30 -0400134 / native_mode->vdisplay + 1;
Jerome Glissec93bb852009-07-13 21:04:08 +0200135 fp_vert_stretch |= (((scale) & RADEON_VERT_STRETCH_RATIO_MASK) |
136 RADEON_VERT_STRETCH_ENABLE |
137 RADEON_VERT_STRETCH_BLEND |
Alex Deucherde2103e2009-10-09 15:14:30 -0400138 ((native_mode->vdisplay-1) << 12));
Jerome Glissec93bb852009-07-13 21:04:08 +0200139 }
140 break;
141 case RMX_CENTER:
142 fp_horz_stretch |= ((xres/8-1) << 16);
143 fp_vert_stretch |= ((yres-1) << 12);
144
145 crtc_more_cntl |= (RADEON_CRTC_AUTO_HORZ_CENTER_EN |
146 RADEON_CRTC_AUTO_VERT_CENTER_EN);
147
148 blank_width = (mode->crtc_hblank_end - mode->crtc_hblank_start) / 8;
149 if (blank_width > 110)
150 blank_width = 110;
151
152 fp_crtc_h_total_disp = (((blank_width) & 0x3ff)
153 | ((((mode->crtc_hdisplay / 8) - 1) & 0x1ff) << 16));
154
155 hsync_wid = (mode->crtc_hsync_end - mode->crtc_hsync_start) / 8;
156 if (!hsync_wid)
157 hsync_wid = 1;
158
159 fp_h_sync_strt_wid = ((((mode->crtc_hsync_start - mode->crtc_hblank_start) / 8) & 0x1fff)
160 | ((hsync_wid & 0x3f) << 16)
161 | ((mode->flags & DRM_MODE_FLAG_NHSYNC)
162 ? RADEON_CRTC_H_SYNC_POL
163 : 0));
164
165 fp_crtc_v_total_disp = (((mode->crtc_vblank_end - mode->crtc_vblank_start) & 0xffff)
166 | ((mode->crtc_vdisplay - 1) << 16));
167
168 vsync_wid = mode->crtc_vsync_end - mode->crtc_vsync_start;
169 if (!vsync_wid)
170 vsync_wid = 1;
171
172 fp_v_sync_strt_wid = ((((mode->crtc_vsync_start - mode->crtc_vblank_start) & 0xfff)
173 | ((vsync_wid & 0x1f) << 16)
174 | ((mode->flags & DRM_MODE_FLAG_NVSYNC)
175 ? RADEON_CRTC_V_SYNC_POL
176 : 0)));
177
Alex Deucherde2103e2009-10-09 15:14:30 -0400178 fp_horz_vert_active = (((native_mode->vdisplay) & 0xfff) |
179 (((native_mode->hdisplay / 8) & 0x1ff) << 16));
Jerome Glissec93bb852009-07-13 21:04:08 +0200180 break;
181 case RMX_OFF:
182 default:
183 fp_horz_stretch |= ((xres/8-1) << 16);
184 fp_vert_stretch |= ((yres-1) << 12);
185 break;
186 }
187
188 WREG32(RADEON_FP_HORZ_STRETCH, fp_horz_stretch);
189 WREG32(RADEON_FP_VERT_STRETCH, fp_vert_stretch);
190 WREG32(RADEON_CRTC_MORE_CNTL, crtc_more_cntl);
191 WREG32(RADEON_FP_HORZ_VERT_ACTIVE, fp_horz_vert_active);
192 WREG32(RADEON_FP_H_SYNC_STRT_WID, fp_h_sync_strt_wid);
193 WREG32(RADEON_FP_V_SYNC_STRT_WID, fp_v_sync_strt_wid);
194 WREG32(RADEON_FP_CRTC_H_TOTAL_DISP, fp_crtc_h_total_disp);
195 WREG32(RADEON_FP_CRTC_V_TOTAL_DISP, fp_crtc_v_total_disp);
196}
197
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198void radeon_restore_common_regs(struct drm_device *dev)
199{
200 /* don't need this yet */
201}
202
203static void radeon_pll_wait_for_read_update_complete(struct drm_device *dev)
204{
205 struct radeon_device *rdev = dev->dev_private;
206 int i = 0;
207
208 /* FIXME: Certain revisions of R300 can't recover here. Not sure of
209 the cause yet, but this workaround will mask the problem for now.
210 Other chips usually will pass at the very first test, so the
211 workaround shouldn't have any effect on them. */
212 for (i = 0;
213 (i < 10000 &&
214 RREG32_PLL(RADEON_PPLL_REF_DIV) & RADEON_PPLL_ATOMIC_UPDATE_R);
215 i++);
216}
217
218static void radeon_pll_write_update(struct drm_device *dev)
219{
220 struct radeon_device *rdev = dev->dev_private;
221
222 while (RREG32_PLL(RADEON_PPLL_REF_DIV) & RADEON_PPLL_ATOMIC_UPDATE_R);
223
224 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
225 RADEON_PPLL_ATOMIC_UPDATE_W,
226 ~(RADEON_PPLL_ATOMIC_UPDATE_W));
227}
228
229static void radeon_pll2_wait_for_read_update_complete(struct drm_device *dev)
230{
231 struct radeon_device *rdev = dev->dev_private;
232 int i = 0;
233
234
235 /* FIXME: Certain revisions of R300 can't recover here. Not sure of
236 the cause yet, but this workaround will mask the problem for now.
237 Other chips usually will pass at the very first test, so the
238 workaround shouldn't have any effect on them. */
239 for (i = 0;
240 (i < 10000 &&
241 RREG32_PLL(RADEON_P2PLL_REF_DIV) & RADEON_P2PLL_ATOMIC_UPDATE_R);
242 i++);
243}
244
245static void radeon_pll2_write_update(struct drm_device *dev)
246{
247 struct radeon_device *rdev = dev->dev_private;
248
249 while (RREG32_PLL(RADEON_P2PLL_REF_DIV) & RADEON_P2PLL_ATOMIC_UPDATE_R);
250
251 WREG32_PLL_P(RADEON_P2PLL_REF_DIV,
252 RADEON_P2PLL_ATOMIC_UPDATE_W,
253 ~(RADEON_P2PLL_ATOMIC_UPDATE_W));
254}
255
256static uint8_t radeon_compute_pll_gain(uint16_t ref_freq, uint16_t ref_div,
257 uint16_t fb_div)
258{
259 unsigned int vcoFreq;
260
261 if (!ref_div)
262 return 1;
263
264 vcoFreq = ((unsigned)ref_freq & fb_div) / ref_div;
265
266 /*
267 * This is horribly crude: the VCO frequency range is divided into
268 * 3 parts, each part having a fixed PLL gain value.
269 */
270 if (vcoFreq >= 30000)
271 /*
272 * [300..max] MHz : 7
273 */
274 return 7;
275 else if (vcoFreq >= 18000)
276 /*
277 * [180..300) MHz : 4
278 */
279 return 4;
280 else
281 /*
282 * [0..180) MHz : 1
283 */
284 return 1;
285}
286
287void radeon_crtc_dpms(struct drm_crtc *crtc, int mode)
288{
289 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
290 struct drm_device *dev = crtc->dev;
291 struct radeon_device *rdev = dev->dev_private;
292 uint32_t mask;
293
294 if (radeon_crtc->crtc_id)
295 mask = (RADEON_CRTC2_EN |
296 RADEON_CRTC2_DISP_DIS |
297 RADEON_CRTC2_VSYNC_DIS |
298 RADEON_CRTC2_HSYNC_DIS |
299 RADEON_CRTC2_DISP_REQ_EN_B);
300 else
301 mask = (RADEON_CRTC_DISPLAY_DIS |
302 RADEON_CRTC_VSYNC_DIS |
303 RADEON_CRTC_HSYNC_DIS);
304
305 switch (mode) {
306 case DRM_MODE_DPMS_ON:
307 if (radeon_crtc->crtc_id)
308 WREG32_P(RADEON_CRTC2_GEN_CNTL, RADEON_CRTC2_EN, ~mask);
309 else {
310 WREG32_P(RADEON_CRTC_GEN_CNTL, RADEON_CRTC_EN, ~(RADEON_CRTC_EN |
311 RADEON_CRTC_DISP_REQ_EN_B));
312 WREG32_P(RADEON_CRTC_EXT_CNTL, 0, ~mask);
313 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200314 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
315 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 break;
317 case DRM_MODE_DPMS_STANDBY:
318 case DRM_MODE_DPMS_SUSPEND:
319 case DRM_MODE_DPMS_OFF:
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200320 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 if (radeon_crtc->crtc_id)
322 WREG32_P(RADEON_CRTC2_GEN_CNTL, mask, ~mask);
323 else {
324 WREG32_P(RADEON_CRTC_GEN_CNTL, RADEON_CRTC_DISP_REQ_EN_B, ~(RADEON_CRTC_EN |
325 RADEON_CRTC_DISP_REQ_EN_B));
326 WREG32_P(RADEON_CRTC_EXT_CNTL, mask, ~mask);
327 }
328 break;
329 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200330}
331
332/* properly set crtc bpp when using atombios */
333void radeon_legacy_atom_set_surface(struct drm_crtc *crtc)
334{
335 struct drm_device *dev = crtc->dev;
336 struct radeon_device *rdev = dev->dev_private;
337 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
338 int format;
339 uint32_t crtc_gen_cntl;
340 uint32_t disp_merge_cntl;
341 uint32_t crtc_pitch;
342
343 switch (crtc->fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +1000344 case 8:
345 format = 2;
346 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 case 15: /* 555 */
348 format = 3;
349 break;
350 case 16: /* 565 */
351 format = 4;
352 break;
353 case 24: /* RGB */
354 format = 5;
355 break;
356 case 32: /* xRGB */
357 format = 6;
358 break;
359 default:
360 return;
361 }
362
363 crtc_pitch = ((((crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8)) * crtc->fb->bits_per_pixel) +
364 ((crtc->fb->bits_per_pixel * 8) - 1)) /
365 (crtc->fb->bits_per_pixel * 8));
366 crtc_pitch |= crtc_pitch << 16;
367
368 WREG32(RADEON_CRTC_PITCH + radeon_crtc->crtc_offset, crtc_pitch);
369
370 switch (radeon_crtc->crtc_id) {
371 case 0:
372 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
373 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
374 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
375
376 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL) & 0xfffff0ff;
377 crtc_gen_cntl |= (format << 8);
378 crtc_gen_cntl |= RADEON_CRTC_EXT_DISP_EN;
379 WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
380 break;
381 case 1:
382 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
383 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
384 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
385
386 crtc_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL) & 0xfffff0ff;
387 crtc_gen_cntl |= (format << 8);
388 WREG32(RADEON_CRTC2_GEN_CNTL, crtc_gen_cntl);
389 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
390 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
391 break;
392 }
393}
394
395int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
396 struct drm_framebuffer *old_fb)
397{
398 struct drm_device *dev = crtc->dev;
399 struct radeon_device *rdev = dev->dev_private;
400 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
401 struct radeon_framebuffer *radeon_fb;
402 struct drm_gem_object *obj;
403 uint64_t base;
404 uint32_t crtc_offset, crtc_offset_cntl, crtc_tile_x0_y0 = 0;
405 uint32_t crtc_pitch, pitch_pixels;
Dave Airliee024e112009-06-24 09:48:08 +1000406 uint32_t tiling_flags;
Dave Airlie41456df2009-09-16 10:15:21 +1000407 int format;
408 uint32_t gen_cntl_reg, gen_cntl_val;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409
410 DRM_DEBUG("\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -0800411 /* no fb bound */
412 if (!crtc->fb) {
413 DRM_DEBUG("No FB bound\n");
414 return 0;
415 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416
417 radeon_fb = to_radeon_framebuffer(crtc->fb);
418
Dave Airlie41456df2009-09-16 10:15:21 +1000419 switch (crtc->fb->bits_per_pixel) {
420 case 8:
421 format = 2;
422 break;
423 case 15: /* 555 */
424 format = 3;
425 break;
426 case 16: /* 565 */
427 format = 4;
428 break;
429 case 24: /* RGB */
430 format = 5;
431 break;
432 case 32: /* xRGB */
433 format = 6;
434 break;
435 default:
436 return false;
437 }
438
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200439 obj = radeon_fb->obj;
440 if (radeon_gem_object_pin(obj, RADEON_GEM_DOMAIN_VRAM, &base)) {
441 return -EINVAL;
442 }
Dave Airlie41623382009-07-09 15:04:19 +1000443 /* if scanout was in GTT this really wouldn't work */
444 /* crtc offset is from display base addr not FB location */
445 radeon_crtc->legacy_display_base_addr = rdev->mc.vram_location;
446
447 base -= radeon_crtc->legacy_display_base_addr;
448
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449 crtc_offset_cntl = 0;
450
451 pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
452 crtc_pitch = (((pitch_pixels * crtc->fb->bits_per_pixel) +
453 ((crtc->fb->bits_per_pixel * 8) - 1)) /
454 (crtc->fb->bits_per_pixel * 8));
455 crtc_pitch |= crtc_pitch << 16;
456
Dave Airliee024e112009-06-24 09:48:08 +1000457 radeon_object_get_tiling_flags(obj->driver_private,
458 &tiling_flags, NULL);
459 if (tiling_flags & RADEON_TILING_MICRO)
460 DRM_ERROR("trying to scanout microtiled buffer\n");
461
462 if (tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463 if (ASIC_IS_R300(rdev))
464 crtc_offset_cntl |= (R300_CRTC_X_Y_MODE_EN |
465 R300_CRTC_MICRO_TILE_BUFFER_DIS |
466 R300_CRTC_MACRO_TILE_EN);
467 else
468 crtc_offset_cntl |= RADEON_CRTC_TILE_EN;
469 } else {
470 if (ASIC_IS_R300(rdev))
471 crtc_offset_cntl &= ~(R300_CRTC_X_Y_MODE_EN |
472 R300_CRTC_MICRO_TILE_BUFFER_DIS |
473 R300_CRTC_MACRO_TILE_EN);
474 else
475 crtc_offset_cntl &= ~RADEON_CRTC_TILE_EN;
476 }
477
Dave Airliee024e112009-06-24 09:48:08 +1000478 if (tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479 if (ASIC_IS_R300(rdev)) {
480 crtc_tile_x0_y0 = x | (y << 16);
481 base &= ~0x7ff;
482 } else {
483 int byteshift = crtc->fb->bits_per_pixel >> 4;
Dave Airliee024e112009-06-24 09:48:08 +1000484 int tile_addr = (((y >> 3) * pitch_pixels + x) >> (8 - byteshift)) << 11;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485 base += tile_addr + ((x << byteshift) % 256) + ((y % 8) << 8);
486 crtc_offset_cntl |= (y % 16);
487 }
488 } else {
489 int offset = y * pitch_pixels + x;
490 switch (crtc->fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +1000491 case 8:
492 offset *= 1;
493 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494 case 15:
495 case 16:
496 offset *= 2;
497 break;
498 case 24:
499 offset *= 3;
500 break;
501 case 32:
502 offset *= 4;
503 break;
504 default:
505 return false;
506 }
507 base += offset;
508 }
509
510 base &= ~7;
511
Dave Airlie41456df2009-09-16 10:15:21 +1000512 if (radeon_crtc->crtc_id == 1)
513 gen_cntl_reg = RADEON_CRTC2_GEN_CNTL;
514 else
515 gen_cntl_reg = RADEON_CRTC_GEN_CNTL;
516
517 gen_cntl_val = RREG32(gen_cntl_reg);
518 gen_cntl_val &= ~(0xf << 8);
519 gen_cntl_val |= (format << 8);
520 WREG32(gen_cntl_reg, gen_cntl_val);
521
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522 crtc_offset = (u32)base;
523
Dave Airlie41623382009-07-09 15:04:19 +1000524 WREG32(RADEON_DISPLAY_BASE_ADDR + radeon_crtc->crtc_offset, radeon_crtc->legacy_display_base_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525
526 if (ASIC_IS_R300(rdev)) {
527 if (radeon_crtc->crtc_id)
528 WREG32(R300_CRTC2_TILE_X0_Y0, crtc_tile_x0_y0);
529 else
530 WREG32(R300_CRTC_TILE_X0_Y0, crtc_tile_x0_y0);
531 }
532 WREG32(RADEON_CRTC_OFFSET_CNTL + radeon_crtc->crtc_offset, crtc_offset_cntl);
533 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, crtc_offset);
534 WREG32(RADEON_CRTC_PITCH + radeon_crtc->crtc_offset, crtc_pitch);
535
536 if (old_fb && old_fb != crtc->fb) {
537 radeon_fb = to_radeon_framebuffer(old_fb);
538 radeon_gem_object_unpin(radeon_fb->obj);
539 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +0200540
541 /* Bytes per pixel may have changed */
542 radeon_bandwidth_update(rdev);
543
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 return 0;
545}
546
547static bool radeon_set_crtc_timing(struct drm_crtc *crtc, struct drm_display_mode *mode)
548{
549 struct drm_device *dev = crtc->dev;
550 struct radeon_device *rdev = dev->dev_private;
551 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000552 struct drm_encoder *encoder;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 int format;
554 int hsync_start;
555 int hsync_wid;
556 int vsync_wid;
557 uint32_t crtc_h_total_disp;
558 uint32_t crtc_h_sync_strt_wid;
559 uint32_t crtc_v_total_disp;
560 uint32_t crtc_v_sync_strt_wid;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000561 bool is_tv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562
563 DRM_DEBUG("\n");
Dave Airlie4ce001a2009-08-13 16:32:14 +1000564 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
565 if (encoder->crtc == crtc) {
566 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
567 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
568 is_tv = true;
569 DRM_INFO("crtc %d is connected to a TV\n", radeon_crtc->crtc_id);
570 break;
571 }
572 }
573 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574
575 switch (crtc->fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +1000576 case 8:
577 format = 2;
578 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200579 case 15: /* 555 */
580 format = 3;
581 break;
582 case 16: /* 565 */
583 format = 4;
584 break;
585 case 24: /* RGB */
586 format = 5;
587 break;
588 case 32: /* xRGB */
589 format = 6;
590 break;
591 default:
592 return false;
593 }
594
595 crtc_h_total_disp = ((((mode->crtc_htotal / 8) - 1) & 0x3ff)
596 | ((((mode->crtc_hdisplay / 8) - 1) & 0x1ff) << 16));
597
598 hsync_wid = (mode->crtc_hsync_end - mode->crtc_hsync_start) / 8;
599 if (!hsync_wid)
600 hsync_wid = 1;
601 hsync_start = mode->crtc_hsync_start - 8;
602
603 crtc_h_sync_strt_wid = ((hsync_start & 0x1fff)
604 | ((hsync_wid & 0x3f) << 16)
605 | ((mode->flags & DRM_MODE_FLAG_NHSYNC)
606 ? RADEON_CRTC_H_SYNC_POL
607 : 0));
608
609 /* This works for double scan mode. */
610 crtc_v_total_disp = (((mode->crtc_vtotal - 1) & 0xffff)
611 | ((mode->crtc_vdisplay - 1) << 16));
612
613 vsync_wid = mode->crtc_vsync_end - mode->crtc_vsync_start;
614 if (!vsync_wid)
615 vsync_wid = 1;
616
617 crtc_v_sync_strt_wid = (((mode->crtc_vsync_start - 1) & 0xfff)
618 | ((vsync_wid & 0x1f) << 16)
619 | ((mode->flags & DRM_MODE_FLAG_NVSYNC)
620 ? RADEON_CRTC_V_SYNC_POL
621 : 0));
622
623 /* TODO -> Dell Server */
624 if (0) {
625 uint32_t disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
626 uint32_t tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
627 uint32_t dac2_cntl = RREG32(RADEON_DAC_CNTL2);
628 uint32_t crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
629
630 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
631 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
632
633 /* For CRT on DAC2, don't turn it on if BIOS didn't
634 enable it, even it's detected.
635 */
636 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
637 tv_dac_cntl &= ~((1<<2) | (3<<8) | (7<<24) | (0xff<<16));
638 tv_dac_cntl |= (0x03 | (2<<8) | (0x58<<16));
639
640 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
641 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
642 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
643 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
644 }
645
646 if (radeon_crtc->crtc_id) {
647 uint32_t crtc2_gen_cntl;
648 uint32_t disp2_merge_cntl;
649
650 /* check to see if TV DAC is enabled for another crtc and keep it enabled */
651 if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_CRT2_ON)
652 crtc2_gen_cntl = RADEON_CRTC2_CRT2_ON;
653 else
654 crtc2_gen_cntl = 0;
655
656 crtc2_gen_cntl |= ((format << 8)
657 | RADEON_CRTC2_VSYNC_DIS
658 | RADEON_CRTC2_HSYNC_DIS
659 | RADEON_CRTC2_DISP_DIS
660 | RADEON_CRTC2_DISP_REQ_EN_B
661 | ((mode->flags & DRM_MODE_FLAG_DBLSCAN)
662 ? RADEON_CRTC2_DBL_SCAN_EN
663 : 0)
664 | ((mode->flags & DRM_MODE_FLAG_CSYNC)
665 ? RADEON_CRTC2_CSYNC_EN
666 : 0)
667 | ((mode->flags & DRM_MODE_FLAG_INTERLACE)
668 ? RADEON_CRTC2_INTERLACE_EN
669 : 0));
670
671 disp2_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
672 disp2_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
673
674 WREG32(RADEON_DISP2_MERGE_CNTL, disp2_merge_cntl);
675 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
Alex Deucher1b4d7d72009-10-15 01:33:35 -0400676
677 WREG32(RADEON_FP_H2_SYNC_STRT_WID, crtc_h_sync_strt_wid);
678 WREG32(RADEON_FP_V2_SYNC_STRT_WID, crtc_v_sync_strt_wid);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679 } else {
680 uint32_t crtc_gen_cntl;
681 uint32_t crtc_ext_cntl;
682 uint32_t disp_merge_cntl;
683
684 crtc_gen_cntl = (RADEON_CRTC_EXT_DISP_EN
685 | (format << 8)
686 | RADEON_CRTC_DISP_REQ_EN_B
687 | ((mode->flags & DRM_MODE_FLAG_DBLSCAN)
688 ? RADEON_CRTC_DBL_SCAN_EN
689 : 0)
690 | ((mode->flags & DRM_MODE_FLAG_CSYNC)
691 ? RADEON_CRTC_CSYNC_EN
692 : 0)
693 | ((mode->flags & DRM_MODE_FLAG_INTERLACE)
694 ? RADEON_CRTC_INTERLACE_EN
695 : 0));
696
697 crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
698 crtc_ext_cntl |= (RADEON_XCRT_CNT_EN |
699 RADEON_CRTC_VSYNC_DIS |
700 RADEON_CRTC_HSYNC_DIS |
701 RADEON_CRTC_DISPLAY_DIS);
702
703 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
704 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
705
706 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
707 WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
708 WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
709 }
710
Dave Airlie4ce001a2009-08-13 16:32:14 +1000711 if (is_tv)
712 radeon_legacy_tv_adjust_crtc_reg(encoder, &crtc_h_total_disp,
713 &crtc_h_sync_strt_wid, &crtc_v_total_disp,
714 &crtc_v_sync_strt_wid);
715
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716 WREG32(RADEON_CRTC_H_TOTAL_DISP + radeon_crtc->crtc_offset, crtc_h_total_disp);
717 WREG32(RADEON_CRTC_H_SYNC_STRT_WID + radeon_crtc->crtc_offset, crtc_h_sync_strt_wid);
718 WREG32(RADEON_CRTC_V_TOTAL_DISP + radeon_crtc->crtc_offset, crtc_v_total_disp);
719 WREG32(RADEON_CRTC_V_SYNC_STRT_WID + radeon_crtc->crtc_offset, crtc_v_sync_strt_wid);
720
721 return true;
722}
723
724static void radeon_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
725{
726 struct drm_device *dev = crtc->dev;
727 struct radeon_device *rdev = dev->dev_private;
728 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
729 struct drm_encoder *encoder;
730 uint32_t feedback_div = 0;
731 uint32_t frac_fb_div = 0;
732 uint32_t reference_div = 0;
733 uint32_t post_divider = 0;
734 uint32_t freq = 0;
735 uint8_t pll_gain;
736 int pll_flags = RADEON_PLL_LEGACY;
737 bool use_bios_divs = false;
738 /* PLL registers */
739 uint32_t pll_ref_div = 0;
740 uint32_t pll_fb_post_div = 0;
741 uint32_t htotal_cntl = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000742 bool is_tv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743 struct radeon_pll *pll;
744
745 struct {
746 int divider;
747 int bitvalue;
748 } *post_div, post_divs[] = {
749 /* From RAGE 128 VR/RAGE 128 GL Register
750 * Reference Manual (Technical Reference
751 * Manual P/N RRG-G04100-C Rev. 0.04), page
752 * 3-17 (PLL_DIV_[3:0]).
753 */
754 { 1, 0 }, /* VCLK_SRC */
755 { 2, 1 }, /* VCLK_SRC/2 */
756 { 4, 2 }, /* VCLK_SRC/4 */
757 { 8, 3 }, /* VCLK_SRC/8 */
758 { 3, 4 }, /* VCLK_SRC/3 */
759 { 16, 5 }, /* VCLK_SRC/16 */
760 { 6, 6 }, /* VCLK_SRC/6 */
761 { 12, 7 }, /* VCLK_SRC/12 */
762 { 0, 0 }
763 };
764
765 if (radeon_crtc->crtc_id)
766 pll = &rdev->clock.p2pll;
767 else
768 pll = &rdev->clock.p1pll;
769
770 if (mode->clock > 200000) /* range limits??? */
771 pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
772 else
773 pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
774
775 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
776 if (encoder->crtc == crtc) {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000777 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
778
779 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
780 is_tv = true;
781 break;
782 }
783
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
785 pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
786 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS) {
787 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
788 struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
789 if (lvds) {
790 if (lvds->use_bios_dividers) {
791 pll_ref_div = lvds->panel_ref_divider;
792 pll_fb_post_div = (lvds->panel_fb_divider |
793 (lvds->panel_post_divider << 16));
794 htotal_cntl = 0;
795 use_bios_divs = true;
796 }
797 }
798 pll_flags |= RADEON_PLL_USE_REF_DIV;
799 }
800 }
801 }
802
803 DRM_DEBUG("\n");
804
805 if (!use_bios_divs) {
806 radeon_compute_pll(pll, mode->clock,
807 &freq, &feedback_div, &frac_fb_div,
808 &reference_div, &post_divider,
809 pll_flags);
810
811 for (post_div = &post_divs[0]; post_div->divider; ++post_div) {
812 if (post_div->divider == post_divider)
813 break;
814 }
815
816 if (!post_div->divider)
817 post_div = &post_divs[0];
818
819 DRM_DEBUG("dc=%u, fd=%d, rd=%d, pd=%d\n",
820 (unsigned)freq,
821 feedback_div,
822 reference_div,
823 post_divider);
824
825 pll_ref_div = reference_div;
826#if defined(__powerpc__) && (0) /* TODO */
827 /* apparently programming this otherwise causes a hang??? */
828 if (info->MacModel == RADEON_MAC_IBOOK)
829 pll_fb_post_div = 0x000600ad;
830 else
831#endif
832 pll_fb_post_div = (feedback_div | (post_div->bitvalue << 16));
833
834 htotal_cntl = mode->htotal & 0x7;
835
836 }
837
838 pll_gain = radeon_compute_pll_gain(pll->reference_freq,
839 pll_ref_div & 0x3ff,
840 pll_fb_post_div & 0x7ff);
841
842 if (radeon_crtc->crtc_id) {
843 uint32_t pixclks_cntl = ((RREG32_PLL(RADEON_PIXCLKS_CNTL) &
844 ~(RADEON_PIX2CLK_SRC_SEL_MASK)) |
845 RADEON_PIX2CLK_SRC_SEL_P2PLLCLK);
846
Dave Airlie4ce001a2009-08-13 16:32:14 +1000847 if (is_tv) {
848 radeon_legacy_tv_adjust_pll2(encoder, &htotal_cntl,
849 &pll_ref_div, &pll_fb_post_div,
850 &pixclks_cntl);
851 }
852
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853 WREG32_PLL_P(RADEON_PIXCLKS_CNTL,
854 RADEON_PIX2CLK_SRC_SEL_CPUCLK,
855 ~(RADEON_PIX2CLK_SRC_SEL_MASK));
856
857 WREG32_PLL_P(RADEON_P2PLL_CNTL,
858 RADEON_P2PLL_RESET
859 | RADEON_P2PLL_ATOMIC_UPDATE_EN
860 | ((uint32_t)pll_gain << RADEON_P2PLL_PVG_SHIFT),
861 ~(RADEON_P2PLL_RESET
862 | RADEON_P2PLL_ATOMIC_UPDATE_EN
863 | RADEON_P2PLL_PVG_MASK));
864
865 WREG32_PLL_P(RADEON_P2PLL_REF_DIV,
866 pll_ref_div,
867 ~RADEON_P2PLL_REF_DIV_MASK);
868
869 WREG32_PLL_P(RADEON_P2PLL_DIV_0,
870 pll_fb_post_div,
871 ~RADEON_P2PLL_FB0_DIV_MASK);
872
873 WREG32_PLL_P(RADEON_P2PLL_DIV_0,
874 pll_fb_post_div,
875 ~RADEON_P2PLL_POST0_DIV_MASK);
876
877 radeon_pll2_write_update(dev);
878 radeon_pll2_wait_for_read_update_complete(dev);
879
880 WREG32_PLL(RADEON_HTOTAL2_CNTL, htotal_cntl);
881
882 WREG32_PLL_P(RADEON_P2PLL_CNTL,
883 0,
884 ~(RADEON_P2PLL_RESET
885 | RADEON_P2PLL_SLEEP
886 | RADEON_P2PLL_ATOMIC_UPDATE_EN));
887
888 DRM_DEBUG("Wrote2: 0x%08x 0x%08x 0x%08x (0x%08x)\n",
889 (unsigned)pll_ref_div,
890 (unsigned)pll_fb_post_div,
891 (unsigned)htotal_cntl,
892 RREG32_PLL(RADEON_P2PLL_CNTL));
893 DRM_DEBUG("Wrote2: rd=%u, fd=%u, pd=%u\n",
894 (unsigned)pll_ref_div & RADEON_P2PLL_REF_DIV_MASK,
895 (unsigned)pll_fb_post_div & RADEON_P2PLL_FB0_DIV_MASK,
896 (unsigned)((pll_fb_post_div &
897 RADEON_P2PLL_POST0_DIV_MASK) >> 16));
898
899 mdelay(50); /* Let the clock to lock */
900
901 WREG32_PLL_P(RADEON_PIXCLKS_CNTL,
902 RADEON_PIX2CLK_SRC_SEL_P2PLLCLK,
903 ~(RADEON_PIX2CLK_SRC_SEL_MASK));
904
905 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
906 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +1000907 uint32_t pixclks_cntl;
908
909
910 if (is_tv) {
911 pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
912 radeon_legacy_tv_adjust_pll1(encoder, &htotal_cntl, &pll_ref_div,
913 &pll_fb_post_div, &pixclks_cntl);
914 }
915
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 if (rdev->flags & RADEON_IS_MOBILITY) {
917 /* A temporal workaround for the occational blanking on certain laptop panels.
918 This appears to related to the PLL divider registers (fail to lock?).
919 It occurs even when all dividers are the same with their old settings.
920 In this case we really don't need to fiddle with PLL registers.
921 By doing this we can avoid the blanking problem with some panels.
922 */
923 if ((pll_ref_div == (RREG32_PLL(RADEON_PPLL_REF_DIV) & RADEON_PPLL_REF_DIV_MASK)) &&
924 (pll_fb_post_div == (RREG32_PLL(RADEON_PPLL_DIV_3) &
925 (RADEON_PPLL_POST3_DIV_MASK | RADEON_PPLL_FB3_DIV_MASK)))) {
926 WREG32_P(RADEON_CLOCK_CNTL_INDEX,
927 RADEON_PLL_DIV_SEL,
928 ~(RADEON_PLL_DIV_SEL));
929 r100_pll_errata_after_index(rdev);
930 return;
931 }
932 }
933
934 WREG32_PLL_P(RADEON_VCLK_ECP_CNTL,
935 RADEON_VCLK_SRC_SEL_CPUCLK,
936 ~(RADEON_VCLK_SRC_SEL_MASK));
937 WREG32_PLL_P(RADEON_PPLL_CNTL,
938 RADEON_PPLL_RESET
939 | RADEON_PPLL_ATOMIC_UPDATE_EN
940 | RADEON_PPLL_VGA_ATOMIC_UPDATE_EN
941 | ((uint32_t)pll_gain << RADEON_PPLL_PVG_SHIFT),
942 ~(RADEON_PPLL_RESET
943 | RADEON_PPLL_ATOMIC_UPDATE_EN
944 | RADEON_PPLL_VGA_ATOMIC_UPDATE_EN
945 | RADEON_PPLL_PVG_MASK));
946
947 WREG32_P(RADEON_CLOCK_CNTL_INDEX,
948 RADEON_PLL_DIV_SEL,
949 ~(RADEON_PLL_DIV_SEL));
950 r100_pll_errata_after_index(rdev);
951
952 if (ASIC_IS_R300(rdev) ||
953 (rdev->family == CHIP_RS300) ||
954 (rdev->family == CHIP_RS400) ||
955 (rdev->family == CHIP_RS480)) {
956 if (pll_ref_div & R300_PPLL_REF_DIV_ACC_MASK) {
957 /* When restoring console mode, use saved PPLL_REF_DIV
958 * setting.
959 */
960 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
961 pll_ref_div,
962 0);
963 } else {
964 /* R300 uses ref_div_acc field as real ref divider */
965 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
966 (pll_ref_div << R300_PPLL_REF_DIV_ACC_SHIFT),
967 ~R300_PPLL_REF_DIV_ACC_MASK);
968 }
969 } else
970 WREG32_PLL_P(RADEON_PPLL_REF_DIV,
971 pll_ref_div,
972 ~RADEON_PPLL_REF_DIV_MASK);
973
974 WREG32_PLL_P(RADEON_PPLL_DIV_3,
975 pll_fb_post_div,
976 ~RADEON_PPLL_FB3_DIV_MASK);
977
978 WREG32_PLL_P(RADEON_PPLL_DIV_3,
979 pll_fb_post_div,
980 ~RADEON_PPLL_POST3_DIV_MASK);
981
982 radeon_pll_write_update(dev);
983 radeon_pll_wait_for_read_update_complete(dev);
984
985 WREG32_PLL(RADEON_HTOTAL_CNTL, htotal_cntl);
986
987 WREG32_PLL_P(RADEON_PPLL_CNTL,
988 0,
989 ~(RADEON_PPLL_RESET
990 | RADEON_PPLL_SLEEP
991 | RADEON_PPLL_ATOMIC_UPDATE_EN
992 | RADEON_PPLL_VGA_ATOMIC_UPDATE_EN));
993
994 DRM_DEBUG("Wrote: 0x%08x 0x%08x 0x%08x (0x%08x)\n",
995 pll_ref_div,
996 pll_fb_post_div,
997 (unsigned)htotal_cntl,
998 RREG32_PLL(RADEON_PPLL_CNTL));
999 DRM_DEBUG("Wrote: rd=%d, fd=%d, pd=%d\n",
1000 pll_ref_div & RADEON_PPLL_REF_DIV_MASK,
1001 pll_fb_post_div & RADEON_PPLL_FB3_DIV_MASK,
1002 (pll_fb_post_div & RADEON_PPLL_POST3_DIV_MASK) >> 16);
1003
1004 mdelay(50); /* Let the clock to lock */
1005
1006 WREG32_PLL_P(RADEON_VCLK_ECP_CNTL,
1007 RADEON_VCLK_SRC_SEL_PPLLCLK,
1008 ~(RADEON_VCLK_SRC_SEL_MASK));
1009
Dave Airlie4ce001a2009-08-13 16:32:14 +10001010 if (is_tv)
1011 WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012 }
1013}
1014
1015static bool radeon_crtc_mode_fixup(struct drm_crtc *crtc,
1016 struct drm_display_mode *mode,
1017 struct drm_display_mode *adjusted_mode)
1018{
Jerome Glissec93bb852009-07-13 21:04:08 +02001019 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1020 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001021 return true;
1022}
1023
1024static int radeon_crtc_mode_set(struct drm_crtc *crtc,
1025 struct drm_display_mode *mode,
1026 struct drm_display_mode *adjusted_mode,
1027 int x, int y, struct drm_framebuffer *old_fb)
1028{
Jerome Glissec93bb852009-07-13 21:04:08 +02001029 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030
1031 /* TODO TV */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032 radeon_crtc_set_base(crtc, x, y, old_fb);
1033 radeon_set_crtc_timing(crtc, adjusted_mode);
1034 radeon_set_pll(crtc, adjusted_mode);
Jerome Glissec93bb852009-07-13 21:04:08 +02001035 if (radeon_crtc->crtc_id == 0) {
1036 radeon_legacy_rmx_mode_set(crtc, mode, adjusted_mode);
1037 } else {
1038 if (radeon_crtc->rmx_type != RMX_OFF) {
1039 /* FIXME: only first crtc has rmx what should we
1040 * do ?
1041 */
1042 DRM_ERROR("Mode need scaling but only first crtc can do that.\n");
1043 }
1044 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001045 return 0;
1046}
1047
1048static void radeon_crtc_prepare(struct drm_crtc *crtc)
1049{
Pierre Ossmanec51efa2009-11-30 21:15:44 +01001050 struct drm_device *dev = crtc->dev;
1051 struct drm_crtc *crtci;
1052
1053 /*
1054 * The hardware wedges sometimes if you reconfigure one CRTC
1055 * whilst another is running (see fdo bug #24611).
1056 */
1057 list_for_each_entry(crtci, &dev->mode_config.crtc_list, head)
1058 radeon_crtc_dpms(crtci, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059}
1060
1061static void radeon_crtc_commit(struct drm_crtc *crtc)
1062{
Pierre Ossmanec51efa2009-11-30 21:15:44 +01001063 struct drm_device *dev = crtc->dev;
1064 struct drm_crtc *crtci;
1065
1066 /*
1067 * Reenable the CRTCs that should be running.
1068 */
1069 list_for_each_entry(crtci, &dev->mode_config.crtc_list, head) {
1070 if (crtci->enabled)
1071 radeon_crtc_dpms(crtci, DRM_MODE_DPMS_ON);
1072 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073}
1074
1075static const struct drm_crtc_helper_funcs legacy_helper_funcs = {
1076 .dpms = radeon_crtc_dpms,
1077 .mode_fixup = radeon_crtc_mode_fixup,
1078 .mode_set = radeon_crtc_mode_set,
1079 .mode_set_base = radeon_crtc_set_base,
1080 .prepare = radeon_crtc_prepare,
1081 .commit = radeon_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001082 .load_lut = radeon_crtc_load_lut,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001083};
1084
1085
1086void radeon_legacy_init_crtc(struct drm_device *dev,
1087 struct radeon_crtc *radeon_crtc)
1088{
1089 if (radeon_crtc->crtc_id == 1)
1090 radeon_crtc->crtc_offset = RADEON_CRTC2_H_TOTAL_DISP - RADEON_CRTC_H_TOTAL_DISP;
1091 drm_crtc_helper_add(&radeon_crtc->base, &legacy_helper_funcs);
1092}