blob: 6d1dd60c5c910129921ec9f255b9287b18e8b608 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800238 if (err)
239 kfree(raw_packet);
240
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400286 if (I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000288 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
289 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000290 } else {
291 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
292 (pf->fd_tcp_rule - 1) : 0;
293 if (pf->fd_tcp_rule == 0) {
294 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400295 if (I40E_DEBUG_FD & pf->hw.debug_mask)
296 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000297 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 }
299
Kevin Scottb2d36c02014-04-09 05:58:59 +0000300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000307 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 }
317
Kiran Patila42e7a32015-11-06 15:26:03 -0800318 if (err)
319 kfree(raw_packet);
320
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 * @add: true adds a filter, false removes it
330 *
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800331 * Returns 0 if the filters were successfully added or removed
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000335 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000357 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000393 }
394 }
395
Kiran Patila42e7a32015-11-06 15:26:03 -0800396 if (err)
397 kfree(raw_packet);
398
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 int ret;
414
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 break;
422 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 break;
436 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 break;
439 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 break;
442 }
443 break;
444 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000446 input->flow_type);
447 ret = -EINVAL;
448 }
449
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000451 return ret;
452}
453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000469 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000470 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000471
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400481 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000482
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000503 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000504 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000511 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000512 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000518 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400519 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000520 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000521 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000522 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000523 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000524}
525
526/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000527 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000528 * @ring: the ring that owns the buffer
529 * @tx_buffer: the buffer to free
530 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000531static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
532 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000533{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (tx_buffer->skb) {
Kiran Patila42e7a32015-11-06 15:26:03 -0800535 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000536 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000537 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000538 dma_unmap_addr(tx_buffer, dma),
539 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000540 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000541 } else if (dma_unmap_len(tx_buffer, len)) {
542 dma_unmap_page(ring->dev,
543 dma_unmap_addr(tx_buffer, dma),
544 dma_unmap_len(tx_buffer, len),
545 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000546 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800547
548 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
549 kfree(tx_buffer->raw_buf);
550
Alexander Duycka5e9c572013-09-28 06:00:27 +0000551 tx_buffer->next_to_watch = NULL;
552 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000553 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000554 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000555}
556
557/**
558 * i40e_clean_tx_ring - Free any empty Tx buffers
559 * @tx_ring: ring to be cleaned
560 **/
561void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
562{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563 unsigned long bi_size;
564 u16 i;
565
566 /* ring already cleared, nothing to do */
567 if (!tx_ring->tx_bi)
568 return;
569
570 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000571 for (i = 0; i < tx_ring->count; i++)
572 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000573
574 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
575 memset(tx_ring->tx_bi, 0, bi_size);
576
577 /* Zero out the descriptor ring */
578 memset(tx_ring->desc, 0, tx_ring->size);
579
580 tx_ring->next_to_use = 0;
581 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000582
583 if (!tx_ring->netdev)
584 return;
585
586 /* cleanup Tx queue statistics */
587 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
588 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000589}
590
591/**
592 * i40e_free_tx_resources - Free Tx resources per queue
593 * @tx_ring: Tx descriptor ring for a specific queue
594 *
595 * Free all transmit software resources
596 **/
597void i40e_free_tx_resources(struct i40e_ring *tx_ring)
598{
599 i40e_clean_tx_ring(tx_ring);
600 kfree(tx_ring->tx_bi);
601 tx_ring->tx_bi = NULL;
602
603 if (tx_ring->desc) {
604 dma_free_coherent(tx_ring->dev, tx_ring->size,
605 tx_ring->desc, tx_ring->dma);
606 tx_ring->desc = NULL;
607 }
608}
609
Jesse Brandeburga68de582015-02-24 05:26:03 +0000610/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000611 * i40e_get_tx_pending - how many tx descriptors not processed
612 * @tx_ring: the ring of descriptors
613 *
614 * Since there is no access to the ring head register
615 * in XL710, we need to use our local copies
616 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400617u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000618{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000619 u32 head, tail;
620
621 head = i40e_get_head(ring);
622 tail = readl(ring->tail);
623
624 if (head != tail)
625 return (head < tail) ?
626 tail - head : (tail + ring->count - head);
627
628 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629}
630
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000631#define WB_STRIDE 0x3
632
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000633/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000634 * i40e_clean_tx_irq - Reclaim resources after transmit completes
635 * @tx_ring: tx ring to clean
636 * @budget: how many cleans we're allowed
637 *
638 * Returns true if there's any budget left (e.g. the clean is finished)
639 **/
640static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
641{
642 u16 i = tx_ring->next_to_clean;
643 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000644 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000645 struct i40e_tx_desc *tx_desc;
646 unsigned int total_packets = 0;
647 unsigned int total_bytes = 0;
648
649 tx_buf = &tx_ring->tx_bi[i];
650 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000651 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000652
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000653 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
654
Alexander Duycka5e9c572013-09-28 06:00:27 +0000655 do {
656 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000657
658 /* if next_to_watch is not set then there is no work pending */
659 if (!eop_desc)
660 break;
661
Alexander Duycka5e9c572013-09-28 06:00:27 +0000662 /* prevent any other reads prior to eop_desc */
663 read_barrier_depends();
664
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000665 /* we have caught up to head, no work left to do */
666 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000667 break;
668
Alexander Duyckc304fda2013-09-28 06:00:12 +0000669 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000670 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671
Alexander Duycka5e9c572013-09-28 06:00:27 +0000672 /* update the statistics for this packet */
673 total_bytes += tx_buf->bytecount;
674 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000675
Alexander Duycka5e9c572013-09-28 06:00:27 +0000676 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000677 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000678
Alexander Duycka5e9c572013-09-28 06:00:27 +0000679 /* unmap skb header data */
680 dma_unmap_single(tx_ring->dev,
681 dma_unmap_addr(tx_buf, dma),
682 dma_unmap_len(tx_buf, len),
683 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000684
Alexander Duycka5e9c572013-09-28 06:00:27 +0000685 /* clear tx_buffer data */
686 tx_buf->skb = NULL;
687 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000688
Alexander Duycka5e9c572013-09-28 06:00:27 +0000689 /* unmap remaining buffers */
690 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691
692 tx_buf++;
693 tx_desc++;
694 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000695 if (unlikely(!i)) {
696 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000697 tx_buf = tx_ring->tx_bi;
698 tx_desc = I40E_TX_DESC(tx_ring, 0);
699 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000700
Alexander Duycka5e9c572013-09-28 06:00:27 +0000701 /* unmap any remaining paged data */
702 if (dma_unmap_len(tx_buf, len)) {
703 dma_unmap_page(tx_ring->dev,
704 dma_unmap_addr(tx_buf, dma),
705 dma_unmap_len(tx_buf, len),
706 DMA_TO_DEVICE);
707 dma_unmap_len_set(tx_buf, len, 0);
708 }
709 }
710
711 /* move us one more past the eop_desc for start of next pkt */
712 tx_buf++;
713 tx_desc++;
714 i++;
715 if (unlikely(!i)) {
716 i -= tx_ring->count;
717 tx_buf = tx_ring->tx_bi;
718 tx_desc = I40E_TX_DESC(tx_ring, 0);
719 }
720
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000721 prefetch(tx_desc);
722
Alexander Duycka5e9c572013-09-28 06:00:27 +0000723 /* update budget accounting */
724 budget--;
725 } while (likely(budget));
726
727 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000728 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000729 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000730 tx_ring->stats.bytes += total_bytes;
731 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000732 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000733 tx_ring->q_vector->tx.total_bytes += total_bytes;
734 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000735
Anjali Singhai58044742015-09-25 18:26:13 -0700736 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
737 unsigned int j = 0;
738
739 /* check to see if there are < 4 descriptors
740 * waiting to be written back, then kick the hardware to force
741 * them to be written back in case we stay in NAPI.
742 * In this mode on X722 we do not enable Interrupt.
743 */
744 j = i40e_get_tx_pending(tx_ring);
745
746 if (budget &&
747 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
748 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
749 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
750 tx_ring->arm_wb = true;
751 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000752
Alexander Duyck7070ce02013-09-28 06:00:37 +0000753 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
754 tx_ring->queue_index),
755 total_packets, total_bytes);
756
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000757#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
758 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
759 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
760 /* Make sure that anybody stopping the queue after this
761 * sees the new next_to_clean.
762 */
763 smp_mb();
764 if (__netif_subqueue_stopped(tx_ring->netdev,
765 tx_ring->queue_index) &&
766 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
767 netif_wake_subqueue(tx_ring->netdev,
768 tx_ring->queue_index);
769 ++tx_ring->tx_stats.restart_queue;
770 }
771 }
772
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000773 return !!budget;
774}
775
776/**
777 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
778 * @vsi: the VSI we care about
779 * @q_vector: the vector on which to force writeback
780 *
781 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400782void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000783{
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400784 u16 flags = q_vector->tx.ring[0].flags;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000785
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400786 if (flags & I40E_TXR_FLAGS_WB_ON_ITR) {
787 u32 val;
788
789 if (q_vector->arm_wb_state)
790 return;
791
Anjali Singhai Jaina3d772a2015-12-23 12:05:47 -0800792 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
793 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
794 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400795
Anjali Singhai Jaina3d772a2015-12-23 12:05:47 -0800796 wr32(&vsi->back->hw,
797 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
798 vsi->base_vector - 1),
799 val);
800 } else {
801 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
802 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
803
804 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
805 }
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400806 q_vector->arm_wb_state = true;
807 } else if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
808 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
809 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
810 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
811 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
812 /* allow 00 to be written to the index */
813
814 wr32(&vsi->back->hw,
815 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
816 vsi->base_vector - 1), val);
817 } else {
818 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
819 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
820 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
821 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
822 /* allow 00 to be written to the index */
823
824 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
825 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000826}
827
828/**
829 * i40e_set_new_dynamic_itr - Find new ITR level
830 * @rc: structure containing ring performance data
831 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400832 * Returns true if ITR changed, false if not
833 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000834 * Stores a new ITR value based on packets and byte counts during
835 * the last interrupt. The advantage of per interrupt computation
836 * is faster updates and more accurate ITR for the current traffic
837 * pattern. Constants in this function were computed based on
838 * theoretical maximum wire speed and thresholds were set based on
839 * testing data as well as attempting to minimize response time
840 * while increasing bulk throughput.
841 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400842static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000843{
844 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400845 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000846 u32 new_itr = rc->itr;
847 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400848 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000849
850 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400851 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000852
853 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400854 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000855 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400856 * 20-1249MB/s bulk (18000 ints/s)
857 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400858 *
859 * The math works out because the divisor is in 10^(-6) which
860 * turns the bytes/us input value into MB/s values, but
861 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400862 * are in 2 usec increments in the ITR registers, and make sure
863 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400865 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400866 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400867
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400868 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000869 case I40E_LOWEST_LATENCY:
870 if (bytes_per_int > 10)
871 new_latency_range = I40E_LOW_LATENCY;
872 break;
873 case I40E_LOW_LATENCY:
874 if (bytes_per_int > 20)
875 new_latency_range = I40E_BULK_LATENCY;
876 else if (bytes_per_int <= 10)
877 new_latency_range = I40E_LOWEST_LATENCY;
878 break;
879 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400880 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400881 default:
882 if (bytes_per_int <= 20)
883 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000884 break;
885 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400886
887 /* this is to adjust RX more aggressively when streaming small
888 * packets. The value of 40000 was picked as it is just beyond
889 * what the hardware can receive per second if in low latency
890 * mode.
891 */
892#define RX_ULTRA_PACKET_RATE 40000
893
894 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
895 (&qv->rx == rc))
896 new_latency_range = I40E_ULTRA_LATENCY;
897
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400898 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000899
900 switch (new_latency_range) {
901 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400902 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000903 break;
904 case I40E_LOW_LATENCY:
905 new_itr = I40E_ITR_20K;
906 break;
907 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400908 new_itr = I40E_ITR_18K;
909 break;
910 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000911 new_itr = I40E_ITR_8K;
912 break;
913 default:
914 break;
915 }
916
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000917 rc->total_bytes = 0;
918 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400919
920 if (new_itr != rc->itr) {
921 rc->itr = new_itr;
922 return true;
923 }
924
925 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000926}
927
928/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000929 * i40e_clean_programming_status - clean the programming status descriptor
930 * @rx_ring: the rx ring that has this descriptor
931 * @rx_desc: the rx descriptor written back by HW
932 *
933 * Flow director should handle FD_FILTER_STATUS to check its filter programming
934 * status being successful or not and take actions accordingly. FCoE should
935 * handle its context/filter programming/invalidation status and take actions.
936 *
937 **/
938static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
939 union i40e_rx_desc *rx_desc)
940{
941 u64 qw;
942 u8 id;
943
944 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
945 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
946 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
947
948 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000949 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700950#ifdef I40E_FCOE
951 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
952 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
953 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
954#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000955}
956
957/**
958 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
959 * @tx_ring: the tx ring to set up
960 *
961 * Return 0 on success, negative on error
962 **/
963int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
964{
965 struct device *dev = tx_ring->dev;
966 int bi_size;
967
968 if (!dev)
969 return -ENOMEM;
970
Jesse Brandeburge908f812015-07-23 16:54:42 -0400971 /* warn if we are about to overwrite the pointer */
972 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000973 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
974 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
975 if (!tx_ring->tx_bi)
976 goto err;
977
978 /* round up to nearest 4K */
979 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000980 /* add u32 for head writeback, align after this takes care of
981 * guaranteeing this is at least one cache line in size
982 */
983 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000984 tx_ring->size = ALIGN(tx_ring->size, 4096);
985 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
986 &tx_ring->dma, GFP_KERNEL);
987 if (!tx_ring->desc) {
988 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
989 tx_ring->size);
990 goto err;
991 }
992
993 tx_ring->next_to_use = 0;
994 tx_ring->next_to_clean = 0;
995 return 0;
996
997err:
998 kfree(tx_ring->tx_bi);
999 tx_ring->tx_bi = NULL;
1000 return -ENOMEM;
1001}
1002
1003/**
1004 * i40e_clean_rx_ring - Free Rx buffers
1005 * @rx_ring: ring to be cleaned
1006 **/
1007void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1008{
1009 struct device *dev = rx_ring->dev;
1010 struct i40e_rx_buffer *rx_bi;
1011 unsigned long bi_size;
1012 u16 i;
1013
1014 /* ring already cleared, nothing to do */
1015 if (!rx_ring->rx_bi)
1016 return;
1017
Mitch Williamsa132af22015-01-24 09:58:35 +00001018 if (ring_is_ps_enabled(rx_ring)) {
1019 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1020
1021 rx_bi = &rx_ring->rx_bi[0];
1022 if (rx_bi->hdr_buf) {
1023 dma_free_coherent(dev,
1024 bufsz,
1025 rx_bi->hdr_buf,
1026 rx_bi->dma);
1027 for (i = 0; i < rx_ring->count; i++) {
1028 rx_bi = &rx_ring->rx_bi[i];
1029 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001030 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001031 }
1032 }
1033 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001034 /* Free all the Rx ring sk_buffs */
1035 for (i = 0; i < rx_ring->count; i++) {
1036 rx_bi = &rx_ring->rx_bi[i];
1037 if (rx_bi->dma) {
1038 dma_unmap_single(dev,
1039 rx_bi->dma,
1040 rx_ring->rx_buf_len,
1041 DMA_FROM_DEVICE);
1042 rx_bi->dma = 0;
1043 }
1044 if (rx_bi->skb) {
1045 dev_kfree_skb(rx_bi->skb);
1046 rx_bi->skb = NULL;
1047 }
1048 if (rx_bi->page) {
1049 if (rx_bi->page_dma) {
1050 dma_unmap_page(dev,
1051 rx_bi->page_dma,
1052 PAGE_SIZE / 2,
1053 DMA_FROM_DEVICE);
1054 rx_bi->page_dma = 0;
1055 }
1056 __free_page(rx_bi->page);
1057 rx_bi->page = NULL;
1058 rx_bi->page_offset = 0;
1059 }
1060 }
1061
1062 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1063 memset(rx_ring->rx_bi, 0, bi_size);
1064
1065 /* Zero out the descriptor ring */
1066 memset(rx_ring->desc, 0, rx_ring->size);
1067
1068 rx_ring->next_to_clean = 0;
1069 rx_ring->next_to_use = 0;
1070}
1071
1072/**
1073 * i40e_free_rx_resources - Free Rx resources
1074 * @rx_ring: ring to clean the resources from
1075 *
1076 * Free all receive software resources
1077 **/
1078void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1079{
1080 i40e_clean_rx_ring(rx_ring);
1081 kfree(rx_ring->rx_bi);
1082 rx_ring->rx_bi = NULL;
1083
1084 if (rx_ring->desc) {
1085 dma_free_coherent(rx_ring->dev, rx_ring->size,
1086 rx_ring->desc, rx_ring->dma);
1087 rx_ring->desc = NULL;
1088 }
1089}
1090
1091/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001092 * i40e_alloc_rx_headers - allocate rx header buffers
1093 * @rx_ring: ring to alloc buffers
1094 *
1095 * Allocate rx header buffers for the entire ring. As these are static,
1096 * this is only called when setting up a new ring.
1097 **/
1098void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1099{
1100 struct device *dev = rx_ring->dev;
1101 struct i40e_rx_buffer *rx_bi;
1102 dma_addr_t dma;
1103 void *buffer;
1104 int buf_size;
1105 int i;
1106
1107 if (rx_ring->rx_bi[0].hdr_buf)
1108 return;
1109 /* Make sure the buffers don't cross cache line boundaries. */
1110 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1111 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1112 &dma, GFP_KERNEL);
1113 if (!buffer)
1114 return;
1115 for (i = 0; i < rx_ring->count; i++) {
1116 rx_bi = &rx_ring->rx_bi[i];
1117 rx_bi->dma = dma + (i * buf_size);
1118 rx_bi->hdr_buf = buffer + (i * buf_size);
1119 }
1120}
1121
1122/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001123 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1124 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1125 *
1126 * Returns 0 on success, negative on failure
1127 **/
1128int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1129{
1130 struct device *dev = rx_ring->dev;
1131 int bi_size;
1132
Jesse Brandeburge908f812015-07-23 16:54:42 -04001133 /* warn if we are about to overwrite the pointer */
1134 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001135 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1136 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1137 if (!rx_ring->rx_bi)
1138 goto err;
1139
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001140 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001141
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001142 /* Round up to nearest 4K */
1143 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1144 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1145 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1146 rx_ring->size = ALIGN(rx_ring->size, 4096);
1147 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1148 &rx_ring->dma, GFP_KERNEL);
1149
1150 if (!rx_ring->desc) {
1151 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1152 rx_ring->size);
1153 goto err;
1154 }
1155
1156 rx_ring->next_to_clean = 0;
1157 rx_ring->next_to_use = 0;
1158
1159 return 0;
1160err:
1161 kfree(rx_ring->rx_bi);
1162 rx_ring->rx_bi = NULL;
1163 return -ENOMEM;
1164}
1165
1166/**
1167 * i40e_release_rx_desc - Store the new tail and head values
1168 * @rx_ring: ring to bump
1169 * @val: new head index
1170 **/
1171static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1172{
1173 rx_ring->next_to_use = val;
1174 /* Force memory writes to complete before letting h/w
1175 * know there are new descriptors to fetch. (Only
1176 * applicable for weak-ordered memory model archs,
1177 * such as IA-64).
1178 */
1179 wmb();
1180 writel(val, rx_ring->tail);
1181}
1182
1183/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001184 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001185 * @rx_ring: ring to place buffers on
1186 * @cleaned_count: number of buffers to replace
1187 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001188void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1189{
1190 u16 i = rx_ring->next_to_use;
1191 union i40e_rx_desc *rx_desc;
1192 struct i40e_rx_buffer *bi;
1193
1194 /* do nothing if no valid netdev defined */
1195 if (!rx_ring->netdev || !cleaned_count)
1196 return;
1197
1198 while (cleaned_count--) {
1199 rx_desc = I40E_RX_DESC(rx_ring, i);
1200 bi = &rx_ring->rx_bi[i];
1201
1202 if (bi->skb) /* desc is in use */
1203 goto no_buffers;
1204 if (!bi->page) {
1205 bi->page = alloc_page(GFP_ATOMIC);
1206 if (!bi->page) {
1207 rx_ring->rx_stats.alloc_page_failed++;
1208 goto no_buffers;
1209 }
1210 }
1211
1212 if (!bi->page_dma) {
1213 /* use a half page if we're re-using */
1214 bi->page_offset ^= PAGE_SIZE / 2;
1215 bi->page_dma = dma_map_page(rx_ring->dev,
1216 bi->page,
1217 bi->page_offset,
1218 PAGE_SIZE / 2,
1219 DMA_FROM_DEVICE);
1220 if (dma_mapping_error(rx_ring->dev,
1221 bi->page_dma)) {
1222 rx_ring->rx_stats.alloc_page_failed++;
1223 bi->page_dma = 0;
1224 goto no_buffers;
1225 }
1226 }
1227
1228 dma_sync_single_range_for_device(rx_ring->dev,
Jesse Brandeburg3578fa02016-01-04 10:33:03 -08001229 rx_ring->rx_bi[0].dma,
1230 i * rx_ring->rx_hdr_len,
Mitch Williamsa132af22015-01-24 09:58:35 +00001231 rx_ring->rx_hdr_len,
1232 DMA_FROM_DEVICE);
1233 /* Refresh the desc even if buffer_addrs didn't change
1234 * because each write-back erases this info.
1235 */
1236 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1237 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1238 i++;
1239 if (i == rx_ring->count)
1240 i = 0;
1241 }
1242
1243no_buffers:
1244 if (rx_ring->next_to_use != i)
1245 i40e_release_rx_desc(rx_ring, i);
1246}
1247
1248/**
1249 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1250 * @rx_ring: ring to place buffers on
1251 * @cleaned_count: number of buffers to replace
1252 **/
1253void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001254{
1255 u16 i = rx_ring->next_to_use;
1256 union i40e_rx_desc *rx_desc;
1257 struct i40e_rx_buffer *bi;
1258 struct sk_buff *skb;
1259
1260 /* do nothing if no valid netdev defined */
1261 if (!rx_ring->netdev || !cleaned_count)
1262 return;
1263
1264 while (cleaned_count--) {
1265 rx_desc = I40E_RX_DESC(rx_ring, i);
1266 bi = &rx_ring->rx_bi[i];
1267 skb = bi->skb;
1268
1269 if (!skb) {
1270 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1271 rx_ring->rx_buf_len);
1272 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001273 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001274 goto no_buffers;
1275 }
1276 /* initialize queue mapping */
1277 skb_record_rx_queue(skb, rx_ring->queue_index);
1278 bi->skb = skb;
1279 }
1280
1281 if (!bi->dma) {
1282 bi->dma = dma_map_single(rx_ring->dev,
1283 skb->data,
1284 rx_ring->rx_buf_len,
1285 DMA_FROM_DEVICE);
1286 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001287 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001288 bi->dma = 0;
1289 goto no_buffers;
1290 }
1291 }
1292
Mitch Williamsa132af22015-01-24 09:58:35 +00001293 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1294 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001295 i++;
1296 if (i == rx_ring->count)
1297 i = 0;
1298 }
1299
1300no_buffers:
1301 if (rx_ring->next_to_use != i)
1302 i40e_release_rx_desc(rx_ring, i);
1303}
1304
1305/**
1306 * i40e_receive_skb - Send a completed packet up the stack
1307 * @rx_ring: rx ring in play
1308 * @skb: packet to send up
1309 * @vlan_tag: vlan tag for packet
1310 **/
1311static void i40e_receive_skb(struct i40e_ring *rx_ring,
1312 struct sk_buff *skb, u16 vlan_tag)
1313{
1314 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001315
1316 if (vlan_tag & VLAN_VID_MASK)
1317 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1318
Alexander Duyck8b650352015-09-24 09:04:32 -07001319 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001320}
1321
1322/**
1323 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1324 * @vsi: the VSI we care about
1325 * @skb: skb currently being received and modified
1326 * @rx_status: status value of last descriptor in packet
1327 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001328 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001329 **/
1330static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1331 struct sk_buff *skb,
1332 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001333 u32 rx_error,
1334 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001335{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001336 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1337 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001338 bool ipv4_tunnel, ipv6_tunnel;
1339 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001340 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001341 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001342
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001343 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1344 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1345 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1346 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001347
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001348 skb->ip_summed = CHECKSUM_NONE;
1349
1350 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001351 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001352 return;
1353
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001354 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001355 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001356 return;
1357
1358 /* both known and outer_ip must be set for the below code to work */
1359 if (!(decoded.known && decoded.outer_ip))
1360 return;
1361
1362 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1363 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1364 ipv4 = true;
1365 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1366 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1367 ipv6 = true;
1368
1369 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001370 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1371 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001372 goto checksum_fail;
1373
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001374 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001375 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001376 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001377 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001378 return;
1379
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001380 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001381 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001382 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001383
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001384 /* handle packets that were not able to be checksummed due
1385 * to arrival speed, in this case the stack can compute
1386 * the csum.
1387 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001388 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001389 return;
1390
Singhai, Anjali6a899022015-12-14 12:21:18 -08001391 /* If VXLAN/GENEVE traffic has an outer UDPv4 checksum we need to check
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001392 * it in the driver, hardware does not do it for us.
1393 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1394 * so the total length of IPv4 header is IHL*4 bytes
1395 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1396 */
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04001397 if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
1398 (ipv4_tunnel)) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001399 skb->transport_header = skb->mac_header +
1400 sizeof(struct ethhdr) +
1401 (ip_hdr(skb)->ihl * 4);
1402
1403 /* Add 4 bytes for VLAN tagged packets */
1404 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1405 skb->protocol == htons(ETH_P_8021AD))
1406 ? VLAN_HLEN : 0;
1407
Anjali Singhaif6385972014-12-19 02:58:11 +00001408 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1409 (udp_hdr(skb)->check != 0)) {
1410 rx_udp_csum = udp_csum(skb);
1411 iph = ip_hdr(skb);
1412 csum = csum_tcpudp_magic(
1413 iph->saddr, iph->daddr,
1414 (skb->len - skb_transport_offset(skb)),
1415 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001416
Anjali Singhaif6385972014-12-19 02:58:11 +00001417 if (udp_hdr(skb)->check != csum)
1418 goto checksum_fail;
1419
1420 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001421 }
1422
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001423 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001424 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001425
1426 return;
1427
1428checksum_fail:
1429 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001430}
1431
1432/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001433 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001434 * @ptype: the ptype value from the descriptor
1435 *
1436 * Returns a hash type to be used by skb_set_hash
1437 **/
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001438static inline enum pkt_hash_types i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001439{
1440 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1441
1442 if (!decoded.known)
1443 return PKT_HASH_TYPE_NONE;
1444
1445 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1446 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1447 return PKT_HASH_TYPE_L4;
1448 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1449 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1450 return PKT_HASH_TYPE_L3;
1451 else
1452 return PKT_HASH_TYPE_L2;
1453}
1454
1455/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001456 * i40e_rx_hash - set the hash value in the skb
1457 * @ring: descriptor ring
1458 * @rx_desc: specific descriptor
1459 **/
1460static inline void i40e_rx_hash(struct i40e_ring *ring,
1461 union i40e_rx_desc *rx_desc,
1462 struct sk_buff *skb,
1463 u8 rx_ptype)
1464{
1465 u32 hash;
1466 const __le64 rss_mask =
1467 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1468 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1469
1470 if (ring->netdev->features & NETIF_F_RXHASH)
1471 return;
1472
1473 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1474 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1475 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1476 }
1477}
1478
1479/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001480 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001481 * @rx_ring: rx ring to clean
1482 * @budget: how many cleans we're allowed
1483 *
1484 * Returns true if there's any budget left (e.g. the clean is finished)
1485 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001486static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001487{
1488 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1489 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1490 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jiang Liu8dc55622015-08-17 11:19:02 +08001491 const int current_node = numa_mem_id();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001492 struct i40e_vsi *vsi = rx_ring->vsi;
1493 u16 i = rx_ring->next_to_clean;
1494 union i40e_rx_desc *rx_desc;
1495 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001496 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001497 u64 qword;
1498
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001499 if (budget <= 0)
1500 return 0;
1501
Mitch Williamsa132af22015-01-24 09:58:35 +00001502 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001503 struct i40e_rx_buffer *rx_bi;
1504 struct sk_buff *skb;
1505 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001506 /* return some buffers to hardware, one at a time is too slow */
1507 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1508 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1509 cleaned_count = 0;
1510 }
1511
1512 i = rx_ring->next_to_clean;
1513 rx_desc = I40E_RX_DESC(rx_ring, i);
1514 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1515 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1516 I40E_RXD_QW1_STATUS_SHIFT;
1517
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001518 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001519 break;
1520
1521 /* This memory barrier is needed to keep us from reading
1522 * any other fields out of the rx_desc until we know the
1523 * DD bit is set.
1524 */
Alexander Duyck67317162015-04-08 18:49:43 -07001525 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001526 if (i40e_rx_is_programming_status(qword)) {
1527 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001528 I40E_RX_INCREMENT(rx_ring, i);
1529 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001530 }
1531 rx_bi = &rx_ring->rx_bi[i];
1532 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001533 if (likely(!skb)) {
1534 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1535 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001536 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001537 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001538 break;
1539 }
1540
Mitch Williamsa132af22015-01-24 09:58:35 +00001541 /* initialize queue mapping */
1542 skb_record_rx_queue(skb, rx_ring->queue_index);
1543 /* we are reusing so sync this buffer for CPU use */
1544 dma_sync_single_range_for_cpu(rx_ring->dev,
Jesse Brandeburg3578fa02016-01-04 10:33:03 -08001545 rx_ring->rx_bi[0].dma,
1546 i * rx_ring->rx_hdr_len,
Mitch Williamsa132af22015-01-24 09:58:35 +00001547 rx_ring->rx_hdr_len,
1548 DMA_FROM_DEVICE);
1549 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001550 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1551 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1552 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1553 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1554 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1555 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001556
Mitch Williams829af3a2013-12-18 13:46:00 +00001557 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1558 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001559 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1560 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001561
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001562 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1563 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001564 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001565 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001566 cleaned_count++;
1567 if (rx_hbo || rx_sph) {
1568 int len;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001569
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001570 if (rx_hbo)
1571 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001572 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001573 len = rx_header_len;
1574 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1575 } else if (skb->len == 0) {
1576 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001577
Mitch Williamsa132af22015-01-24 09:58:35 +00001578 len = (rx_packet_len > skb_headlen(skb) ?
1579 skb_headlen(skb) : rx_packet_len);
1580 memcpy(__skb_put(skb, len),
1581 rx_bi->page + rx_bi->page_offset,
1582 len);
1583 rx_bi->page_offset += len;
1584 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001585 }
1586
1587 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001588 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001589 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1590 rx_bi->page,
1591 rx_bi->page_offset,
1592 rx_packet_len);
1593
1594 skb->len += rx_packet_len;
1595 skb->data_len += rx_packet_len;
1596 skb->truesize += rx_packet_len;
1597
1598 if ((page_count(rx_bi->page) == 1) &&
1599 (page_to_nid(rx_bi->page) == current_node))
1600 get_page(rx_bi->page);
1601 else
1602 rx_bi->page = NULL;
1603
1604 dma_unmap_page(rx_ring->dev,
1605 rx_bi->page_dma,
1606 PAGE_SIZE / 2,
1607 DMA_FROM_DEVICE);
1608 rx_bi->page_dma = 0;
1609 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001610 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001611
1612 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001613 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001614 struct i40e_rx_buffer *next_buffer;
1615
1616 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001617 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001618 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001619 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001620 }
1621
1622 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001623 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001624 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001625 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001626 }
1627
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001628 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1629
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001630 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1631 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1632 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1633 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1634 rx_ring->last_rx_timestamp = jiffies;
1635 }
1636
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001637 /* probably a little skewed due to removing CRC */
1638 total_rx_bytes += skb->len;
1639 total_rx_packets++;
1640
1641 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001642
1643 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1644
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001645 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001646 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1647 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001648#ifdef I40E_FCOE
1649 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1650 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001651 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001652 }
1653#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001654 i40e_receive_skb(rx_ring, skb, vlan_tag);
1655
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001656 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001657
Mitch Williamsa132af22015-01-24 09:58:35 +00001658 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001659
Alexander Duyck980e9b12013-09-28 06:01:03 +00001660 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001661 rx_ring->stats.packets += total_rx_packets;
1662 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001663 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001664 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1665 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1666
Mitch Williamsa132af22015-01-24 09:58:35 +00001667 return total_rx_packets;
1668}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001669
Mitch Williamsa132af22015-01-24 09:58:35 +00001670/**
1671 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1672 * @rx_ring: rx ring to clean
1673 * @budget: how many cleans we're allowed
1674 *
1675 * Returns number of packets cleaned
1676 **/
1677static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1678{
1679 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1680 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1681 struct i40e_vsi *vsi = rx_ring->vsi;
1682 union i40e_rx_desc *rx_desc;
1683 u32 rx_error, rx_status;
1684 u16 rx_packet_len;
1685 u8 rx_ptype;
1686 u64 qword;
1687 u16 i;
1688
1689 do {
1690 struct i40e_rx_buffer *rx_bi;
1691 struct sk_buff *skb;
1692 u16 vlan_tag;
1693 /* return some buffers to hardware, one at a time is too slow */
1694 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1695 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1696 cleaned_count = 0;
1697 }
1698
1699 i = rx_ring->next_to_clean;
1700 rx_desc = I40E_RX_DESC(rx_ring, i);
1701 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1702 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1703 I40E_RXD_QW1_STATUS_SHIFT;
1704
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001705 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001706 break;
1707
1708 /* This memory barrier is needed to keep us from reading
1709 * any other fields out of the rx_desc until we know the
1710 * DD bit is set.
1711 */
Alexander Duyck67317162015-04-08 18:49:43 -07001712 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001713
1714 if (i40e_rx_is_programming_status(qword)) {
1715 i40e_clean_programming_status(rx_ring, rx_desc);
1716 I40E_RX_INCREMENT(rx_ring, i);
1717 continue;
1718 }
1719 rx_bi = &rx_ring->rx_bi[i];
1720 skb = rx_bi->skb;
1721 prefetch(skb->data);
1722
1723 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1724 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1725
1726 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1727 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001728 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001729
1730 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1731 I40E_RXD_QW1_PTYPE_SHIFT;
1732 rx_bi->skb = NULL;
1733 cleaned_count++;
1734
1735 /* Get the header and possibly the whole packet
1736 * If this is an skb from previous receive dma will be 0
1737 */
1738 skb_put(skb, rx_packet_len);
1739 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1740 DMA_FROM_DEVICE);
1741 rx_bi->dma = 0;
1742
1743 I40E_RX_INCREMENT(rx_ring, i);
1744
1745 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001746 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001747 rx_ring->rx_stats.non_eop_descs++;
1748 continue;
1749 }
1750
1751 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001752 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001753 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001754 continue;
1755 }
1756
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001757 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001758 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1759 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1760 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1761 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1762 rx_ring->last_rx_timestamp = jiffies;
1763 }
1764
1765 /* probably a little skewed due to removing CRC */
1766 total_rx_bytes += skb->len;
1767 total_rx_packets++;
1768
1769 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1770
1771 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1772
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001773 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001774 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1775 : 0;
1776#ifdef I40E_FCOE
1777 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1778 dev_kfree_skb_any(skb);
1779 continue;
1780 }
1781#endif
1782 i40e_receive_skb(rx_ring, skb, vlan_tag);
1783
Mitch Williamsa132af22015-01-24 09:58:35 +00001784 rx_desc->wb.qword1.status_error_len = 0;
1785 } while (likely(total_rx_packets < budget));
1786
1787 u64_stats_update_begin(&rx_ring->syncp);
1788 rx_ring->stats.packets += total_rx_packets;
1789 rx_ring->stats.bytes += total_rx_bytes;
1790 u64_stats_update_end(&rx_ring->syncp);
1791 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1792 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1793
1794 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001795}
1796
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001797static u32 i40e_buildreg_itr(const int type, const u16 itr)
1798{
1799 u32 val;
1800
1801 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1802 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1803 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1804 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1805
1806 return val;
1807}
1808
1809/* a small macro to shorten up some long lines */
1810#define INTREG I40E_PFINT_DYN_CTLN
1811
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001812/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001813 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1814 * @vsi: the VSI we care about
1815 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1816 *
1817 **/
1818static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1819 struct i40e_q_vector *q_vector)
1820{
1821 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001822 bool rx = false, tx = false;
1823 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001824 int vector;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001825
1826 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001827
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001828 /* avoid dynamic calculation if in countdown mode OR if
1829 * all dynamic is disabled
1830 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001831 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1832
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001833 if (q_vector->itr_countdown > 0 ||
1834 (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
1835 !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
1836 goto enable_int;
1837 }
1838
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001839 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001840 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1841 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001842 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001843
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001844 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001845 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1846 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001847 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001848
1849 if (rx || tx) {
1850 /* get the higher of the two ITR adjustments and
1851 * use the same value for both ITR registers
1852 * when in adaptive mode (Rx and/or Tx)
1853 */
1854 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1855
1856 q_vector->tx.itr = q_vector->rx.itr = itr;
1857 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1858 tx = true;
1859 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1860 rx = true;
1861 }
1862
1863 /* only need to enable the interrupt once, but need
1864 * to possibly update both ITR values
1865 */
1866 if (rx) {
1867 /* set the INTENA_MSK_MASK so that this first write
1868 * won't actually enable the interrupt, instead just
1869 * updating the ITR (it's bit 31 PF and VF)
1870 */
1871 rxval |= BIT(31);
1872 /* don't check _DOWN because interrupt isn't being enabled */
1873 wr32(hw, INTREG(vector - 1), rxval);
1874 }
1875
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001876enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001877 if (!test_bit(__I40E_DOWN, &vsi->state))
1878 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001879
1880 if (q_vector->itr_countdown)
1881 q_vector->itr_countdown--;
1882 else
1883 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001884}
1885
1886/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001887 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1888 * @napi: napi struct with our devices info in it
1889 * @budget: amount of work driver is allowed to do this pass, in packets
1890 *
1891 * This function will clean all queues associated with a q_vector.
1892 *
1893 * Returns the amount of work done
1894 **/
1895int i40e_napi_poll(struct napi_struct *napi, int budget)
1896{
1897 struct i40e_q_vector *q_vector =
1898 container_of(napi, struct i40e_q_vector, napi);
1899 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001900 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001901 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001902 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001903 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001904 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001905
1906 if (test_bit(__I40E_DOWN, &vsi->state)) {
1907 napi_complete(napi);
1908 return 0;
1909 }
1910
Kiran Patil9c6c1252015-11-06 15:26:02 -08001911 /* Clear hung_detected bit */
1912 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001913 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001914 * budget and be more aggressive about cleaning up the Tx descriptors.
1915 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001916 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001917 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Mitch Williams44cdb792015-11-06 15:26:11 -08001918 arm_wb = arm_wb || ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001919 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001920 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001921
Alexander Duyckc67cace2015-09-24 09:04:26 -07001922 /* Handle case where we are called by netpoll with a budget of 0 */
1923 if (budget <= 0)
1924 goto tx_only;
1925
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001926 /* We attempt to distribute budget to each Rx queue fairly, but don't
1927 * allow the budget to go below 1 because that would exit polling early.
1928 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001929 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001930
Mitch Williamsa132af22015-01-24 09:58:35 +00001931 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001932 int cleaned;
1933
Mitch Williamsa132af22015-01-24 09:58:35 +00001934 if (ring_is_ps_enabled(ring))
1935 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1936 else
1937 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001938
1939 work_done += cleaned;
Mitch Williamsa132af22015-01-24 09:58:35 +00001940 /* if we didn't clean as many as budgeted, we must be done */
1941 clean_complete &= (budget_per_ring != cleaned);
1942 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001943
1944 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001945 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001946tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001947 if (arm_wb) {
1948 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001949 i40e_force_wb(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001950 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001951 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001952 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001953
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001954 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1955 q_vector->arm_wb_state = false;
1956
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001957 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001958 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001959 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1960 i40e_update_enable_itr(vsi, q_vector);
1961 } else { /* Legacy mode */
1962 struct i40e_hw *hw = &vsi->back->hw;
1963 /* We re-enable the queue 0 cause, but
1964 * don't worry about dynamic_enable
1965 * because we left it on for the other
1966 * possible interrupts during napi
1967 */
1968 u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
1969 I40E_QINT_RQCTL_CAUSE_ENA_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001970
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001971 wr32(hw, I40E_QINT_RQCTL(0), qval);
1972 qval = rd32(hw, I40E_QINT_TQCTL(0)) |
1973 I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1974 wr32(hw, I40E_QINT_TQCTL(0), qval);
1975 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001976 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001977 return 0;
1978}
1979
1980/**
1981 * i40e_atr - Add a Flow Director ATR filter
1982 * @tx_ring: ring to add programming descriptor to
1983 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001984 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001985 * @protocol: wire protocol
1986 **/
1987static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001988 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001989{
1990 struct i40e_filter_program_desc *fdir_desc;
1991 struct i40e_pf *pf = tx_ring->vsi->back;
1992 union {
1993 unsigned char *network;
1994 struct iphdr *ipv4;
1995 struct ipv6hdr *ipv6;
1996 } hdr;
1997 struct tcphdr *th;
1998 unsigned int hlen;
1999 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002000 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002001
2002 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002003 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002004 return;
2005
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002006 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2007 return;
2008
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002009 /* if sampling is disabled do nothing */
2010 if (!tx_ring->atr_sample_rate)
2011 return;
2012
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002013 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002014 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002015
Singhai, Anjali6a899022015-12-14 12:21:18 -08002016 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL)) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002017 /* snag network header to get L4 type and address */
2018 hdr.network = skb_network_header(skb);
2019
2020 /* Currently only IPv4/IPv6 with TCP is supported
2021 * access ihl as u8 to avoid unaligned access on ia64
2022 */
2023 if (tx_flags & I40E_TX_FLAGS_IPV4)
2024 hlen = (hdr.network[0] & 0x0F) << 2;
2025 else if (protocol == htons(ETH_P_IPV6))
2026 hlen = sizeof(struct ipv6hdr);
2027 else
2028 return;
2029 } else {
2030 hdr.network = skb_inner_network_header(skb);
2031 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002032 }
2033
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002034 /* Currently only IPv4/IPv6 with TCP is supported
2035 * Note: tx_flags gets modified to reflect inner protocols in
2036 * tx_enable_csum function if encap is enabled.
2037 */
2038 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
2039 (hdr.ipv4->protocol != IPPROTO_TCP))
2040 return;
2041 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
2042 (hdr.ipv6->nexthdr != IPPROTO_TCP))
2043 return;
2044
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002045 th = (struct tcphdr *)(hdr.network + hlen);
2046
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002047 /* Due to lack of space, no more new filters can be programmed */
2048 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2049 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002050 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2051 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002052 /* HW ATR eviction will take care of removing filters on FIN
2053 * and RST packets.
2054 */
2055 if (th->fin || th->rst)
2056 return;
2057 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002058
2059 tx_ring->atr_count++;
2060
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002061 /* sample on all syn/fin/rst packets or once every atr sample rate */
2062 if (!th->fin &&
2063 !th->syn &&
2064 !th->rst &&
2065 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002066 return;
2067
2068 tx_ring->atr_count = 0;
2069
2070 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002071 i = tx_ring->next_to_use;
2072 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2073
2074 i++;
2075 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002076
2077 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2078 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2079 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2080 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2081 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2082 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2083 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2084
2085 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2086
2087 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2088
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002089 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002090 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2091 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2092 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2093 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2094
2095 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2096 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2097
2098 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2099 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2100
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002101 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002102 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002103 dtype_cmd |=
2104 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2105 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2106 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2107 else
2108 dtype_cmd |=
2109 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2110 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2111 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002112
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002113 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2114 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002115 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2116
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002117 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002118 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002119 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002120 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002121}
2122
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002123/**
2124 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2125 * @skb: send buffer
2126 * @tx_ring: ring to send buffer on
2127 * @flags: the tx flags to be set
2128 *
2129 * Checks the skb and set up correspondingly several generic transmit flags
2130 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2131 *
2132 * Returns error code indicate the frame should be dropped upon error and the
2133 * otherwise returns 0 to indicate the flags has been set properly.
2134 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002135#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002136inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002137 struct i40e_ring *tx_ring,
2138 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002139#else
2140static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2141 struct i40e_ring *tx_ring,
2142 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002143#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002144{
2145 __be16 protocol = skb->protocol;
2146 u32 tx_flags = 0;
2147
Greg Rose31eaacc2015-03-31 00:45:03 -07002148 if (protocol == htons(ETH_P_8021Q) &&
2149 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2150 /* When HW VLAN acceleration is turned off by the user the
2151 * stack sets the protocol to 8021q so that the driver
2152 * can take any steps required to support the SW only
2153 * VLAN handling. In our case the driver doesn't need
2154 * to take any further steps so just set the protocol
2155 * to the encapsulated ethertype.
2156 */
2157 skb->protocol = vlan_get_protocol(skb);
2158 goto out;
2159 }
2160
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002161 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002162 if (skb_vlan_tag_present(skb)) {
2163 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002164 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2165 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002166 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002167 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002168
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002169 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2170 if (!vhdr)
2171 return -EINVAL;
2172
2173 protocol = vhdr->h_vlan_encapsulated_proto;
2174 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2175 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2176 }
2177
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002178 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2179 goto out;
2180
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002181 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002182 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2183 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002184 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2185 tx_flags |= (skb->priority & 0x7) <<
2186 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2187 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2188 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002189 int rc;
2190
2191 rc = skb_cow_head(skb, 0);
2192 if (rc < 0)
2193 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002194 vhdr = (struct vlan_ethhdr *)skb->data;
2195 vhdr->h_vlan_TCI = htons(tx_flags >>
2196 I40E_TX_FLAGS_VLAN_SHIFT);
2197 } else {
2198 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2199 }
2200 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002201
2202out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002203 *flags = tx_flags;
2204 return 0;
2205}
2206
2207/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002208 * i40e_tso - set up the tso context descriptor
2209 * @tx_ring: ptr to the ring to send
2210 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002211 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002212 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002213 *
2214 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2215 **/
2216static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002217 u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002218{
2219 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002220 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002221 struct tcphdr *tcph;
2222 struct iphdr *iph;
2223 u32 l4len;
2224 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002225
Shannon Nelsone9f65632016-01-04 10:33:04 -08002226 if (skb->ip_summed != CHECKSUM_PARTIAL)
2227 return 0;
2228
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002229 if (!skb_is_gso(skb))
2230 return 0;
2231
Francois Romieudd225bc2014-03-30 03:14:48 +00002232 err = skb_cow_head(skb, 0);
2233 if (err < 0)
2234 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002235
Anjali Singhaidf230752014-12-19 02:58:16 +00002236 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2237 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2238
2239 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002240 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2241 iph->tot_len = 0;
2242 iph->check = 0;
2243 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2244 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002245 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002246 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2247 ipv6h->payload_len = 0;
2248 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2249 0, IPPROTO_TCP, 0);
2250 }
2251
2252 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2253 *hdr_len = (skb->encapsulation
2254 ? (skb_inner_transport_header(skb) - skb->data)
2255 : skb_transport_offset(skb)) + l4len;
2256
2257 /* find the field values */
2258 cd_cmd = I40E_TX_CTX_DESC_TSO;
2259 cd_tso_len = skb->len - *hdr_len;
2260 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002261 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2262 ((u64)cd_tso_len <<
2263 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2264 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265 return 1;
2266}
2267
2268/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002269 * i40e_tsyn - set up the tsyn context descriptor
2270 * @tx_ring: ptr to the ring to send
2271 * @skb: ptr to the skb we're sending
2272 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002273 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002274 *
2275 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2276 **/
2277static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2278 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2279{
2280 struct i40e_pf *pf;
2281
2282 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2283 return 0;
2284
2285 /* Tx timestamps cannot be sampled when doing TSO */
2286 if (tx_flags & I40E_TX_FLAGS_TSO)
2287 return 0;
2288
2289 /* only timestamp the outbound packet if the user has requested it and
2290 * we are not already transmitting a packet to be timestamped
2291 */
2292 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002293 if (!(pf->flags & I40E_FLAG_PTP))
2294 return 0;
2295
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002296 if (pf->ptp_tx &&
2297 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002298 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2299 pf->ptp_tx_skb = skb_get(skb);
2300 } else {
2301 return 0;
2302 }
2303
2304 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2305 I40E_TXD_CTX_QW1_CMD_SHIFT;
2306
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002307 return 1;
2308}
2309
2310/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002311 * i40e_tx_enable_csum - Enable Tx checksum offloads
2312 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002313 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002314 * @td_cmd: Tx descriptor command bits to set
2315 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002316 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002317 * @cd_tunneling: ptr to context desc bits
2318 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002319static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002320 u32 *td_cmd, u32 *td_offset,
2321 struct i40e_ring *tx_ring,
2322 u32 *cd_tunneling)
2323{
2324 struct ipv6hdr *this_ipv6_hdr;
2325 unsigned int this_tcp_hdrlen;
2326 struct iphdr *this_ip_hdr;
2327 u32 network_hdr_len;
2328 u8 l4_hdr = 0;
Arnd Bergmann79febbc2016-01-20 19:53:17 -08002329 struct udphdr *oudph = NULL;
2330 struct iphdr *oiph = NULL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002331 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002332
2333 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002334 switch (ip_hdr(skb)->protocol) {
2335 case IPPROTO_UDP:
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002336 oudph = udp_hdr(skb);
2337 oiph = ip_hdr(skb);
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002338 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002339 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002340 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002341 case IPPROTO_GRE:
2342 l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
2343 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002344 default:
2345 return;
2346 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002347 network_hdr_len = skb_inner_network_header_len(skb);
2348 this_ip_hdr = inner_ip_hdr(skb);
2349 this_ipv6_hdr = inner_ipv6_hdr(skb);
2350 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2351
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002352 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2353 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002354 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2355 ip_hdr(skb)->check = 0;
2356 } else {
2357 *cd_tunneling |=
2358 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2359 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002360 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002361 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002362 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002363 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002364 }
2365
2366 /* Now set the ctx descriptor fields */
2367 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002368 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2369 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002370 ((skb_inner_network_offset(skb) -
2371 skb_transport_offset(skb)) >> 1) <<
2372 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002373 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002374 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2375 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002376 }
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002377 if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
2378 (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
2379 (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
2380 oudph->check = ~csum_tcpudp_magic(oiph->saddr,
2381 oiph->daddr,
2382 (skb->len - skb_transport_offset(skb)),
2383 IPPROTO_UDP, 0);
2384 *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2385 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002386 } else {
2387 network_hdr_len = skb_network_header_len(skb);
2388 this_ip_hdr = ip_hdr(skb);
2389 this_ipv6_hdr = ipv6_hdr(skb);
2390 this_tcp_hdrlen = tcp_hdrlen(skb);
2391 }
2392
2393 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002394 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002395 l4_hdr = this_ip_hdr->protocol;
2396 /* the stack computes the IP header already, the only time we
2397 * need the hardware to recompute it is in the case of TSO.
2398 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002399 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002400 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2401 this_ip_hdr->check = 0;
2402 } else {
2403 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2404 }
2405 /* Now set the td_offset for IP header length */
2406 *td_offset = (network_hdr_len >> 2) <<
2407 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002408 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002409 l4_hdr = this_ipv6_hdr->nexthdr;
2410 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2411 /* Now set the td_offset for IP header length */
2412 *td_offset = (network_hdr_len >> 2) <<
2413 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2414 }
2415 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2416 *td_offset |= (skb_network_offset(skb) >> 1) <<
2417 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2418
2419 /* Enable L4 checksum offloads */
2420 switch (l4_hdr) {
2421 case IPPROTO_TCP:
2422 /* enable checksum offloads */
2423 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2424 *td_offset |= (this_tcp_hdrlen >> 2) <<
2425 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2426 break;
2427 case IPPROTO_SCTP:
2428 /* enable SCTP checksum offload */
2429 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2430 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2431 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2432 break;
2433 case IPPROTO_UDP:
2434 /* enable UDP checksum offload */
2435 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2436 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2437 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2438 break;
2439 default:
2440 break;
2441 }
2442}
2443
2444/**
2445 * i40e_create_tx_ctx Build the Tx context descriptor
2446 * @tx_ring: ring to create the descriptor on
2447 * @cd_type_cmd_tso_mss: Quad Word 1
2448 * @cd_tunneling: Quad Word 0 - bits 0-31
2449 * @cd_l2tag2: Quad Word 0 - bits 32-63
2450 **/
2451static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2452 const u64 cd_type_cmd_tso_mss,
2453 const u32 cd_tunneling, const u32 cd_l2tag2)
2454{
2455 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002456 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002457
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002458 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2459 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002460 return;
2461
2462 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002463 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2464
2465 i++;
2466 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002467
2468 /* cpu_to_le32 and assign to struct fields */
2469 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2470 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002471 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002472 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2473}
2474
2475/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002476 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2477 * @tx_ring: the ring to be checked
2478 * @size: the size buffer we want to assure is available
2479 *
2480 * Returns -EBUSY if a stop is needed, else 0
2481 **/
2482static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2483{
2484 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2485 /* Memory barrier before checking head and tail */
2486 smp_mb();
2487
2488 /* Check again in a case another CPU has just made room available. */
2489 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2490 return -EBUSY;
2491
2492 /* A reprieve! - use start_queue because it doesn't call schedule */
2493 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2494 ++tx_ring->tx_stats.restart_queue;
2495 return 0;
2496}
2497
2498/**
2499 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2500 * @tx_ring: the ring to be checked
2501 * @size: the size buffer we want to assure is available
2502 *
2503 * Returns 0 if stop is not needed
2504 **/
2505#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002506inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002507#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002508static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002509#endif
2510{
2511 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2512 return 0;
2513 return __i40e_maybe_stop_tx(tx_ring, size);
2514}
2515
2516/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002517 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2518 * @skb: send buffer
2519 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002520 *
2521 * Note: Our HW can't scatter-gather more than 8 fragments to build
2522 * a packet on the wire and so we need to figure out the cases where we
2523 * need to linearize the skb.
2524 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002525static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002526{
2527 struct skb_frag_struct *frag;
2528 bool linearize = false;
2529 unsigned int size = 0;
2530 u16 num_frags;
2531 u16 gso_segs;
2532
2533 num_frags = skb_shinfo(skb)->nr_frags;
2534 gso_segs = skb_shinfo(skb)->gso_segs;
2535
2536 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002537 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002538
2539 if (num_frags < (I40E_MAX_BUFFER_TXD))
2540 goto linearize_chk_done;
2541 /* try the simple math, if we have too many frags per segment */
2542 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2543 I40E_MAX_BUFFER_TXD) {
2544 linearize = true;
2545 goto linearize_chk_done;
2546 }
2547 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002548 /* we might still have more fragments per segment */
2549 do {
2550 size += skb_frag_size(frag);
2551 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002552 if ((size >= skb_shinfo(skb)->gso_size) &&
2553 (j < I40E_MAX_BUFFER_TXD)) {
2554 size = (size % skb_shinfo(skb)->gso_size);
2555 j = (size) ? 1 : 0;
2556 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002557 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002558 linearize = true;
2559 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002560 }
2561 num_frags--;
2562 } while (num_frags);
2563 } else {
2564 if (num_frags >= I40E_MAX_BUFFER_TXD)
2565 linearize = true;
2566 }
2567
2568linearize_chk_done:
2569 return linearize;
2570}
2571
2572/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002573 * i40e_tx_map - Build the Tx descriptor
2574 * @tx_ring: ring to send buffer on
2575 * @skb: send buffer
2576 * @first: first buffer info buffer to use
2577 * @tx_flags: collected send information
2578 * @hdr_len: size of the packet header
2579 * @td_cmd: the command field in the descriptor
2580 * @td_offset: offset for checksum or crc
2581 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002582#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002583inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002584 struct i40e_tx_buffer *first, u32 tx_flags,
2585 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002586#else
2587static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2588 struct i40e_tx_buffer *first, u32 tx_flags,
2589 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002590#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002591{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002592 unsigned int data_len = skb->data_len;
2593 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002594 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002595 struct i40e_tx_buffer *tx_bi;
2596 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002597 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002598 u32 td_tag = 0;
2599 dma_addr_t dma;
2600 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002601 u16 desc_count = 0;
2602 bool tail_bump = true;
2603 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002604
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002605 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2606 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2607 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2608 I40E_TX_FLAGS_VLAN_SHIFT;
2609 }
2610
Alexander Duycka5e9c572013-09-28 06:00:27 +00002611 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2612 gso_segs = skb_shinfo(skb)->gso_segs;
2613 else
2614 gso_segs = 1;
2615
2616 /* multiply data chunks by size of headers */
2617 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2618 first->gso_segs = gso_segs;
2619 first->skb = skb;
2620 first->tx_flags = tx_flags;
2621
2622 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2623
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002624 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002625 tx_bi = first;
2626
2627 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2628 if (dma_mapping_error(tx_ring->dev, dma))
2629 goto dma_error;
2630
2631 /* record length, and DMA address */
2632 dma_unmap_len_set(tx_bi, len, size);
2633 dma_unmap_addr_set(tx_bi, dma, dma);
2634
2635 tx_desc->buffer_addr = cpu_to_le64(dma);
2636
2637 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002638 tx_desc->cmd_type_offset_bsz =
2639 build_ctob(td_cmd, td_offset,
2640 I40E_MAX_DATA_PER_TXD, td_tag);
2641
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002642 tx_desc++;
2643 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002644 desc_count++;
2645
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002646 if (i == tx_ring->count) {
2647 tx_desc = I40E_TX_DESC(tx_ring, 0);
2648 i = 0;
2649 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002650
2651 dma += I40E_MAX_DATA_PER_TXD;
2652 size -= I40E_MAX_DATA_PER_TXD;
2653
2654 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002655 }
2656
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002657 if (likely(!data_len))
2658 break;
2659
Alexander Duycka5e9c572013-09-28 06:00:27 +00002660 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2661 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002662
2663 tx_desc++;
2664 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002665 desc_count++;
2666
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667 if (i == tx_ring->count) {
2668 tx_desc = I40E_TX_DESC(tx_ring, 0);
2669 i = 0;
2670 }
2671
Alexander Duycka5e9c572013-09-28 06:00:27 +00002672 size = skb_frag_size(frag);
2673 data_len -= size;
2674
2675 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2676 DMA_TO_DEVICE);
2677
2678 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002679 }
2680
Alexander Duycka5e9c572013-09-28 06:00:27 +00002681 /* set next_to_watch value indicating a packet is present */
2682 first->next_to_watch = tx_desc;
2683
2684 i++;
2685 if (i == tx_ring->count)
2686 i = 0;
2687
2688 tx_ring->next_to_use = i;
2689
Anjali Singhai58044742015-09-25 18:26:13 -07002690 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2691 tx_ring->queue_index),
2692 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002693 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002694
2695 /* Algorithm to optimize tail and RS bit setting:
2696 * if xmit_more is supported
2697 * if xmit_more is true
2698 * do not update tail and do not mark RS bit.
2699 * if xmit_more is false and last xmit_more was false
2700 * if every packet spanned less than 4 desc
2701 * then set RS bit on 4th packet and update tail
2702 * on every packet
2703 * else
2704 * update tail and set RS bit on every packet.
2705 * if xmit_more is false and last_xmit_more was true
2706 * update tail and set RS bit.
2707 *
2708 * Optimization: wmb to be issued only in case of tail update.
2709 * Also optimize the Descriptor WB path for RS bit with the same
2710 * algorithm.
2711 *
2712 * Note: If there are less than 4 packets
2713 * pending and interrupts were disabled the service task will
2714 * trigger a force WB.
2715 */
2716 if (skb->xmit_more &&
2717 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2718 tx_ring->queue_index))) {
2719 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2720 tail_bump = false;
2721 } else if (!skb->xmit_more &&
2722 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2723 tx_ring->queue_index)) &&
2724 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2725 (tx_ring->packet_stride < WB_STRIDE) &&
2726 (desc_count < WB_STRIDE)) {
2727 tx_ring->packet_stride++;
2728 } else {
2729 tx_ring->packet_stride = 0;
2730 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2731 do_rs = true;
2732 }
2733 if (do_rs)
2734 tx_ring->packet_stride = 0;
2735
2736 tx_desc->cmd_type_offset_bsz =
2737 build_ctob(td_cmd, td_offset, size, td_tag) |
2738 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2739 I40E_TX_DESC_CMD_EOP) <<
2740 I40E_TXD_QW1_CMD_SHIFT);
2741
Alexander Duycka5e9c572013-09-28 06:00:27 +00002742 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002743 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002744 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002745
Anjali Singhai58044742015-09-25 18:26:13 -07002746 if (tail_bump) {
2747 /* Force memory writes to complete before letting h/w
2748 * know there are new descriptors to fetch. (Only
2749 * applicable for weak-ordered memory model archs,
2750 * such as IA-64).
2751 */
2752 wmb();
2753 writel(i, tx_ring->tail);
2754 }
2755
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002756 return;
2757
2758dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002759 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002760
2761 /* clear dma mappings for failed tx_bi map */
2762 for (;;) {
2763 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002764 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002765 if (tx_bi == first)
2766 break;
2767 if (i == 0)
2768 i = tx_ring->count;
2769 i--;
2770 }
2771
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002772 tx_ring->next_to_use = i;
2773}
2774
2775/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002776 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2777 * @skb: send buffer
2778 * @tx_ring: ring to send buffer on
2779 *
2780 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2781 * there is not enough descriptors available in this ring since we need at least
2782 * one descriptor.
2783 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002784#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002785inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002786 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002787#else
2788static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2789 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002790#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002791{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002792 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002793 int count = 0;
2794
2795 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2796 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002797 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002798 * + 1 desc for context descriptor,
2799 * otherwise try next time
2800 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002801 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2802 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002803
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002804 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002805 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002806 tx_ring->tx_stats.tx_busy++;
2807 return 0;
2808 }
2809 return count;
2810}
2811
2812/**
2813 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2814 * @skb: send buffer
2815 * @tx_ring: ring to send buffer on
2816 *
2817 * Returns NETDEV_TX_OK if sent, else an error code
2818 **/
2819static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2820 struct i40e_ring *tx_ring)
2821{
2822 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2823 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2824 struct i40e_tx_buffer *first;
2825 u32 td_offset = 0;
2826 u32 tx_flags = 0;
2827 __be16 protocol;
2828 u32 td_cmd = 0;
2829 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002830 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002831 int tso;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002832
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002833 /* prefetch the data, we'll need it later */
2834 prefetch(skb->data);
2835
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002836 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2837 return NETDEV_TX_BUSY;
2838
2839 /* prepare the xmit flags */
2840 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2841 goto out_drop;
2842
2843 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002844 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002845
2846 /* record the location of the first descriptor for this packet */
2847 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2848
2849 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002850 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002851 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002852 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002853 tx_flags |= I40E_TX_FLAGS_IPV6;
2854
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002855 tso = i40e_tso(tx_ring, skb, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002856
2857 if (tso < 0)
2858 goto out_drop;
2859 else if (tso)
2860 tx_flags |= I40E_TX_FLAGS_TSO;
2861
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002862 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2863
2864 if (tsyn)
2865 tx_flags |= I40E_TX_FLAGS_TSYN;
2866
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002867 if (i40e_chk_linearize(skb, tx_flags)) {
Anjali Singhai71da6192015-02-21 06:42:35 +00002868 if (skb_linearize(skb))
2869 goto out_drop;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002870 tx_ring->tx_stats.tx_linearize++;
2871 }
Jakub Kicinski259afec2014-03-15 14:55:37 +00002872 skb_tx_timestamp(skb);
2873
Alexander Duyckb1941302013-09-28 06:00:32 +00002874 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002875 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2876
Alexander Duyckb1941302013-09-28 06:00:32 +00002877 /* Always offload the checksum, since it's in the data descriptor */
2878 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2879 tx_flags |= I40E_TX_FLAGS_CSUM;
2880
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002881 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002882 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002883 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002884
2885 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2886 cd_tunneling, cd_l2tag2);
2887
2888 /* Add Flow Director ATR if it's enabled.
2889 *
2890 * NOTE: this must always be directly before the data descriptor.
2891 */
2892 i40e_atr(tx_ring, skb, tx_flags, protocol);
2893
2894 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2895 td_cmd, td_offset);
2896
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002897 return NETDEV_TX_OK;
2898
2899out_drop:
2900 dev_kfree_skb_any(skb);
2901 return NETDEV_TX_OK;
2902}
2903
2904/**
2905 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2906 * @skb: send buffer
2907 * @netdev: network interface device structure
2908 *
2909 * Returns NETDEV_TX_OK if sent, else an error code
2910 **/
2911netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2912{
2913 struct i40e_netdev_priv *np = netdev_priv(netdev);
2914 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002915 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002916
2917 /* hardware can't handle really short frames, hardware padding works
2918 * beyond this point
2919 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002920 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2921 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002922
2923 return i40e_xmit_frame_ring(skb, tx_ring);
2924}