blob: 6c4b25ce8bb0bb5a591496fc45ed52a4849c1296 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300350 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300355 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300356 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300357};
358
Jesse Barnesa0a18072013-07-26 13:32:51 -0700359/*
360 * Make sure any device matches here are from most specific to most
361 * general. For example, since the Quanta match is based on the subsystem
362 * and subvendor IDs, we need it to come before the more general IVB
363 * PCI ID matches, otherwise we'll use the wrong info struct above.
364 */
365#define INTEL_PCI_IDS \
366 INTEL_I830_IDS(&intel_i830_info), \
367 INTEL_I845G_IDS(&intel_845g_info), \
368 INTEL_I85X_IDS(&intel_i85x_info), \
369 INTEL_I865G_IDS(&intel_i865g_info), \
370 INTEL_I915G_IDS(&intel_i915g_info), \
371 INTEL_I915GM_IDS(&intel_i915gm_info), \
372 INTEL_I945G_IDS(&intel_i945g_info), \
373 INTEL_I945GM_IDS(&intel_i945gm_info), \
374 INTEL_I965G_IDS(&intel_i965g_info), \
375 INTEL_G33_IDS(&intel_g33_info), \
376 INTEL_I965GM_IDS(&intel_i965gm_info), \
377 INTEL_GM45_IDS(&intel_gm45_info), \
378 INTEL_G45_IDS(&intel_g45_info), \
379 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
380 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
381 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
382 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
383 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
384 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
385 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
386 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
387 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
388 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
389 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800390 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800391 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
392 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
393 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300394 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
395 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700396
Chris Wilson6103da02010-07-05 18:01:47 +0100397static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700398 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500399 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Jesse Barnes79e53942008-11-07 14:24:08 -0800402#if defined(CONFIG_DRM_I915_KMS)
403MODULE_DEVICE_TABLE(pci, pciidlist);
404#endif
405
Akshay Joshi0206e352011-08-16 15:34:10 -0400406void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200409 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800410
Ben Widawskyce1bb322013-04-05 13:12:44 -0700411 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
412 * (which really amounts to a PCH but no South Display).
413 */
414 if (INTEL_INFO(dev)->num_pipes == 0) {
415 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700416 return;
417 }
418
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800419 /*
420 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
421 * make graphics device passthrough work easy for VMM, that only
422 * need to expose ISA bridge to let driver know the real hardware
423 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800424 *
425 * In some virtualized environments (e.g. XEN), there is irrelevant
426 * ISA bridge in the system. To work reliably, we should scan trhough
427 * all the ISA bridge devices and check for the first match, instead
428 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800429 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200430 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800431 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200432 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200433 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800434
Jesse Barnes90711d52011-04-28 14:48:02 -0700435 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
436 dev_priv->pch_type = PCH_IBX;
437 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100438 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700439 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800440 dev_priv->pch_type = PCH_CPT;
441 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100442 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700443 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
444 /* PantherPoint is CPT compatible */
445 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300446 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100447 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300448 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
449 dev_priv->pch_type = PCH_LPT;
450 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100451 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300452 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700453 } else if (IS_BROADWELL(dev)) {
454 dev_priv->pch_type = PCH_LPT;
455 dev_priv->pch_id =
456 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
457 DRM_DEBUG_KMS("This is Broadwell, assuming "
458 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800459 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
460 dev_priv->pch_type = PCH_LPT;
461 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
462 WARN_ON(!IS_HASWELL(dev));
463 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200464 } else
465 continue;
466
Rui Guo6a9c4b32013-06-19 21:10:23 +0800467 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800468 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800470 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200471 DRM_DEBUG_KMS("No PCH found.\n");
472
473 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800474}
475
Ben Widawsky2911a352012-04-05 14:47:36 -0700476bool i915_semaphore_is_enabled(struct drm_device *dev)
477{
478 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100479 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700480
Jani Nikulad330a952014-01-21 11:24:25 +0200481 if (i915.semaphores >= 0)
482 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700483
Daniel Vetter59de3292012-04-02 20:48:43 +0200484#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700485 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200486 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
487 return false;
488#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700489
Daniel Vettera08acaf2013-12-17 09:56:53 +0100490 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700491}
492
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100493static int i915_drm_freeze(struct drm_device *dev)
494{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100495 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700496 struct drm_crtc *crtc;
Jesse Barnese5747e32014-06-12 08:35:47 -0700497 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100498
Zhang Ruib8efb172013-02-05 15:41:53 +0800499 /* ignore lid events during suspend */
500 mutex_lock(&dev_priv->modeset_restore_lock);
501 dev_priv->modeset_restore = MODESET_SUSPENDED;
502 mutex_unlock(&dev_priv->modeset_restore_lock);
503
Paulo Zanonic67a4702013-08-19 13:18:09 -0300504 /* We do a lot of poking in a lot of registers, make sure they work
505 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200506 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200507
Dave Airlie5bcf7192010-12-07 09:20:40 +1000508 drm_kms_helper_poll_disable(dev);
509
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100510 pci_save_state(dev->pdev);
511
512 /* If KMS is active, we do the leavevt stuff here */
513 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200514 int error;
515
Chris Wilson45c5f202013-10-16 11:50:01 +0100516 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100517 if (error) {
518 dev_err(&dev->pdev->dev,
519 "GEM idle failed, resume might fail\n");
520 return error;
521 }
Daniel Vettera261b242012-07-26 19:21:47 +0200522
Jesse Barnes24576d22013-03-26 09:25:45 -0700523 /*
524 * Disable CRTCs directly since we want to preserve sw state
Borun Fub04c5bd2014-07-12 10:02:27 +0530525 * for _thaw. Also, power gate the CRTC power wells.
Jesse Barnes24576d22013-03-26 09:25:45 -0700526 */
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200527 drm_modeset_lock_all(dev);
Borun Fub04c5bd2014-07-12 10:02:27 +0530528 for_each_crtc(dev, crtc)
529 intel_crtc_control(crtc, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200530 drm_modeset_unlock_all(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300531
Dave Airlie0e32b392014-05-02 14:02:48 +1000532 intel_dp_mst_suspend(dev);
Dave Airlie09b64262014-07-23 14:25:24 +1000533
534 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
535
Dave Airlie0e32b392014-05-02 14:02:48 +1000536 intel_runtime_pm_disable_interrupts(dev);
537
Dave Airlie09b64262014-07-23 14:25:24 +1000538 intel_suspend_gt_powersave(dev);
539
Imre Deak7d708ee2013-04-17 14:04:50 +0300540 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100541 }
542
Ben Widawsky828c7902013-10-16 09:21:30 -0700543 i915_gem_suspend_gtt_mappings(dev);
544
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100545 i915_save_state(dev);
546
Imre Deak95fa2ee2014-06-23 15:46:02 +0300547 opregion_target_state = PCI_D3cold;
548#if IS_ENABLED(CONFIG_ACPI_SLEEP)
549 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700550 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300551#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700552 intel_opregion_notify_adapter(dev, opregion_target_state);
553
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700554 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100555 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100556
Dave Airlie3fa016a2012-03-28 10:48:49 +0100557 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100558 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100559 console_unlock();
560
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200561 dev_priv->suspend_count++;
562
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700563 intel_display_set_init_power(dev_priv, false);
564
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100565 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100566}
567
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000568int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100569{
570 int error;
571
572 if (!dev || !dev->dev_private) {
573 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700574 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000575 return -ENODEV;
576 }
577
Dave Airlieb932ccb2008-02-20 10:02:20 +1000578 if (state.event == PM_EVENT_PRETHAW)
579 return 0;
580
Dave Airlie5bcf7192010-12-07 09:20:40 +1000581
582 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
583 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100584
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100585 error = i915_drm_freeze(dev);
586 if (error)
587 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000588
Dave Airlieb932ccb2008-02-20 10:02:20 +1000589 if (state.event == PM_EVENT_SUSPEND) {
590 /* Shut down the device */
591 pci_disable_device(dev->pdev);
592 pci_set_power_state(dev->pdev, PCI_D3hot);
593 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000594
595 return 0;
596}
597
Jesse Barnes073f34d2012-11-02 11:13:59 -0700598void intel_console_resume(struct work_struct *work)
599{
600 struct drm_i915_private *dev_priv =
601 container_of(work, struct drm_i915_private,
602 console_resume_work);
603 struct drm_device *dev = dev_priv->dev;
604
605 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100606 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700607 console_unlock();
608}
609
Imre Deak76c4b252014-04-01 19:55:22 +0300610static int i915_drm_thaw_early(struct drm_device *dev)
611{
612 struct drm_i915_private *dev_priv = dev->dev_private;
613
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700614 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
615 hsw_disable_pc8(dev_priv);
616
Imre Deak10018602014-06-06 12:59:39 +0300617 intel_uncore_early_sanitize(dev, true);
Imre Deak76c4b252014-04-01 19:55:22 +0300618 intel_uncore_sanitize(dev);
619 intel_power_domains_init_hw(dev_priv);
620
621 return 0;
622}
623
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300624static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000625{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800626 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100627
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300628 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
629 restore_gtt_mappings) {
630 mutex_lock(&dev->struct_mutex);
631 i915_gem_restore_gtt_mappings(dev);
632 mutex_unlock(&dev->struct_mutex);
633 }
634
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100635 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100636 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100637
Jesse Barnes5669fca2009-02-17 15:13:31 -0800638 /* KMS EnterVT equivalent */
639 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200640 intel_init_pch_refclk(dev);
Daniel Vetter754970e2014-01-16 22:28:44 +0100641 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100642
Jesse Barnes5669fca2009-02-17 15:13:31 -0800643 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100644 if (i915_gem_init_hw(dev)) {
645 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
646 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
647 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800648 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800649
Jesse Barnese11aa362014-06-18 09:52:55 -0700650 intel_runtime_pm_restore_interrupts(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100651
Chris Wilson1833b132012-05-09 11:56:28 +0100652 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700653
Dave Airlie0e32b392014-05-02 14:02:48 +1000654 {
655 unsigned long irqflags;
656 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
657 if (dev_priv->display.hpd_irq_setup)
658 dev_priv->display.hpd_irq_setup(dev);
659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
660 }
661
662 intel_dp_mst_resume(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700663 drm_modeset_lock_all(dev);
664 intel_modeset_setup_hw_state(dev, true);
665 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100666
667 /*
668 * ... but also need to make sure that hotplug processing
669 * doesn't cause havoc. Like in the driver load code we don't
670 * bother with the tiny race here where we might loose hotplug
671 * notifications.
672 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100673 intel_hpd_init(dev);
Jesse Barnesbb60b962013-03-26 09:25:46 -0700674 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700675 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800676 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800677
Chris Wilson44834a62010-08-19 16:09:23 +0100678 intel_opregion_init(dev);
679
Jesse Barnes073f34d2012-11-02 11:13:59 -0700680 /*
681 * The console lock can be pretty contented on resume due
682 * to all the printk activity. Try to keep it out of the hot
683 * path of resume if possible.
684 */
685 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100686 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700687 console_unlock();
688 } else {
689 schedule_work(&dev_priv->console_resume_work);
690 }
691
Zhang Ruib8efb172013-02-05 15:41:53 +0800692 mutex_lock(&dev_priv->modeset_restore_lock);
693 dev_priv->modeset_restore = MODESET_DONE;
694 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200695
Jesse Barnese5747e32014-06-12 08:35:47 -0700696 intel_opregion_notify_adapter(dev, PCI_D0);
697
Chris Wilson074c6ad2014-04-09 09:19:43 +0100698 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100699}
700
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700701static int i915_drm_thaw(struct drm_device *dev)
702{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100703 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700704 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700705
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300706 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100707}
708
Imre Deak76c4b252014-04-01 19:55:22 +0300709static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100710{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000711 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
712 return 0;
713
Imre Deak76c4b252014-04-01 19:55:22 +0300714 /*
715 * We have a resume ordering issue with the snd-hda driver also
716 * requiring our device to be power up. Due to the lack of a
717 * parent/child relationship we currently solve this with an early
718 * resume hook.
719 *
720 * FIXME: This should be solved with a special hdmi sink device or
721 * similar so that power domains can be employed.
722 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100723 if (pci_enable_device(dev->pdev))
724 return -EIO;
725
726 pci_set_master(dev->pdev);
727
Imre Deak76c4b252014-04-01 19:55:22 +0300728 return i915_drm_thaw_early(dev);
729}
730
731int i915_resume(struct drm_device *dev)
732{
733 struct drm_i915_private *dev_priv = dev->dev_private;
734 int ret;
735
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700736 /*
737 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300738 * earlier) need to restore the GTT mappings since the BIOS might clear
739 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700740 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300741 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100742 if (ret)
743 return ret;
744
745 drm_kms_helper_poll_enable(dev);
746 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747}
748
Imre Deak76c4b252014-04-01 19:55:22 +0300749static int i915_resume_legacy(struct drm_device *dev)
750{
751 i915_resume_early(dev);
752 i915_resume(dev);
753
754 return 0;
755}
756
Ben Gamari11ed50e2009-09-14 17:48:45 -0400757/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200758 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400759 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400760 *
761 * Reset the chip. Useful if a hang is detected. Returns zero on successful
762 * reset or otherwise an error code.
763 *
764 * Procedure is fairly simple:
765 * - reset the chip using the reset reg
766 * - re-init context state
767 * - re-init hardware status page
768 * - re-init ring buffer
769 * - re-init interrupt state
770 * - re-init display
771 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200772int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400773{
Jani Nikula50227e12014-03-31 14:27:21 +0300774 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100775 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700776 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400777
Jani Nikulad330a952014-01-21 11:24:25 +0200778 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000779 return 0;
780
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200781 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400782
Chris Wilson069efc12010-09-30 16:53:18 +0100783 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400784
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100785 simulated = dev_priv->gpu_error.stop_rings != 0;
786
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300787 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200788
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300789 /* Also reset the gpu hangman. */
790 if (simulated) {
791 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
792 dev_priv->gpu_error.stop_rings = 0;
793 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100794 DRM_INFO("Reset not implemented, but ignoring "
795 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300796 ret = 0;
797 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100798 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300799
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700800 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100801 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100802 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100803 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400804 }
805
806 /* Ok, now get things going again... */
807
808 /*
809 * Everything depends on having the GTT running, so we need to start
810 * there. Fortunately we don't need to do this unless we reset the
811 * chip at a PCI level.
812 *
813 * Next we need to restore the context, but we don't use those
814 * yet either...
815 *
816 * Ring buffer needs to be re-initialized in the KMS case, or if X
817 * was running at the time of the reset (i.e. we weren't VT
818 * switched away).
819 */
820 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200821 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200822 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800823
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700824 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200825 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700826 if (ret) {
827 DRM_ERROR("Failed hw init on reset %d\n", ret);
828 return ret;
829 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200830
Daniel Vettere090c532013-11-03 20:27:05 +0100831 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200832 * FIXME: This races pretty badly against concurrent holders of
833 * ring interrupts. This is possible since we've started to drop
834 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100835 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600836
Daniel Vetter78ad4552014-05-22 22:18:21 +0200837 /*
838 * rps/rc6 re-init is necessary to restore state lost after the
839 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600840 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200841 * of re-init after reset.
842 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300843 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300844 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600845
Daniel Vetter20afbda2012-12-11 14:05:07 +0100846 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200847 } else {
848 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400849 }
850
Ben Gamari11ed50e2009-09-14 17:48:45 -0400851 return 0;
852}
853
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800854static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500855{
Daniel Vetter01a06852012-06-25 15:58:49 +0200856 struct intel_device_info *intel_info =
857 (struct intel_device_info *) ent->driver_data;
858
Jani Nikulad330a952014-01-21 11:24:25 +0200859 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700860 DRM_INFO("This hardware requires preliminary hardware support.\n"
861 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
862 return -ENODEV;
863 }
864
Chris Wilson5fe49d82011-02-01 19:43:02 +0000865 /* Only bind to function 0 of the device. Early generations
866 * used function 1 as a placeholder for multi-head. This causes
867 * us confusion instead, especially on the systems where both
868 * functions have the same PCI-ID!
869 */
870 if (PCI_FUNC(pdev->devfn))
871 return -ENODEV;
872
Daniel Vetter24986ee2013-12-11 11:34:33 +0100873 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200874
Jordan Crousedcdb1672010-05-27 13:40:25 -0600875 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500876}
877
878static void
879i915_pci_remove(struct pci_dev *pdev)
880{
881 struct drm_device *dev = pci_get_drvdata(pdev);
882
883 drm_put_dev(dev);
884}
885
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100886static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500887{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100888 struct pci_dev *pdev = to_pci_dev(dev);
889 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500890
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100891 if (!drm_dev || !drm_dev->dev_private) {
892 dev_err(dev, "DRM not initialized, aborting suspend.\n");
893 return -ENODEV;
894 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500895
Dave Airlie5bcf7192010-12-07 09:20:40 +1000896 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
897 return 0;
898
Imre Deak76c4b252014-04-01 19:55:22 +0300899 return i915_drm_freeze(drm_dev);
900}
901
902static int i915_pm_suspend_late(struct device *dev)
903{
904 struct pci_dev *pdev = to_pci_dev(dev);
905 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700906 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deak76c4b252014-04-01 19:55:22 +0300907
908 /*
909 * We have a suspedn ordering issue with the snd-hda driver also
910 * requiring our device to be power up. Due to the lack of a
911 * parent/child relationship we currently solve this with an late
912 * suspend hook.
913 *
914 * FIXME: This should be solved with a special hdmi sink device or
915 * similar so that power domains can be employed.
916 */
917 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
918 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500919
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700920 if (IS_HASWELL(drm_dev) || IS_BROADWELL(drm_dev))
921 hsw_enable_pc8(dev_priv);
922
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100923 pci_disable_device(pdev);
924 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800925
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800926 return 0;
927}
928
Imre Deak76c4b252014-04-01 19:55:22 +0300929static int i915_pm_resume_early(struct device *dev)
930{
931 struct pci_dev *pdev = to_pci_dev(dev);
932 struct drm_device *drm_dev = pci_get_drvdata(pdev);
933
934 return i915_resume_early(drm_dev);
935}
936
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100937static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800938{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100939 struct pci_dev *pdev = to_pci_dev(dev);
940 struct drm_device *drm_dev = pci_get_drvdata(pdev);
941
942 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800943}
944
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100945static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800946{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100947 struct pci_dev *pdev = to_pci_dev(dev);
948 struct drm_device *drm_dev = pci_get_drvdata(pdev);
949
950 if (!drm_dev || !drm_dev->dev_private) {
951 dev_err(dev, "DRM not initialized, aborting suspend.\n");
952 return -ENODEV;
953 }
954
955 return i915_drm_freeze(drm_dev);
956}
957
Imre Deak76c4b252014-04-01 19:55:22 +0300958static int i915_pm_thaw_early(struct device *dev)
959{
960 struct pci_dev *pdev = to_pci_dev(dev);
961 struct drm_device *drm_dev = pci_get_drvdata(pdev);
962
963 return i915_drm_thaw_early(drm_dev);
964}
965
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100966static int i915_pm_thaw(struct device *dev)
967{
968 struct pci_dev *pdev = to_pci_dev(dev);
969 struct drm_device *drm_dev = pci_get_drvdata(pdev);
970
971 return i915_drm_thaw(drm_dev);
972}
973
974static int i915_pm_poweroff(struct device *dev)
975{
976 struct pci_dev *pdev = to_pci_dev(dev);
977 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100978
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100979 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800980}
981
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300982static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300983{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300984 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300985
986 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300987}
988
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300989static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300990{
991 struct drm_device *dev = dev_priv->dev;
992
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300993 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300994
995 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300996}
997
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300998static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300999{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001000 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001001
1002 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001003}
1004
Imre Deakddeea5b2014-05-05 15:19:56 +03001005/*
1006 * Save all Gunit registers that may be lost after a D3 and a subsequent
1007 * S0i[R123] transition. The list of registers needing a save/restore is
1008 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1009 * registers in the following way:
1010 * - Driver: saved/restored by the driver
1011 * - Punit : saved/restored by the Punit firmware
1012 * - No, w/o marking: no need to save/restore, since the register is R/O or
1013 * used internally by the HW in a way that doesn't depend
1014 * keeping the content across a suspend/resume.
1015 * - Debug : used for debugging
1016 *
1017 * We save/restore all registers marked with 'Driver', with the following
1018 * exceptions:
1019 * - Registers out of use, including also registers marked with 'Debug'.
1020 * These have no effect on the driver's operation, so we don't save/restore
1021 * them to reduce the overhead.
1022 * - Registers that are fully setup by an initialization function called from
1023 * the resume path. For example many clock gating and RPS/RC6 registers.
1024 * - Registers that provide the right functionality with their reset defaults.
1025 *
1026 * TODO: Except for registers that based on the above 3 criteria can be safely
1027 * ignored, we save/restore all others, practically treating the HW context as
1028 * a black-box for the driver. Further investigation is needed to reduce the
1029 * saved/restored registers even further, by following the same 3 criteria.
1030 */
1031static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1032{
1033 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1034 int i;
1035
1036 /* GAM 0x4000-0x4770 */
1037 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1038 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1039 s->arb_mode = I915_READ(ARB_MODE);
1040 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1041 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1042
1043 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1044 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1045
1046 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1047 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1048
1049 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1050 s->ecochk = I915_READ(GAM_ECOCHK);
1051 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1052 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1053
1054 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1055
1056 /* MBC 0x9024-0x91D0, 0x8500 */
1057 s->g3dctl = I915_READ(VLV_G3DCTL);
1058 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1059 s->mbctl = I915_READ(GEN6_MBCTL);
1060
1061 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1062 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1063 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1064 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1065 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1066 s->rstctl = I915_READ(GEN6_RSTCTL);
1067 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1068
1069 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1070 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1071 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1072 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1073 s->ecobus = I915_READ(ECOBUS);
1074 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1075 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1076 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1077 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1078 s->rcedata = I915_READ(VLV_RCEDATA);
1079 s->spare2gh = I915_READ(VLV_SPAREG2H);
1080
1081 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1082 s->gt_imr = I915_READ(GTIMR);
1083 s->gt_ier = I915_READ(GTIER);
1084 s->pm_imr = I915_READ(GEN6_PMIMR);
1085 s->pm_ier = I915_READ(GEN6_PMIER);
1086
1087 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1088 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1089
1090 /* GT SA CZ domain, 0x100000-0x138124 */
1091 s->tilectl = I915_READ(TILECTL);
1092 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1093 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1094 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1095 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1096
1097 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1098 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1099 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1100 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1101
1102 /*
1103 * Not saving any of:
1104 * DFT, 0x9800-0x9EC0
1105 * SARB, 0xB000-0xB1FC
1106 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1107 * PCI CFG
1108 */
1109}
1110
1111static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1112{
1113 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1114 u32 val;
1115 int i;
1116
1117 /* GAM 0x4000-0x4770 */
1118 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1119 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1120 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1121 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1122 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1123
1124 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1125 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1126
1127 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1128 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1129
1130 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1131 I915_WRITE(GAM_ECOCHK, s->ecochk);
1132 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1133 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1134
1135 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1136
1137 /* MBC 0x9024-0x91D0, 0x8500 */
1138 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1139 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1140 I915_WRITE(GEN6_MBCTL, s->mbctl);
1141
1142 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1143 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1144 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1145 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1146 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1147 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1148 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1149
1150 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1151 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1152 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1153 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1154 I915_WRITE(ECOBUS, s->ecobus);
1155 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1156 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1157 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1158 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1159 I915_WRITE(VLV_RCEDATA, s->rcedata);
1160 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1161
1162 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1163 I915_WRITE(GTIMR, s->gt_imr);
1164 I915_WRITE(GTIER, s->gt_ier);
1165 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1166 I915_WRITE(GEN6_PMIER, s->pm_ier);
1167
1168 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1169 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1170
1171 /* GT SA CZ domain, 0x100000-0x138124 */
1172 I915_WRITE(TILECTL, s->tilectl);
1173 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1174 /*
1175 * Preserve the GT allow wake and GFX force clock bit, they are not
1176 * be restored, as they are used to control the s0ix suspend/resume
1177 * sequence by the caller.
1178 */
1179 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1180 val &= VLV_GTLC_ALLOWWAKEREQ;
1181 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1182 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1183
1184 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1185 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1186 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1187 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1188
1189 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1190
1191 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1192 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1193 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1194 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1195}
1196
Imre Deak650ad972014-04-18 16:35:02 +03001197int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1198{
1199 u32 val;
1200 int err;
1201
1202 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1203 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1204
1205#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1206 /* Wait for a previous force-off to settle */
1207 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001208 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001209 if (err) {
1210 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1211 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1212 return err;
1213 }
1214 }
1215
1216 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1217 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1218 if (force_on)
1219 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1220 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1221
1222 if (!force_on)
1223 return 0;
1224
Imre Deak8d4eee92014-04-14 20:24:43 +03001225 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001226 if (err)
1227 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1228 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1229
1230 return err;
1231#undef COND
1232}
1233
Imre Deakddeea5b2014-05-05 15:19:56 +03001234static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1235{
1236 u32 val;
1237 int err = 0;
1238
1239 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1240 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1241 if (allow)
1242 val |= VLV_GTLC_ALLOWWAKEREQ;
1243 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1244 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1245
1246#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1247 allow)
1248 err = wait_for(COND, 1);
1249 if (err)
1250 DRM_ERROR("timeout disabling GT waking\n");
1251 return err;
1252#undef COND
1253}
1254
1255static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1256 bool wait_for_on)
1257{
1258 u32 mask;
1259 u32 val;
1260 int err;
1261
1262 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1263 val = wait_for_on ? mask : 0;
1264#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1265 if (COND)
1266 return 0;
1267
1268 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1269 wait_for_on ? "on" : "off",
1270 I915_READ(VLV_GTLC_PW_STATUS));
1271
1272 /*
1273 * RC6 transitioning can be delayed up to 2 msec (see
1274 * valleyview_enable_rps), use 3 msec for safety.
1275 */
1276 err = wait_for(COND, 3);
1277 if (err)
1278 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1279 wait_for_on ? "on" : "off");
1280
1281 return err;
1282#undef COND
1283}
1284
1285static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1286{
1287 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1288 return;
1289
1290 DRM_ERROR("GT register access while GT waking disabled\n");
1291 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1292}
1293
1294static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1295{
1296 u32 mask;
1297 int err;
1298
1299 /*
1300 * Bspec defines the following GT well on flags as debug only, so
1301 * don't treat them as hard failures.
1302 */
1303 (void)vlv_wait_for_gt_wells(dev_priv, false);
1304
1305 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1306 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1307
1308 vlv_check_no_gt_access(dev_priv);
1309
1310 err = vlv_force_gfx_clock(dev_priv, true);
1311 if (err)
1312 goto err1;
1313
1314 err = vlv_allow_gt_wake(dev_priv, false);
1315 if (err)
1316 goto err2;
1317 vlv_save_gunit_s0ix_state(dev_priv);
1318
1319 err = vlv_force_gfx_clock(dev_priv, false);
1320 if (err)
1321 goto err2;
1322
1323 return 0;
1324
1325err2:
1326 /* For safety always re-enable waking and disable gfx clock forcing */
1327 vlv_allow_gt_wake(dev_priv, true);
1328err1:
1329 vlv_force_gfx_clock(dev_priv, false);
1330
1331 return err;
1332}
1333
1334static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1335{
1336 struct drm_device *dev = dev_priv->dev;
1337 int err;
1338 int ret;
1339
1340 /*
1341 * If any of the steps fail just try to continue, that's the best we
1342 * can do at this point. Return the first error code (which will also
1343 * leave RPM permanently disabled).
1344 */
1345 ret = vlv_force_gfx_clock(dev_priv, true);
1346
1347 vlv_restore_gunit_s0ix_state(dev_priv);
1348
1349 err = vlv_allow_gt_wake(dev_priv, true);
1350 if (!ret)
1351 ret = err;
1352
1353 err = vlv_force_gfx_clock(dev_priv, false);
1354 if (!ret)
1355 ret = err;
1356
1357 vlv_check_no_gt_access(dev_priv);
1358
1359 intel_init_clock_gating(dev);
1360 i915_gem_restore_fences(dev);
1361
1362 return ret;
1363}
1364
Paulo Zanoni97bea202014-03-07 20:12:33 -03001365static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001366{
1367 struct pci_dev *pdev = to_pci_dev(device);
1368 struct drm_device *dev = pci_get_drvdata(pdev);
1369 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001370 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001371
Imre Deakaeab0b52014-04-14 20:24:36 +03001372 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001373 return -ENODEV;
1374
Paulo Zanoni8a187452013-12-06 20:32:13 -02001375 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001376 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001377
1378 DRM_DEBUG_KMS("Suspending device\n");
1379
Imre Deak9486db62014-04-22 20:21:07 +03001380 /*
Imre Deakd6102972014-05-07 19:57:49 +03001381 * We could deadlock here in case another thread holding struct_mutex
1382 * calls RPM suspend concurrently, since the RPM suspend will wait
1383 * first for this RPM suspend to finish. In this case the concurrent
1384 * RPM resume will be followed by its RPM suspend counterpart. Still
1385 * for consistency return -EAGAIN, which will reschedule this suspend.
1386 */
1387 if (!mutex_trylock(&dev->struct_mutex)) {
1388 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1389 /*
1390 * Bump the expiration timestamp, otherwise the suspend won't
1391 * be rescheduled.
1392 */
1393 pm_runtime_mark_last_busy(device);
1394
1395 return -EAGAIN;
1396 }
1397 /*
1398 * We are safe here against re-faults, since the fault handler takes
1399 * an RPM reference.
1400 */
1401 i915_gem_release_all_mmaps(dev_priv);
1402 mutex_unlock(&dev->struct_mutex);
1403
1404 /*
Imre Deak9486db62014-04-22 20:21:07 +03001405 * rps.work can't be rearmed here, since we get here only after making
1406 * sure the GPU is idle and the RPS freq is set to the minimum. See
1407 * intel_mark_idle().
1408 */
1409 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001410 intel_runtime_pm_disable_interrupts(dev);
1411
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001412 if (IS_GEN6(dev)) {
1413 ret = 0;
1414 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1415 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001416 } else if (IS_VALLEYVIEW(dev)) {
1417 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001418 } else {
1419 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001420 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001421 }
1422
1423 if (ret) {
1424 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1425 intel_runtime_pm_restore_interrupts(dev);
1426
1427 return ret;
1428 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001429
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001430 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001431 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001432
1433 /*
1434 * current versions of firmware which depend on this opregion
1435 * notification have repurposed the D1 definition to mean
1436 * "runtime suspended" vs. what you would normally expect (D3)
1437 * to distinguish it from notifications that might be sent
1438 * via the suspend path.
1439 */
1440 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001441
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001442 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001443 return 0;
1444}
1445
Paulo Zanoni97bea202014-03-07 20:12:33 -03001446static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001447{
1448 struct pci_dev *pdev = to_pci_dev(device);
1449 struct drm_device *dev = pci_get_drvdata(pdev);
1450 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001451 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001452
1453 WARN_ON(!HAS_RUNTIME_PM(dev));
1454
1455 DRM_DEBUG_KMS("Resuming device\n");
1456
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001457 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001458 dev_priv->pm.suspended = false;
1459
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001460 if (IS_GEN6(dev)) {
1461 ret = snb_runtime_resume(dev_priv);
1462 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1463 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001464 } else if (IS_VALLEYVIEW(dev)) {
1465 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001466 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001467 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001468 ret = -ENODEV;
1469 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001470
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001471 /*
1472 * No point of rolling back things in case of an error, as the best
1473 * we can do is to hope that things will still work (and disable RPM).
1474 */
Imre Deak92b806d2014-04-14 20:24:39 +03001475 i915_gem_init_swizzling(dev);
1476 gen6_update_ring_freq(dev);
1477
Imre Deakb5478bc2014-04-14 20:24:37 +03001478 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001479 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001480
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001481 if (ret)
1482 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1483 else
1484 DRM_DEBUG_KMS("Device resumed\n");
1485
1486 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001487}
1488
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001489static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001490 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001491 .suspend_late = i915_pm_suspend_late,
1492 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001493 .resume = i915_pm_resume,
1494 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001495 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001496 .thaw = i915_pm_thaw,
1497 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001498 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001499 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001500 .runtime_suspend = intel_runtime_suspend,
1501 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001502};
1503
Laurent Pinchart78b68552012-05-17 13:27:22 +02001504static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001505 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001506 .open = drm_gem_vm_open,
1507 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001508};
1509
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001510static const struct file_operations i915_driver_fops = {
1511 .owner = THIS_MODULE,
1512 .open = drm_open,
1513 .release = drm_release,
1514 .unlocked_ioctl = drm_ioctl,
1515 .mmap = drm_gem_mmap,
1516 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001517 .read = drm_read,
1518#ifdef CONFIG_COMPAT
1519 .compat_ioctl = i915_compat_ioctl,
1520#endif
1521 .llseek = noop_llseek,
1522};
1523
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001525 /* Don't use MTRRs here; the Xserver or userspace app should
1526 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001527 */
Eric Anholt673a3942008-07-30 12:06:12 -07001528 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001529 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001530 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1531 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001532 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001533 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001534 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001535 .lastclose = i915_driver_lastclose,
1536 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001537 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001538
1539 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1540 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001541 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001542
Dave Airliecda17382005-07-10 17:31:26 +10001543 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001544 .master_create = i915_master_create,
1545 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001546#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001547 .debugfs_init = i915_debugfs_init,
1548 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001549#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001550 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001551 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001552
1553 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1554 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1555 .gem_prime_export = i915_gem_prime_export,
1556 .gem_prime_import = i915_gem_prime_import,
1557
Dave Airlieff72145b2011-02-07 12:16:14 +10001558 .dumb_create = i915_gem_dumb_create,
1559 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001560 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001562 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001563 .name = DRIVER_NAME,
1564 .desc = DRIVER_DESC,
1565 .date = DRIVER_DATE,
1566 .major = DRIVER_MAJOR,
1567 .minor = DRIVER_MINOR,
1568 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569};
1570
Dave Airlie8410ea32010-12-15 03:16:38 +10001571static struct pci_driver i915_pci_driver = {
1572 .name = DRIVER_NAME,
1573 .id_table = pciidlist,
1574 .probe = i915_pci_probe,
1575 .remove = i915_pci_remove,
1576 .driver.pm = &i915_pm_ops,
1577};
1578
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579static int __init i915_init(void)
1580{
1581 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001582
1583 /*
1584 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1585 * explicitly disabled with the module pararmeter.
1586 *
1587 * Otherwise, just follow the parameter (defaulting to off).
1588 *
1589 * Allow optional vga_text_mode_force boot option to override
1590 * the default behavior.
1591 */
1592#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001593 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001594 driver.driver_features |= DRIVER_MODESET;
1595#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001596 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001597 driver.driver_features |= DRIVER_MODESET;
1598
1599#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001600 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001601 driver.driver_features &= ~DRIVER_MODESET;
1602#endif
1603
Daniel Vetterb30324a2013-11-13 22:11:25 +01001604 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001605 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001606#ifndef CONFIG_DRM_I915_UMS
1607 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001608 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001609 return 0;
1610#endif
1611 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001612
Dave Airlie8410ea32010-12-15 03:16:38 +10001613 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614}
1615
1616static void __exit i915_exit(void)
1617{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001618#ifndef CONFIG_DRM_I915_UMS
1619 if (!(driver.driver_features & DRIVER_MODESET))
1620 return; /* Never loaded a driver. */
1621#endif
1622
Dave Airlie8410ea32010-12-15 03:16:38 +10001623 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624}
1625
1626module_init(i915_init);
1627module_exit(i915_exit);
1628
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001629MODULE_AUTHOR(DRIVER_AUTHOR);
1630MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631MODULE_LICENSE("GPL and additional rights");