blob: eae8483764408d752d0917f5607da139896d7c28 [file] [log] [blame]
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright IBM Corp. 2007
Scott Wood4cd35f62011-06-14 18:34:31 -050016 * Copyright 2011 Freescale Semiconductor, Inc.
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050017 *
18 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19 */
20
21#include <asm/ppc_asm.h>
22#include <asm/kvm_asm.h>
23#include <asm/reg.h>
24#include <asm/mmu-44x.h>
25#include <asm/page.h>
26#include <asm/asm-offsets.h>
27
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050028/* The host stack layout: */
29#define HOST_R1 0 /* Implied by stwu. */
30#define HOST_CALLEE_LR 4
31#define HOST_RUN 8
32/* r2 is special: it holds 'current', and it made nonvolatile in the
33 * kernel with the -ffixed-r2 gcc option. */
34#define HOST_R2 12
Alexander Grafe1f8acf2012-03-05 16:00:28 +010035#define HOST_CR 16
36#define HOST_NV_GPRS 20
Michael Neuling0b7673c2012-06-25 13:33:23 +000037#define __HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * 4))
38#define HOST_NV_GPR(n) __HOST_NV_GPR(__REG_##n)
Michael Neulingc75df6f2012-06-25 13:33:10 +000039#define HOST_MIN_STACK_SIZE (HOST_NV_GPR(R31) + 4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050040#define HOST_STACK_SIZE (((HOST_MIN_STACK_SIZE + 15) / 16) * 16) /* Align. */
41#define HOST_STACK_LR (HOST_STACK_SIZE + 4) /* In caller stack frame. */
42
43#define NEED_INST_MASK ((1<<BOOKE_INTERRUPT_PROGRAM) | \
Hollis Blanchard6a0ab732008-07-25 13:54:49 -050044 (1<<BOOKE_INTERRUPT_DTLB_MISS) | \
45 (1<<BOOKE_INTERRUPT_DEBUG))
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050046
47#define NEED_DEAR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
48 (1<<BOOKE_INTERRUPT_DTLB_MISS))
49
50#define NEED_ESR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
51 (1<<BOOKE_INTERRUPT_INST_STORAGE) | \
52 (1<<BOOKE_INTERRUPT_PROGRAM) | \
53 (1<<BOOKE_INTERRUPT_DTLB_MISS))
54
Bharat Bhushan75c44bb2012-06-20 05:56:54 +000055.macro KVM_HANDLER ivor_nr scratch srr0
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050056_GLOBAL(kvmppc_handler_\ivor_nr)
57 /* Get pointer to vcpu and record exit number. */
Bharat Bhushan75c44bb2012-06-20 05:56:54 +000058 mtspr \scratch , r4
Bharat Bhushanffe129e2013-01-15 22:20:42 +000059 mfspr r4, SPRN_SPRG_THREAD
60 lwz r4, THREAD_KVM_VCPU(r4)
Linus Torvalds5fecc9d2012-07-24 12:01:20 -070061 stw r3, VCPU_GPR(R3)(r4)
Michael Neulingc75df6f2012-06-25 13:33:10 +000062 stw r5, VCPU_GPR(R5)(r4)
63 stw r6, VCPU_GPR(R6)(r4)
Bharat Bhushan75c44bb2012-06-20 05:56:54 +000064 mfspr r3, \scratch
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050065 mfctr r5
Linus Torvalds5fecc9d2012-07-24 12:01:20 -070066 stw r3, VCPU_GPR(R4)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050067 stw r5, VCPU_CTR(r4)
Bharat Bhushan75c44bb2012-06-20 05:56:54 +000068 mfspr r3, \srr0
69 lis r6, kvmppc_resume_host@h
70 stw r3, VCPU_PC(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050071 li r5, \ivor_nr
72 ori r6, r6, kvmppc_resume_host@l
73 mtctr r6
74 bctr
75.endm
76
Bharat Bhushan1d542d92013-01-15 22:24:39 +000077.macro KVM_HANDLER_ADDR ivor_nr
78 .long kvmppc_handler_\ivor_nr
79.endm
80
81.macro KVM_HANDLER_END
82 .long kvmppc_handlers_end
83.endm
84
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050085_GLOBAL(kvmppc_handlers_start)
Bharat Bhushan75c44bb2012-06-20 05:56:54 +000086KVM_HANDLER BOOKE_INTERRUPT_CRITICAL SPRN_SPRG_RSCRATCH_CRIT SPRN_CSRR0
87KVM_HANDLER BOOKE_INTERRUPT_MACHINE_CHECK SPRN_SPRG_RSCRATCH_MC SPRN_MCSRR0
88KVM_HANDLER BOOKE_INTERRUPT_DATA_STORAGE SPRN_SPRG_RSCRATCH0 SPRN_SRR0
89KVM_HANDLER BOOKE_INTERRUPT_INST_STORAGE SPRN_SPRG_RSCRATCH0 SPRN_SRR0
90KVM_HANDLER BOOKE_INTERRUPT_EXTERNAL SPRN_SPRG_RSCRATCH0 SPRN_SRR0
91KVM_HANDLER BOOKE_INTERRUPT_ALIGNMENT SPRN_SPRG_RSCRATCH0 SPRN_SRR0
92KVM_HANDLER BOOKE_INTERRUPT_PROGRAM SPRN_SPRG_RSCRATCH0 SPRN_SRR0
93KVM_HANDLER BOOKE_INTERRUPT_FP_UNAVAIL SPRN_SPRG_RSCRATCH0 SPRN_SRR0
94KVM_HANDLER BOOKE_INTERRUPT_SYSCALL SPRN_SPRG_RSCRATCH0 SPRN_SRR0
95KVM_HANDLER BOOKE_INTERRUPT_AP_UNAVAIL SPRN_SPRG_RSCRATCH0 SPRN_SRR0
96KVM_HANDLER BOOKE_INTERRUPT_DECREMENTER SPRN_SPRG_RSCRATCH0 SPRN_SRR0
97KVM_HANDLER BOOKE_INTERRUPT_FIT SPRN_SPRG_RSCRATCH0 SPRN_SRR0
98KVM_HANDLER BOOKE_INTERRUPT_WATCHDOG SPRN_SPRG_RSCRATCH_CRIT SPRN_CSRR0
99KVM_HANDLER BOOKE_INTERRUPT_DTLB_MISS SPRN_SPRG_RSCRATCH0 SPRN_SRR0
100KVM_HANDLER BOOKE_INTERRUPT_ITLB_MISS SPRN_SPRG_RSCRATCH0 SPRN_SRR0
101KVM_HANDLER BOOKE_INTERRUPT_DEBUG SPRN_SPRG_RSCRATCH_CRIT SPRN_CSRR0
102KVM_HANDLER BOOKE_INTERRUPT_SPE_UNAVAIL SPRN_SPRG_RSCRATCH0 SPRN_SRR0
103KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_DATA SPRN_SPRG_RSCRATCH0 SPRN_SRR0
104KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_ROUND SPRN_SPRG_RSCRATCH0 SPRN_SRR0
Bharat Bhushan1d542d92013-01-15 22:24:39 +0000105_GLOBAL(kvmppc_handlers_end)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500106
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500107/* Registers:
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000108 * SPRG_SCRATCH0: guest r4
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500109 * r4: vcpu pointer
110 * r5: KVM exit number
111 */
112_GLOBAL(kvmppc_resume_host)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500113 mfcr r3
114 stw r3, VCPU_CR(r4)
Michael Neulingc75df6f2012-06-25 13:33:10 +0000115 stw r7, VCPU_GPR(R7)(r4)
116 stw r8, VCPU_GPR(R8)(r4)
117 stw r9, VCPU_GPR(R9)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500118
119 li r6, 1
120 slw r6, r6, r5
121
Hollis Blanchard73e75b42008-12-02 15:51:57 -0600122#ifdef CONFIG_KVM_EXIT_TIMING
123 /* save exit time */
1241:
125 mfspr r7, SPRN_TBRU
126 mfspr r8, SPRN_TBRL
127 mfspr r9, SPRN_TBRU
128 cmpw r9, r7
129 bne 1b
130 stw r8, VCPU_TIMING_EXIT_TBL(r4)
131 stw r9, VCPU_TIMING_EXIT_TBU(r4)
132#endif
133
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500134 /* Save the faulting instruction and all GPRs for emulation. */
135 andi. r7, r6, NEED_INST_MASK
136 beq ..skip_inst_copy
137 mfspr r9, SPRN_SRR0
138 mfmsr r8
139 ori r7, r8, MSR_DS
140 mtmsr r7
141 isync
142 lwz r9, 0(r9)
143 mtmsr r8
144 isync
145 stw r9, VCPU_LAST_INST(r4)
146
Michael Neulingc75df6f2012-06-25 13:33:10 +0000147 stw r15, VCPU_GPR(R15)(r4)
148 stw r16, VCPU_GPR(R16)(r4)
149 stw r17, VCPU_GPR(R17)(r4)
150 stw r18, VCPU_GPR(R18)(r4)
151 stw r19, VCPU_GPR(R19)(r4)
152 stw r20, VCPU_GPR(R20)(r4)
153 stw r21, VCPU_GPR(R21)(r4)
154 stw r22, VCPU_GPR(R22)(r4)
155 stw r23, VCPU_GPR(R23)(r4)
156 stw r24, VCPU_GPR(R24)(r4)
157 stw r25, VCPU_GPR(R25)(r4)
158 stw r26, VCPU_GPR(R26)(r4)
159 stw r27, VCPU_GPR(R27)(r4)
160 stw r28, VCPU_GPR(R28)(r4)
161 stw r29, VCPU_GPR(R29)(r4)
162 stw r30, VCPU_GPR(R30)(r4)
163 stw r31, VCPU_GPR(R31)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500164..skip_inst_copy:
165
166 /* Also grab DEAR and ESR before the host can clobber them. */
167
168 andi. r7, r6, NEED_DEAR_MASK
169 beq ..skip_dear
170 mfspr r9, SPRN_DEAR
171 stw r9, VCPU_FAULT_DEAR(r4)
172..skip_dear:
173
174 andi. r7, r6, NEED_ESR_MASK
175 beq ..skip_esr
176 mfspr r9, SPRN_ESR
177 stw r9, VCPU_FAULT_ESR(r4)
178..skip_esr:
179
180 /* Save remaining volatile guest register state to vcpu. */
Michael Neulingc75df6f2012-06-25 13:33:10 +0000181 stw r0, VCPU_GPR(R0)(r4)
182 stw r1, VCPU_GPR(R1)(r4)
183 stw r2, VCPU_GPR(R2)(r4)
184 stw r10, VCPU_GPR(R10)(r4)
185 stw r11, VCPU_GPR(R11)(r4)
186 stw r12, VCPU_GPR(R12)(r4)
187 stw r13, VCPU_GPR(R13)(r4)
188 stw r14, VCPU_GPR(R14)(r4) /* We need a NV GPR below. */
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500189 mflr r3
190 stw r3, VCPU_LR(r4)
191 mfxer r3
192 stw r3, VCPU_XER(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500193
194 /* Restore host stack pointer and PID before IVPR, since the host
195 * exception handlers use them. */
196 lwz r1, VCPU_HOST_STACK(r4)
197 lwz r3, VCPU_HOST_PID(r4)
198 mtspr SPRN_PID, r3
199
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500200#ifdef CONFIG_FSL_BOOKE
201 /* we cheat and know that Linux doesn't use PID1 which is always 0 */
202 lis r3, 0
203 mtspr SPRN_PID1, r3
204#endif
205
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500206 /* Restore host IVPR before re-enabling interrupts. We cheat and know
207 * that Linux IVPR is always 0xc0000000. */
208 lis r3, 0xc000
209 mtspr SPRN_IVPR, r3
210
211 /* Switch to kernel stack and jump to handler. */
212 LOAD_REG_ADDR(r3, kvmppc_handle_exit)
213 mtctr r3
214 lwz r3, HOST_RUN(r1)
215 lwz r2, HOST_R2(r1)
216 mr r14, r4 /* Save vcpu pointer. */
217
218 bctrl /* kvmppc_handle_exit() */
219
220 /* Restore vcpu pointer and the nonvolatiles we used. */
221 mr r4, r14
Michael Neulingc75df6f2012-06-25 13:33:10 +0000222 lwz r14, VCPU_GPR(R14)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500223
224 /* Sometimes instruction emulation must restore complete GPR state. */
225 andi. r5, r3, RESUME_FLAG_NV
226 beq ..skip_nv_load
Michael Neulingc75df6f2012-06-25 13:33:10 +0000227 lwz r15, VCPU_GPR(R15)(r4)
228 lwz r16, VCPU_GPR(R16)(r4)
229 lwz r17, VCPU_GPR(R17)(r4)
230 lwz r18, VCPU_GPR(R18)(r4)
231 lwz r19, VCPU_GPR(R19)(r4)
232 lwz r20, VCPU_GPR(R20)(r4)
233 lwz r21, VCPU_GPR(R21)(r4)
234 lwz r22, VCPU_GPR(R22)(r4)
235 lwz r23, VCPU_GPR(R23)(r4)
236 lwz r24, VCPU_GPR(R24)(r4)
237 lwz r25, VCPU_GPR(R25)(r4)
238 lwz r26, VCPU_GPR(R26)(r4)
239 lwz r27, VCPU_GPR(R27)(r4)
240 lwz r28, VCPU_GPR(R28)(r4)
241 lwz r29, VCPU_GPR(R29)(r4)
242 lwz r30, VCPU_GPR(R30)(r4)
243 lwz r31, VCPU_GPR(R31)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500244..skip_nv_load:
245
246 /* Should we return to the guest? */
247 andi. r5, r3, RESUME_FLAG_HOST
248 beq lightweight_exit
249
250 srawi r3, r3, 2 /* Shift -ERR back down. */
251
252heavyweight_exit:
253 /* Not returning to guest. */
254
Scott Wood4cd35f62011-06-14 18:34:31 -0500255#ifdef CONFIG_SPE
256 /* save guest SPEFSCR and load host SPEFSCR */
257 mfspr r9, SPRN_SPEFSCR
258 stw r9, VCPU_SPEFSCR(r4)
259 lwz r9, VCPU_HOST_SPEFSCR(r4)
260 mtspr SPRN_SPEFSCR, r9
261#endif
262
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500263 /* We already saved guest volatile register state; now save the
264 * non-volatiles. */
Michael Neulingc75df6f2012-06-25 13:33:10 +0000265 stw r15, VCPU_GPR(R15)(r4)
266 stw r16, VCPU_GPR(R16)(r4)
267 stw r17, VCPU_GPR(R17)(r4)
268 stw r18, VCPU_GPR(R18)(r4)
269 stw r19, VCPU_GPR(R19)(r4)
270 stw r20, VCPU_GPR(R20)(r4)
271 stw r21, VCPU_GPR(R21)(r4)
272 stw r22, VCPU_GPR(R22)(r4)
273 stw r23, VCPU_GPR(R23)(r4)
274 stw r24, VCPU_GPR(R24)(r4)
275 stw r25, VCPU_GPR(R25)(r4)
276 stw r26, VCPU_GPR(R26)(r4)
277 stw r27, VCPU_GPR(R27)(r4)
278 stw r28, VCPU_GPR(R28)(r4)
279 stw r29, VCPU_GPR(R29)(r4)
280 stw r30, VCPU_GPR(R30)(r4)
281 stw r31, VCPU_GPR(R31)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500282
283 /* Load host non-volatile register state from host stack. */
Michael Neulingc75df6f2012-06-25 13:33:10 +0000284 lwz r14, HOST_NV_GPR(R14)(r1)
285 lwz r15, HOST_NV_GPR(R15)(r1)
286 lwz r16, HOST_NV_GPR(R16)(r1)
287 lwz r17, HOST_NV_GPR(R17)(r1)
288 lwz r18, HOST_NV_GPR(R18)(r1)
289 lwz r19, HOST_NV_GPR(R19)(r1)
290 lwz r20, HOST_NV_GPR(R20)(r1)
291 lwz r21, HOST_NV_GPR(R21)(r1)
292 lwz r22, HOST_NV_GPR(R22)(r1)
293 lwz r23, HOST_NV_GPR(R23)(r1)
294 lwz r24, HOST_NV_GPR(R24)(r1)
295 lwz r25, HOST_NV_GPR(R25)(r1)
296 lwz r26, HOST_NV_GPR(R26)(r1)
297 lwz r27, HOST_NV_GPR(R27)(r1)
298 lwz r28, HOST_NV_GPR(R28)(r1)
299 lwz r29, HOST_NV_GPR(R29)(r1)
300 lwz r30, HOST_NV_GPR(R30)(r1)
301 lwz r31, HOST_NV_GPR(R31)(r1)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500302
303 /* Return to kvm_vcpu_run(). */
304 lwz r4, HOST_STACK_LR(r1)
Alexander Grafe1f8acf2012-03-05 16:00:28 +0100305 lwz r5, HOST_CR(r1)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500306 addi r1, r1, HOST_STACK_SIZE
307 mtlr r4
Alexander Grafe1f8acf2012-03-05 16:00:28 +0100308 mtcr r5
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500309 /* r3 still contains the return code from kvmppc_handle_exit(). */
310 blr
311
312
313/* Registers:
314 * r3: kvm_run pointer
315 * r4: vcpu pointer
316 */
317_GLOBAL(__kvmppc_vcpu_run)
318 stwu r1, -HOST_STACK_SIZE(r1)
319 stw r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
320
321 /* Save host state to stack. */
322 stw r3, HOST_RUN(r1)
323 mflr r3
324 stw r3, HOST_STACK_LR(r1)
Alexander Grafe1f8acf2012-03-05 16:00:28 +0100325 mfcr r5
326 stw r5, HOST_CR(r1)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500327
328 /* Save host non-volatile register state to stack. */
Michael Neulingc75df6f2012-06-25 13:33:10 +0000329 stw r14, HOST_NV_GPR(R14)(r1)
330 stw r15, HOST_NV_GPR(R15)(r1)
331 stw r16, HOST_NV_GPR(R16)(r1)
332 stw r17, HOST_NV_GPR(R17)(r1)
333 stw r18, HOST_NV_GPR(R18)(r1)
334 stw r19, HOST_NV_GPR(R19)(r1)
335 stw r20, HOST_NV_GPR(R20)(r1)
336 stw r21, HOST_NV_GPR(R21)(r1)
337 stw r22, HOST_NV_GPR(R22)(r1)
338 stw r23, HOST_NV_GPR(R23)(r1)
339 stw r24, HOST_NV_GPR(R24)(r1)
340 stw r25, HOST_NV_GPR(R25)(r1)
341 stw r26, HOST_NV_GPR(R26)(r1)
342 stw r27, HOST_NV_GPR(R27)(r1)
343 stw r28, HOST_NV_GPR(R28)(r1)
344 stw r29, HOST_NV_GPR(R29)(r1)
345 stw r30, HOST_NV_GPR(R30)(r1)
346 stw r31, HOST_NV_GPR(R31)(r1)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500347
348 /* Load guest non-volatiles. */
Michael Neulingc75df6f2012-06-25 13:33:10 +0000349 lwz r14, VCPU_GPR(R14)(r4)
350 lwz r15, VCPU_GPR(R15)(r4)
351 lwz r16, VCPU_GPR(R16)(r4)
352 lwz r17, VCPU_GPR(R17)(r4)
353 lwz r18, VCPU_GPR(R18)(r4)
354 lwz r19, VCPU_GPR(R19)(r4)
355 lwz r20, VCPU_GPR(R20)(r4)
356 lwz r21, VCPU_GPR(R21)(r4)
357 lwz r22, VCPU_GPR(R22)(r4)
358 lwz r23, VCPU_GPR(R23)(r4)
359 lwz r24, VCPU_GPR(R24)(r4)
360 lwz r25, VCPU_GPR(R25)(r4)
361 lwz r26, VCPU_GPR(R26)(r4)
362 lwz r27, VCPU_GPR(R27)(r4)
363 lwz r28, VCPU_GPR(R28)(r4)
364 lwz r29, VCPU_GPR(R29)(r4)
365 lwz r30, VCPU_GPR(R30)(r4)
366 lwz r31, VCPU_GPR(R31)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500367
Scott Wood4cd35f62011-06-14 18:34:31 -0500368#ifdef CONFIG_SPE
369 /* save host SPEFSCR and load guest SPEFSCR */
370 mfspr r3, SPRN_SPEFSCR
371 stw r3, VCPU_HOST_SPEFSCR(r4)
372 lwz r3, VCPU_SPEFSCR(r4)
373 mtspr SPRN_SPEFSCR, r3
374#endif
375
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500376lightweight_exit:
377 stw r2, HOST_R2(r1)
378
379 mfspr r3, SPRN_PID
380 stw r3, VCPU_HOST_PID(r4)
Hollis Blanchard49dd2c42008-07-25 13:54:53 -0500381 lwz r3, VCPU_SHADOW_PID(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500382 mtspr SPRN_PID, r3
383
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500384#ifdef CONFIG_FSL_BOOKE
385 lwz r3, VCPU_SHADOW_PID1(r4)
386 mtspr SPRN_PID1, r3
387#endif
388
Hollis Blanchard17c885e2009-01-03 16:23:09 -0600389#ifdef CONFIG_44x
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500390 iccci 0, 0 /* XXX hack */
Hollis Blanchard17c885e2009-01-03 16:23:09 -0600391#endif
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500392
393 /* Load some guest volatiles. */
Michael Neulingc75df6f2012-06-25 13:33:10 +0000394 lwz r0, VCPU_GPR(R0)(r4)
395 lwz r2, VCPU_GPR(R2)(r4)
396 lwz r9, VCPU_GPR(R9)(r4)
397 lwz r10, VCPU_GPR(R10)(r4)
398 lwz r11, VCPU_GPR(R11)(r4)
399 lwz r12, VCPU_GPR(R12)(r4)
400 lwz r13, VCPU_GPR(R13)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500401 lwz r3, VCPU_LR(r4)
402 mtlr r3
403 lwz r3, VCPU_XER(r4)
404 mtxer r3
405
406 /* Switch the IVPR. XXX If we take a TLB miss after this we're screwed,
407 * so how do we make sure vcpu won't fault? */
408 lis r8, kvmppc_booke_handlers@ha
409 lwz r8, kvmppc_booke_handlers@l(r8)
410 mtspr SPRN_IVPR, r8
411
Scott Woodb5904972011-11-08 18:23:30 -0600412 lwz r5, VCPU_SHARED(r4)
413
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500414 /* Can't switch the stack pointer until after IVPR is switched,
415 * because host interrupt handlers would get confused. */
Michael Neulingc75df6f2012-06-25 13:33:10 +0000416 lwz r1, VCPU_GPR(R1)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500417
Scott Woodb5904972011-11-08 18:23:30 -0600418 /*
419 * Host interrupt handlers may have clobbered these
420 * guest-readable SPRGs, or the guest kernel may have
421 * written directly to the shared area, so we
422 * need to reload them here with the guest's values.
423 */
Varun Sethi30124902012-04-25 01:27:34 +0000424 PPC_LD(r3, VCPU_SHARED_SPRG4, r5)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000425 mtspr SPRN_SPRG4W, r3
Varun Sethi30124902012-04-25 01:27:34 +0000426 PPC_LD(r3, VCPU_SHARED_SPRG5, r5)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000427 mtspr SPRN_SPRG5W, r3
Varun Sethi30124902012-04-25 01:27:34 +0000428 PPC_LD(r3, VCPU_SHARED_SPRG6, r5)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000429 mtspr SPRN_SPRG6W, r3
Varun Sethi30124902012-04-25 01:27:34 +0000430 PPC_LD(r3, VCPU_SHARED_SPRG7, r5)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000431 mtspr SPRN_SPRG7W, r3
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500432
Hollis Blanchard73e75b42008-12-02 15:51:57 -0600433#ifdef CONFIG_KVM_EXIT_TIMING
434 /* save enter time */
4351:
436 mfspr r6, SPRN_TBRU
437 mfspr r7, SPRN_TBRL
438 mfspr r8, SPRN_TBRU
439 cmpw r8, r6
440 bne 1b
441 stw r7, VCPU_TIMING_LAST_ENTER_TBL(r4)
442 stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
443#endif
444
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500445 /* Finish loading guest volatiles and jump to guest. */
446 lwz r3, VCPU_CTR(r4)
Scott Woodecee2732011-06-14 18:34:29 -0500447 lwz r5, VCPU_CR(r4)
448 lwz r6, VCPU_PC(r4)
449 lwz r7, VCPU_SHADOW_MSR(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500450 mtctr r3
Scott Woodecee2732011-06-14 18:34:29 -0500451 mtcr r5
452 mtsrr0 r6
453 mtsrr1 r7
Michael Neulingc75df6f2012-06-25 13:33:10 +0000454 lwz r5, VCPU_GPR(R5)(r4)
455 lwz r6, VCPU_GPR(R6)(r4)
456 lwz r7, VCPU_GPR(R7)(r4)
457 lwz r8, VCPU_GPR(R8)(r4)
Hollis Blanchard6a0ab732008-07-25 13:54:49 -0500458
459 /* Clear any debug events which occurred since we disabled MSR[DE].
460 * XXX This gives us a 3-instruction window in which a breakpoint
461 * intended for guest context could fire in the host instead. */
462 lis r3, 0xffff
463 ori r3, r3, 0xffff
464 mtspr SPRN_DBSR, r3
465
Michael Neulingc75df6f2012-06-25 13:33:10 +0000466 lwz r3, VCPU_GPR(R3)(r4)
467 lwz r4, VCPU_GPR(R4)(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500468 rfi
Scott Wood4cd35f62011-06-14 18:34:31 -0500469
Bharat Bhushan1d542d92013-01-15 22:24:39 +0000470 .data
471 .align 4
472 .globl kvmppc_booke_handler_addr
473kvmppc_booke_handler_addr:
474KVM_HANDLER_ADDR BOOKE_INTERRUPT_CRITICAL
475KVM_HANDLER_ADDR BOOKE_INTERRUPT_MACHINE_CHECK
476KVM_HANDLER_ADDR BOOKE_INTERRUPT_DATA_STORAGE
477KVM_HANDLER_ADDR BOOKE_INTERRUPT_INST_STORAGE
478KVM_HANDLER_ADDR BOOKE_INTERRUPT_EXTERNAL
479KVM_HANDLER_ADDR BOOKE_INTERRUPT_ALIGNMENT
480KVM_HANDLER_ADDR BOOKE_INTERRUPT_PROGRAM
481KVM_HANDLER_ADDR BOOKE_INTERRUPT_FP_UNAVAIL
482KVM_HANDLER_ADDR BOOKE_INTERRUPT_SYSCALL
483KVM_HANDLER_ADDR BOOKE_INTERRUPT_AP_UNAVAIL
484KVM_HANDLER_ADDR BOOKE_INTERRUPT_DECREMENTER
485KVM_HANDLER_ADDR BOOKE_INTERRUPT_FIT
486KVM_HANDLER_ADDR BOOKE_INTERRUPT_WATCHDOG
487KVM_HANDLER_ADDR BOOKE_INTERRUPT_DTLB_MISS
488KVM_HANDLER_ADDR BOOKE_INTERRUPT_ITLB_MISS
489KVM_HANDLER_ADDR BOOKE_INTERRUPT_DEBUG
490KVM_HANDLER_ADDR BOOKE_INTERRUPT_SPE_UNAVAIL
491KVM_HANDLER_ADDR BOOKE_INTERRUPT_SPE_FP_DATA
492KVM_HANDLER_ADDR BOOKE_INTERRUPT_SPE_FP_ROUND
493KVM_HANDLER_END /*Always keep this in end*/
494
Scott Wood4cd35f62011-06-14 18:34:31 -0500495#ifdef CONFIG_SPE
496_GLOBAL(kvmppc_save_guest_spe)
497 cmpi 0,r3,0
498 beqlr-
499 SAVE_32EVRS(0, r4, r3, VCPU_EVR)
500 evxor evr6, evr6, evr6
501 evmwumiaa evr6, evr6, evr6
502 li r4,VCPU_ACC
503 evstddx evr6, r4, r3 /* save acc */
504 blr
505
506_GLOBAL(kvmppc_load_guest_spe)
507 cmpi 0,r3,0
508 beqlr-
509 li r4,VCPU_ACC
510 evlddx evr6,r4,r3
511 evmra evr6,evr6 /* load acc */
512 REST_32EVRS(0, r4, r3, VCPU_EVR)
513 blr
514#endif