blob: 75bce3b48c2a22c36ecbb2c95a81b5cf50731484 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030057static int usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020068/**
69 * intel_pipe_update_start() - start update of a set of display registers
70 * @crtc: the crtc of which the registers are going to be updated
71 * @start_vbl_count: vblank counter return pointer used for error checking
72 *
73 * Mark the start of an update to pipe registers that should be updated
74 * atomically regarding vblank. If the next vblank will happens within
75 * the next 100 us, this function waits until the vblank passes.
76 *
77 * After a successful call to this function, interrupts will be disabled
78 * until a subsequent call to intel_pipe_update_end(). That is done to
79 * avoid random delays. The value written to @start_vbl_count should be
80 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020081 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020082void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030083{
Ville Syrjälä124abe02015-09-08 13:40:45 +030084 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085 long timeout = msecs_to_jiffies_timeout(1);
86 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030087 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030088 DEFINE_WAIT(wait);
89
Ville Syrjälä124abe02015-09-08 13:40:45 +030090 vblank_start = adjusted_mode->crtc_vblank_start;
91 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030092 vblank_start = DIV_ROUND_UP(vblank_start, 2);
93
94 /* FIXME needs to be calibrated sensibly */
Ville Syrjälä124abe02015-09-08 13:40:45 +030095 min = vblank_start - usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030096 max = vblank_start - 1;
97
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020098 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020099
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300100 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300102
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100103 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Jesse Barnesd637ce32015-09-17 08:08:32 -0700106 crtc->debug.min_vbl = min;
107 crtc->debug.max_vbl = max;
108 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300109
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300110 for (;;) {
111 /*
112 * prepare_to_wait() has a memory barrier, which guarantees
113 * other CPUs can see the task state update by the time we
114 * read the scanline.
115 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300116 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300117
118 scanline = intel_get_crtc_scanline(crtc);
119 if (scanline < min || scanline > max)
120 break;
121
122 if (timeout <= 0) {
123 DRM_ERROR("Potential atomic update failure on pipe %c\n",
124 pipe_name(crtc->pipe));
125 break;
126 }
127
128 local_irq_enable();
129
130 timeout = schedule_timeout(timeout);
131
132 local_irq_disable();
133 }
134
Ville Syrjälä210871b2014-05-22 19:00:50 +0300135 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300136
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100137 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300138
Jesse Barneseb120ef2015-09-15 14:19:32 -0700139 crtc->debug.scanline_start = scanline;
140 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200141 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142
Jesse Barnesd637ce32015-09-17 08:08:32 -0700143 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144}
145
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200146/**
147 * intel_pipe_update_end() - end update of a set of display registers
148 * @crtc: the crtc of which the registers were updated
149 * @start_vbl_count: start vblank counter (used for error checking)
150 *
151 * Mark the end of an update started with intel_pipe_update_start(). This
152 * re-enables interrupts and verifies the update was actually completed
153 * before a vblank using the value of @start_vbl_count.
154 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200155void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300156{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300157 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700158 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200159 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200160 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300161
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200162 if (work) {
163 work->flip_queued_vblank = end_vbl_count;
164 smp_mb__before_atomic();
165 atomic_set(&work->pending, 1);
166 }
167
Jesse Barnesd637ce32015-09-17 08:08:32 -0700168 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300169
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200170 /* We're still in the vblank-evade critical section, this can't race.
171 * Would be slightly nice to just grab the vblank count and arm the
172 * event outside of the critical section - the spinlock might spin for a
173 * while ... */
174 if (crtc->base.state->event) {
175 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
176
177 spin_lock(&crtc->base.dev->event_lock);
178 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
179 spin_unlock(&crtc->base.dev->event_lock);
180
181 crtc->base.state->event = NULL;
182 }
183
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300184 local_irq_enable();
185
Jesse Barneseb120ef2015-09-15 14:19:32 -0700186 if (crtc->debug.start_vbl_count &&
187 crtc->debug.start_vbl_count != end_vbl_count) {
188 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
189 pipe_name(pipe), crtc->debug.start_vbl_count,
190 end_vbl_count,
191 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
192 crtc->debug.min_vbl, crtc->debug.max_vbl,
193 crtc->debug.scanline_start, scanline_end);
194 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300195}
196
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800197static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100198skl_update_plane(struct drm_plane *drm_plane,
199 const struct intel_crtc_state *crtc_state,
200 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000201{
202 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100203 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000204 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100205 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300206 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000207 const int pipe = intel_plane->pipe;
208 const int plane = intel_plane->plane + 1;
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300209 u32 plane_ctl, stride;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100210 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +0200211 u32 surf_addr;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200212 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100213 int crtc_x = plane_state->dst.x1;
214 int crtc_y = plane_state->dst.y1;
215 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
216 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
217 uint32_t x = plane_state->src.x1 >> 16;
218 uint32_t y = plane_state->src.y1 >> 16;
219 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
220 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000221
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200222 plane_ctl = PLANE_CTL_ENABLE |
Bob Paauwee12c8ce2015-08-27 13:46:30 -0700223 PLANE_CTL_PIPE_GAMMA_ENABLE |
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200224 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000225
Chandra Konduruc3318792015-04-15 15:15:02 -0700226 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
227 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000228
Chandra Konduruc3318792015-04-15 15:15:02 -0700229 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000230
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200231 if (key->flags) {
232 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
233 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
234 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
235 }
236
237 if (key->flags & I915_SET_COLORKEY_DESTINATION)
238 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
239 else if (key->flags & I915_SET_COLORKEY_SOURCE)
240 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
241
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530242 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +0300243 struct drm_rect r = {
244 .x1 = x,
245 .x2 = x + src_w,
246 .y1 = y,
247 .y2 = y + src_h,
248 };
249 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä832be822016-01-12 21:08:33 +0200250
Ville Syrjälä6687c902015-09-15 13:16:41 +0300251 /* Rotate src coordinates to match rotated GTT view */
252 drm_rect_rotate(&r, fb->width, fb->height, BIT(DRM_ROTATE_270));
253
254 x = r.x1;
255 y = r.y1;
256 src_w = drm_rect_width(&r);
257 src_h = drm_rect_height(&r);
258
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300259 stride = intel_fb->rotated[0].pitch /
260 intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530261 } else {
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300262 stride = fb->pitches[0] /
263 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
264 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530265 }
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530266
Ville Syrjälä6687c902015-09-15 13:16:41 +0300267 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300268 surf_addr = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300269
270 /* Sizes are 0 based */
271 src_w--;
272 src_h--;
273 crtc_w--;
274 crtc_h--;
275
276 I915_WRITE(PLANE_OFFSET(pipe, plane), (y << 16) | x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300277 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300278 I915_WRITE(PLANE_SIZE(pipe, plane), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700279
280 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100281 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100282 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300283 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700284
285 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
286 PS_PLANE_SEL(plane));
Imre Deak7494bcd2016-05-12 16:18:49 +0300287
288 scaler = &crtc_state->scaler_state.scalers[scaler_id];
289
290 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
291 PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700292 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
293 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
294 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
295 ((crtc_w + 1) << 16)|(crtc_h + 1));
296
297 I915_WRITE(PLANE_POS(pipe, plane), 0);
298 } else {
299 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
300 }
301
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000302 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300303 I915_WRITE(PLANE_SURF(pipe, plane),
304 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000305 POSTING_READ(PLANE_SURF(pipe, plane));
306}
307
308static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200309skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000310{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300311 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100312 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300313 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000314 const int pipe = intel_plane->pipe;
315 const int plane = intel_plane->plane + 1;
316
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200317 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000318
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200319 I915_WRITE(PLANE_SURF(pipe, plane), 0);
320 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000321}
322
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000323static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300324chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
325{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100326 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300327 int plane = intel_plane->plane;
328
329 /* Seems RGB data bypasses the CSC always */
330 if (!format_is_yuv(format))
331 return;
332
333 /*
334 * BT.601 limited range YCbCr -> full range RGB
335 *
336 * |r| | 6537 4769 0| |cr |
337 * |g| = |-3330 4769 -1605| x |y-64|
338 * |b| | 0 4769 8263| |cb |
339 *
340 * Cb and Cr apparently come in as signed already, so no
341 * need for any offset. For Y we need to remove the offset.
342 */
343 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
344 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
345 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
346
347 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
348 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
349 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
350 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
351 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
352
353 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
354 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
355 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
356
357 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
358 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
359 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
360}
361
362static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100363vlv_update_plane(struct drm_plane *dplane,
364 const struct intel_crtc_state *crtc_state,
365 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700366{
367 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100368 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700369 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100370 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200371 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700372 int pipe = intel_plane->pipe;
373 int plane = intel_plane->plane;
374 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200375 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200376 unsigned int rotation = dplane->state->rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100377 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
378 int crtc_x = plane_state->dst.x1;
379 int crtc_y = plane_state->dst.y1;
380 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
381 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
382 uint32_t x = plane_state->src.x1 >> 16;
383 uint32_t y = plane_state->src.y1 >> 16;
384 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
385 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700386
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200387 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700388
389 switch (fb->pixel_format) {
390 case DRM_FORMAT_YUYV:
391 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
392 break;
393 case DRM_FORMAT_YVYU:
394 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
395 break;
396 case DRM_FORMAT_UYVY:
397 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
398 break;
399 case DRM_FORMAT_VYUY:
400 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
401 break;
402 case DRM_FORMAT_RGB565:
403 sprctl |= SP_FORMAT_BGR565;
404 break;
405 case DRM_FORMAT_XRGB8888:
406 sprctl |= SP_FORMAT_BGRX8888;
407 break;
408 case DRM_FORMAT_ARGB8888:
409 sprctl |= SP_FORMAT_BGRA8888;
410 break;
411 case DRM_FORMAT_XBGR2101010:
412 sprctl |= SP_FORMAT_RGBX1010102;
413 break;
414 case DRM_FORMAT_ABGR2101010:
415 sprctl |= SP_FORMAT_RGBA1010102;
416 break;
417 case DRM_FORMAT_XBGR8888:
418 sprctl |= SP_FORMAT_RGBX8888;
419 break;
420 case DRM_FORMAT_ABGR8888:
421 sprctl |= SP_FORMAT_RGBA8888;
422 break;
423 default:
424 /*
425 * If we get here one of the upper layers failed to filter
426 * out the unsupported plane formats
427 */
428 BUG();
429 break;
430 }
431
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800432 /*
433 * Enable gamma to match primary/cursor plane behaviour.
434 * FIXME should be user controllable via propertiesa.
435 */
436 sprctl |= SP_GAMMA_ENABLE;
437
Chris Wilson3e510a82016-08-05 10:14:23 +0100438 if (i915_gem_object_is_tiled(obj))
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700439 sprctl |= SP_TILED;
440
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700441 /* Sizes are 0 based */
442 src_w--;
443 src_h--;
444 crtc_w--;
445 crtc_h--;
446
Ville Syrjälä6687c902015-09-15 13:16:41 +0300447 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300448 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700449
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200450 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530451 sprctl |= SP_ROTATE_180;
452
453 x += src_w;
454 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530455 }
456
Ville Syrjälä6687c902015-09-15 13:16:41 +0300457 linear_offset = intel_fb_xy_to_linear(x, y, fb, 0);
458
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200459 if (key->flags) {
460 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
461 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
462 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
463 }
464
465 if (key->flags & I915_SET_COLORKEY_SOURCE)
466 sprctl |= SP_SOURCE_KEY;
467
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300468 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
469 chv_update_csc(intel_plane, fb->pixel_format);
470
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200471 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
472 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
473
Chris Wilson3e510a82016-08-05 10:14:23 +0100474 if (i915_gem_object_is_tiled(obj))
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700475 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
476 else
477 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
478
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300479 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
480
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700481 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
482 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300483 I915_WRITE(SPSURF(pipe, plane),
484 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300485 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700486}
487
488static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200489vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700490{
491 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100492 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700493 struct intel_plane *intel_plane = to_intel_plane(dplane);
494 int pipe = intel_plane->pipe;
495 int plane = intel_plane->plane;
496
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200497 I915_WRITE(SPCNTR(pipe, plane), 0);
498
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100499 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300500 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700501}
502
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700503static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100504ivb_update_plane(struct drm_plane *plane,
505 const struct intel_crtc_state *crtc_state,
506 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800507{
508 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100509 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800510 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100511 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200512 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200513 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800514 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200515 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200516 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100517 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
518 int crtc_x = plane_state->dst.x1;
519 int crtc_y = plane_state->dst.y1;
520 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
521 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
522 uint32_t x = plane_state->src.x1 >> 16;
523 uint32_t y = plane_state->src.y1 >> 16;
524 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
525 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800526
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200527 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800528
529 switch (fb->pixel_format) {
530 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530531 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800532 break;
533 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530534 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800535 break;
536 case DRM_FORMAT_YUYV:
537 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800538 break;
539 case DRM_FORMAT_YVYU:
540 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800541 break;
542 case DRM_FORMAT_UYVY:
543 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800544 break;
545 case DRM_FORMAT_VYUY:
546 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800547 break;
548 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200549 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800550 }
551
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800552 /*
553 * Enable gamma to match primary/cursor plane behaviour.
554 * FIXME should be user controllable via propertiesa.
555 */
556 sprctl |= SPRITE_GAMMA_ENABLE;
557
Chris Wilson3e510a82016-08-05 10:14:23 +0100558 if (i915_gem_object_is_tiled(obj))
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800559 sprctl |= SPRITE_TILED;
560
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200561 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300562 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
563 else
564 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
565
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700566 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200567 sprctl |= SPRITE_PIPE_CSC_ENABLE;
568
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800569 /* Sizes are 0 based */
570 src_w--;
571 src_h--;
572 crtc_w--;
573 crtc_h--;
574
Ville Syrjälä8553c182013-12-05 15:51:39 +0200575 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800576 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800577
Ville Syrjälä6687c902015-09-15 13:16:41 +0300578 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300579 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800580
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200581 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530582 sprctl |= SPRITE_ROTATE_180;
583
584 /* HSW and BDW does this automagically in hardware */
585 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
586 x += src_w;
587 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530588 }
589 }
590
Ville Syrjälä6687c902015-09-15 13:16:41 +0300591 linear_offset = intel_fb_xy_to_linear(x, y, fb, 0);
592
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200593 if (key->flags) {
594 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
595 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
596 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
597 }
598
599 if (key->flags & I915_SET_COLORKEY_DESTINATION)
600 sprctl |= SPRITE_DEST_KEY;
601 else if (key->flags & I915_SET_COLORKEY_SOURCE)
602 sprctl |= SPRITE_SOURCE_KEY;
603
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200604 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
605 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
606
Damien Lespiau5a35e992012-10-26 18:20:12 +0100607 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
608 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700609 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100610 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
Chris Wilson3e510a82016-08-05 10:14:23 +0100611 else if (i915_gem_object_is_tiled(obj))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100612 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
613 else
614 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100615
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800616 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100617 if (intel_plane->can_scale)
618 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800619 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100620 I915_WRITE(SPRSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300621 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300622 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800623}
624
625static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200626ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800627{
628 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100629 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800630 struct intel_plane *intel_plane = to_intel_plane(plane);
631 int pipe = intel_plane->pipe;
632
Ville Syrjäläc5626572015-10-15 17:04:04 +0300633 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800634 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100635 if (intel_plane->can_scale)
636 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300637
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300638 I915_WRITE(SPRSURF(pipe), 0);
639 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800640}
641
642static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100643ilk_update_plane(struct drm_plane *plane,
644 const struct intel_crtc_state *crtc_state,
645 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800646{
647 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100648 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800649 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100650 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200651 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200652 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100653 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200654 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200655 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100656 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
657 int crtc_x = plane_state->dst.x1;
658 int crtc_y = plane_state->dst.y1;
659 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
660 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
661 uint32_t x = plane_state->src.x1 >> 16;
662 uint32_t y = plane_state->src.y1 >> 16;
663 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
664 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200666 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800667
668 switch (fb->pixel_format) {
669 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800670 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800671 break;
672 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800673 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800674 break;
675 case DRM_FORMAT_YUYV:
676 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800677 break;
678 case DRM_FORMAT_YVYU:
679 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800680 break;
681 case DRM_FORMAT_UYVY:
682 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800683 break;
684 case DRM_FORMAT_VYUY:
685 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800686 break;
687 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200688 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800689 }
690
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800691 /*
692 * Enable gamma to match primary/cursor plane behaviour.
693 * FIXME should be user controllable via propertiesa.
694 */
695 dvscntr |= DVS_GAMMA_ENABLE;
696
Chris Wilson3e510a82016-08-05 10:14:23 +0100697 if (i915_gem_object_is_tiled(obj))
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800698 dvscntr |= DVS_TILED;
699
Chris Wilsond1686ae2012-04-10 11:41:49 +0100700 if (IS_GEN6(dev))
701 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800702
703 /* Sizes are 0 based */
704 src_w--;
705 src_h--;
706 crtc_w--;
707 crtc_h--;
708
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100709 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200710 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800711 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
712
Ville Syrjälä6687c902015-09-15 13:16:41 +0300713 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300714 dvssurf_offset = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100715
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200716 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530717 dvscntr |= DVS_ROTATE_180;
718
719 x += src_w;
720 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530721 }
722
Ville Syrjälä6687c902015-09-15 13:16:41 +0300723 linear_offset = intel_fb_xy_to_linear(x, y, fb, 0);
724
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200725 if (key->flags) {
726 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
727 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
728 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
729 }
730
731 if (key->flags & I915_SET_COLORKEY_DESTINATION)
732 dvscntr |= DVS_DEST_KEY;
733 else if (key->flags & I915_SET_COLORKEY_SOURCE)
734 dvscntr |= DVS_SOURCE_KEY;
735
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200736 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
737 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
738
Chris Wilson3e510a82016-08-05 10:14:23 +0100739 if (i915_gem_object_is_tiled(obj))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100740 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
741 else
742 I915_WRITE(DVSLINOFF(pipe), linear_offset);
743
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800744 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
745 I915_WRITE(DVSSCALE(pipe), dvsscale);
746 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100747 I915_WRITE(DVSSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300748 intel_fb_gtt_offset(fb, rotation) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300749 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800750}
751
752static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200753ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800754{
755 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100756 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800757 struct intel_plane *intel_plane = to_intel_plane(plane);
758 int pipe = intel_plane->pipe;
759
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200760 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800761 /* Disable the scaler */
762 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200763
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100764 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300765 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800766}
767
Jesse Barnes8ea30862012-01-03 08:05:39 -0800768static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300769intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200770 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300771 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800772{
Chandra Konduruc3318792015-04-15 15:15:02 -0700773 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200774 struct drm_crtc *crtc = state->base.crtc;
775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800776 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800777 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300778 int crtc_x, crtc_y;
779 unsigned int crtc_w, crtc_h;
780 uint32_t src_x, src_y, src_w, src_h;
781 struct drm_rect *src = &state->src;
782 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300783 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300784 int hscale, vscale;
785 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700786 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800787
788 if (!fb) {
789 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200790 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800791 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700792
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800793 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300794 if (intel_plane->pipe != intel_crtc->pipe) {
795 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800796 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300797 }
798
799 /* FIXME check all gen limits */
800 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
801 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
802 return -EINVAL;
803 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800804
Chandra Konduru225c2282015-05-18 16:18:44 -0700805 /* setup can_scale, min_scale, max_scale */
806 if (INTEL_INFO(dev)->gen >= 9) {
807 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200808 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700809 can_scale = 1;
810 min_scale = 1;
811 max_scale = skl_max_scale(intel_crtc, crtc_state);
812 } else {
813 can_scale = 0;
814 min_scale = DRM_PLANE_HELPER_NO_SCALING;
815 max_scale = DRM_PLANE_HELPER_NO_SCALING;
816 }
817 } else {
818 can_scale = intel_plane->can_scale;
819 max_scale = intel_plane->max_downscale << 16;
820 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
821 }
822
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300823 /*
824 * FIXME the following code does a bunch of fuzzy adjustments to the
825 * coordinates and sizes. We probably need some way to decide whether
826 * more strict checking should be done instead.
827 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300828 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800829 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530830
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300831 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300832 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300833
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300834 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300835 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800836
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200837 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800838
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300839 crtc_x = dst->x1;
840 crtc_y = dst->y1;
841 crtc_w = drm_rect_width(dst);
842 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100843
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300844 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300845 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300846 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300847 if (hscale < 0) {
848 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200849 drm_rect_debug_print("src: ", src, true);
850 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300851
852 return hscale;
853 }
854
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300855 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300856 if (vscale < 0) {
857 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200858 drm_rect_debug_print("src: ", src, true);
859 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300860
861 return vscale;
862 }
863
Ville Syrjälä17316932013-04-24 18:52:38 +0300864 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300865 drm_rect_adjust_size(src,
866 drm_rect_width(dst) * hscale - drm_rect_width(src),
867 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300868
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300869 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800870 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530871
Ville Syrjälä17316932013-04-24 18:52:38 +0300872 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800873 WARN_ON(src->x1 < (int) state->base.src_x ||
874 src->y1 < (int) state->base.src_y ||
875 src->x2 > (int) state->base.src_x + state->base.src_w ||
876 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300877
878 /*
879 * Hardware doesn't handle subpixel coordinates.
880 * Adjust to (macro)pixel boundary, but be careful not to
881 * increase the source viewport size, because that could
882 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300883 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300884 src_x = src->x1 >> 16;
885 src_w = drm_rect_width(src) >> 16;
886 src_y = src->y1 >> 16;
887 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300888
889 if (format_is_yuv(fb->pixel_format)) {
890 src_x &= ~1;
891 src_w &= ~1;
892
893 /*
894 * Must keep src and dst the
895 * same if we can't scale.
896 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700897 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300898 crtc_w &= ~1;
899
900 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300901 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300902 }
903 }
904
905 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300906 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300907 unsigned int width_bytes;
Ville Syrjäläac484962016-01-20 21:05:26 +0200908 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300909
Chandra Konduru225c2282015-05-18 16:18:44 -0700910 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300911
912 /* FIXME interlacing min height is 6 */
913
914 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300915 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300916
917 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300918 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300919
Ville Syrjäläac484962016-01-20 21:05:26 +0200920 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300921
Chandra Konduruc3318792015-04-15 15:15:02 -0700922 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
923 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300924 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
925 return -EINVAL;
926 }
927 }
928
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300929 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700930 src->x1 = src_x << 16;
931 src->x2 = (src_x + src_w) << 16;
932 src->y1 = src_y << 16;
933 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300934 }
935
936 dst->x1 = crtc_x;
937 dst->x2 = crtc_x + crtc_w;
938 dst->y1 = crtc_y;
939 dst->y2 = crtc_y + crtc_h;
940
941 return 0;
942}
943
Jesse Barnes8ea30862012-01-03 08:05:39 -0800944int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
945 struct drm_file *file_priv)
946{
947 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800948 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200949 struct drm_plane_state *plane_state;
950 struct drm_atomic_state *state;
951 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800952 int ret = 0;
953
Jesse Barnes8ea30862012-01-03 08:05:39 -0800954 /* Make sure we don't try to enable both src & dest simultaneously */
955 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
956 return -EINVAL;
957
Wayne Boyer666a4532015-12-09 12:29:35 -0800958 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200959 set->flags & I915_SET_COLORKEY_DESTINATION)
960 return -EINVAL;
961
Rob Clark7707e652014-07-17 23:30:04 -0400962 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200963 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
964 return -ENOENT;
965
966 drm_modeset_acquire_init(&ctx, 0);
967
968 state = drm_atomic_state_alloc(plane->dev);
969 if (!state) {
970 ret = -ENOMEM;
971 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800972 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200973 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800974
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200975 while (1) {
976 plane_state = drm_atomic_get_plane_state(state, plane);
977 ret = PTR_ERR_OR_ZERO(plane_state);
978 if (!ret) {
979 to_intel_plane_state(plane_state)->ckey = *set;
980 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700981 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200982
983 if (ret != -EDEADLK)
984 break;
985
986 drm_atomic_state_clear(state);
987 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700988 }
989
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200990 if (ret)
991 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200992
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200993out:
994 drm_modeset_drop_locks(&ctx);
995 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800996 return ret;
997}
998
Damien Lespiaudada2d52015-05-12 16:13:22 +0100999static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001000 DRM_FORMAT_XRGB8888,
1001 DRM_FORMAT_YUYV,
1002 DRM_FORMAT_YVYU,
1003 DRM_FORMAT_UYVY,
1004 DRM_FORMAT_VYUY,
1005};
1006
Damien Lespiaudada2d52015-05-12 16:13:22 +01001007static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001008 DRM_FORMAT_XBGR8888,
1009 DRM_FORMAT_XRGB8888,
1010 DRM_FORMAT_YUYV,
1011 DRM_FORMAT_YVYU,
1012 DRM_FORMAT_UYVY,
1013 DRM_FORMAT_VYUY,
1014};
1015
Damien Lespiaudada2d52015-05-12 16:13:22 +01001016static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001017 DRM_FORMAT_RGB565,
1018 DRM_FORMAT_ABGR8888,
1019 DRM_FORMAT_ARGB8888,
1020 DRM_FORMAT_XBGR8888,
1021 DRM_FORMAT_XRGB8888,
1022 DRM_FORMAT_XBGR2101010,
1023 DRM_FORMAT_ABGR2101010,
1024 DRM_FORMAT_YUYV,
1025 DRM_FORMAT_YVYU,
1026 DRM_FORMAT_UYVY,
1027 DRM_FORMAT_VYUY,
1028};
1029
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001030static uint32_t skl_plane_formats[] = {
1031 DRM_FORMAT_RGB565,
1032 DRM_FORMAT_ABGR8888,
1033 DRM_FORMAT_ARGB8888,
1034 DRM_FORMAT_XBGR8888,
1035 DRM_FORMAT_XRGB8888,
1036 DRM_FORMAT_YUYV,
1037 DRM_FORMAT_YVYU,
1038 DRM_FORMAT_UYVY,
1039 DRM_FORMAT_VYUY,
1040};
1041
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001042int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001043intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001044{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001045 struct intel_plane *intel_plane = NULL;
1046 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001047 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001048 const uint32_t *plane_formats;
1049 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001050 int ret;
1051
Chris Wilsond1686ae2012-04-10 11:41:49 +01001052 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001053 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001054
Daniel Vetterb14c5672013-09-19 12:18:32 +02001055 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001056 if (!intel_plane) {
1057 ret = -ENOMEM;
1058 goto fail;
1059 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060
Matt Roper8e7d6882015-01-21 16:35:41 -08001061 state = intel_create_plane_state(&intel_plane->base);
1062 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001063 ret = -ENOMEM;
1064 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001065 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001066 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001067
Chris Wilsond1686ae2012-04-10 11:41:49 +01001068 switch (INTEL_INFO(dev)->gen) {
1069 case 5:
1070 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001071 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001072 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001073 intel_plane->update_plane = ilk_update_plane;
1074 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001075
1076 if (IS_GEN6(dev)) {
1077 plane_formats = snb_plane_formats;
1078 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1079 } else {
1080 plane_formats = ilk_plane_formats;
1081 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1082 }
1083 break;
1084
1085 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001086 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001087 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001088 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001089 intel_plane->max_downscale = 2;
1090 } else {
1091 intel_plane->can_scale = false;
1092 intel_plane->max_downscale = 1;
1093 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001094
Wayne Boyer666a4532015-12-09 12:29:35 -08001095 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001096 intel_plane->update_plane = vlv_update_plane;
1097 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001098
1099 plane_formats = vlv_plane_formats;
1100 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1101 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001102 intel_plane->update_plane = ivb_update_plane;
1103 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001104
1105 plane_formats = snb_plane_formats;
1106 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1107 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001108 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001109 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001110 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001111 intel_plane->update_plane = skl_update_plane;
1112 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001113 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001114
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001115 plane_formats = skl_plane_formats;
1116 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1117 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001118 default:
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001119 MISSING_CASE(INTEL_INFO(dev)->gen);
1120 ret = -ENODEV;
1121 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001122 }
1123
1124 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001125 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301126 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001127 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001128
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001129 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001130
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001131 if (INTEL_INFO(dev)->gen >= 9)
1132 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1133 &intel_plane_funcs,
1134 plane_formats, num_plane_formats,
1135 DRM_PLANE_TYPE_OVERLAY,
1136 "plane %d%c", plane + 2, pipe_name(pipe));
1137 else
1138 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1139 &intel_plane_funcs,
1140 plane_formats, num_plane_formats,
1141 DRM_PLANE_TYPE_OVERLAY,
1142 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001143 if (ret)
1144 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001145
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301146 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301147
Matt Roperea2c67b2014-12-23 10:41:52 -08001148 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1149
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001150 return 0;
1151
1152fail:
1153 kfree(state);
1154 kfree(intel_plane);
1155
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001156 return ret;
1157}