blob: b9e9b0c173988c544841f4b6a04f0104098f0ad0 [file] [log] [blame]
Don Skidmorefe15e8e12010-11-16 19:27:16 -08001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustade48566962014-07-22 06:50:42 +00004 Copyright(c) 1999 - 2014 Intel Corporation.
Don Skidmorefe15e8e12010-11-16 19:27:16 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Don Skidmorefe15e8e12010-11-16 19:27:16 -080024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Don Skidmore6a14ee02014-12-05 03:59:50 +000035#include "ixgbe_x540.h"
Don Skidmorefe15e8e12010-11-16 19:27:16 -080036
Jeff Kirsherb0007482013-10-01 04:33:53 -070037#define IXGBE_X540_MAX_TX_QUEUES 128
38#define IXGBE_X540_MAX_RX_QUEUES 128
39#define IXGBE_X540_RAR_ENTRIES 128
40#define IXGBE_X540_MC_TBL_SIZE 128
41#define IXGBE_X540_VFT_TBL_SIZE 128
42#define IXGBE_X540_RX_PB_SIZE 384
Don Skidmorefe15e8e12010-11-16 19:27:16 -080043
44static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw);
45static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw);
Don Skidmorefe15e8e12010-11-16 19:27:16 -080046static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw);
47static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw);
48
Don Skidmore6a14ee02014-12-05 03:59:50 +000049enum ixgbe_media_type ixgbe_get_media_type_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -080050{
51 return ixgbe_media_type_copper;
52}
53
Don Skidmore6a14ee02014-12-05 03:59:50 +000054s32 ixgbe_get_invariants_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -080055{
56 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmoreb5529ef2015-06-10 20:42:30 -040057 struct ixgbe_phy_info *phy = &hw->phy;
58
59 /* set_phy_power was set by default to NULL */
60 if (!ixgbe_mng_present(hw))
61 phy->ops.set_phy_power = ixgbe_set_copper_phy_power;
Don Skidmorefe15e8e12010-11-16 19:27:16 -080062
Don Skidmorefe15e8e12010-11-16 19:27:16 -080063 mac->mcft_size = IXGBE_X540_MC_TBL_SIZE;
64 mac->vft_size = IXGBE_X540_VFT_TBL_SIZE;
65 mac->num_rar_entries = IXGBE_X540_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +000066 mac->rx_pb_size = IXGBE_X540_RX_PB_SIZE;
Don Skidmorefe15e8e12010-11-16 19:27:16 -080067 mac->max_rx_queues = IXGBE_X540_MAX_RX_QUEUES;
68 mac->max_tx_queues = IXGBE_X540_MAX_TX_QUEUES;
69 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
70
71 return 0;
72}
73
74/**
75 * ixgbe_setup_mac_link_X540 - Set the auto advertised capabilitires
76 * @hw: pointer to hardware structure
77 * @speed: new link speed
Don Skidmorefe15e8e12010-11-16 19:27:16 -080078 * @autoneg_wait_to_complete: true when waiting for completion is needed
79 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +000080s32 ixgbe_setup_mac_link_X540(struct ixgbe_hw *hw, ixgbe_link_speed speed,
81 bool autoneg_wait_to_complete)
Don Skidmorefe15e8e12010-11-16 19:27:16 -080082{
Josh Hay99b76642012-12-15 03:28:24 +000083 return hw->phy.ops.setup_link_speed(hw, speed,
Jacob Kellere7cf7452014-04-09 06:03:10 +000084 autoneg_wait_to_complete);
Don Skidmorefe15e8e12010-11-16 19:27:16 -080085}
86
87/**
88 * ixgbe_reset_hw_X540 - Perform hardware reset
89 * @hw: pointer to hardware structure
90 *
91 * Resets the hardware by resetting the transmit and receive units, masks
92 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
93 * reset.
94 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +000095s32 ixgbe_reset_hw_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -080096{
Alexander Duyck8132b542011-07-15 07:29:44 +000097 s32 status;
98 u32 ctrl, i;
Don Skidmorefe15e8e12010-11-16 19:27:16 -080099
100 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000101 status = hw->mac.ops.stop_adapter(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000102 if (status)
103 return status;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800104
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000105 /* flush pending Tx transactions */
106 ixgbe_clear_tx_pending(hw);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800107
Emil Tantilova4297dc2011-02-14 08:45:13 +0000108mac_reset_top:
Emil Tantilov8c838d72011-08-16 08:04:11 +0000109 ctrl = IXGBE_CTRL_RST;
Alexander Duyck8132b542011-07-15 07:29:44 +0000110 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
111 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800112 IXGBE_WRITE_FLUSH(hw);
Mark Rustadefff2e02015-10-27 13:23:14 -0700113 usleep_range(1000, 1200);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800114
115 /* Poll for reset bit to self-clear indicating reset is complete */
116 for (i = 0; i < 10; i++) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800117 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +0000118 if (!(ctrl & IXGBE_CTRL_RST_MASK))
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800119 break;
Mark Rustadefff2e02015-10-27 13:23:14 -0700120 udelay(1);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800121 }
Alexander Duyck8132b542011-07-15 07:29:44 +0000122
123 if (ctrl & IXGBE_CTRL_RST_MASK) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800124 status = IXGBE_ERR_RESET_FAILED;
125 hw_dbg(hw, "Reset polling failed to complete.\n");
126 }
Emil Tantilov8c838d72011-08-16 08:04:11 +0000127 msleep(100);
Alexander Duyck8132b542011-07-15 07:29:44 +0000128
Emil Tantilova4297dc2011-02-14 08:45:13 +0000129 /*
130 * Double resets are required for recovery from certain error
131 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +0000132 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +0000133 */
134 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
135 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +0000136 goto mac_reset_top;
137 }
138
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800139 /* Set the Rx packet buffer size. */
140 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0), 384 << IXGBE_RXPBSIZE_SHIFT);
141
142 /* Store the permanent mac address */
143 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
144
145 /*
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800146 * Store MAC address from RAR0, clear receive address registers, and
147 * clear the multicast table. Also reset num_rar_entries to 128,
148 * since we modify this value when programming the SAN MAC address.
149 */
Greg Rose93cb38d2011-03-01 04:37:15 +0000150 hw->mac.num_rar_entries = IXGBE_X540_MAX_TX_QUEUES;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800151 hw->mac.ops.init_rx_addrs(hw);
152
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800153 /* Store the permanent SAN mac address */
154 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
155
156 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +0000157 if (is_valid_ether_addr(hw->mac.san_addr)) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800158 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000159 hw->mac.san_addr, 0, IXGBE_RAH_AV);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800160
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +0000161 /* Save the SAN MAC RAR index */
162 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
163
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800164 /* Reserve the last RAR for the SAN MAC address */
165 hw->mac.num_rar_entries--;
166 }
167
168 /* Store the alternative WWNN/WWPN prefix */
169 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000170 &hw->mac.wwpn_prefix);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800171
172 return status;
173}
174
175/**
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000176 * ixgbe_start_hw_X540 - Prepare hardware for Tx/Rx
177 * @hw: pointer to hardware structure
178 *
179 * Starts the hardware using the generic start_hw function
180 * and the generation start_hw function.
181 * Then performs revision-specific operations, if any.
182 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +0000183s32 ixgbe_start_hw_X540(struct ixgbe_hw *hw)
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000184{
Mark Rustade90dd262014-07-22 06:51:08 +0000185 s32 ret_val;
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000186
187 ret_val = ixgbe_start_hw_generic(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000188 if (ret_val)
189 return ret_val;
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000190
Mark Rustade90dd262014-07-22 06:51:08 +0000191 return ixgbe_start_hw_gen2(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000192}
193
194/**
Emil Tantilov77ed18f2011-03-03 09:24:56 +0000195 * ixgbe_init_eeprom_params_X540 - Initialize EEPROM params
196 * @hw: pointer to hardware structure
197 *
198 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
199 * ixgbe_hw struct in order to set up EEPROM access.
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800200 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +0000201s32 ixgbe_init_eeprom_params_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800202{
203 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
204 u32 eec;
205 u16 eeprom_size;
206
207 if (eeprom->type == ixgbe_eeprom_uninitialized) {
208 eeprom->semaphore_delay = 10;
209 eeprom->type = ixgbe_flash;
210
Don Skidmore9a900ec2015-06-09 17:15:01 -0700211 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800212 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
Jacob Kellere7cf7452014-04-09 06:03:10 +0000213 IXGBE_EEC_SIZE_SHIFT);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800214 eeprom->word_size = 1 << (eeprom_size +
Jacob Kellere7cf7452014-04-09 06:03:10 +0000215 IXGBE_EEPROM_WORD_SIZE_SHIFT);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800216
217 hw_dbg(hw, "Eeprom params: type = %d, size = %d\n",
Emil Tantilov77ed18f2011-03-03 09:24:56 +0000218 eeprom->type, eeprom->word_size);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800219 }
220
221 return 0;
222}
223
224/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000225 * ixgbe_read_eerd_X540- Read EEPROM word using EERD
226 * @hw: pointer to hardware structure
227 * @offset: offset of word in the EEPROM to read
228 * @data: word read from the EEPROM
229 *
230 * Reads a 16 bit word from the EEPROM using the EERD register.
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800231 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800232static s32 ixgbe_read_eerd_X540(struct ixgbe_hw *hw, u16 offset, u16 *data)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800233{
Mark Rustade48566962014-07-22 06:50:42 +0000234 s32 status;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800235
Mark Rustade48566962014-07-22 06:50:42 +0000236 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
237 return IXGBE_ERR_SWFW_SYNC;
238
239 status = ixgbe_read_eerd_generic(hw, offset, data);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800240
Emil Tantilov6d980c32011-04-13 04:56:15 +0000241 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800242 return status;
243}
244
245/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000246 * ixgbe_read_eerd_buffer_X540 - Read EEPROM word(s) using EERD
247 * @hw: pointer to hardware structure
248 * @offset: offset of word in the EEPROM to read
249 * @words: number of words
250 * @data: word(s) read from the EEPROM
251 *
252 * Reads a 16 bit word(s) from the EEPROM using the EERD register.
253 **/
254static s32 ixgbe_read_eerd_buffer_X540(struct ixgbe_hw *hw,
255 u16 offset, u16 words, u16 *data)
256{
Mark Rustade48566962014-07-22 06:50:42 +0000257 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +0000258
Mark Rustade48566962014-07-22 06:50:42 +0000259 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
260 return IXGBE_ERR_SWFW_SYNC;
261
262 status = ixgbe_read_eerd_buffer_generic(hw, offset, words, data);
Emil Tantilov68c70052011-04-20 08:49:06 +0000263
264 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
265 return status;
266}
267
268/**
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000269 * ixgbe_write_eewr_X540 - Write EEPROM word using EEWR
270 * @hw: pointer to hardware structure
271 * @offset: offset of word in the EEPROM to write
272 * @data: word write to the EEPROM
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800273 *
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000274 * Write a 16 bit word to the EEPROM using the EEWR register.
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800275 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800276static s32 ixgbe_write_eewr_X540(struct ixgbe_hw *hw, u16 offset, u16 data)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800277{
Mark Rustade48566962014-07-22 06:50:42 +0000278 s32 status;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800279
Mark Rustade48566962014-07-22 06:50:42 +0000280 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
281 return IXGBE_ERR_SWFW_SYNC;
282
283 status = ixgbe_write_eewr_generic(hw, offset, data);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800284
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000285 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800286 return status;
287}
288
289/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000290 * ixgbe_write_eewr_buffer_X540 - Write EEPROM word(s) using EEWR
291 * @hw: pointer to hardware structure
292 * @offset: offset of word in the EEPROM to write
293 * @words: number of words
294 * @data: word(s) write to the EEPROM
295 *
296 * Write a 16 bit word(s) to the EEPROM using the EEWR register.
297 **/
298static s32 ixgbe_write_eewr_buffer_X540(struct ixgbe_hw *hw,
299 u16 offset, u16 words, u16 *data)
300{
Mark Rustade48566962014-07-22 06:50:42 +0000301 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +0000302
Mark Rustade48566962014-07-22 06:50:42 +0000303 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
304 return IXGBE_ERR_SWFW_SYNC;
305
306 status = ixgbe_write_eewr_buffer_generic(hw, offset, words, data);
Emil Tantilov68c70052011-04-20 08:49:06 +0000307
308 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
309 return status;
310}
311
312/**
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000313 * ixgbe_calc_eeprom_checksum_X540 - Calculates and returns the checksum
314 *
315 * This function does not use synchronization for EERD and EEWR. It can
316 * be used internally by function which utilize ixgbe_acquire_swfw_sync_X540.
317 *
318 * @hw: pointer to hardware structure
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800319 **/
Don Skidmore735c35a2014-11-29 05:22:48 +0000320static s32 ixgbe_calc_eeprom_checksum_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800321{
322 u16 i;
323 u16 j;
324 u16 checksum = 0;
325 u16 length = 0;
326 u16 pointer = 0;
327 u16 word = 0;
Don Skidmore735c35a2014-11-29 05:22:48 +0000328 u16 checksum_last_word = IXGBE_EEPROM_CHECKSUM;
329 u16 ptr_start = IXGBE_PCIE_ANALOG_PTR;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800330
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000331 /*
332 * Do not use hw->eeprom.ops.read because we do not want to take
333 * the synchronization semaphores here. Instead use
334 * ixgbe_read_eerd_generic
335 */
336
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800337 /* Include 0x0-0x3F in the checksum */
Don Skidmore735c35a2014-11-29 05:22:48 +0000338 for (i = 0; i < checksum_last_word; i++) {
339 if (ixgbe_read_eerd_generic(hw, i, &word)) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800340 hw_dbg(hw, "EEPROM read failed\n");
Don Skidmore735c35a2014-11-29 05:22:48 +0000341 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800342 }
343 checksum += word;
344 }
345
346 /*
347 * Include all data from pointers 0x3, 0x6-0xE. This excludes the
348 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
349 */
Don Skidmore735c35a2014-11-29 05:22:48 +0000350 for (i = ptr_start; i < IXGBE_FW_PTR; i++) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800351 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
352 continue;
353
Don Skidmore735c35a2014-11-29 05:22:48 +0000354 if (ixgbe_read_eerd_generic(hw, i, &pointer)) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800355 hw_dbg(hw, "EEPROM read failed\n");
356 break;
357 }
358
359 /* Skip pointer section if the pointer is invalid. */
360 if (pointer == 0xFFFF || pointer == 0 ||
361 pointer >= hw->eeprom.word_size)
362 continue;
363
Don Skidmore735c35a2014-11-29 05:22:48 +0000364 if (ixgbe_read_eerd_generic(hw, pointer, &length)) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800365 hw_dbg(hw, "EEPROM read failed\n");
Don Skidmore735c35a2014-11-29 05:22:48 +0000366 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800367 break;
368 }
369
370 /* Skip pointer section if length is invalid. */
371 if (length == 0xFFFF || length == 0 ||
372 (pointer + length) >= hw->eeprom.word_size)
373 continue;
374
Don Skidmore735c35a2014-11-29 05:22:48 +0000375 for (j = pointer + 1; j <= pointer + length; j++) {
376 if (ixgbe_read_eerd_generic(hw, j, &word)) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800377 hw_dbg(hw, "EEPROM read failed\n");
Don Skidmore735c35a2014-11-29 05:22:48 +0000378 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800379 }
380 checksum += word;
381 }
382 }
383
384 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
385
Don Skidmore735c35a2014-11-29 05:22:48 +0000386 return (s32)checksum;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800387}
388
389/**
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000390 * ixgbe_validate_eeprom_checksum_X540 - Validate EEPROM checksum
391 * @hw: pointer to hardware structure
392 * @checksum_val: calculated checksum
393 *
394 * Performs checksum calculation and validates the EEPROM checksum. If the
395 * caller does not need checksum_val, the value can be NULL.
396 **/
397static s32 ixgbe_validate_eeprom_checksum_X540(struct ixgbe_hw *hw,
398 u16 *checksum_val)
399{
400 s32 status;
401 u16 checksum;
402 u16 read_checksum = 0;
403
Mark Rustade48566962014-07-22 06:50:42 +0000404 /* Read the first word from the EEPROM. If this times out or fails, do
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000405 * not continue or we could be in for a very long wait while every
406 * EEPROM read fails
407 */
408 status = hw->eeprom.ops.read(hw, 0, &checksum);
Mark Rustade48566962014-07-22 06:50:42 +0000409 if (status) {
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000410 hw_dbg(hw, "EEPROM read failed\n");
Mark Rustade48566962014-07-22 06:50:42 +0000411 return status;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000412 }
413
Mark Rustade48566962014-07-22 06:50:42 +0000414 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
415 return IXGBE_ERR_SWFW_SYNC;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000416
Don Skidmore735c35a2014-11-29 05:22:48 +0000417 status = hw->eeprom.ops.calc_checksum(hw);
418 if (status < 0)
419 goto out;
420
421 checksum = (u16)(status & 0xffff);
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000422
Mark Rustade48566962014-07-22 06:50:42 +0000423 /* Do not use hw->eeprom.ops.read because we do not want to take
424 * the synchronization semaphores twice here.
425 */
426 status = ixgbe_read_eerd_generic(hw, IXGBE_EEPROM_CHECKSUM,
427 &read_checksum);
Don Skidmore735c35a2014-11-29 05:22:48 +0000428 if (status)
429 goto out;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000430
Don Skidmore735c35a2014-11-29 05:22:48 +0000431 /* Verify read checksum from EEPROM is the same as
432 * calculated checksum
433 */
434 if (read_checksum != checksum) {
435 hw_dbg(hw, "Invalid EEPROM checksum");
436 status = IXGBE_ERR_EEPROM_CHECKSUM;
437 }
Mark Rustade48566962014-07-22 06:50:42 +0000438
439 /* If the user cares, return the calculated checksum */
440 if (checksum_val)
441 *checksum_val = checksum;
442
Don Skidmore735c35a2014-11-29 05:22:48 +0000443out:
444 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Mark Rustade48566962014-07-22 06:50:42 +0000445
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000446 return status;
447}
448
449/**
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800450 * ixgbe_update_eeprom_checksum_X540 - Updates the EEPROM checksum and flash
451 * @hw: pointer to hardware structure
452 *
453 * After writing EEPROM to shadow RAM using EEWR register, software calculates
454 * checksum and updates the EEPROM and instructs the hardware to update
455 * the flash.
456 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800457static s32 ixgbe_update_eeprom_checksum_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800458{
459 s32 status;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000460 u16 checksum;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800461
Mark Rustade48566962014-07-22 06:50:42 +0000462 /* Read the first word from the EEPROM. If this times out or fails, do
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000463 * not continue or we could be in for a very long wait while every
464 * EEPROM read fails
465 */
466 status = hw->eeprom.ops.read(hw, 0, &checksum);
Mark Rustade48566962014-07-22 06:50:42 +0000467 if (status) {
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000468 hw_dbg(hw, "EEPROM read failed\n");
Mark Rustade48566962014-07-22 06:50:42 +0000469 return status;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000470 }
471
Mark Rustade48566962014-07-22 06:50:42 +0000472 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
473 return IXGBE_ERR_SWFW_SYNC;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800474
Don Skidmore735c35a2014-11-29 05:22:48 +0000475 status = hw->eeprom.ops.calc_checksum(hw);
476 if (status < 0)
477 goto out;
478
479 checksum = (u16)(status & 0xffff);
Mark Rustade48566962014-07-22 06:50:42 +0000480
481 /* Do not use hw->eeprom.ops.write because we do not want to
482 * take the synchronization semaphores twice here.
483 */
484 status = ixgbe_write_eewr_generic(hw, IXGBE_EEPROM_CHECKSUM, checksum);
Don Skidmore735c35a2014-11-29 05:22:48 +0000485 if (status)
486 goto out;
Mark Rustade48566962014-07-22 06:50:42 +0000487
Don Skidmore735c35a2014-11-29 05:22:48 +0000488 status = ixgbe_update_flash_X540(hw);
489
490out:
Mark Rustade48566962014-07-22 06:50:42 +0000491 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800492 return status;
493}
494
495/**
496 * ixgbe_update_flash_X540 - Instruct HW to copy EEPROM to Flash device
497 * @hw: pointer to hardware structure
498 *
499 * Set FLUP (bit 23) of the EEC register to instruct Hardware to copy
500 * EEPROM from shadow RAM to the flash device.
501 **/
502static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw)
503{
504 u32 flup;
Mark Rustade90dd262014-07-22 06:51:08 +0000505 s32 status;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800506
507 status = ixgbe_poll_flash_update_done_X540(hw);
508 if (status == IXGBE_ERR_EEPROM) {
509 hw_dbg(hw, "Flash update time out\n");
Mark Rustade90dd262014-07-22 06:51:08 +0000510 return status;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800511 }
512
Don Skidmore9a900ec2015-06-09 17:15:01 -0700513 flup = IXGBE_READ_REG(hw, IXGBE_EEC(hw)) | IXGBE_EEC_FLUP;
514 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), flup);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800515
516 status = ixgbe_poll_flash_update_done_X540(hw);
Emil Tantilov2ea5ea52011-03-12 08:56:38 +0000517 if (status == 0)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800518 hw_dbg(hw, "Flash update complete\n");
519 else
520 hw_dbg(hw, "Flash update time out\n");
521
522 if (hw->revision_id == 0) {
Don Skidmore9a900ec2015-06-09 17:15:01 -0700523 flup = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800524
525 if (flup & IXGBE_EEC_SEC1VAL) {
526 flup |= IXGBE_EEC_FLUP;
Don Skidmore9a900ec2015-06-09 17:15:01 -0700527 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), flup);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800528 }
529
530 status = ixgbe_poll_flash_update_done_X540(hw);
Emil Tantilov2ea5ea52011-03-12 08:56:38 +0000531 if (status == 0)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800532 hw_dbg(hw, "Flash update complete\n");
533 else
534 hw_dbg(hw, "Flash update time out\n");
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800535 }
Mark Rustade90dd262014-07-22 06:51:08 +0000536
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800537 return status;
538}
539
540/**
541 * ixgbe_poll_flash_update_done_X540 - Poll flash update status
542 * @hw: pointer to hardware structure
543 *
544 * Polls the FLUDONE (bit 26) of the EEC Register to determine when the
545 * flash update is done.
546 **/
547static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw)
548{
549 u32 i;
550 u32 reg;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800551
552 for (i = 0; i < IXGBE_FLUDONE_ATTEMPTS; i++) {
Don Skidmore9a900ec2015-06-09 17:15:01 -0700553 reg = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Mark Rustade90dd262014-07-22 06:51:08 +0000554 if (reg & IXGBE_EEC_FLUDONE)
555 return 0;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800556 udelay(5);
557 }
Mark Rustade90dd262014-07-22 06:51:08 +0000558 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800559}
560
561/**
562 * ixgbe_acquire_swfw_sync_X540 - Acquire SWFW semaphore
563 * @hw: pointer to hardware structure
564 * @mask: Mask to specify which semaphore to acquire
565 *
566 * Acquires the SWFW semaphore thought the SW_FW_SYNC register for
567 * the specified function (CSR, PHY0, PHY1, NVM, Flash)
568 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +0000569s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u32 mask)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800570{
Mark Rustad449e21a2015-08-08 16:18:53 -0700571 u32 swmask = mask & IXGBE_GSSR_NVM_PHY_MASK;
572 u32 swi2c_mask = mask & IXGBE_GSSR_I2C_MASK;
573 u32 fwmask = swmask << 5;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800574 u32 timeout = 200;
Mark Rustad449e21a2015-08-08 16:18:53 -0700575 u32 hwmask = 0;
576 u32 swfw_sync;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800577 u32 i;
578
Mark Rustad449e21a2015-08-08 16:18:53 -0700579 if (swmask & IXGBE_GSSR_EEP_SM)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800580 hwmask = IXGBE_GSSR_FLASH_SM;
581
Mark Rustad449e21a2015-08-08 16:18:53 -0700582 /* SW only mask does not have FW bit pair */
583 if (mask & IXGBE_GSSR_SW_MNG_SM)
584 swmask |= IXGBE_GSSR_SW_MNG_SM;
585
586 swmask |= swi2c_mask;
587 fwmask |= swi2c_mask << 2;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800588 for (i = 0; i < timeout; i++) {
Mark Rustad449e21a2015-08-08 16:18:53 -0700589 /* SW NVM semaphore bit is used for access to all
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800590 * SW_FW_SYNC bits (not just NVM)
591 */
592 if (ixgbe_get_swfw_sync_semaphore(hw))
593 return IXGBE_ERR_SWFW_SYNC;
594
Don Skidmore9a900ec2015-06-09 17:15:01 -0700595 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC(hw));
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800596 if (!(swfw_sync & (fwmask | swmask | hwmask))) {
597 swfw_sync |= swmask;
Don Skidmore9a900ec2015-06-09 17:15:01 -0700598 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC(hw), swfw_sync);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800599 ixgbe_release_swfw_sync_semaphore(hw);
Mark Rustad449e21a2015-08-08 16:18:53 -0700600 usleep_range(5000, 6000);
601 return 0;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800602 }
Mark Rustad449e21a2015-08-08 16:18:53 -0700603 /* Firmware currently using resource (fwmask), hardware
604 * currently using resource (hwmask), or other software
605 * thread currently using resource (swmask)
606 */
607 ixgbe_release_swfw_sync_semaphore(hw);
608 usleep_range(5000, 10000);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800609 }
610
Mark Rustad449e21a2015-08-08 16:18:53 -0700611 /* Failed to get SW only semaphore */
612 if (swmask == IXGBE_GSSR_SW_MNG_SM) {
613 hw_dbg(hw, "Failed to get SW only semaphore\n");
614 return IXGBE_ERR_SWFW_SYNC;
615 }
616
617 /* If the resource is not released by the FW/HW the SW can assume that
618 * the FW/HW malfunctions. In that case the SW should set the SW bit(s)
619 * of the requested resource(s) while ignoring the corresponding FW/HW
620 * bits in the SW_FW_SYNC register.
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800621 */
Mark Rustad449e21a2015-08-08 16:18:53 -0700622 if (ixgbe_get_swfw_sync_semaphore(hw))
623 return IXGBE_ERR_SWFW_SYNC;
624 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC(hw));
625 if (swfw_sync & (fwmask | hwmask)) {
626 swfw_sync |= swmask;
627 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC(hw), swfw_sync);
628 ixgbe_release_swfw_sync_semaphore(hw);
629 usleep_range(5000, 6000);
630 return 0;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800631 }
Mark Rustad449e21a2015-08-08 16:18:53 -0700632 /* If the resource is not released by other SW the SW can assume that
633 * the other SW malfunctions. In that case the SW should clear all SW
634 * flags that it does not own and then repeat the whole process once
635 * again.
636 */
637 if (swfw_sync & swmask) {
638 u32 rmask = IXGBE_GSSR_EEP_SM | IXGBE_GSSR_PHY0_SM |
639 IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_MAC_CSR_SM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800640
Mark Rustad449e21a2015-08-08 16:18:53 -0700641 if (swi2c_mask)
642 rmask |= IXGBE_GSSR_I2C_MASK;
643 ixgbe_release_swfw_sync_X540(hw, rmask);
644 ixgbe_release_swfw_sync_semaphore(hw);
645 return IXGBE_ERR_SWFW_SYNC;
646 }
647 ixgbe_release_swfw_sync_semaphore(hw);
648
649 return IXGBE_ERR_SWFW_SYNC;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800650}
651
652/**
653 * ixgbe_release_swfw_sync_X540 - Release SWFW semaphore
654 * @hw: pointer to hardware structure
655 * @mask: Mask to specify which semaphore to release
656 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300657 * Releases the SWFW semaphore through the SW_FW_SYNC register
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800658 * for the specified function (CSR, PHY0, PHY1, EVM, Flash)
659 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +0000660void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u32 mask)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800661{
Mark Rustad449e21a2015-08-08 16:18:53 -0700662 u32 swmask = mask & (IXGBE_GSSR_NVM_PHY_MASK | IXGBE_GSSR_SW_MNG_SM);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800663 u32 swfw_sync;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800664
Mark Rustad449e21a2015-08-08 16:18:53 -0700665 if (mask & IXGBE_GSSR_I2C_MASK)
666 swmask |= mask & IXGBE_GSSR_I2C_MASK;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800667 ixgbe_get_swfw_sync_semaphore(hw);
668
Don Skidmore9a900ec2015-06-09 17:15:01 -0700669 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC(hw));
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800670 swfw_sync &= ~swmask;
Don Skidmore9a900ec2015-06-09 17:15:01 -0700671 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC(hw), swfw_sync);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800672
673 ixgbe_release_swfw_sync_semaphore(hw);
Mark Rustad449e21a2015-08-08 16:18:53 -0700674 usleep_range(5000, 6000);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800675}
676
677/**
Mark Rustadacb1ce22014-07-22 06:50:47 +0000678 * ixgbe_get_swfw_sync_semaphore - Get hardware semaphore
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800679 * @hw: pointer to hardware structure
680 *
681 * Sets the hardware semaphores so SW/FW can gain control of shared resources
Mark Rustadacb1ce22014-07-22 06:50:47 +0000682 */
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800683static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw)
684{
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800685 u32 timeout = 2000;
686 u32 i;
687 u32 swsm;
688
689 /* Get SMBI software semaphore between device drivers first */
690 for (i = 0; i < timeout; i++) {
Mark Rustadacb1ce22014-07-22 06:50:47 +0000691 /* If the SMBI bit is 0 when we read it, then the bit will be
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800692 * set and we have the semaphore
693 */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700694 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM(hw));
Mark Rustadacb1ce22014-07-22 06:50:47 +0000695 if (!(swsm & IXGBE_SWSM_SMBI))
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800696 break;
Mark Rustadd819fc52014-07-22 06:50:36 +0000697 usleep_range(50, 100);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800698 }
699
Mark Rustadacb1ce22014-07-22 06:50:47 +0000700 if (i == timeout) {
701 hw_dbg(hw,
702 "Software semaphore SMBI between device drivers not granted.\n");
703 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800704 }
705
Mark Rustadacb1ce22014-07-22 06:50:47 +0000706 /* Now get the semaphore between SW/FW through the REGSMP bit */
707 for (i = 0; i < timeout; i++) {
Don Skidmore9a900ec2015-06-09 17:15:01 -0700708 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC(hw));
Mark Rustadacb1ce22014-07-22 06:50:47 +0000709 if (!(swsm & IXGBE_SWFW_REGSMP))
710 return 0;
711
712 usleep_range(50, 100);
713 }
714
Mark Rustad5967fe22015-08-08 16:18:59 -0700715 /* Release semaphores and return error if SW NVM semaphore
716 * was not granted because we do not have access to the EEPROM
717 */
718 hw_dbg(hw, "REGSMP Software NVM semaphore not granted\n");
719 ixgbe_release_swfw_sync_semaphore(hw);
Mark Rustadacb1ce22014-07-22 06:50:47 +0000720 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800721}
722
723/**
724 * ixgbe_release_nvm_semaphore - Release hardware semaphore
725 * @hw: pointer to hardware structure
726 *
727 * This function clears hardware semaphore bits.
728 **/
729static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw)
730{
731 u32 swsm;
732
733 /* Release both semaphores by writing 0 to the bits REGSMP and SMBI */
734
Don Skidmore9a900ec2015-06-09 17:15:01 -0700735 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC(hw));
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800736 swsm &= ~IXGBE_SWFW_REGSMP;
Don Skidmore9a900ec2015-06-09 17:15:01 -0700737 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC(hw), swsm);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800738
Don Skidmore9a900ec2015-06-09 17:15:01 -0700739 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM(hw));
Mark Rustadcb2effe2015-04-10 10:36:31 -0700740 swsm &= ~IXGBE_SWSM_SMBI;
Don Skidmore9a900ec2015-06-09 17:15:01 -0700741 IXGBE_WRITE_REG(hw, IXGBE_SWSM(hw), swsm);
Mark Rustadcb2effe2015-04-10 10:36:31 -0700742
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800743 IXGBE_WRITE_FLUSH(hw);
744}
745
Emil Tantilov98508c92011-04-08 01:24:05 +0000746/**
747 * ixgbe_blink_led_start_X540 - Blink LED based on index.
748 * @hw: pointer to hardware structure
749 * @index: led number to blink
750 *
751 * Devices that implement the version 2 interface:
752 * X540
753 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +0000754s32 ixgbe_blink_led_start_X540(struct ixgbe_hw *hw, u32 index)
Emil Tantilov98508c92011-04-08 01:24:05 +0000755{
756 u32 macc_reg;
757 u32 ledctl_reg;
Emil Tantilov8d233632011-10-29 06:54:55 +0000758 ixgbe_link_speed speed;
759 bool link_up;
Emil Tantilov98508c92011-04-08 01:24:05 +0000760
761 /*
Emil Tantilov8d233632011-10-29 06:54:55 +0000762 * Link should be up in order for the blink bit in the LED control
763 * register to work. Force link and speed in the MAC if link is down.
764 * This will be reversed when we stop the blinking.
Emil Tantilov98508c92011-04-08 01:24:05 +0000765 */
Emil Tantilov8d233632011-10-29 06:54:55 +0000766 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches23677ce2012-02-09 11:17:23 +0000767 if (!link_up) {
Emil Tantilov8d233632011-10-29 06:54:55 +0000768 macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
769 macc_reg |= IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS;
770 IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
771 }
Emil Tantilov98508c92011-04-08 01:24:05 +0000772 /* Set the LED to LINK_UP + BLINK. */
773 ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
774 ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
775 ledctl_reg |= IXGBE_LED_BLINK(index);
776 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
777 IXGBE_WRITE_FLUSH(hw);
778
779 return 0;
780}
781
782/**
783 * ixgbe_blink_led_stop_X540 - Stop blinking LED based on index.
784 * @hw: pointer to hardware structure
785 * @index: led number to stop blinking
786 *
787 * Devices that implement the version 2 interface:
788 * X540
789 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +0000790s32 ixgbe_blink_led_stop_X540(struct ixgbe_hw *hw, u32 index)
Emil Tantilov98508c92011-04-08 01:24:05 +0000791{
792 u32 macc_reg;
793 u32 ledctl_reg;
794
795 /* Restore the LED to its default value. */
796 ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
797 ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
798 ledctl_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index);
799 ledctl_reg &= ~IXGBE_LED_BLINK(index);
800 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
801
802 /* Unforce link and speed in the MAC. */
803 macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
804 macc_reg &= ~(IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS);
805 IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
806 IXGBE_WRITE_FLUSH(hw);
807
808 return 0;
809}
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800810static struct ixgbe_mac_operations mac_ops_X540 = {
811 .init_hw = &ixgbe_init_hw_generic,
812 .reset_hw = &ixgbe_reset_hw_X540,
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000813 .start_hw = &ixgbe_start_hw_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800814 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
815 .get_media_type = &ixgbe_get_media_type_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800816 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
817 .get_mac_addr = &ixgbe_get_mac_addr_generic,
818 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +0000819 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800820 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
821 .stop_adapter = &ixgbe_stop_adapter_generic,
822 .get_bus_info = &ixgbe_get_bus_info_generic,
823 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
824 .read_analog_reg8 = NULL,
825 .write_analog_reg8 = NULL,
826 .setup_link = &ixgbe_setup_mac_link_X540,
John Fastabend80605c652011-05-02 12:34:10 +0000827 .set_rxpba = &ixgbe_set_rxpba_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800828 .check_link = &ixgbe_check_mac_link_generic,
829 .get_link_capabilities = &ixgbe_get_copper_link_capabilities_generic,
830 .led_on = &ixgbe_led_on_generic,
831 .led_off = &ixgbe_led_off_generic,
Emil Tantilov98508c92011-04-08 01:24:05 +0000832 .blink_led_start = &ixgbe_blink_led_start_X540,
833 .blink_led_stop = &ixgbe_blink_led_stop_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800834 .set_rar = &ixgbe_set_rar_generic,
835 .clear_rar = &ixgbe_clear_rar_generic,
836 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +0000837 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800838 .clear_vmdq = &ixgbe_clear_vmdq_generic,
839 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800840 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
841 .enable_mc = &ixgbe_enable_mc_generic,
842 .disable_mc = &ixgbe_disable_mc_generic,
843 .clear_vfta = &ixgbe_clear_vfta_generic,
844 .set_vfta = &ixgbe_set_vfta_generic,
845 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +0000846 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800847 .init_uta_tables = &ixgbe_init_uta_tables_generic,
848 .setup_sfp = NULL,
Greg Rose3377eba792010-12-07 08:16:45 +0000849 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
850 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +0000851 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X540,
852 .release_swfw_sync = &ixgbe_release_swfw_sync_X540,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +0000853 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
854 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000855 .get_thermal_sensor_data = NULL,
856 .init_thermal_sensor_thresh = NULL,
Don Skidmore429d6a32014-02-27 20:32:41 -0800857 .prot_autoc_read = &prot_autoc_read_generic,
858 .prot_autoc_write = &prot_autoc_write_generic,
Don Skidmore1f9ac572015-03-13 13:54:30 -0700859 .enable_rx = &ixgbe_enable_rx_generic,
860 .disable_rx = &ixgbe_disable_rx_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800861};
862
863static struct ixgbe_eeprom_operations eeprom_ops_X540 = {
864 .init_params = &ixgbe_init_eeprom_params_X540,
865 .read = &ixgbe_read_eerd_X540,
Emil Tantilov68c70052011-04-20 08:49:06 +0000866 .read_buffer = &ixgbe_read_eerd_buffer_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800867 .write = &ixgbe_write_eewr_X540,
Emil Tantilov68c70052011-04-20 08:49:06 +0000868 .write_buffer = &ixgbe_write_eewr_buffer_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800869 .calc_checksum = &ixgbe_calc_eeprom_checksum_X540,
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000870 .validate_checksum = &ixgbe_validate_eeprom_checksum_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800871 .update_checksum = &ixgbe_update_eeprom_checksum_X540,
872};
873
874static struct ixgbe_phy_operations phy_ops_X540 = {
875 .identify = &ixgbe_identify_phy_generic,
876 .identify_sfp = &ixgbe_identify_sfp_module_generic,
877 .init = NULL,
Don Skidmoreb60c5dd2011-02-18 19:29:46 +0000878 .reset = NULL,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800879 .read_reg = &ixgbe_read_phy_reg_generic,
880 .write_reg = &ixgbe_write_phy_reg_generic,
881 .setup_link = &ixgbe_setup_phy_link_generic,
882 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
883 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
884 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +0000885 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800886 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
887 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
888 .check_overtemp = &ixgbe_tn_check_overtemp,
Don Skidmore961fac82015-06-09 16:09:47 -0700889 .set_phy_power = &ixgbe_set_copper_phy_power,
Emil Tantilov3e7307f2011-09-21 09:02:50 +0000890 .get_firmware_version = &ixgbe_get_phy_firmware_version_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800891};
892
Don Skidmore9a900ec2015-06-09 17:15:01 -0700893static const u32 ixgbe_mvals_X540[IXGBE_MVALS_IDX_LIMIT] = {
894 IXGBE_MVALS_INIT(X540)
895};
896
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800897struct ixgbe_info ixgbe_X540_info = {
898 .mac = ixgbe_mac_X540,
899 .get_invariants = &ixgbe_get_invariants_X540,
900 .mac_ops = &mac_ops_X540,
901 .eeprom_ops = &eeprom_ops_X540,
902 .phy_ops = &phy_ops_X540,
903 .mbx_ops = &mbx_ops_generic,
Don Skidmore9a900ec2015-06-09 17:15:01 -0700904 .mvals = ixgbe_mvals_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800905};