blob: 299271a4953c82d438ff31b9685f3850bff0efda [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Bartosz Golaszewski707188f2017-05-31 18:06:56 +020025#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include <asm/irq.h>
28#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010029#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010031struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040032struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080033struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000034enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/*
37 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070038 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010039 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070040 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010041 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000049 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010055 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020060 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010061 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090066 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010067 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
Mika Westerberg92068d12015-10-01 15:54:52 +030071 * IRQ_NESTED_THREAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010072 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010073 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
Thomas Gleixnere9849772015-10-09 23:28:58 +020076 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010078enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000087 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010088
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010089 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070090
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010091 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090099 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100100 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100101 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixnere9849772015-10-09 23:28:58 +0200102 IRQ_DISABLE_UNLAZY = (1 << 19),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100103};
Thomas Gleixner950f44272007-02-16 01:27:24 -0800104
Thomas Gleixner44247182010-09-28 10:40:18 +0200105#define IRQF_MODIFY_MASK \
106 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100107 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100108 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
Thomas Gleixnere9849772015-10-09 23:28:58 +0200109 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
Thomas Gleixner44247182010-09-28 10:40:18 +0200110
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100111#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
112
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100113/*
114 * Return value for chip->irq_set_affinity()
115 *
Jiang Liu9df872f2015-06-03 11:47:50 +0800116 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
117 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800118 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
119 * support stacked irqchips, which indicates skipping
120 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100121 */
122enum {
123 IRQ_SET_MASK_OK = 0,
124 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800125 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100126};
127
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700128struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600129struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700130
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700131/**
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800132 * struct irq_common_data - per irq data shared by all irqchips
133 * @state_use_accessors: status information for irq chip functions.
134 * Use accessor functions to deal with it
Jiang Liu449e9ca2015-06-01 16:05:16 +0800135 * @node: node index useful for balancing
Jiang Liuaf7080e2015-06-01 16:05:21 +0800136 * @handler_data: per-IRQ data for the irq_chip methods
Qais Yousef955bfe52015-12-08 13:20:17 +0000137 * @affinity: IRQ affinity on SMP. If this is an IPI
138 * related irq, then this is the mask of the
139 * CPUs to which an IPI can be sent.
Jiang Liub2377212015-06-01 16:05:43 +0800140 * @msi_desc: MSI descriptor
Qais Youseff256c9a2015-12-08 13:20:16 +0000141 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800142 */
143struct irq_common_data {
Boqun Fengb3542862015-12-29 12:18:48 +0800144 unsigned int __private state_use_accessors;
Jiang Liu449e9ca2015-06-01 16:05:16 +0800145#ifdef CONFIG_NUMA
146 unsigned int node;
147#endif
Jiang Liuaf7080e2015-06-01 16:05:21 +0800148 void *handler_data;
Jiang Liub2377212015-06-01 16:05:43 +0800149 struct msi_desc *msi_desc;
Jiang Liu9df872f2015-06-03 11:47:50 +0800150 cpumask_var_t affinity;
Qais Youseff256c9a2015-12-08 13:20:16 +0000151#ifdef CONFIG_GENERIC_IRQ_IPI
152 unsigned int ipi_offset;
153#endif
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800154};
155
156/**
157 * struct irq_data - per irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000158 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000159 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600160 * @hwirq: hardware interrupt number, local to the interrupt domain
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800161 * @common: point to data shared by all irqchips
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000162 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600163 * @domain: Interrupt translation domain; responsible for mapping
164 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800165 * @parent_data: pointer to parent struct irq_data to support hierarchy
166 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000167 * @chip_data: platform-specific per-chip private data for the chip
168 * methods, to allow shared chip implementations
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000169 */
170struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000171 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000172 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600173 unsigned long hwirq;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800174 struct irq_common_data *common;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000175 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600176 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800177#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
178 struct irq_data *parent_data;
179#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000180 void *chip_data;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000181};
182
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100183/*
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800184 * Bit masks for irq_common_data.state_use_accessors
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100185 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100186 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100187 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Marc Zyngier08d85f32017-01-17 16:00:48 +0000188 * IRQD_ACTIVATED - Interrupt has already been activated
Thomas Gleixnera0056772011-02-08 17:11:03 +0100189 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
190 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100191 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100192 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100193 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
194 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100195 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
196 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200197 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
198 * IRQD_IRQ_MASKED - Masked state of the interrupt
199 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200200 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200201 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
Thomas Gleixner9c255582016-07-04 17:39:23 +0900202 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
Thomas Gleixner1bb04012017-06-20 01:37:18 +0200203 * IRQD_IRQ_STARTED - Startup state of the interrupt
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100204 */
205enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100206 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100207 IRQD_SETAFFINITY_PENDING = (1 << 8),
Marc Zyngier08d85f32017-01-17 16:00:48 +0000208 IRQD_ACTIVATED = (1 << 9),
Thomas Gleixnera0056772011-02-08 17:11:03 +0100209 IRQD_NO_BALANCING = (1 << 10),
210 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100211 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100212 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100213 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100214 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200215 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200216 IRQD_IRQ_MASKED = (1 << 17),
217 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200218 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200219 IRQD_FORWARDED_TO_VCPU = (1 << 20),
Thomas Gleixner9c255582016-07-04 17:39:23 +0900220 IRQD_AFFINITY_MANAGED = (1 << 21),
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200221 IRQD_IRQ_STARTED = (1 << 22),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100222};
223
Boqun Fengb3542862015-12-29 12:18:48 +0800224#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800225
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100226static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
227{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800228 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100229}
230
Thomas Gleixnera0056772011-02-08 17:11:03 +0100231static inline bool irqd_is_per_cpu(struct irq_data *d)
232{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800233 return __irqd_to_state(d) & IRQD_PER_CPU;
Thomas Gleixnera0056772011-02-08 17:11:03 +0100234}
235
236static inline bool irqd_can_balance(struct irq_data *d)
237{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800238 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
Thomas Gleixnera0056772011-02-08 17:11:03 +0100239}
240
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100241static inline bool irqd_affinity_was_set(struct irq_data *d)
242{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800243 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100244}
245
Thomas Gleixneree38c042011-03-28 17:11:13 +0200246static inline void irqd_mark_affinity_was_set(struct irq_data *d)
247{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800248 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
Thomas Gleixneree38c042011-03-28 17:11:13 +0200249}
250
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100251static inline u32 irqd_get_trigger_type(struct irq_data *d)
252{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800253 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100254}
255
256/*
257 * Must only be called inside irq_chip.irq_set_type() functions.
258 */
259static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
260{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800261 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
262 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100263}
264
265static inline bool irqd_is_level_type(struct irq_data *d)
266{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800267 return __irqd_to_state(d) & IRQD_LEVEL;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100268}
269
Thomas Gleixner7f942262011-02-10 19:46:26 +0100270static inline bool irqd_is_wakeup_set(struct irq_data *d)
271{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800272 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
Thomas Gleixner7f942262011-02-10 19:46:26 +0100273}
274
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100275static inline bool irqd_can_move_in_process_context(struct irq_data *d)
276{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800277 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100278}
279
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200280static inline bool irqd_irq_disabled(struct irq_data *d)
281{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800282 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200283}
284
Thomas Gleixner32f41252011-03-28 14:10:52 +0200285static inline bool irqd_irq_masked(struct irq_data *d)
286{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800287 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200288}
289
290static inline bool irqd_irq_inprogress(struct irq_data *d)
291{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800292 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200293}
294
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200295static inline bool irqd_is_wakeup_armed(struct irq_data *d)
296{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800297 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200298}
299
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200300static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
301{
302 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
303}
304
305static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
306{
307 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
308}
309
310static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
311{
312 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
313}
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200314
Thomas Gleixner9c255582016-07-04 17:39:23 +0900315static inline bool irqd_affinity_is_managed(struct irq_data *d)
316{
317 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
318}
319
Marc Zyngier08d85f32017-01-17 16:00:48 +0000320static inline bool irqd_is_activated(struct irq_data *d)
321{
322 return __irqd_to_state(d) & IRQD_ACTIVATED;
323}
324
325static inline void irqd_set_activated(struct irq_data *d)
326{
327 __irqd_to_state(d) |= IRQD_ACTIVATED;
328}
329
330static inline void irqd_clr_activated(struct irq_data *d)
331{
332 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
333}
334
Thomas Gleixner201d7f42017-05-31 11:58:32 +0200335static inline bool irqd_is_started(struct irq_data *d)
336{
337 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
338}
339
Boqun Fengb3542862015-12-29 12:18:48 +0800340#undef __irqd_to_state
341
Grant Likelya699e4e2012-04-03 07:11:04 -0600342static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
343{
344 return d->hwirq;
345}
346
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000347/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700348 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700349 *
Jon Hunterbe45beb2016-06-07 16:12:29 +0100350 * @parent_device: pointer to parent device for irqchip
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700351 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000352 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
353 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
354 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
355 * @irq_disable: disable the interrupt
356 * @irq_ack: start of a new interrupt
357 * @irq_mask: mask an interrupt source
358 * @irq_mask_ack: ack and mask an interrupt source
359 * @irq_unmask: unmask an interrupt source
360 * @irq_eoi: end of interrupt
361 * @irq_set_affinity: set the CPU affinity on SMP machines
362 * @irq_retrigger: resend an IRQ to the CPU
363 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
364 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
365 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
366 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700367 * @irq_cpu_online: configure an interrupt source for a secondary CPU
368 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700369 * @irq_suspend: function called from core code on suspend once per
370 * chip, when one or more interrupts are installed
371 * @irq_resume: function called from core code on resume once per chip,
372 * when one ore more interrupts are installed
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200373 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000374 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100375 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100376 * @irq_request_resources: optional to request resources before calling
377 * any other callback related to this irq
378 * @irq_release_resources: optional to release resources acquired with
379 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800380 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800381 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000382 * @irq_get_irqchip_state: return the internal state of an interrupt
383 * @irq_set_irqchip_state: set the internal state of a interrupt
Jiang Liu0a4377d2015-05-19 17:07:14 +0800384 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000385 * @ipi_send_single: send a single IPI to destination cpus
386 * @ipi_send_mask: send an IPI to destination cpus in cpumask
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100387 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700389struct irq_chip {
Jon Hunterbe45beb2016-06-07 16:12:29 +0100390 struct device *parent_device;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700391 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000392 unsigned int (*irq_startup)(struct irq_data *data);
393 void (*irq_shutdown)(struct irq_data *data);
394 void (*irq_enable)(struct irq_data *data);
395 void (*irq_disable)(struct irq_data *data);
396
397 void (*irq_ack)(struct irq_data *data);
398 void (*irq_mask)(struct irq_data *data);
399 void (*irq_mask_ack)(struct irq_data *data);
400 void (*irq_unmask)(struct irq_data *data);
401 void (*irq_eoi)(struct irq_data *data);
402
403 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
404 int (*irq_retrigger)(struct irq_data *data);
405 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
406 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
407
408 void (*irq_bus_lock)(struct irq_data *data);
409 void (*irq_bus_sync_unlock)(struct irq_data *data);
410
David Daney0fdb4b22011-03-25 12:38:49 -0700411 void (*irq_cpu_online)(struct irq_data *data);
412 void (*irq_cpu_offline)(struct irq_data *data);
413
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200414 void (*irq_suspend)(struct irq_data *data);
415 void (*irq_resume)(struct irq_data *data);
416 void (*irq_pm_shutdown)(struct irq_data *data);
417
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000418 void (*irq_calc_mask)(struct irq_data *data);
419
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100420 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100421 int (*irq_request_resources)(struct irq_data *data);
422 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100423
Jiang Liu515085e2014-11-06 22:20:17 +0800424 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800425 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800426
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000427 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
428 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
429
Jiang Liu0a4377d2015-05-19 17:07:14 +0800430 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
431
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000432 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
433 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
434
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100435 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436};
437
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100438/*
439 * irq_chip specific flags
440 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100441 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
442 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100443 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200444 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
445 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530446 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100447 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100448 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100449 */
450enum {
451 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100452 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100453 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200454 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530455 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200456 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100457 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100458};
459
Thomas Gleixnere1447102010-10-01 16:03:45 +0200460#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200461
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700462/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700463 * Pick up the arch-dependent methods:
464 */
465#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200467#ifndef NR_IRQS_LEGACY
468# define NR_IRQS_LEGACY 0
469#endif
470
Thomas Gleixner1318a482010-09-27 21:01:37 +0200471#ifndef ARCH_IRQ_INIT_FLAGS
472# define ARCH_IRQ_INIT_FLAGS 0
473#endif
474
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100475#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200476
Thomas Gleixnere1447102010-10-01 16:03:45 +0200477struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700478extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900479extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100480extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
481extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
David Daney0fdb4b22011-03-25 12:38:49 -0700483extern void irq_cpu_online(void);
484extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000485extern int irq_set_affinity_locked(struct irq_data *data,
486 const struct cpumask *cpumask, bool force);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800487extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
David Daney0fdb4b22011-03-25 12:38:49 -0700488
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800489extern void irq_migrate_all_off_this_cpu(void);
490
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200491#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100492void irq_move_irq(struct irq_data *data);
493void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnerf0383c22017-06-20 01:37:29 +0200494void irq_force_complete_move(struct irq_desc *desc);
Thomas Gleixnercdd16362017-06-20 01:37:19 +0200495bool irq_fixup_move_pending(struct irq_desc *desc, bool force_clear);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200496#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100497static inline void irq_move_irq(struct irq_data *data) { }
498static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnerf0383c22017-06-20 01:37:29 +0200499static inline void irq_force_complete_move(struct irq_desc *desc) { }
Thomas Gleixnercdd16362017-06-20 01:37:19 +0200500static inline bool irq_fixup_move_pending(struct irq_desc *desc, bool fclear)
501{
502 return false;
503}
Thomas Gleixnere1447102010-10-01 16:03:45 +0200504#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700508#ifdef CONFIG_HARDIRQS_SW_RESEND
509int irq_set_parent(int irq, int parent_irq);
510#else
511static inline int irq_set_parent(int irq, int parent_irq)
512{
513 return 0;
514}
515#endif
516
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700517/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700518 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100519 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700520 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200521extern void handle_level_irq(struct irq_desc *desc);
522extern void handle_fasteoi_irq(struct irq_desc *desc);
523extern void handle_edge_irq(struct irq_desc *desc);
524extern void handle_edge_eoi_irq(struct irq_desc *desc);
525extern void handle_simple_irq(struct irq_desc *desc);
Keith Buschedd14cf2016-06-17 16:00:20 -0600526extern void handle_untracked_irq(struct irq_desc *desc);
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200527extern void handle_percpu_irq(struct irq_desc *desc);
528extern void handle_percpu_devid_irq(struct irq_desc *desc);
529extern void handle_bad_irq(struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100530extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700531
Jiang Liu515085e2014-11-06 22:20:17 +0800532extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jon Hunterbe45beb2016-06-07 16:12:29 +0100533extern int irq_chip_pm_get(struct irq_data *data);
534extern int irq_chip_pm_put(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800535#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
Stefan Agner3cfeffc2015-05-16 11:44:14 +0200536extern void irq_chip_enable_parent(struct irq_data *data);
537extern void irq_chip_disable_parent(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800538extern void irq_chip_ack_parent(struct irq_data *data);
539extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800540extern void irq_chip_mask_parent(struct irq_data *data);
541extern void irq_chip_unmask_parent(struct irq_data *data);
542extern void irq_chip_eoi_parent(struct irq_data *data);
543extern int irq_chip_set_affinity_parent(struct irq_data *data,
544 const struct cpumask *dest,
545 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000546extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800547extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
548 void *vcpu_info);
Grygorii Strashkob7560de2015-08-14 15:20:26 +0300549extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
Jiang Liu85f08c12014-11-06 22:20:16 +0800550#endif
551
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700552/* Handling of unhandled and spurious interrupts: */
Jiang Liu0dcdbc92015-06-04 12:13:28 +0800553extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700555
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700556/* Enable/disable irq debugging output: */
557extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700559/* Checks whether the interrupt can be requested by request_irq(): */
560extern int can_request_irq(unsigned int irq, unsigned long irqflags);
561
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100562/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700563extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100564extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700565
566extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100567irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700568 irq_flow_handler_t handle, const char *name);
569
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100570static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
571 irq_flow_handler_t handle)
572{
573 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
574}
575
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100576extern int irq_set_percpu_devid(unsigned int irq);
Marc Zyngier222df542016-04-11 09:57:52 +0100577extern int irq_set_percpu_devid_partition(unsigned int irq,
578 const struct cpumask *affinity);
579extern int irq_get_percpu_devid_partition(unsigned int irq,
580 struct cpumask *affinity);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100581
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700582extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100583__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700584 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700585
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700586static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100587irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700588{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100589 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700590}
591
592/*
593 * Set a highlevel chained flow handler for a given IRQ.
594 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900595 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700596 */
597static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100598irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700599{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100600 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700601}
602
Russell King3b0f95b2015-06-16 23:06:20 +0100603/*
604 * Set a highlevel chained flow handler and its data for a given IRQ.
605 * (a chained handler is automatically enabled and set to
606 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
607 */
608void
609irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
610 void *data);
611
Thomas Gleixner44247182010-09-28 10:40:18 +0200612void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
613
614static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
615{
616 irq_modify_status(irq, 0, set);
617}
618
619static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
620{
621 irq_modify_status(irq, clr, 0);
622}
623
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100624static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200625{
626 irq_modify_status(irq, 0, IRQ_NOPROBE);
627}
628
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100629static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200630{
631 irq_modify_status(irq, IRQ_NOPROBE, 0);
632}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800633
Paul Mundt7f1b1242011-04-07 06:01:44 +0900634static inline void irq_set_nothread(unsigned int irq)
635{
636 irq_modify_status(irq, 0, IRQ_NOTHREAD);
637}
638
639static inline void irq_set_thread(unsigned int irq)
640{
641 irq_modify_status(irq, IRQ_NOTHREAD, 0);
642}
643
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100644static inline void irq_set_nested_thread(unsigned int irq, bool nest)
645{
646 if (nest)
647 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
648 else
649 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
650}
651
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100652static inline void irq_set_percpu_devid_flags(unsigned int irq)
653{
654 irq_set_status_flags(irq,
655 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
656 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
657}
658
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700659/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100660extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
661extern int irq_set_handler_data(unsigned int irq, void *data);
662extern int irq_set_chip_data(unsigned int irq, void *data);
663extern int irq_set_irq_type(unsigned int irq, unsigned int type);
664extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100665extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
666 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200667extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700668
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100669static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200670{
671 struct irq_data *d = irq_get_irq_data(irq);
672 return d ? d->chip : NULL;
673}
674
675static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
676{
677 return d->chip;
678}
679
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100680static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200681{
682 struct irq_data *d = irq_get_irq_data(irq);
683 return d ? d->chip_data : NULL;
684}
685
686static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
687{
688 return d->chip_data;
689}
690
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100691static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200692{
693 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liuaf7080e2015-06-01 16:05:21 +0800694 return d ? d->common->handler_data : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200695}
696
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100697static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200698{
Jiang Liuaf7080e2015-06-01 16:05:21 +0800699 return d->common->handler_data;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200700}
701
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100702static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200703{
704 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liub2377212015-06-01 16:05:43 +0800705 return d ? d->common->msi_desc : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200706}
707
Jiang Liuc391f262015-06-01 16:05:41 +0800708static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200709{
Jiang Liub2377212015-06-01 16:05:43 +0800710 return d->common->msi_desc;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200711}
712
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200713static inline u32 irq_get_trigger_type(unsigned int irq)
714{
715 struct irq_data *d = irq_get_irq_data(irq);
716 return d ? irqd_get_trigger_type(d) : 0;
717}
718
Jiang Liu449e9ca2015-06-01 16:05:16 +0800719static inline int irq_common_data_get_node(struct irq_common_data *d)
720{
721#ifdef CONFIG_NUMA
722 return d->node;
723#else
724 return 0;
725#endif
726}
727
Jiang Liu67830112015-06-01 16:05:13 +0800728static inline int irq_data_get_node(struct irq_data *d)
729{
Jiang Liu449e9ca2015-06-01 16:05:16 +0800730 return irq_common_data_get_node(d->common);
Jiang Liu67830112015-06-01 16:05:13 +0800731}
732
Jiang Liuc64301a2015-06-01 16:05:23 +0800733static inline struct cpumask *irq_get_affinity_mask(int irq)
734{
735 struct irq_data *d = irq_get_irq_data(irq);
736
Jiang Liu9df872f2015-06-03 11:47:50 +0800737 return d ? d->common->affinity : NULL;
Jiang Liuc64301a2015-06-01 16:05:23 +0800738}
739
740static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
741{
Jiang Liu9df872f2015-06-03 11:47:50 +0800742 return d->common->affinity;
Jiang Liuc64301a2015-06-01 16:05:23 +0800743}
744
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200745unsigned int arch_dynirq_lower_bound(unsigned int from);
746
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200747int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900748 struct module *owner, const struct cpumask *affinity);
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200749
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100750int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
751 unsigned int cnt, int node, struct module *owner,
752 const struct cpumask *affinity);
753
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400754/* use macros to avoid needing export.h for THIS_MODULE */
755#define irq_alloc_descs(irq, from, cnt, node) \
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900756 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400757
758#define irq_alloc_desc(node) \
759 irq_alloc_descs(-1, 0, 1, node)
760
761#define irq_alloc_desc_at(at, node) \
762 irq_alloc_descs(at, at, 1, node)
763
764#define irq_alloc_desc_from(from, node) \
765 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200766
Alexander Gordeev51906e72012-11-19 16:01:29 +0100767#define irq_alloc_descs_from(from, cnt, node) \
768 irq_alloc_descs(-1, from, cnt, node)
769
Bartosz Golaszewski2b5e7732017-02-10 13:23:23 +0100770#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
771 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
772
773#define devm_irq_alloc_desc(dev, node) \
774 devm_irq_alloc_descs(dev, -1, 0, 1, node)
775
776#define devm_irq_alloc_desc_at(dev, at, node) \
777 devm_irq_alloc_descs(dev, at, at, 1, node)
778
779#define devm_irq_alloc_desc_from(dev, from, node) \
780 devm_irq_alloc_descs(dev, -1, from, 1, node)
781
782#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
783 devm_irq_alloc_descs(dev, -1, from, cnt, node)
784
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200785void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200786static inline void irq_free_desc(unsigned int irq)
787{
788 irq_free_descs(irq, 1);
789}
790
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000791#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
792unsigned int irq_alloc_hwirqs(int cnt, int node);
793static inline unsigned int irq_alloc_hwirq(int node)
794{
795 return irq_alloc_hwirqs(1, node);
796}
797void irq_free_hwirqs(unsigned int from, int cnt);
798static inline void irq_free_hwirq(unsigned int irq)
799{
800 return irq_free_hwirqs(irq, 1);
801}
802int arch_setup_hwirq(unsigned int irq, int node);
803void arch_teardown_hwirq(unsigned int irq);
804#endif
805
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000806#ifdef CONFIG_GENERIC_IRQ_LEGACY
807void irq_init_desc(unsigned int irq);
808#endif
809
Thomas Gleixner7d828062011-04-03 11:42:53 +0200810/**
811 * struct irq_chip_regs - register offsets for struct irq_gci
812 * @enable: Enable register offset to reg_base
813 * @disable: Disable register offset to reg_base
814 * @mask: Mask register offset to reg_base
815 * @ack: Ack register offset to reg_base
816 * @eoi: Eoi register offset to reg_base
817 * @type: Type configuration register offset to reg_base
818 * @polarity: Polarity configuration register offset to reg_base
819 */
820struct irq_chip_regs {
821 unsigned long enable;
822 unsigned long disable;
823 unsigned long mask;
824 unsigned long ack;
825 unsigned long eoi;
826 unsigned long type;
827 unsigned long polarity;
828};
829
830/**
831 * struct irq_chip_type - Generic interrupt chip instance for a flow type
832 * @chip: The real interrupt chip which provides the callbacks
833 * @regs: Register offsets for this chip
834 * @handler: Flow handler associated with this chip
835 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000836 * @mask_cache_priv: Cached mask register private to the chip type
837 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200838 *
839 * A irq_generic_chip can have several instances of irq_chip_type when
840 * it requires different functions and register offsets for different
841 * flow types.
842 */
843struct irq_chip_type {
844 struct irq_chip chip;
845 struct irq_chip_regs regs;
846 irq_flow_handler_t handler;
847 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000848 u32 mask_cache_priv;
849 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200850};
851
852/**
853 * struct irq_chip_generic - Generic irq chip data structure
854 * @lock: Lock to protect register and cache data access
855 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800856 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
857 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700858 * @suspend: Function called from core code on suspend once per
859 * chip; can be useful instead of irq_chip::suspend to
860 * handle chip details even when no interrupts are in use
861 * @resume: Function called from core code on resume once per chip;
862 * can be useful instead of irq_chip::suspend to handle
863 * chip details even when no interrupts are in use
Thomas Gleixner7d828062011-04-03 11:42:53 +0200864 * @irq_base: Interrupt base nr for this chip
865 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000866 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200867 * @type_cache: Cached type register
868 * @polarity_cache: Cached polarity register
869 * @wake_enabled: Interrupt can wakeup from suspend
870 * @wake_active: Interrupt is marked as an wakeup from suspend source
871 * @num_ct: Number of available irq_chip_type instances (usually 1)
872 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000873 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100874 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000875 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200876 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200877 * @chip_types: Array of interrupt irq_chip_types
878 *
879 * Note, that irq_chip_generic can have multiple irq_chip_type
880 * implementations which can be associated to a particular irq line of
881 * an irq_chip_generic instance. That allows to share and protect
882 * state in an irq_chip_generic instance when we need to implement
883 * different flow mechanisms (level/edge) for it.
884 */
885struct irq_chip_generic {
886 raw_spinlock_t lock;
887 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800888 u32 (*reg_readl)(void __iomem *addr);
889 void (*reg_writel)(u32 val, void __iomem *addr);
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700890 void (*suspend)(struct irq_chip_generic *gc);
891 void (*resume)(struct irq_chip_generic *gc);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200892 unsigned int irq_base;
893 unsigned int irq_cnt;
894 u32 mask_cache;
895 u32 type_cache;
896 u32 polarity_cache;
897 u32 wake_enabled;
898 u32 wake_active;
899 unsigned int num_ct;
900 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000901 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100902 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000903 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200904 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200905 struct irq_chip_type chip_types[0];
906};
907
908/**
909 * enum irq_gc_flags - Initialization flags for generic irq chips
910 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
911 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
912 * irq chips which need to call irq_set_wake() on
913 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000914 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000915 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800916 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200917 */
918enum irq_gc_flags {
919 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
920 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000921 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000922 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800923 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200924};
925
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000926/*
927 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
928 * @irqs_per_chip: Number of interrupts per chip
929 * @num_chips: Number of chips
930 * @irq_flags_to_set: IRQ* flags to set on irq setup
931 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
932 * @gc_flags: Generic chip specific setup flags
933 * @gc: Array of pointers to generic interrupt chips
934 */
935struct irq_domain_chip_generic {
936 unsigned int irqs_per_chip;
937 unsigned int num_chips;
938 unsigned int irq_flags_to_clear;
939 unsigned int irq_flags_to_set;
940 enum irq_gc_flags gc_flags;
941 struct irq_chip_generic *gc[0];
942};
943
Thomas Gleixner7d828062011-04-03 11:42:53 +0200944/* Generic chip callback functions */
945void irq_gc_noop(struct irq_data *d);
946void irq_gc_mask_disable_reg(struct irq_data *d);
947void irq_gc_mask_set_bit(struct irq_data *d);
948void irq_gc_mask_clr_bit(struct irq_data *d);
949void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400950void irq_gc_ack_set_bit(struct irq_data *d);
951void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200952void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
953void irq_gc_eoi(struct irq_data *d);
954int irq_gc_set_wake(struct irq_data *d, unsigned int on);
955
956/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200957int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
958 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200959struct irq_chip_generic *
960irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
961 void __iomem *reg_base, irq_flow_handler_t handler);
962void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
963 enum irq_gc_flags flags, unsigned int clr,
964 unsigned int set);
965int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200966void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
967 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200968
Bartosz Golaszewski1c3e3632017-05-31 18:06:59 +0200969struct irq_chip_generic *
970devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
971 unsigned int irq_base, void __iomem *reg_base,
972 irq_flow_handler_t handler);
Bartosz Golaszewski30fd8fc2017-05-31 18:07:00 +0200973int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
974 u32 msk, enum irq_gc_flags flags,
975 unsigned int clr, unsigned int set);
Bartosz Golaszewski1c3e3632017-05-31 18:06:59 +0200976
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000977struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000978
Sebastian Friasf88eecf2016-08-16 16:05:08 +0200979int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
980 int num_ct, const char *name,
981 irq_flow_handler_t handler,
982 unsigned int clr, unsigned int set,
983 enum irq_gc_flags flags);
984
985#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
986 handler, clr, set, flags) \
987({ \
988 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
989 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
990 handler, clr, set, flags); \
991})
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000992
Bartosz Golaszewski707188f2017-05-31 18:06:56 +0200993static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
994{
995 kfree(gc);
996}
997
Bartosz Golaszewski32bb6cb2017-05-31 18:06:57 +0200998static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
999 u32 msk, unsigned int clr,
1000 unsigned int set)
1001{
1002 irq_remove_generic_chip(gc, msk, clr, set);
1003 irq_free_generic_chip(gc);
1004}
1005
Thomas Gleixner7d828062011-04-03 11:42:53 +02001006static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1007{
1008 return container_of(d->chip, struct irq_chip_type, chip);
1009}
1010
1011#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1012
1013#ifdef CONFIG_SMP
1014static inline void irq_gc_lock(struct irq_chip_generic *gc)
1015{
1016 raw_spin_lock(&gc->lock);
1017}
1018
1019static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1020{
1021 raw_spin_unlock(&gc->lock);
1022}
1023#else
1024static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1025static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1026#endif
1027
Boris Brezillonebf9ff72016-09-13 15:58:28 +02001028/*
1029 * The irqsave variants are for usage in non interrupt code. Do not use
1030 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1031 */
1032#define irq_gc_lock_irqsave(gc, flags) \
1033 raw_spin_lock_irqsave(&(gc)->lock, flags)
1034
1035#define irq_gc_unlock_irqrestore(gc, flags) \
1036 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1037
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001038static inline void irq_reg_writel(struct irq_chip_generic *gc,
1039 u32 val, int reg_offset)
1040{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001041 if (gc->reg_writel)
1042 gc->reg_writel(val, gc->reg_base + reg_offset);
1043 else
1044 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001045}
1046
1047static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1048 int reg_offset)
1049{
Kevin Cernekee2b280372014-11-06 22:44:18 -08001050 if (gc->reg_readl)
1051 return gc->reg_readl(gc->reg_base + reg_offset);
1052 else
1053 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -08001054}
1055
Qais Yousefd17bf242015-12-08 13:20:19 +00001056/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1057#define INVALID_HWIRQ (~0UL)
Qais Youseff9bce792015-12-08 13:20:20 +00001058irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
Qais Yousef3b8e29a2015-12-08 13:20:22 +00001059int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1060int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1061int ipi_send_single(unsigned int virq, unsigned int cpu);
1062int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
Qais Yousefd17bf242015-12-08 13:20:19 +00001063
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001064#endif /* _LINUX_IRQ_H */