blob: 1b4fe4e1972130e3687f6d2090265ce42f699878 [file] [log] [blame]
Nicolas Ferre7c661392014-09-15 18:15:56 +02001/*
2 * sama5d4.dtsi - Device Tree Include file for SAMA5D4 family SoC
3 *
4 * Copyright (C) 2014 Atmel,
5 * 2014 Nicolas Ferre <nicolas.ferre@atmel.com>
6 *
7 * This file is dual-licensed: you can use it either under the terms
8 * of the GPL or the X11 license, at your option. Note that this dual
9 * licensing only applies to this file, and not this project as a
10 * whole.
11 *
Nicolas Ferre1d2a0562014-11-19 14:52:05 +010012 * a) This file is free software; you can redistribute it and/or
Nicolas Ferre7c661392014-09-15 18:15:56 +020013 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of the
15 * License, or (at your option) any later version.
16 *
Nicolas Ferre1d2a0562014-11-19 14:52:05 +010017 * This file is distributed in the hope that it will be useful,
Nicolas Ferre7c661392014-09-15 18:15:56 +020018 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * Or, alternatively,
23 *
24 * b) Permission is hereby granted, free of charge, to any person
25 * obtaining a copy of this software and associated documentation
26 * files (the "Software"), to deal in the Software without
27 * restriction, including without limitation the rights to use,
28 * copy, modify, merge, publish, distribute, sublicense, and/or
29 * sell copies of the Software, and to permit persons to whom the
30 * Software is furnished to do so, subject to the following
31 * conditions:
32 *
33 * The above copyright notice and this permission notice shall be
34 * included in all copies or substantial portions of the Software.
35 *
36 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
37 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
38 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
39 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
40 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
41 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
42 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
43 * OTHER DEALINGS IN THE SOFTWARE.
44 */
45
46#include "skeleton.dtsi"
47#include <dt-bindings/clock/at91.h>
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +010048#include <dt-bindings/dma/at91.h>
Nicolas Ferre7c661392014-09-15 18:15:56 +020049#include <dt-bindings/pinctrl/at91.h>
50#include <dt-bindings/interrupt-controller/irq.h>
51#include <dt-bindings/gpio/gpio.h>
52
53/ {
54 model = "Atmel SAMA5D4 family SoC";
55 compatible = "atmel,sama5d4";
56 interrupt-parent = <&aic>;
57
58 aliases {
59 serial0 = &usart3;
60 serial1 = &usart4;
61 serial2 = &usart2;
62 gpio0 = &pioA;
63 gpio1 = &pioB;
64 gpio2 = &pioC;
65 gpio4 = &pioE;
66 tcb0 = &tcb0;
67 tcb1 = &tcb1;
68 i2c2 = &i2c2;
69 };
70 cpus {
71 #address-cells = <1>;
72 #size-cells = <0>;
73
74 cpu@0 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a5";
77 reg = <0>;
78 next-level-cache = <&L2>;
79 };
80 };
81
82 memory {
83 reg = <0x20000000 0x20000000>;
84 };
85
86 clocks {
87 slow_xtal: slow_xtal {
88 compatible = "fixed-clock";
89 #clock-cells = <0>;
90 clock-frequency = <0>;
91 };
92
93 main_xtal: main_xtal {
94 compatible = "fixed-clock";
95 #clock-cells = <0>;
96 clock-frequency = <0>;
97 };
98
99 adc_op_clk: adc_op_clk{
100 compatible = "fixed-clock";
101 #clock-cells = <0>;
102 clock-frequency = <1000000>;
103 };
104 };
105
Alexandre Bellonif04660e2015-01-13 19:12:24 +0100106 ns_sram: sram@00210000 {
107 compatible = "mmio-sram";
108 reg = <0x00210000 0x10000>;
109 };
110
Nicolas Ferre7c661392014-09-15 18:15:56 +0200111 ahb {
112 compatible = "simple-bus";
113 #address-cells = <1>;
114 #size-cells = <1>;
115 ranges;
116
117 usb0: gadget@00400000 {
118 #address-cells = <1>;
119 #size-cells = <0>;
120 compatible = "atmel,at91sam9rl-udc";
121 reg = <0x00400000 0x100000
122 0xfc02c000 0x4000>;
123 interrupts = <47 IRQ_TYPE_LEVEL_HIGH 2>;
124 clocks = <&udphs_clk>, <&utmi>;
125 clock-names = "pclk", "hclk";
126 status = "disabled";
127
128 ep0 {
129 reg = <0>;
130 atmel,fifo-size = <64>;
131 atmel,nb-banks = <1>;
132 };
133
134 ep1 {
135 reg = <1>;
136 atmel,fifo-size = <1024>;
137 atmel,nb-banks = <3>;
138 atmel,can-dma;
139 atmel,can-isoc;
140 };
141
142 ep2 {
143 reg = <2>;
144 atmel,fifo-size = <1024>;
145 atmel,nb-banks = <3>;
146 atmel,can-dma;
147 atmel,can-isoc;
148 };
149
150 ep3 {
151 reg = <3>;
152 atmel,fifo-size = <1024>;
153 atmel,nb-banks = <2>;
154 atmel,can-dma;
155 atmel,can-isoc;
156 };
157
158 ep4 {
159 reg = <4>;
160 atmel,fifo-size = <1024>;
161 atmel,nb-banks = <2>;
162 atmel,can-dma;
163 atmel,can-isoc;
164 };
165
166 ep5 {
167 reg = <5>;
168 atmel,fifo-size = <1024>;
169 atmel,nb-banks = <2>;
170 atmel,can-dma;
171 atmel,can-isoc;
172 };
173
174 ep6 {
175 reg = <6>;
176 atmel,fifo-size = <1024>;
177 atmel,nb-banks = <2>;
178 atmel,can-dma;
179 atmel,can-isoc;
180 };
181
182 ep7 {
183 reg = <7>;
184 atmel,fifo-size = <1024>;
185 atmel,nb-banks = <2>;
186 atmel,can-dma;
187 atmel,can-isoc;
188 };
189
190 ep8 {
191 reg = <8>;
192 atmel,fifo-size = <1024>;
193 atmel,nb-banks = <2>;
194 atmel,can-isoc;
195 };
196
197 ep9 {
198 reg = <9>;
199 atmel,fifo-size = <1024>;
200 atmel,nb-banks = <2>;
201 atmel,can-isoc;
202 };
203
204 ep10 {
205 reg = <10>;
206 atmel,fifo-size = <1024>;
207 atmel,nb-banks = <2>;
208 atmel,can-isoc;
209 };
210
211 ep11 {
212 reg = <11>;
213 atmel,fifo-size = <1024>;
214 atmel,nb-banks = <2>;
215 atmel,can-isoc;
216 };
217
218 ep12 {
219 reg = <12>;
220 atmel,fifo-size = <1024>;
221 atmel,nb-banks = <2>;
222 atmel,can-isoc;
223 };
224
225 ep13 {
226 reg = <13>;
227 atmel,fifo-size = <1024>;
228 atmel,nb-banks = <2>;
229 atmel,can-isoc;
230 };
231
232 ep14 {
233 reg = <14>;
234 atmel,fifo-size = <1024>;
235 atmel,nb-banks = <2>;
236 atmel,can-isoc;
237 };
238
239 ep15 {
240 reg = <15>;
241 atmel,fifo-size = <1024>;
242 atmel,nb-banks = <2>;
243 atmel,can-isoc;
244 };
245 };
246
247 usb1: ohci@00500000 {
248 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
249 reg = <0x00500000 0x100000>;
250 interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>;
251 clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>,
252 <&uhpck>;
253 clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
254 status = "disabled";
255 };
256
257 usb2: ehci@00600000 {
258 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
259 reg = <0x00600000 0x100000>;
260 interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>;
261 clocks = <&usb>, <&uhphs_clk>, <&uhpck>;
262 clock-names = "usb_clk", "ehci_clk", "uhpck";
263 status = "disabled";
264 };
265
266 L2: cache-controller@00a00000 {
267 compatible = "arm,pl310-cache";
268 reg = <0x00a00000 0x1000>;
269 interrupts = <67 IRQ_TYPE_LEVEL_HIGH 4>;
270 cache-unified;
271 cache-level = <2>;
272 };
273
274 nand0: nand@80000000 {
275 compatible = "atmel,at91rm9200-nand";
276 #address-cells = <1>;
277 #size-cells = <1>;
278 ranges;
279 reg = < 0x80000000 0x08000000 /* EBI CS3 */
280 0xfc05c070 0x00000490 /* SMC PMECC regs */
281 0xfc05c500 0x00000100 /* SMC PMECC Error Location regs */
282 >;
283 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 6>;
284 atmel,nand-addr-offset = <21>;
285 atmel,nand-cmd-offset = <22>;
286 atmel,nand-has-dma;
287 pinctrl-names = "default";
288 pinctrl-0 = <&pinctrl_nand>;
289 status = "disabled";
290
291 nfc@90000000 {
292 compatible = "atmel,sama5d3-nfc";
293 #address-cells = <1>;
294 #size-cells = <1>;
295 reg = <
296 0x90000000 0x10000000 /* NFC Command Registers */
297 0xfc05c000 0x00000070 /* NFC HSMC regs */
298 0x00100000 0x00100000 /* NFC SRAM banks */
299 >;
300 clocks = <&hsmc_clk>;
301 atmel,write-by-sram;
302 };
303 };
304
305 apb {
306 compatible = "simple-bus";
307 #address-cells = <1>;
308 #size-cells = <1>;
309 ranges;
310
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100311 dma1: dma-controller@f0004000 {
312 compatible = "atmel,sama5d4-dma";
313 reg = <0xf0004000 0x200>;
314 interrupts = <50 IRQ_TYPE_LEVEL_HIGH 0>;
315 #dma-cells = <1>;
316 clocks = <&dma1_clk>;
317 clock-names = "dma_clk";
318 };
319
Nicolas Ferre7c661392014-09-15 18:15:56 +0200320 ramc0: ramc@f0010000 {
321 compatible = "atmel,sama5d3-ddramc";
322 reg = <0xf0010000 0x200>;
323 clocks = <&ddrck>, <&mpddr_clk>;
324 clock-names = "ddrck", "mpddr";
325 };
326
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100327 dma0: dma-controller@f0014000 {
328 compatible = "atmel,sama5d4-dma";
329 reg = <0xf0014000 0x200>;
330 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 0>;
331 #dma-cells = <1>;
332 clocks = <&dma0_clk>;
333 clock-names = "dma_clk";
334 };
335
Nicolas Ferre7c661392014-09-15 18:15:56 +0200336 pmc: pmc@f0018000 {
337 compatible = "atmel,sama5d3-pmc";
338 reg = <0xf0018000 0x120>;
339 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
340 interrupt-controller;
341 #address-cells = <1>;
342 #size-cells = <0>;
343 #interrupt-cells = <1>;
344
345 main_rc_osc: main_rc_osc {
346 compatible = "atmel,at91sam9x5-clk-main-rc-osc";
347 #clock-cells = <0>;
348 interrupt-parent = <&pmc>;
349 interrupts = <AT91_PMC_MOSCRCS>;
350 clock-frequency = <12000000>;
351 clock-accuracy = <100000000>;
352 };
353
354 main_osc: main_osc {
355 compatible = "atmel,at91rm9200-clk-main-osc";
356 #clock-cells = <0>;
357 interrupt-parent = <&pmc>;
358 interrupts = <AT91_PMC_MOSCS>;
359 clocks = <&main_xtal>;
360 };
361
362 main: mainck {
363 compatible = "atmel,at91sam9x5-clk-main";
364 #clock-cells = <0>;
365 interrupt-parent = <&pmc>;
366 interrupts = <AT91_PMC_MOSCSELS>;
367 clocks = <&main_rc_osc &main_osc>;
368 };
369
370 plla: pllack {
371 compatible = "atmel,sama5d3-clk-pll";
372 #clock-cells = <0>;
373 interrupt-parent = <&pmc>;
374 interrupts = <AT91_PMC_LOCKA>;
375 clocks = <&main>;
376 reg = <0>;
377 atmel,clk-input-range = <12000000 12000000>;
378 #atmel,pll-clk-output-range-cells = <4>;
379 atmel,pll-clk-output-ranges = <600000000 1200000000 0 0>;
380 };
381
382 plladiv: plladivck {
383 compatible = "atmel,at91sam9x5-clk-plldiv";
384 #clock-cells = <0>;
385 clocks = <&plla>;
386 };
387
388 utmi: utmick {
389 compatible = "atmel,at91sam9x5-clk-utmi";
390 #clock-cells = <0>;
391 interrupt-parent = <&pmc>;
392 interrupts = <AT91_PMC_LOCKU>;
393 clocks = <&main>;
394 };
395
396 mck: masterck {
397 compatible = "atmel,at91sam9x5-clk-master";
398 #clock-cells = <0>;
399 interrupt-parent = <&pmc>;
400 interrupts = <AT91_PMC_MCKRDY>;
401 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
402 atmel,clk-output-range = <125000000 177000000>;
403 atmel,clk-divisors = <1 2 4 3>;
404 };
405
406 h32ck: h32mxck {
407 #clock-cells = <0>;
408 compatible = "atmel,sama5d4-clk-h32mx";
409 clocks = <&mck>;
410 };
411
412 usb: usbck {
413 compatible = "atmel,at91sam9x5-clk-usb";
414 #clock-cells = <0>;
415 clocks = <&plladiv>, <&utmi>;
416 };
417
418 prog: progck {
419 compatible = "atmel,at91sam9x5-clk-programmable";
420 #address-cells = <1>;
421 #size-cells = <0>;
422 interrupt-parent = <&pmc>;
423 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
424
425 prog0: prog0 {
426 #clock-cells = <0>;
427 reg = <0>;
428 interrupts = <AT91_PMC_PCKRDY(0)>;
429 };
430
431 prog1: prog1 {
432 #clock-cells = <0>;
433 reg = <1>;
434 interrupts = <AT91_PMC_PCKRDY(1)>;
435 };
436
437 prog2: prog2 {
438 #clock-cells = <0>;
439 reg = <2>;
440 interrupts = <AT91_PMC_PCKRDY(2)>;
441 };
442 };
443
444 smd: smdclk {
445 compatible = "atmel,at91sam9x5-clk-smd";
446 #clock-cells = <0>;
447 clocks = <&plladiv>, <&utmi>;
448 };
449
450 systemck {
451 compatible = "atmel,at91rm9200-clk-system";
452 #address-cells = <1>;
453 #size-cells = <0>;
454
455 ddrck: ddrck {
456 #clock-cells = <0>;
457 reg = <2>;
458 clocks = <&mck>;
459 };
460
461 lcdck: lcdck {
462 #clock-cells = <0>;
463 reg = <4>;
464 clocks = <&smd>;
465 };
466
467 smdck: smdck {
468 #clock-cells = <0>;
469 reg = <4>;
470 clocks = <&smd>;
471 };
472
473 uhpck: uhpck {
474 #clock-cells = <0>;
475 reg = <6>;
476 clocks = <&usb>;
477 };
478
479 udpck: udpck {
480 #clock-cells = <0>;
481 reg = <7>;
482 clocks = <&usb>;
483 };
484
485 pck0: pck0 {
486 #clock-cells = <0>;
487 reg = <8>;
488 clocks = <&prog0>;
489 };
490
491 pck1: pck1 {
492 #clock-cells = <0>;
493 reg = <9>;
494 clocks = <&prog1>;
495 };
496
497 pck2: pck2 {
498 #clock-cells = <0>;
499 reg = <10>;
500 clocks = <&prog2>;
501 };
502 };
503
504 periph32ck {
505 compatible = "atmel,at91sam9x5-clk-peripheral";
506 #address-cells = <1>;
507 #size-cells = <0>;
508 clocks = <&h32ck>;
509
510 pioD_clk: pioD_clk {
511 #clock-cells = <0>;
512 reg = <5>;
513 };
514
515 usart0_clk: usart0_clk {
516 #clock-cells = <0>;
517 reg = <6>;
518 };
519
520 usart1_clk: usart1_clk {
521 #clock-cells = <0>;
522 reg = <7>;
523 };
524
525 icm_clk: icm_clk {
526 #clock-cells = <0>;
527 reg = <9>;
528 };
529
530 aes_clk: aes_clk {
531 #clock-cells = <0>;
532 reg = <12>;
533 };
534
535 tdes_clk: tdes_clk {
536 #clock-cells = <0>;
537 reg = <14>;
538 };
539
540 sha_clk: sha_clk {
541 #clock-cells = <0>;
542 reg = <15>;
543 };
544
545 matrix1_clk: matrix1_clk {
546 #clock-cells = <0>;
547 reg = <17>;
548 };
549
550 hsmc_clk: hsmc_clk {
551 #clock-cells = <0>;
552 reg = <22>;
553 };
554
555 pioA_clk: pioA_clk {
556 #clock-cells = <0>;
557 reg = <23>;
558 };
559
560 pioB_clk: pioB_clk {
561 #clock-cells = <0>;
562 reg = <24>;
563 };
564
565 pioC_clk: pioC_clk {
566 #clock-cells = <0>;
567 reg = <25>;
568 };
569
570 pioE_clk: pioE_clk {
571 #clock-cells = <0>;
572 reg = <26>;
573 };
574
575 uart0_clk: uart0_clk {
576 #clock-cells = <0>;
577 reg = <27>;
578 };
579
580 uart1_clk: uart1_clk {
581 #clock-cells = <0>;
582 reg = <28>;
583 };
584
585 usart2_clk: usart2_clk {
586 #clock-cells = <0>;
587 reg = <29>;
588 };
589
590 usart3_clk: usart3_clk {
591 #clock-cells = <0>;
592 reg = <30>;
593 };
594
595 usart4_clk: usart4_clk {
596 #clock-cells = <0>;
597 reg = <31>;
598 };
599
600 twi0_clk: twi0_clk {
601 reg = <32>;
602 #clock-cells = <0>;
603 };
604
605 twi1_clk: twi1_clk {
606 #clock-cells = <0>;
607 reg = <33>;
608 };
609
610 twi2_clk: twi2_clk {
611 #clock-cells = <0>;
612 reg = <34>;
613 };
614
615 mci0_clk: mci0_clk {
616 #clock-cells = <0>;
617 reg = <35>;
618 };
619
620 mci1_clk: mci1_clk {
621 #clock-cells = <0>;
622 reg = <36>;
623 };
624
625 spi0_clk: spi0_clk {
626 #clock-cells = <0>;
627 reg = <37>;
628 };
629
630 spi1_clk: spi1_clk {
631 #clock-cells = <0>;
632 reg = <38>;
633 };
634
635 spi2_clk: spi2_clk {
636 #clock-cells = <0>;
637 reg = <39>;
638 };
639
640 tcb0_clk: tcb0_clk {
641 #clock-cells = <0>;
642 reg = <40>;
643 };
644
645 tcb1_clk: tcb1_clk {
646 #clock-cells = <0>;
647 reg = <41>;
648 };
649
650 tcb2_clk: tcb2_clk {
651 #clock-cells = <0>;
652 reg = <42>;
653 };
654
655 pwm_clk: pwm_clk {
656 #clock-cells = <0>;
657 reg = <43>;
658 };
659
660 adc_clk: adc_clk {
661 #clock-cells = <0>;
662 reg = <44>;
663 };
664
665 dbgu_clk: dbgu_clk {
666 #clock-cells = <0>;
667 reg = <45>;
668 };
669
670 uhphs_clk: uhphs_clk {
671 #clock-cells = <0>;
672 reg = <46>;
673 };
674
675 udphs_clk: udphs_clk {
676 #clock-cells = <0>;
677 reg = <47>;
678 };
679
680 ssc0_clk: ssc0_clk {
681 #clock-cells = <0>;
682 reg = <48>;
683 };
684
685 ssc1_clk: ssc1_clk {
686 #clock-cells = <0>;
687 reg = <49>;
688 };
689
690 trng_clk: trng_clk {
691 #clock-cells = <0>;
692 reg = <53>;
693 };
694
695 macb0_clk: macb0_clk {
696 #clock-cells = <0>;
697 reg = <54>;
698 };
699
700 macb1_clk: macb1_clk {
701 #clock-cells = <0>;
702 reg = <55>;
703 };
704
705 fuse_clk: fuse_clk {
706 #clock-cells = <0>;
707 reg = <57>;
708 };
709
710 securam_clk: securam_clk {
711 #clock-cells = <0>;
712 reg = <59>;
713 };
714
715 smd_clk: smd_clk {
716 #clock-cells = <0>;
717 reg = <61>;
718 };
719
720 twi3_clk: twi3_clk {
721 #clock-cells = <0>;
722 reg = <62>;
723 };
724
725 catb_clk: catb_clk {
726 #clock-cells = <0>;
727 reg = <63>;
728 };
729 };
730
731 periph64ck {
732 compatible = "atmel,at91sam9x5-clk-peripheral";
733 #address-cells = <1>;
734 #size-cells = <0>;
735 clocks = <&mck>;
736
737 dma0_clk: dma0_clk {
738 #clock-cells = <0>;
739 reg = <8>;
740 };
741
742 cpkcc_clk: cpkcc_clk {
743 #clock-cells = <0>;
744 reg = <10>;
745 };
746
747 aesb_clk: aesb_clk {
748 #clock-cells = <0>;
749 reg = <13>;
750 };
751
752 mpddr_clk: mpddr_clk {
753 #clock-cells = <0>;
754 reg = <16>;
755 };
756
757 matrix0_clk: matrix0_clk {
758 #clock-cells = <0>;
759 reg = <18>;
760 };
761
762 vdec_clk: vdec_clk {
763 #clock-cells = <0>;
764 reg = <19>;
765 };
766
767 dma1_clk: dma1_clk {
768 #clock-cells = <0>;
769 reg = <50>;
770 };
771
772 lcd_clk: lcd_clk {
773 #clock-cells = <0>;
774 reg = <51>;
775 };
776
777 isi_clk: isi_clk {
778 #clock-cells = <0>;
779 reg = <52>;
780 };
781 };
782 };
783
784 mmc0: mmc@f8000000 {
785 compatible = "atmel,hsmci";
786 reg = <0xf8000000 0x600>;
787 interrupts = <35 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100788 dmas = <&dma1
789 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
790 | AT91_XDMAC_DT_PERID(0))>;
791 dma-names = "rxtx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200792 pinctrl-names = "default";
793 pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3>;
794 status = "disabled";
795 #address-cells = <1>;
796 #size-cells = <0>;
797 clocks = <&mci0_clk>;
798 clock-names = "mci_clk";
799 };
800
801 spi0: spi@f8010000 {
802 #address-cells = <1>;
803 #size-cells = <0>;
804 compatible = "atmel,at91rm9200-spi";
805 reg = <0xf8010000 0x100>;
806 interrupts = <37 IRQ_TYPE_LEVEL_HIGH 3>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100807 dmas = <&dma1
808 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
809 | AT91_XDMAC_DT_PERID(10))>,
810 <&dma1
811 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
812 | AT91_XDMAC_DT_PERID(11))>;
813 dma-names = "tx", "rx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200814 pinctrl-names = "default";
815 pinctrl-0 = <&pinctrl_spi0>;
816 clocks = <&spi0_clk>;
817 clock-names = "spi_clk";
818 status = "disabled";
819 };
820
821 i2c0: i2c@f8014000 {
822 compatible = "atmel,at91sam9x5-i2c";
823 reg = <0xf8014000 0x4000>;
824 interrupts = <32 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100825 dmas = <&dma1
826 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
827 | AT91_XDMAC_DT_PERID(2))>,
828 <&dma1
829 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
830 | AT91_XDMAC_DT_PERID(3))>;
831 dma-names = "tx", "rx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200832 pinctrl-names = "default";
833 pinctrl-0 = <&pinctrl_i2c0>;
834 #address-cells = <1>;
835 #size-cells = <0>;
836 clocks = <&twi0_clk>;
837 status = "disabled";
838 };
839
840 tcb0: timer@f801c000 {
841 compatible = "atmel,at91sam9x5-tcb";
842 reg = <0xf801c000 0x100>;
843 interrupts = <40 IRQ_TYPE_LEVEL_HIGH 0>;
844 clocks = <&tcb0_clk>;
845 clock-names = "t0_clk";
846 };
847
848 macb0: ethernet@f8020000 {
849 compatible = "atmel,sama5d4-gem";
850 reg = <0xf8020000 0x100>;
851 interrupts = <54 IRQ_TYPE_LEVEL_HIGH 3>;
852 pinctrl-names = "default";
853 pinctrl-0 = <&pinctrl_macb0_rmii>;
854 clocks = <&macb0_clk>, <&macb0_clk>;
855 clock-names = "hclk", "pclk";
856 status = "disabled";
857 };
858
859 i2c2: i2c@f8024000 {
860 compatible = "atmel,at91sam9x5-i2c";
861 reg = <0xf8024000 0x4000>;
Ludovic Desroches84f017a2014-11-13 10:29:07 +0100862 interrupts = <34 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100863 dmas = <&dma1
864 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
865 | AT91_XDMAC_DT_PERID(6))>,
866 <&dma1
867 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
868 | AT91_XDMAC_DT_PERID(7))>;
869 dma-names = "tx", "rx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200870 pinctrl-names = "default";
871 pinctrl-0 = <&pinctrl_i2c2>;
872 #address-cells = <1>;
873 #size-cells = <0>;
874 clocks = <&twi2_clk>;
875 status = "disabled";
876 };
877
Alexandre Bellonic3ef0b02014-12-18 10:45:52 +0100878 sfr: sfr@f8028000 {
879 compatible = "atmel,sama5d4-sfr", "syscon";
880 reg = <0xf8028000 0x60>;
881 };
882
Nicolas Ferre7c661392014-09-15 18:15:56 +0200883 mmc1: mmc@fc000000 {
884 compatible = "atmel,hsmci";
885 reg = <0xfc000000 0x600>;
886 interrupts = <36 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100887 dmas = <&dma1
888 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
889 | AT91_XDMAC_DT_PERID(1))>;
890 dma-names = "rxtx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200891 pinctrl-names = "default";
892 pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
893 status = "disabled";
894 #address-cells = <1>;
895 #size-cells = <0>;
896 clocks = <&mci1_clk>;
897 clock-names = "mci_clk";
898 };
899
900 usart2: serial@fc008000 {
901 compatible = "atmel,at91sam9260-usart";
902 reg = <0xfc008000 0x100>;
903 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100904 dmas = <&dma1
905 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
906 | AT91_XDMAC_DT_PERID(16))>,
907 <&dma1
908 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
909 | AT91_XDMAC_DT_PERID(17))>;
910 dma-names = "tx", "rx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200911 pinctrl-names = "default";
912 pinctrl-0 = <&pinctrl_usart2 &pinctrl_usart2_rts &pinctrl_usart2_cts>;
913 clocks = <&usart2_clk>;
914 clock-names = "usart";
915 status = "disabled";
916 };
917
918 usart3: serial@fc00c000 {
919 compatible = "atmel,at91sam9260-usart";
920 reg = <0xfc00c000 0x100>;
921 interrupts = <30 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100922 dmas = <&dma1
923 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
924 | AT91_XDMAC_DT_PERID(18))>,
925 <&dma1
926 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
927 | AT91_XDMAC_DT_PERID(19))>;
928 dma-names = "tx", "rx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200929 pinctrl-names = "default";
930 pinctrl-0 = <&pinctrl_usart3>;
931 clocks = <&usart3_clk>;
932 clock-names = "usart";
933 status = "disabled";
934 };
935
936 usart4: serial@fc010000 {
937 compatible = "atmel,at91sam9260-usart";
938 reg = <0xfc010000 0x100>;
939 interrupts = <31 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desrochesb3c7a492014-11-13 14:18:44 +0100940 dmas = <&dma1
941 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
942 | AT91_XDMAC_DT_PERID(20))>,
943 <&dma1
944 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
945 | AT91_XDMAC_DT_PERID(21))>;
946 dma-names = "tx", "rx";
Nicolas Ferre7c661392014-09-15 18:15:56 +0200947 pinctrl-names = "default";
948 pinctrl-0 = <&pinctrl_usart4>;
949 clocks = <&usart4_clk>;
950 clock-names = "usart";
951 status = "disabled";
952 };
953
954 tcb1: timer@fc020000 {
955 compatible = "atmel,at91sam9x5-tcb";
956 reg = <0xfc020000 0x100>;
957 interrupts = <41 IRQ_TYPE_LEVEL_HIGH 0>;
958 clocks = <&tcb1_clk>;
959 clock-names = "t0_clk";
960 };
961
962 adc0: adc@fc034000 {
963 compatible = "atmel,at91sam9x5-adc";
964 reg = <0xfc034000 0x100>;
965 interrupts = <44 IRQ_TYPE_LEVEL_HIGH 5>;
966 pinctrl-names = "default";
967 pinctrl-0 = <
968 /* external trigger is conflict with USBA_VBUS */
969 &pinctrl_adc0_ad0
970 &pinctrl_adc0_ad1
971 &pinctrl_adc0_ad2
972 &pinctrl_adc0_ad3
973 &pinctrl_adc0_ad4
974 >;
975 clocks = <&adc_clk>,
976 <&adc_op_clk>;
977 clock-names = "adc_clk", "adc_op_clk";
978 atmel,adc-channels-used = <0x01f>;
979 atmel,adc-startup-time = <40>;
980 atmel,adc-use-external;
981 atmel,adc-vref = <3000>;
982 atmel,adc-res = <8 10>;
983 atmel,adc-sample-hold-time = <11>;
984 atmel,adc-res-names = "lowres", "highres";
985 atmel,adc-ts-pressure-threshold = <10000>;
986 status = "disabled";
987
988 trigger@0 {
989 trigger-name = "external-rising";
990 trigger-value = <0x1>;
991 trigger-external;
992 };
993 trigger@1 {
994 trigger-name = "external-falling";
995 trigger-value = <0x2>;
996 trigger-external;
997 };
998 trigger@2 {
999 trigger-name = "external-any";
1000 trigger-value = <0x3>;
1001 trigger-external;
1002 };
1003 trigger@3 {
1004 trigger-name = "continuous";
1005 trigger-value = <0x6>;
1006 };
1007 };
1008
1009 rstc@fc068600 {
1010 compatible = "atmel,at91sam9g45-rstc";
1011 reg = <0xfc068600 0x10>;
1012 };
1013
1014 shdwc@fc068610 {
1015 compatible = "atmel,at91sam9x5-shdwc";
1016 reg = <0xfc068610 0x10>;
1017 };
1018
1019 pit: timer@fc068630 {
1020 compatible = "atmel,at91sam9260-pit";
1021 reg = <0xfc068630 0xf>;
1022 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
1023 clocks = <&h32ck>;
1024 };
1025
1026 watchdog@fc068640 {
1027 compatible = "atmel,at91sam9260-wdt";
1028 reg = <0xfc068640 0x10>;
1029 status = "disabled";
1030 };
1031
1032 sckc@fc068650 {
1033 compatible = "atmel,at91sam9x5-sckc";
1034 reg = <0xfc068650 0x4>;
1035
1036 slow_rc_osc: slow_rc_osc {
1037 compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
1038 #clock-cells = <0>;
1039 clock-frequency = <32768>;
1040 clock-accuracy = <250000000>;
1041 atmel,startup-time-usec = <75>;
1042 };
1043
1044 slow_osc: slow_osc {
1045 compatible = "atmel,at91sam9x5-clk-slow-osc";
1046 #clock-cells = <0>;
1047 clocks = <&slow_xtal>;
1048 atmel,startup-time-usec = <1200000>;
1049 };
1050
1051 clk32k: slowck {
1052 compatible = "atmel,at91sam9x5-clk-slow";
1053 #clock-cells = <0>;
1054 clocks = <&slow_rc_osc &slow_osc>;
1055 };
1056 };
1057
1058 rtc@fc0686b0 {
1059 compatible = "atmel,at91rm9200-rtc";
1060 reg = <0xfc0686b0 0x30>;
1061 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1062 };
1063
1064 dbgu: serial@fc069000 {
1065 compatible = "atmel,at91sam9260-usart";
1066 reg = <0xfc069000 0x200>;
1067 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
1068 pinctrl-names = "default";
1069 pinctrl-0 = <&pinctrl_dbgu>;
1070 clocks = <&dbgu_clk>;
1071 clock-names = "usart";
1072 status = "disabled";
1073 };
1074
1075
1076 pinctrl@fc06a000 {
1077 #address-cells = <1>;
1078 #size-cells = <1>;
1079 compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
1080 ranges = <0xfc06a000 0xfc06a000 0x4000>;
1081 /* WARNING: revisit as pin spec has changed */
1082 atmel,mux-mask = <
1083 /* A B C */
1084 0xffffffff 0x3ffcfe7c 0x1c010101 /* pioA */
1085 0x7fffffff 0xfffccc3a 0x3f00cc3a /* pioB */
1086 0xffffffff 0x3ff83fff 0xff00ffff /* pioC */
1087 0x00000000 0x00000000 0x00000000 /* pioD */
1088 0xffffffff 0x7fffffff 0x76fff1bf /* pioE */
1089 >;
1090
1091 pioA: gpio@fc06a000 {
1092 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
1093 reg = <0xfc06a000 0x100>;
1094 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 1>;
1095 #gpio-cells = <2>;
1096 gpio-controller;
1097 interrupt-controller;
1098 #interrupt-cells = <2>;
1099 clocks = <&pioA_clk>;
1100 };
1101
1102 pioB: gpio@fc06b000 {
1103 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
1104 reg = <0xfc06b000 0x100>;
1105 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 1>;
1106 #gpio-cells = <2>;
1107 gpio-controller;
1108 interrupt-controller;
1109 #interrupt-cells = <2>;
1110 clocks = <&pioB_clk>;
1111 };
1112
1113 pioC: gpio@fc06c000 {
1114 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
1115 reg = <0xfc06c000 0x100>;
1116 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 1>;
1117 #gpio-cells = <2>;
1118 gpio-controller;
1119 interrupt-controller;
1120 #interrupt-cells = <2>;
1121 clocks = <&pioC_clk>;
1122 };
1123
1124 pioE: gpio@fc06d000 {
1125 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
1126 reg = <0xfc06d000 0x100>;
1127 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 1>;
1128 #gpio-cells = <2>;
1129 gpio-controller;
1130 interrupt-controller;
1131 #interrupt-cells = <2>;
1132 clocks = <&pioE_clk>;
1133 };
1134
1135 /* pinctrl pin settings */
1136 adc0 {
1137 pinctrl_adc0_adtrg: adc0_adtrg {
1138 atmel,pins =
1139 <AT91_PIOE 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* conflicts with USBA_VBUS */
1140 };
1141 pinctrl_adc0_ad0: adc0_ad0 {
1142 atmel,pins =
1143 <AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1144 };
1145 pinctrl_adc0_ad1: adc0_ad1 {
1146 atmel,pins =
1147 <AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1148 };
1149 pinctrl_adc0_ad2: adc0_ad2 {
1150 atmel,pins =
1151 <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1152 };
1153 pinctrl_adc0_ad3: adc0_ad3 {
1154 atmel,pins =
1155 <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1156 };
1157 pinctrl_adc0_ad4: adc0_ad4 {
1158 atmel,pins =
1159 <AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1160 };
1161 };
1162
1163 dbgu {
1164 pinctrl_dbgu: dbgu-0 {
1165 atmel,pins =
1166 <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>, /* conflicts with D14 and TDI */
1167 <AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* conflicts with D15 and TDO */
1168 };
1169 };
1170
1171 i2c0 {
1172 pinctrl_i2c0: i2c0-0 {
1173 atmel,pins =
1174 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE
1175 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1176 };
1177 };
1178
1179 i2c2 {
1180 pinctrl_i2c2: i2c2-0 {
1181 atmel,pins =
1182 <AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* TWD2, conflicts with RD0 and PWML1 */
1183 AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* TWCK2, conflicts with RF0 */
1184 };
1185 };
1186
1187 macb0 {
1188 pinctrl_macb0_rmii: macb0_rmii-0 {
1189 atmel,pins =
1190 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX0 */
1191 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX1 */
1192 AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX0 */
1193 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX1 */
1194 AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXDV */
1195 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXER */
1196 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXEN */
1197 AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXCK */
1198 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDC */
1199 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDIO */
1200 >;
1201 };
1202 };
1203
1204 mmc0 {
1205 pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
1206 atmel,pins =
1207 <AT91_PIOC 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* MCI0_CK, conflict with PCK1(ISI_MCK) */
1208 AT91_PIOC 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_CDB, conflict with NAND_D0 */
1209 AT91_PIOC 6 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB0, conflict with NAND_D1 */
1210 >;
1211 };
1212 pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
1213 atmel,pins =
1214 <AT91_PIOC 7 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB1, conflict with NAND_D2 */
1215 AT91_PIOC 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB2, conflict with NAND_D3 */
1216 AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB3, conflict with NAND_D4 */
1217 >;
1218 };
1219 };
1220
1221 mmc1 {
1222 pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
1223 atmel,pins =
1224 <AT91_PIOE 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* MCI1_CK */
1225 AT91_PIOE 19 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_CDA */
1226 AT91_PIOE 20 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA0 */
1227 >;
1228 };
1229 pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
1230 atmel,pins =
1231 <AT91_PIOE 21 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA1 */
1232 AT91_PIOE 22 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA2 */
1233 AT91_PIOE 23 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA3 */
1234 >;
1235 };
1236 };
1237
1238 nand0 {
1239 pinctrl_nand: nand-0 {
1240 atmel,pins =
1241 <AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A Read Enable */
1242 AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A Write Enable */
1243
1244 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC17 ALE */
1245 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC18 CLE */
1246
1247 AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC15 NCS3/Chip Enable */
1248 AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC16 NANDRDY */
1249 AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 Data bit 0 */
1250 AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 Data bit 1 */
1251 AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 Data bit 2 */
1252 AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 Data bit 3 */
1253 AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 Data bit 4 */
1254 AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 Data bit 5 */
1255 AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A Data bit 6 */
1256 AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC12 periph A Data bit 7 */
1257 };
1258 };
1259
1260 spi0 {
1261 pinctrl_spi0: spi0-0 {
1262 atmel,pins =
1263 <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MISO */
1264 AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MOSI */
1265 AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_SPCK */
1266 >;
1267 };
1268 };
1269
1270 usart2 {
1271 pinctrl_usart2: usart2-0 {
1272 atmel,pins =
1273 <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD - conflicts with G0_CRS, ISI_HSYNC */
1274 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD - conflicts with G0_COL, PCK2 */
1275 >;
1276 };
1277 pinctrl_usart2_rts: usart2_rts-0 {
1278 atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_RX3, PWMH1 */
1279 };
1280 pinctrl_usart2_cts: usart2_cts-0 {
1281 atmel,pins = <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_TXER, ISI_VSYNC */
1282 };
1283 };
1284
1285 usart3 {
1286 pinctrl_usart3: usart3-0 {
1287 atmel,pins =
1288 <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD */
1289 AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD */
1290 >;
1291 };
1292 };
1293
1294 usart4 {
1295 pinctrl_usart4: usart4-0 {
1296 atmel,pins =
1297 <AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD */
1298 AT91_PIOE 27 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD */
1299 >;
1300 };
1301 pinctrl_usart4_rts: usart4_rts-0 {
1302 atmel,pins = <AT91_PIOE 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with NWAIT, A19 */
1303 };
1304 pinctrl_usart4_cts: usart4_cts-0 {
1305 atmel,pins = <AT91_PIOE 0 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with A0/NBS0, MCI0_CDB */
1306 };
1307 };
1308 };
1309
1310 aic: interrupt-controller@fc06e000 {
1311 #interrupt-cells = <3>;
1312 compatible = "atmel,sama5d4-aic";
1313 interrupt-controller;
1314 reg = <0xfc06e000 0x200>;
1315 atmel,external-irqs = <56>;
1316 };
1317 };
1318 };
1319};