blob: de69ab12bb5595d14bc6bc26d5cc6886c3ce6ee1 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
Christian König91acbeb2015-12-14 16:42:31 +010035static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020036 struct drm_amdgpu_cs_chunk_fence *data,
37 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010038{
39 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020040 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010041
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010042 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010043 if (gobj == NULL)
44 return -EINVAL;
45
Christian König758ac172016-05-06 22:14:00 +020046 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010047 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010050 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020051
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
54 return -EINVAL;
55
Christian König758ac172016-05-06 22:14:00 +020056 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010057
Cihangir Akturkf62facc2017-08-03 14:58:16 +030058 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020059
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
62 return -EINVAL;
63 }
64
Christian König91acbeb2015-12-14 16:42:31 +010065 return 0;
66}
67
Alex Xie9211c782017-06-20 16:35:04 -040068static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069{
Christian König4c0b2422016-02-01 11:20:37 +010070 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080071 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030074 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010075 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020076 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030077 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030078 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
Dan Carpenter1d263472015-09-23 13:59:28 +030080 if (cs->in.num_chunks == 0)
81 return 0;
82
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
84 if (!chunk_array)
85 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086
Christian König3cb485f2015-05-11 15:34:59 +020087 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
88 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030089 ret = -EINVAL;
90 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020091 }
Dan Carpenter1d263472015-09-23 13:59:28 +030092
Monk Liu7716ea52017-10-17 12:08:02 +080093 /* skip guilty context job */
94 if (atomic_read(&p->ctx->guilty) == 1) {
95 ret = -ECANCELED;
96 goto free_chunk;
97 }
98
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -040099 mutex_lock(&p->ctx->lock);
100
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +0200102 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 if (copy_from_user(chunk_array, chunk_array_user,
104 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300105 ret = -EFAULT;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400106 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 }
108
109 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800110 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300112 if (!p->chunks) {
113 ret = -ENOMEM;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400114 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115 }
116
117 for (i = 0; i < p->nchunks; i++) {
118 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
119 struct drm_amdgpu_cs_chunk user_chunk;
120 uint32_t __user *cdata;
121
Christian König7ecc2452017-07-26 17:02:52 +0200122 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (copy_from_user(&user_chunk, chunk_ptr,
124 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300125 ret = -EFAULT;
126 i--;
127 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 }
129 p->chunks[i].chunk_id = user_chunk.chunk_id;
130 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
132 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200133 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134
Michal Hocko20981052017-05-17 14:23:12 +0200135 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -ENOMEM;
138 i--;
139 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141 size *= sizeof(uint32_t);
142 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300143 ret = -EFAULT;
144 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 }
146
Christian König9a5e8fb2015-06-23 17:07:03 +0200147 switch (p->chunks[i].chunk_id) {
148 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100149 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200150 break;
151
152 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100154 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300155 ret = -EINVAL;
156 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 }
Christian König91acbeb2015-12-14 16:42:31 +0100158
Christian König758ac172016-05-06 22:14:00 +0200159 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
160 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100161 if (ret)
162 goto free_partial_kdata;
163
Christian König9a5e8fb2015-06-23 17:07:03 +0200164 break;
165
Christian König2b48d322015-06-19 17:31:29 +0200166 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000167 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
168 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200169 break;
170
Christian König9a5e8fb2015-06-23 17:07:03 +0200171 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300172 ret = -EINVAL;
173 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 }
175 }
176
Monk Liuc5637832016-04-19 20:11:32 +0800177 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100178 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100179 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180
Christian Könige55f2b62017-10-09 15:18:43 +0200181 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
182 ret = -ECANCELED;
183 goto free_all_kdata;
184 }
Christian König14e47f92017-10-09 15:04:41 +0200185
Christian Königb5f5acb2016-06-29 13:26:41 +0200186 if (p->uf_entry.robj)
187 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300189 return 0;
190
191free_all_kdata:
192 i = p->nchunks - 1;
193free_partial_kdata:
194 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200195 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300196 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000197 p->chunks = NULL;
198 p->nchunks = 0;
Dan Carpenter1d263472015-09-23 13:59:28 +0300199free_chunk:
200 kfree(chunk_array);
201
202 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203}
204
Marek Olšák95844d22016-08-17 23:49:27 +0200205/* Convert microseconds to bytes. */
206static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
207{
208 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
209 return 0;
210
211 /* Since accum_us is incremented by a million per second, just
212 * multiply it by the number of MB/s to get the number of bytes.
213 */
214 return us << adev->mm_stats.log2_max_MBps;
215}
216
217static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
218{
219 if (!adev->mm_stats.log2_max_MBps)
220 return 0;
221
222 return bytes >> adev->mm_stats.log2_max_MBps;
223}
224
225/* Returns how many bytes TTM can move right now. If no bytes can be moved,
226 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
227 * which means it can go over the threshold once. If that happens, the driver
228 * will be in debt and no other buffer migrations can be done until that debt
229 * is repaid.
230 *
231 * This approach allows moving a buffer of any size (it's important to allow
232 * that).
233 *
234 * The currency is simply time in microseconds and it increases as the clock
235 * ticks. The accumulated microseconds (us) are converted to bytes and
236 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237 */
John Brooks00f06b22017-06-27 22:33:18 -0400238static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
239 u64 *max_bytes,
240 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241{
Marek Olšák95844d22016-08-17 23:49:27 +0200242 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200243 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244
Marek Olšák95844d22016-08-17 23:49:27 +0200245 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
246 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400247 *
Marek Olšák95844d22016-08-17 23:49:27 +0200248 * It means that in order to get full max MBps, at least 5 IBs per
249 * second must be submitted and not more than 200ms apart from each
250 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 */
Marek Olšák95844d22016-08-17 23:49:27 +0200252 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253
John Brooks00f06b22017-06-27 22:33:18 -0400254 if (!adev->mm_stats.log2_max_MBps) {
255 *max_bytes = 0;
256 *max_vis_bytes = 0;
257 return;
258 }
Marek Olšák95844d22016-08-17 23:49:27 +0200259
Christian König770d13b2018-01-12 14:52:22 +0100260 total_vram = adev->gmc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200261 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200262 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
263
264 spin_lock(&adev->mm_stats.lock);
265
266 /* Increase the amount of accumulated us. */
267 time_us = ktime_to_us(ktime_get());
268 increment_us = time_us - adev->mm_stats.last_update_us;
269 adev->mm_stats.last_update_us = time_us;
270 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
271 us_upper_bound);
272
273 /* This prevents the short period of low performance when the VRAM
274 * usage is low and the driver is in debt or doesn't have enough
275 * accumulated us to fill VRAM quickly.
276 *
277 * The situation can occur in these cases:
278 * - a lot of VRAM is freed by userspace
279 * - the presence of a big buffer causes a lot of evictions
280 * (solution: split buffers into smaller ones)
281 *
282 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
283 * accum_us to a positive number.
284 */
285 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
286 s64 min_us;
287
288 /* Be more aggresive on dGPUs. Try to fill a portion of free
289 * VRAM now.
290 */
291 if (!(adev->flags & AMD_IS_APU))
292 min_us = bytes_to_us(adev, free_vram / 4);
293 else
294 min_us = 0; /* Reset accum_us on APUs. */
295
296 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
297 }
298
John Brooks00f06b22017-06-27 22:33:18 -0400299 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200300 * buffer moves.
301 */
John Brooks00f06b22017-06-27 22:33:18 -0400302 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
303
304 /* Do the same for visible VRAM if half of it is free */
Christian König770d13b2018-01-12 14:52:22 +0100305 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size) {
306 u64 total_vis_vram = adev->gmc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200307 u64 used_vis_vram =
308 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400309
310 if (used_vis_vram < total_vis_vram) {
311 u64 free_vis_vram = total_vis_vram - used_vis_vram;
312 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
313 increment_us, us_upper_bound);
314
315 if (free_vis_vram >= total_vis_vram / 2)
316 adev->mm_stats.accum_us_vis =
317 max(bytes_to_us(adev, free_vis_vram / 2),
318 adev->mm_stats.accum_us_vis);
319 }
320
321 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
322 } else {
323 *max_vis_bytes = 0;
324 }
Marek Olšák95844d22016-08-17 23:49:27 +0200325
326 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200327}
328
329/* Report how many bytes have really been moved for the last command
330 * submission. This can result in a debt that can stop buffer migrations
331 * temporarily.
332 */
John Brooks00f06b22017-06-27 22:33:18 -0400333void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
334 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200335{
336 spin_lock(&adev->mm_stats.lock);
337 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400338 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200339 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340}
341
Chunming Zhou14fd8332016-08-04 13:05:46 +0800342static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
343 struct amdgpu_bo *bo)
344{
Christian Königa7d64de2016-09-15 14:58:48 +0200345 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Roger He92518592017-12-08 13:31:52 +0800346 struct ttm_operation_ctx ctx = {
347 .interruptible = true,
348 .no_wait_gpu = false,
Roger Hed330fca2018-02-06 11:22:57 +0800349 .resv = bo->tbo.resv,
350 .flags = 0
Roger He92518592017-12-08 13:31:52 +0800351 };
Chunming Zhou14fd8332016-08-04 13:05:46 +0800352 uint32_t domain;
353 int r;
354
355 if (bo->pin_count)
356 return 0;
357
Marek Olšák95844d22016-08-17 23:49:27 +0200358 /* Don't move this buffer if we have depleted our allowance
359 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800360 */
John Brooks00f06b22017-06-27 22:33:18 -0400361 if (p->bytes_moved < p->bytes_moved_threshold) {
Christian König770d13b2018-01-12 14:52:22 +0100362 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
John Brooks00f06b22017-06-27 22:33:18 -0400363 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
364 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
365 * visible VRAM if we've depleted our allowance to do
366 * that.
367 */
368 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400369 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400370 else
371 domain = bo->allowed_domains;
372 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400373 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400374 }
375 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400377 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800378
379retry:
380 amdgpu_ttm_placement_from_domain(bo, domain);
Christian König19be5572017-04-12 14:24:39 +0200381 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König6af046d2017-04-27 18:20:47 +0200382
383 p->bytes_moved += ctx.bytes_moved;
Christian König770d13b2018-01-12 14:52:22 +0100384 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
John Brooks00f06b22017-06-27 22:33:18 -0400385 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
Christian König770d13b2018-01-12 14:52:22 +0100386 bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
Christian König6af046d2017-04-27 18:20:47 +0200387 p->bytes_moved_vis += ctx.bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800388
Chunming Zhou552825b2018-04-02 11:20:44 +0800389 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains &&
390 !(bo->flags & AMDGPU_GEM_CREATE_NO_FALLBACK)) {
Christian König1abdc3d2016-08-31 17:28:11 +0200391 domain = bo->allowed_domains;
392 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800393 }
394
395 return r;
396}
397
Christian König662bfa62016-09-01 12:13:18 +0200398/* Last resort, try to evict something from the current working set */
399static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200400 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200401{
Christian Königf7da30d2016-09-28 12:03:04 +0200402 uint32_t domain = validated->allowed_domains;
Christian König19be5572017-04-12 14:24:39 +0200403 struct ttm_operation_ctx ctx = { true, false };
Christian König662bfa62016-09-01 12:13:18 +0200404 int r;
405
406 if (!p->evictable)
407 return false;
408
409 for (;&p->evictable->tv.head != &p->validated;
410 p->evictable = list_prev_entry(p->evictable, tv.head)) {
411
412 struct amdgpu_bo_list_entry *candidate = p->evictable;
413 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200414 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400415 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200416 uint32_t other;
417
418 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200419 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200420 break;
421
Christian König6edc6912017-11-24 11:39:30 +0100422 /* We can't move pinned BOs here */
423 if (bo->pin_count)
424 continue;
425
Christian König662bfa62016-09-01 12:13:18 +0200426 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
427
428 /* Check if this BO is in one of the domains we need space for */
429 if (!(other & domain))
430 continue;
431
432 /* Check if we can move this BO somewhere else */
433 other = bo->allowed_domains & ~domain;
434 if (!other)
435 continue;
436
437 /* Good we can try to move this BO somewhere else */
John Brooks00f06b22017-06-27 22:33:18 -0400438 update_bytes_moved_vis =
Christian König770d13b2018-01-12 14:52:22 +0100439 adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
John Brooks00f06b22017-06-27 22:33:18 -0400440 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
Christian König770d13b2018-01-12 14:52:22 +0100441 bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT;
Christian Königf1018f52018-04-05 14:46:41 +0200442 amdgpu_ttm_placement_from_domain(bo, other);
Christian König19be5572017-04-12 14:24:39 +0200443 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian Königf1018f52018-04-05 14:46:41 +0200444 p->bytes_moved += ctx.bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400445 if (update_bytes_moved_vis)
Christian Königf1018f52018-04-05 14:46:41 +0200446 p->bytes_moved_vis += ctx.bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200447
448 if (unlikely(r))
449 break;
450
451 p->evictable = list_prev_entry(p->evictable, tv.head);
452 list_move(&candidate->tv.head, &p->validated);
453
454 return true;
455 }
456
457 return false;
458}
459
Christian Königf7da30d2016-09-28 12:03:04 +0200460static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
461{
462 struct amdgpu_cs_parser *p = param;
463 int r;
464
465 do {
466 r = amdgpu_cs_bo_validate(p, bo);
467 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
468 if (r)
469 return r;
470
471 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500472 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200473
474 return r;
475}
476
Baoyou Xie761c2e82016-09-03 13:57:14 +0800477static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200478 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479{
Christian König19be5572017-04-12 14:24:39 +0200480 struct ttm_operation_ctx ctx = { true, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400481 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482 int r;
483
Christian Königa5b75052015-09-03 16:40:39 +0200484 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100485 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100486 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100487 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400488
Christian Königcc325d12016-02-08 11:08:35 +0100489 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
490 if (usermm && usermm != current->mm)
491 return -EPERM;
492
Christian König2f568db2016-02-23 12:36:59 +0100493 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200494 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
495 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200496 amdgpu_ttm_placement_from_domain(bo,
497 AMDGPU_GEM_DOMAIN_CPU);
Christian König19be5572017-04-12 14:24:39 +0200498 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König1b0c0f92017-09-05 14:36:44 +0200499 if (r)
500 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200501 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
502 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100503 binding_userptr = true;
504 }
505
Christian König662bfa62016-09-01 12:13:18 +0200506 if (p->evictable == lobj)
507 p->evictable = NULL;
508
Christian Königf7da30d2016-09-28 12:03:04 +0200509 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800510 if (r)
Christian König36409d122015-12-21 20:31:35 +0100511 return r;
Christian König662bfa62016-09-01 12:13:18 +0200512
Christian König2f568db2016-02-23 12:36:59 +0100513 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200514 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100515 lobj->user_pages = NULL;
516 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517 }
518 return 0;
519}
520
Christian König2a7d9bd2015-12-18 20:33:52 +0100521static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
522 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523{
524 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100525 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200526 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100527 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100528 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529
Christian König2a7d9bd2015-12-18 20:33:52 +0100530 INIT_LIST_HEAD(&p->validated);
531
532 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800533 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100534 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400535 if (p->bo_list->first_userptr != p->bo_list->num_entries)
536 p->mn = amdgpu_mn_get(p->adev);
monk.liu840d5142015-04-27 15:19:20 +0800537 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538
Christian König3c0eea62015-12-11 14:39:05 +0100539 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100540 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541
Bas Nieuwenhuizena20ee0b2018-01-31 13:58:55 +0100542 if (p->uf_entry.robj && !p->uf_entry.robj->parent)
Christian König91acbeb2015-12-14 16:42:31 +0100543 list_add(&p->uf_entry.tv.head, &p->validated);
544
Christian König2f568db2016-02-23 12:36:59 +0100545 while (1) {
546 struct list_head need_pages;
547 unsigned i;
548
549 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
550 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200551 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800552 if (r != -ERESTARTSYS)
553 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100554 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200555 }
Christian König2f568db2016-02-23 12:36:59 +0100556
557 /* Without a BO list we don't have userptr BOs */
558 if (!p->bo_list)
559 break;
560
561 INIT_LIST_HEAD(&need_pages);
562 for (i = p->bo_list->first_userptr;
563 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200564 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100565
566 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200567 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100568
Christian Königca666a32017-09-05 14:30:05 +0200569 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100570 &e->user_invalidated) && e->user_pages) {
571
572 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400573 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100574 */
575 release_pages(e->user_pages,
Linus Torvaldse60e1ee2017-11-15 20:42:10 -0800576 bo->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200577 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100578 e->user_pages = NULL;
579 }
580
Christian Königca666a32017-09-05 14:30:05 +0200581 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100582 !e->user_pages) {
583 list_del(&e->tv.head);
584 list_add(&e->tv.head, &need_pages);
585
586 amdgpu_bo_unreserve(e->robj);
587 }
588 }
589
590 if (list_empty(&need_pages))
591 break;
592
593 /* Unreserve everything again. */
594 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
595
Marek Olšákf1037952016-07-30 00:48:39 +0200596 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100597 if (!--tries) {
598 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200599 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100600 goto error_free_pages;
601 }
602
Alex Xieeb0f0372017-06-08 14:53:26 -0400603 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100604 list_for_each_entry(e, &need_pages, tv.head) {
605 struct ttm_tt *ttm = e->robj->tbo.ttm;
606
Michal Hocko20981052017-05-17 14:23:12 +0200607 e->user_pages = kvmalloc_array(ttm->num_pages,
608 sizeof(struct page*),
609 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100610 if (!e->user_pages) {
611 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200612 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100613 goto error_free_pages;
614 }
615
616 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
617 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200618 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200619 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100620 e->user_pages = NULL;
621 goto error_free_pages;
622 }
623 }
624
625 /* And try again. */
626 list_splice(&need_pages, &p->validated);
627 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628
John Brooks00f06b22017-06-27 22:33:18 -0400629 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
630 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100631 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400632 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200633 p->evictable = list_last_entry(&p->validated,
634 struct amdgpu_bo_list_entry,
635 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100636
Christian Königf7da30d2016-09-28 12:03:04 +0200637 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
638 amdgpu_cs_validate, p);
639 if (r) {
640 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
641 goto error_validate;
642 }
643
Christian Königf69f90a12015-12-21 19:47:42 +0100644 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200645 if (r) {
646 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200647 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200648 }
Christian Königa5b75052015-09-03 16:40:39 +0200649
Christian Königf69f90a12015-12-21 19:47:42 +0100650 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200651 if (r) {
652 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100653 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200654 }
Christian Königa8480302016-01-05 16:03:39 +0100655
John Brooks00f06b22017-06-27 22:33:18 -0400656 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
657 p->bytes_moved_vis);
Christian Königa8480302016-01-05 16:03:39 +0100658 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200659 struct amdgpu_bo *gds = p->bo_list->gds_obj;
660 struct amdgpu_bo *gws = p->bo_list->gws_obj;
661 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100662 struct amdgpu_vm *vm = &fpriv->vm;
663 unsigned i;
664
665 for (i = 0; i < p->bo_list->num_entries; i++) {
666 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
667
668 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
669 }
Christian Königd88bf582016-05-06 17:50:03 +0200670
671 if (gds) {
672 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
673 p->job->gds_size = amdgpu_bo_size(gds);
674 }
675 if (gws) {
676 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
677 p->job->gws_size = amdgpu_bo_size(gws);
678 }
679 if (oa) {
680 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
681 p->job->oa_size = amdgpu_bo_size(oa);
682 }
Christian Königa8480302016-01-05 16:03:39 +0100683 }
Christian Königa5b75052015-09-03 16:40:39 +0200684
Christian Königc855e252016-09-05 17:00:57 +0200685 if (!r && p->uf_entry.robj) {
686 struct amdgpu_bo *uf = p->uf_entry.robj;
687
Christian Königc5835bb2017-10-27 15:43:14 +0200688 r = amdgpu_ttm_alloc_gart(&uf->tbo);
Christian Königc855e252016-09-05 17:00:57 +0200689 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
690 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200691
Christian Königa5b75052015-09-03 16:40:39 +0200692error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400693 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200694 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
695
Christian König2f568db2016-02-23 12:36:59 +0100696error_free_pages:
697
Christian König2f568db2016-02-23 12:36:59 +0100698 if (p->bo_list) {
699 for (i = p->bo_list->first_userptr;
700 i < p->bo_list->num_entries; ++i) {
701 e = &p->bo_list->array[i];
702
703 if (!e->user_pages)
704 continue;
705
706 release_pages(e->user_pages,
Mel Gormanc6f92f92017-11-15 17:37:55 -0800707 e->robj->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200708 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100709 }
710 }
711
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 return r;
713}
714
715static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
716{
717 struct amdgpu_bo_list_entry *e;
718 int r;
719
720 list_for_each_entry(e, &p->validated, tv.head) {
721 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400722 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
723 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400724
725 if (r)
726 return r;
727 }
728 return 0;
729}
730
Christian König984810f2015-11-14 21:05:35 +0100731/**
732 * cs_parser_fini() - clean parser states
733 * @parser: parser structure holding parsing context.
734 * @error: error number
735 *
736 * If error is set than unvalidate buffer, otherwise just free memory
737 * used by parsing context.
738 **/
Christian Königb6369222017-08-03 11:44:01 -0400739static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
740 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800741{
Christian König984810f2015-11-14 21:05:35 +0100742 unsigned i;
743
Christian König3fe89772017-09-12 14:25:14 -0400744 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400745 ttm_eu_backoff_reservation(&parser->ticket,
746 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000747
748 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
749 drm_syncobj_put(parser->post_dep_syncobjs[i]);
750 kfree(parser->post_dep_syncobjs);
751
Chris Wilsonf54d1862016-10-25 13:00:45 +0100752 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100753
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400754 if (parser->ctx) {
755 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200756 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400757 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800758 if (parser->bo_list)
759 amdgpu_bo_list_put(parser->bo_list);
760
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400761 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200762 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100764 if (parser->job)
765 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100766 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767}
768
Junwei Zhangb85891b2017-01-16 13:59:01 +0800769static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400770{
771 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800772 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
773 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400774 struct amdgpu_bo_va *bo_va;
775 struct amdgpu_bo *bo;
776 int i, r;
777
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100778 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400779 if (r)
780 return r;
781
Junwei Zhangb85891b2017-01-16 13:59:01 +0800782 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
783 if (r)
784 return r;
785
786 r = amdgpu_sync_fence(adev, &p->job->sync,
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500787 fpriv->prt_va->last_pt_update, false);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800788 if (r)
789 return r;
790
Monk Liu24936642017-01-09 15:54:32 +0800791 if (amdgpu_sriov_vf(adev)) {
792 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200793
794 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800795 BUG_ON(!bo_va);
796 r = amdgpu_vm_bo_update(adev, bo_va, false);
797 if (r)
798 return r;
799
800 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500801 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Monk Liu24936642017-01-09 15:54:32 +0800802 if (r)
803 return r;
804 }
805
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400806 if (p->bo_list) {
807 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100808 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200809
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 /* ignore duplicates */
811 bo = p->bo_list->array[i].robj;
812 if (!bo)
813 continue;
814
815 bo_va = p->bo_list->array[i].bo_va;
816 if (bo_va == NULL)
817 continue;
818
Christian König99e124f2016-08-16 14:43:17 +0200819 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 if (r)
821 return r;
822
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800823 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500824 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Christian König91e1a522015-07-06 22:06:40 +0200825 if (r)
826 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827 }
Christian Königb495bd32015-09-10 14:00:35 +0200828
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829 }
830
Christian König4e55eb32017-09-11 16:54:59 +0200831 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200832 if (r)
833 return r;
834
Christian König0abc6872017-09-01 20:37:57 +0200835 r = amdgpu_vm_update_directories(adev, vm);
836 if (r)
837 return r;
838
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500839 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update, false);
Christian Königd5884512017-09-08 14:09:41 +0200840 if (r)
841 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200842
843 if (amdgpu_vm_debug && p->bo_list) {
844 /* Invalidate all BOs to test for userspace bugs */
845 for (i = 0; i < p->bo_list->num_entries; i++) {
846 /* ignore duplicates */
847 bo = p->bo_list->array[i].robj;
848 if (!bo)
849 continue;
850
Christian König3f3333f2017-08-03 14:02:13 +0200851 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200852 }
853 }
854
855 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856}
857
858static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100859 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860{
Christian Königb07c60c2016-01-31 12:29:04 +0100861 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100863 struct amdgpu_ring *ring = p->job->ring;
Christian Königc5795c552017-10-12 12:16:33 +0200864 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400865
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866 /* Only for UVD/VCE VM emulation */
Christian Königc5795c552017-10-12 12:16:33 +0200867 if (p->job->ring->funcs->parse_cs) {
868 unsigned i, j;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400869
Christian Königc5795c552017-10-12 12:16:33 +0200870 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
871 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400872 struct amdgpu_bo_va_mapping *m;
873 struct amdgpu_bo *aobj = NULL;
Christian Königc5795c552017-10-12 12:16:33 +0200874 struct amdgpu_cs_chunk *chunk;
Christian Königbb7939b2017-11-06 15:37:01 +0100875 uint64_t offset, va_start;
Christian Königc5795c552017-10-12 12:16:33 +0200876 struct amdgpu_ib *ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400877 uint8_t *kptr;
878
Christian Königc5795c552017-10-12 12:16:33 +0200879 chunk = &p->chunks[i];
880 ib = &p->job->ibs[j];
881 chunk_ib = chunk->kdata;
882
883 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
884 continue;
885
Christian Königbb7939b2017-11-06 15:37:01 +0100886 va_start = chunk_ib->va_start & AMDGPU_VA_HOLE_MASK;
887 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400888 if (r) {
889 DRM_ERROR("IB va_start is invalid\n");
890 return r;
891 }
892
Christian Königbb7939b2017-11-06 15:37:01 +0100893 if ((va_start + chunk_ib->ib_bytes) >
Christian Königc5795c552017-10-12 12:16:33 +0200894 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400895 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
896 return -EINVAL;
897 }
898
899 /* the IB should be reserved at this point */
900 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
901 if (r) {
902 return r;
903 }
904
905 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian Königbb7939b2017-11-06 15:37:01 +0100906 kptr += va_start - offset;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400907
908 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
909 amdgpu_bo_kunmap(aobj);
910
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400911 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400912 if (r)
913 return r;
Christian Königc5795c552017-10-12 12:16:33 +0200914
915 j++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400916 }
Christian König45088ef2016-10-05 16:49:19 +0200917 }
918
919 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200920 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200921
Junwei Zhangb85891b2017-01-16 13:59:01 +0800922 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200923 if (r)
924 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925 }
926
Christian König9a795882016-06-22 14:25:55 +0200927 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928}
929
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
931 struct amdgpu_cs_parser *parser)
932{
933 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
934 struct amdgpu_vm *vm = &fpriv->vm;
935 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800936 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937
Christian König50838c82016-02-03 13:44:52 +0100938 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 struct amdgpu_cs_chunk *chunk;
940 struct amdgpu_ib *ib;
941 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400942 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400943
944 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100945 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
947
948 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
949 continue;
950
Monk Liu65333e42017-03-27 15:14:53 +0800951 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400952 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800953 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
954 ce_preempt++;
955 else
956 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400957 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800958
Monk Liu65333e42017-03-27 15:14:53 +0800959 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
960 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800961 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800962 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800963
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500964 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
965 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200966 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400967 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400968
Monk Liu2a9ceb82017-03-28 11:00:03 +0800969 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800970 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
971 if (!parser->ctx->preamble_presented) {
972 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
973 parser->ctx->preamble_presented = true;
974 }
975 }
976
Christian Königb07c60c2016-01-31 12:29:04 +0100977 if (parser->job->ring && parser->job->ring != ring)
978 return -EINVAL;
979
980 parser->job->ring = ring;
981
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400982 r = amdgpu_ib_get(adev, vm,
983 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
984 ib);
985 if (r) {
986 DRM_ERROR("Failed to get ib !\n");
987 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989
Christian König45088ef2016-10-05 16:49:19 +0200990 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200991 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800992 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400993
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400994 j++;
995 }
996
Christian König758ac172016-05-06 22:14:00 +0200997 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200998 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200999 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
1000 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +02001001 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -04001003 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001004}
1005
Dave Airlie6f0308e2017-03-09 03:45:52 +00001006static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
1007 struct amdgpu_cs_chunk *chunk)
1008{
1009 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1010 unsigned num_deps;
1011 int i, r;
1012 struct drm_amdgpu_cs_chunk_dep *deps;
1013
1014 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1015 num_deps = chunk->length_dw * 4 /
1016 sizeof(struct drm_amdgpu_cs_chunk_dep);
1017
1018 for (i = 0; i < num_deps; ++i) {
1019 struct amdgpu_ring *ring;
1020 struct amdgpu_ctx *ctx;
1021 struct dma_fence *fence;
1022
1023 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1024 if (ctx == NULL)
1025 return -EINVAL;
1026
1027 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1028 deps[i].ip_type,
1029 deps[i].ip_instance,
1030 deps[i].ring, &ring);
1031 if (r) {
1032 amdgpu_ctx_put(ctx);
1033 return r;
1034 }
1035
1036 fence = amdgpu_ctx_get_fence(ctx, ring,
1037 deps[i].handle);
1038 if (IS_ERR(fence)) {
1039 r = PTR_ERR(fence);
1040 amdgpu_ctx_put(ctx);
1041 return r;
1042 } else if (fence) {
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001043 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence,
1044 true);
Dave Airlie6f0308e2017-03-09 03:45:52 +00001045 dma_fence_put(fence);
1046 amdgpu_ctx_put(ctx);
1047 if (r)
1048 return r;
1049 }
1050 }
1051 return 0;
1052}
1053
Dave Airlie660e8552017-03-13 22:18:15 +00001054static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1055 uint32_t handle)
1056{
1057 int r;
1058 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001059 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001060 if (r)
1061 return r;
1062
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001063 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence, true);
Dave Airlie660e8552017-03-13 22:18:15 +00001064 dma_fence_put(fence);
1065
1066 return r;
1067}
1068
1069static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1070 struct amdgpu_cs_chunk *chunk)
1071{
1072 unsigned num_deps;
1073 int i, r;
1074 struct drm_amdgpu_cs_chunk_sem *deps;
1075
1076 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1077 num_deps = chunk->length_dw * 4 /
1078 sizeof(struct drm_amdgpu_cs_chunk_sem);
1079
1080 for (i = 0; i < num_deps; ++i) {
1081 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1082 if (r)
1083 return r;
1084 }
1085 return 0;
1086}
1087
1088static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1089 struct amdgpu_cs_chunk *chunk)
1090{
1091 unsigned num_deps;
1092 int i;
1093 struct drm_amdgpu_cs_chunk_sem *deps;
1094 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1095 num_deps = chunk->length_dw * 4 /
1096 sizeof(struct drm_amdgpu_cs_chunk_sem);
1097
1098 p->post_dep_syncobjs = kmalloc_array(num_deps,
1099 sizeof(struct drm_syncobj *),
1100 GFP_KERNEL);
1101 p->num_post_dep_syncobjs = 0;
1102
Christophe JAILLETa1d6b192017-08-23 07:52:36 +02001103 if (!p->post_dep_syncobjs)
1104 return -ENOMEM;
1105
Dave Airlie660e8552017-03-13 22:18:15 +00001106 for (i = 0; i < num_deps; ++i) {
1107 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1108 if (!p->post_dep_syncobjs[i])
1109 return -EINVAL;
1110 p->num_post_dep_syncobjs++;
1111 }
1112 return 0;
1113}
1114
Christian König2b48d322015-06-19 17:31:29 +02001115static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1116 struct amdgpu_cs_parser *p)
1117{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001118 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001119
Christian König2b48d322015-06-19 17:31:29 +02001120 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001121 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001122
1123 chunk = &p->chunks[i];
1124
Dave Airlie6f0308e2017-03-09 03:45:52 +00001125 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1126 r = amdgpu_cs_process_fence_dep(p, chunk);
1127 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001128 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001129 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1130 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1131 if (r)
1132 return r;
1133 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1134 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1135 if (r)
1136 return r;
Christian König2b48d322015-06-19 17:31:29 +02001137 }
1138 }
1139
1140 return 0;
1141}
1142
Dave Airlie660e8552017-03-13 22:18:15 +00001143static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1144{
1145 int i;
1146
Chris Wilson00fc2c22017-07-05 21:12:44 +01001147 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1148 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001149}
1150
Christian Königcd75dc62016-01-31 11:30:55 +01001151static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1152 union drm_amdgpu_cs *cs)
1153{
Christian Königb07c60c2016-01-31 12:29:04 +01001154 struct amdgpu_ring *ring = p->job->ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001155 struct drm_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001156 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001157 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001158 uint64_t seq;
1159
Monk Liue6869412016-03-07 12:49:55 +08001160 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001161
Christian König3fe89772017-09-12 14:25:14 -04001162 amdgpu_mn_lock(p->mn);
1163 if (p->bo_list) {
1164 for (i = p->bo_list->first_userptr;
1165 i < p->bo_list->num_entries; ++i) {
1166 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1167
1168 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1169 amdgpu_mn_unlock(p->mn);
1170 return -ERESTARTSYS;
1171 }
1172 }
1173 }
1174
Christian König50838c82016-02-03 13:44:52 +01001175 job = p->job;
1176 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001177
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001178 r = drm_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001179 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001180 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001181 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001182 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001183 }
1184
Monk Liue6869412016-03-07 12:49:55 +08001185 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001186 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001187 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001188
Monk Liueb01abc2017-09-15 13:40:31 +08001189 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1190 if (r) {
1191 dma_fence_put(p->fence);
1192 dma_fence_put(&job->base.s_fence->finished);
1193 amdgpu_job_free(job);
1194 amdgpu_mn_unlock(p->mn);
1195 return r;
1196 }
1197
Dave Airlie660e8552017-03-13 22:18:15 +00001198 amdgpu_cs_post_dependencies(p);
1199
Monk Liueb01abc2017-09-15 13:40:31 +08001200 cs->out.handle = seq;
1201 job->uf_sequence = seq;
1202
Christian Königa5fb4ec2016-06-29 15:10:31 +02001203 amdgpu_job_free_resources(job);
Andrey Grodzovskyd1f6dc12017-10-19 14:29:46 -04001204 amdgpu_ring_priority_get(job->ring, job->base.s_priority);
Christian Königcd75dc62016-01-31 11:30:55 +01001205
1206 trace_amdgpu_cs_ioctl(job);
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001207 drm_sched_entity_push_job(&job->base, entity);
Christian König3fe89772017-09-12 14:25:14 -04001208
1209 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1210 amdgpu_mn_unlock(p->mn);
1211
Christian Königcd75dc62016-01-31 11:30:55 +01001212 return 0;
1213}
1214
Chunming Zhou049fc522015-07-21 14:36:51 +08001215int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1216{
1217 struct amdgpu_device *adev = dev->dev_private;
1218 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001219 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001220 bool reserved_buffers = false;
1221 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001222
Christian König0c418f12015-09-01 15:13:53 +02001223 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001224 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001225
Christian König7e52a812015-11-04 15:44:39 +01001226 parser.adev = adev;
1227 parser.filp = filp;
1228
1229 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001230 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001231 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001232 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001233 }
Huang Ruia414cd72016-10-30 23:05:47 +08001234
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001235 r = amdgpu_cs_ib_fill(adev, &parser);
1236 if (r)
1237 goto out;
1238
Christian König2a7d9bd2015-12-18 20:33:52 +01001239 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001240 if (r) {
1241 if (r == -ENOMEM)
1242 DRM_ERROR("Not enough memory for command submission!\n");
1243 else if (r != -ERESTARTSYS)
1244 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1245 goto out;
Christian König26a69802015-08-18 21:09:33 +02001246 }
1247
Huang Ruia414cd72016-10-30 23:05:47 +08001248 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001249
Huang Ruia414cd72016-10-30 23:05:47 +08001250 r = amdgpu_cs_dependencies(adev, &parser);
1251 if (r) {
1252 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1253 goto out;
1254 }
1255
Christian König50838c82016-02-03 13:44:52 +01001256 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001257 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001258
Christian König7e52a812015-11-04 15:44:39 +01001259 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001260 if (r)
1261 goto out;
1262
Christian König4acabfe2016-01-31 11:32:04 +01001263 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001264
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001265out:
Christian König7e52a812015-11-04 15:44:39 +01001266 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001267 return r;
1268}
1269
1270/**
1271 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1272 *
1273 * @dev: drm device
1274 * @data: data from userspace
1275 * @filp: file private
1276 *
1277 * Wait for the command submission identified by handle to finish.
1278 */
1279int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1280 struct drm_file *filp)
1281{
1282 union drm_amdgpu_wait_cs *wait = data;
1283 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001284 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001285 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001286 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001287 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001288 long r;
1289
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001290 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1291 if (ctx == NULL)
1292 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001293
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001294 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1295 wait->in.ip_type, wait->in.ip_instance,
1296 wait->in.ring, &ring);
1297 if (r) {
1298 amdgpu_ctx_put(ctx);
1299 return r;
1300 }
1301
Chunming Zhou4b559c92015-07-21 15:53:04 +08001302 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1303 if (IS_ERR(fence))
1304 r = PTR_ERR(fence);
1305 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001306 r = dma_fence_wait_timeout(fence, true, timeout);
Christian König7a0a48d2017-10-09 15:51:10 +02001307 if (r > 0 && fence->error)
1308 r = fence->error;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001309 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001310 } else
Christian König21c16bf2015-07-07 17:24:49 +02001311 r = 1;
1312
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001313 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001314 if (r < 0)
1315 return r;
1316
1317 memset(wait, 0, sizeof(*wait));
1318 wait->out.status = (r == 0);
1319
1320 return 0;
1321}
1322
1323/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001324 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1325 *
1326 * @adev: amdgpu device
1327 * @filp: file private
1328 * @user: drm_amdgpu_fence copied from user space
1329 */
1330static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1331 struct drm_file *filp,
1332 struct drm_amdgpu_fence *user)
1333{
1334 struct amdgpu_ring *ring;
1335 struct amdgpu_ctx *ctx;
1336 struct dma_fence *fence;
1337 int r;
1338
Junwei Zhangeef18a82016-11-04 16:16:10 -04001339 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1340 if (ctx == NULL)
1341 return ERR_PTR(-EINVAL);
1342
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001343 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1344 user->ip_instance, user->ring, &ring);
1345 if (r) {
1346 amdgpu_ctx_put(ctx);
1347 return ERR_PTR(r);
1348 }
1349
Junwei Zhangeef18a82016-11-04 16:16:10 -04001350 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1351 amdgpu_ctx_put(ctx);
1352
1353 return fence;
1354}
1355
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001356int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1357 struct drm_file *filp)
1358{
1359 struct amdgpu_device *adev = dev->dev_private;
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001360 union drm_amdgpu_fence_to_handle *info = data;
1361 struct dma_fence *fence;
1362 struct drm_syncobj *syncobj;
1363 struct sync_file *sync_file;
1364 int fd, r;
1365
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001366 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1367 if (IS_ERR(fence))
1368 return PTR_ERR(fence);
1369
1370 switch (info->in.what) {
1371 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1372 r = drm_syncobj_create(&syncobj, 0, fence);
1373 dma_fence_put(fence);
1374 if (r)
1375 return r;
1376 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1377 drm_syncobj_put(syncobj);
1378 return r;
1379
1380 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1381 r = drm_syncobj_create(&syncobj, 0, fence);
1382 dma_fence_put(fence);
1383 if (r)
1384 return r;
1385 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1386 drm_syncobj_put(syncobj);
1387 return r;
1388
1389 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1390 fd = get_unused_fd_flags(O_CLOEXEC);
1391 if (fd < 0) {
1392 dma_fence_put(fence);
1393 return fd;
1394 }
1395
1396 sync_file = sync_file_create(fence);
1397 dma_fence_put(fence);
1398 if (!sync_file) {
1399 put_unused_fd(fd);
1400 return -ENOMEM;
1401 }
1402
1403 fd_install(fd, sync_file->file);
1404 info->out.handle = fd;
1405 return 0;
1406
1407 default:
1408 return -EINVAL;
1409 }
1410}
1411
Junwei Zhangeef18a82016-11-04 16:16:10 -04001412/**
1413 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1414 *
1415 * @adev: amdgpu device
1416 * @filp: file private
1417 * @wait: wait parameters
1418 * @fences: array of drm_amdgpu_fence
1419 */
1420static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1421 struct drm_file *filp,
1422 union drm_amdgpu_wait_fences *wait,
1423 struct drm_amdgpu_fence *fences)
1424{
1425 uint32_t fence_count = wait->in.fence_count;
1426 unsigned int i;
1427 long r = 1;
1428
1429 for (i = 0; i < fence_count; i++) {
1430 struct dma_fence *fence;
1431 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1432
1433 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1434 if (IS_ERR(fence))
1435 return PTR_ERR(fence);
1436 else if (!fence)
1437 continue;
1438
1439 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001440 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001441 if (r < 0)
1442 return r;
1443
1444 if (r == 0)
1445 break;
Christian König7a0a48d2017-10-09 15:51:10 +02001446
1447 if (fence->error)
1448 return fence->error;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001449 }
1450
1451 memset(wait, 0, sizeof(*wait));
1452 wait->out.status = (r > 0);
1453
1454 return 0;
1455}
1456
1457/**
1458 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1459 *
1460 * @adev: amdgpu device
1461 * @filp: file private
1462 * @wait: wait parameters
1463 * @fences: array of drm_amdgpu_fence
1464 */
1465static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1466 struct drm_file *filp,
1467 union drm_amdgpu_wait_fences *wait,
1468 struct drm_amdgpu_fence *fences)
1469{
1470 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1471 uint32_t fence_count = wait->in.fence_count;
1472 uint32_t first = ~0;
1473 struct dma_fence **array;
1474 unsigned int i;
1475 long r;
1476
1477 /* Prepare the fence array */
1478 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1479
1480 if (array == NULL)
1481 return -ENOMEM;
1482
1483 for (i = 0; i < fence_count; i++) {
1484 struct dma_fence *fence;
1485
1486 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1487 if (IS_ERR(fence)) {
1488 r = PTR_ERR(fence);
1489 goto err_free_fence_array;
1490 } else if (fence) {
1491 array[i] = fence;
1492 } else { /* NULL, the fence has been already signaled */
1493 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001494 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001495 goto out;
1496 }
1497 }
1498
1499 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1500 &first);
1501 if (r < 0)
1502 goto err_free_fence_array;
1503
1504out:
1505 memset(wait, 0, sizeof(*wait));
1506 wait->out.status = (r > 0);
1507 wait->out.first_signaled = first;
Emily Dengcdadab82017-11-09 17:18:18 +08001508
Roger Heeb174c72017-11-17 12:45:18 +08001509 if (first < fence_count && array[first])
Emily Dengcdadab82017-11-09 17:18:18 +08001510 r = array[first]->error;
1511 else
1512 r = 0;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001513
1514err_free_fence_array:
1515 for (i = 0; i < fence_count; i++)
1516 dma_fence_put(array[i]);
1517 kfree(array);
1518
1519 return r;
1520}
1521
1522/**
1523 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1524 *
1525 * @dev: drm device
1526 * @data: data from userspace
1527 * @filp: file private
1528 */
1529int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *filp)
1531{
1532 struct amdgpu_device *adev = dev->dev_private;
1533 union drm_amdgpu_wait_fences *wait = data;
1534 uint32_t fence_count = wait->in.fence_count;
1535 struct drm_amdgpu_fence *fences_user;
1536 struct drm_amdgpu_fence *fences;
1537 int r;
1538
1539 /* Get the fences from userspace */
1540 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1541 GFP_KERNEL);
1542 if (fences == NULL)
1543 return -ENOMEM;
1544
Christian König7ecc2452017-07-26 17:02:52 +02001545 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001546 if (copy_from_user(fences, fences_user,
1547 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1548 r = -EFAULT;
1549 goto err_free_fences;
1550 }
1551
1552 if (wait->in.wait_all)
1553 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1554 else
1555 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1556
1557err_free_fences:
1558 kfree(fences);
1559
1560 return r;
1561}
1562
1563/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001564 * amdgpu_cs_find_bo_va - find bo_va for VM address
1565 *
1566 * @parser: command submission parser context
1567 * @addr: VM address
1568 * @bo: resulting BO of the mapping found
1569 *
1570 * Search the buffer objects in the command submission context for a certain
1571 * virtual memory address. Returns allocation structure when found, NULL
1572 * otherwise.
1573 */
Christian König9cca0b82017-09-06 16:15:28 +02001574int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1575 uint64_t addr, struct amdgpu_bo **bo,
1576 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001577{
Christian Königaebc5e62017-09-06 16:55:16 +02001578 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König19be5572017-04-12 14:24:39 +02001579 struct ttm_operation_ctx ctx = { false, false };
Christian Königaebc5e62017-09-06 16:55:16 +02001580 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001581 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001582 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001583
1584 addr /= AMDGPU_GPU_PAGE_SIZE;
1585
Christian Königaebc5e62017-09-06 16:55:16 +02001586 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1587 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1588 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001589
Christian Königaebc5e62017-09-06 16:55:16 +02001590 *bo = mapping->bo_va->base.bo;
1591 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001592
Christian Königaebc5e62017-09-06 16:55:16 +02001593 /* Double check that the BO is reserved by this CS */
1594 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1595 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001596
Christian König4b6b6912017-10-16 10:32:04 +02001597 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1598 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1599 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
Christian König19be5572017-04-12 14:24:39 +02001600 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
Christian König4b6b6912017-10-16 10:32:04 +02001601 if (r)
Christian König03f48dd2016-08-15 17:00:22 +02001602 return r;
Christian Königc855e252016-09-05 17:00:57 +02001603 }
1604
Christian Königc5835bb2017-10-27 15:43:14 +02001605 return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
Christian Königc855e252016-09-05 17:00:57 +02001606}