blob: 6f94437d8c0e17a33cb30402c20c4797b98425c7 [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _E1000_HW_H_
30#define _E1000_HW_H_
31
Bruce Allana9bb6292013-01-12 07:26:22 +000032#include "defines.h"
Auke Kokbc7f75f2007-09-17 12:30:59 -070033
34struct e1000_hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -070035
Auke Kokbc7f75f2007-09-17 12:30:59 -070036enum e1e_registers {
37 E1000_CTRL = 0x00000, /* Device Control - RW */
38 E1000_STATUS = 0x00008, /* Device Status - RO */
39 E1000_EECD = 0x00010, /* EEPROM/Flash Control - RW */
40 E1000_EERD = 0x00014, /* EEPROM Read - RW */
41 E1000_CTRL_EXT = 0x00018, /* Extended Device Control - RW */
42 E1000_FLA = 0x0001C, /* Flash Access - RW */
43 E1000_MDIC = 0x00020, /* MDI Control - RW */
44 E1000_SCTL = 0x00024, /* SerDes Control - RW */
45 E1000_FCAL = 0x00028, /* Flow Control Address Low - RW */
46 E1000_FCAH = 0x0002C, /* Flow Control Address High -RW */
Bruce Allan831bd2e2010-09-22 17:16:18 +000047 E1000_FEXTNVM4 = 0x00024, /* Future Extended NVM 4 - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070048 E1000_FEXTNVM = 0x00028, /* Future Extended NVM - RW */
49 E1000_FCT = 0x00030, /* Flow Control Type - RW */
50 E1000_VET = 0x00038, /* VLAN Ether Type - RW */
Bruce Allan62bc8132012-03-20 03:47:57 +000051 E1000_FEXTNVM3 = 0x0003C, /* Future Extended NVM 3 - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070052 E1000_ICR = 0x000C0, /* Interrupt Cause Read - R/clr */
53 E1000_ITR = 0x000C4, /* Interrupt Throttling Rate - RW */
54 E1000_ICS = 0x000C8, /* Interrupt Cause Set - WO */
55 E1000_IMS = 0x000D0, /* Interrupt Mask Set - RW */
56 E1000_IMC = 0x000D8, /* Interrupt Mask Clear - WO */
57 E1000_IAM = 0x000E0, /* Interrupt Acknowledge Auto Mask */
Bruce Allan4662e822008-08-26 18:37:06 -070058 E1000_IVAR = 0x000E4, /* Interrupt Vector Allocation - RW */
Bruce Allanb67e1912012-12-27 08:32:33 +000059 E1000_FEXTNVM7 = 0x000E4, /* Future Extended NVM 7 - RW */
Bruce Allan203e4152012-12-05 08:40:59 +000060 E1000_LPIC = 0x000FC, /* Low Power Idle Control - RW */
Bruce Allanad680762008-03-28 09:15:03 -070061 E1000_RCTL = 0x00100, /* Rx Control - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070062 E1000_FCTTV = 0x00170, /* Flow Control Transmit Timer Value - RW */
Bruce Allanad680762008-03-28 09:15:03 -070063 E1000_TXCW = 0x00178, /* Tx Configuration Word - RW */
64 E1000_RXCW = 0x00180, /* Rx Configuration Word - RO */
65 E1000_TCTL = 0x00400, /* Tx Control - RW */
66 E1000_TCTL_EXT = 0x00404, /* Extended Tx Control - RW */
67 E1000_TIPG = 0x00410, /* Tx Inter-packet gap -RW */
68 E1000_AIT = 0x00458, /* Adaptive Interframe Spacing Throttle -RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070069 E1000_LEDCTL = 0x00E00, /* LED Control - RW */
70 E1000_EXTCNF_CTRL = 0x00F00, /* Extended Configuration Control */
71 E1000_EXTCNF_SIZE = 0x00F08, /* Extended Configuration Size */
72 E1000_PHY_CTRL = 0x00F10, /* PHY Control Register in CSR */
Bruce Allan77996d12011-01-06 14:29:53 +000073#define E1000_POEMB E1000_PHY_CTRL /* PHY OEM Bits */
Auke Kokbc7f75f2007-09-17 12:30:59 -070074 E1000_PBA = 0x01000, /* Packet Buffer Allocation - RW */
75 E1000_PBS = 0x01008, /* Packet Buffer Size */
Bruce Allan94fb8482013-01-23 09:00:03 +000076 E1000_PBECCSTS = 0x0100C, /* Packet Buffer ECC Status - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070077 E1000_EEMNGCTL = 0x01010, /* MNG EEprom Control */
78 E1000_EEWR = 0x0102C, /* EEPROM Write Register - RW */
79 E1000_FLOP = 0x0103C, /* FLASH Opcode Register */
Alexander Duyck6ea7ae12008-11-14 06:54:36 +000080 E1000_PBA_ECC = 0x01100, /* PBA ECC Register */
Auke Kokbc7f75f2007-09-17 12:30:59 -070081 E1000_ERT = 0x02008, /* Early Rx Threshold - RW */
82 E1000_FCRTL = 0x02160, /* Flow Control Receive Threshold Low - RW */
83 E1000_FCRTH = 0x02168, /* Flow Control Receive Threshold High - RW */
84 E1000_PSRCTL = 0x02170, /* Packet Split Receive Control - RW */
Bruce Allane921eb12012-11-28 09:28:37 +000085/* Convenience macros
Bruce Allan1e360522012-03-20 03:48:13 +000086 *
87 * Note: "_n" is the queue number of the register to be written to.
88 *
89 * Example usage:
90 * E1000_RDBAL(current_rx_queue)
91 */
92 E1000_RDBAL_BASE = 0x02800, /* Rx Descriptor Base Address Low - RW */
93#define E1000_RDBAL(_n) (E1000_RDBAL_BASE + (_n << 8))
94 E1000_RDBAH_BASE = 0x02804, /* Rx Descriptor Base Address High - RW */
95#define E1000_RDBAH(_n) (E1000_RDBAH_BASE + (_n << 8))
96 E1000_RDLEN_BASE = 0x02808, /* Rx Descriptor Length - RW */
97#define E1000_RDLEN(_n) (E1000_RDLEN_BASE + (_n << 8))
98 E1000_RDH_BASE = 0x02810, /* Rx Descriptor Head - RW */
99#define E1000_RDH(_n) (E1000_RDH_BASE + (_n << 8))
100 E1000_RDT_BASE = 0x02818, /* Rx Descriptor Tail - RW */
101#define E1000_RDT(_n) (E1000_RDT_BASE + (_n << 8))
Bruce Allanad680762008-03-28 09:15:03 -0700102 E1000_RDTR = 0x02820, /* Rx Delay Timer - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700103 E1000_RXDCTL_BASE = 0x02828, /* Rx Descriptor Control - RW */
104#define E1000_RXDCTL(_n) (E1000_RXDCTL_BASE + (_n << 8))
Bruce Allanaf667a22010-12-31 06:10:01 +0000105 E1000_RADV = 0x0282C, /* Rx Interrupt Absolute Delay Timer - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700106
Auke Kokbc7f75f2007-09-17 12:30:59 -0700107 E1000_KABGTXD = 0x03004, /* AFE Band Gap Transmit Ref Data */
Bruce Allan1e360522012-03-20 03:48:13 +0000108 E1000_TDBAL_BASE = 0x03800, /* Tx Descriptor Base Address Low - RW */
109#define E1000_TDBAL(_n) (E1000_TDBAL_BASE + (_n << 8))
110 E1000_TDBAH_BASE = 0x03804, /* Tx Descriptor Base Address High - RW */
111#define E1000_TDBAH(_n) (E1000_TDBAH_BASE + (_n << 8))
112 E1000_TDLEN_BASE = 0x03808, /* Tx Descriptor Length - RW */
113#define E1000_TDLEN(_n) (E1000_TDLEN_BASE + (_n << 8))
114 E1000_TDH_BASE = 0x03810, /* Tx Descriptor Head - RW */
115#define E1000_TDH(_n) (E1000_TDH_BASE + (_n << 8))
116 E1000_TDT_BASE = 0x03818, /* Tx Descriptor Tail - RW */
117#define E1000_TDT(_n) (E1000_TDT_BASE + (_n << 8))
Bruce Allanad680762008-03-28 09:15:03 -0700118 E1000_TIDV = 0x03820, /* Tx Interrupt Delay Value - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700119 E1000_TXDCTL_BASE = 0x03828, /* Tx Descriptor Control - RW */
120#define E1000_TXDCTL(_n) (E1000_TXDCTL_BASE + (_n << 8))
Bruce Allanad680762008-03-28 09:15:03 -0700121 E1000_TADV = 0x0382C, /* Tx Interrupt Absolute Delay Val - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700122 E1000_TARC_BASE = 0x03840, /* Tx Arbitration Count (0) */
123#define E1000_TARC(_n) (E1000_TARC_BASE + (_n << 8))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700124 E1000_CRCERRS = 0x04000, /* CRC Error Count - R/clr */
125 E1000_ALGNERRC = 0x04004, /* Alignment Error Count - R/clr */
126 E1000_SYMERRS = 0x04008, /* Symbol Error Count - R/clr */
127 E1000_RXERRC = 0x0400C, /* Receive Error Count - R/clr */
128 E1000_MPC = 0x04010, /* Missed Packet Count - R/clr */
129 E1000_SCC = 0x04014, /* Single Collision Count - R/clr */
130 E1000_ECOL = 0x04018, /* Excessive Collision Count - R/clr */
131 E1000_MCC = 0x0401C, /* Multiple Collision Count - R/clr */
132 E1000_LATECOL = 0x04020, /* Late Collision Count - R/clr */
133 E1000_COLC = 0x04028, /* Collision Count - R/clr */
134 E1000_DC = 0x04030, /* Defer Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700135 E1000_TNCRS = 0x04034, /* Tx-No CRS - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700136 E1000_SEC = 0x04038, /* Sequence Error Count - R/clr */
137 E1000_CEXTERR = 0x0403C, /* Carrier Extension Error Count - R/clr */
138 E1000_RLEC = 0x04040, /* Receive Length Error Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700139 E1000_XONRXC = 0x04048, /* XON Rx Count - R/clr */
140 E1000_XONTXC = 0x0404C, /* XON Tx Count - R/clr */
141 E1000_XOFFRXC = 0x04050, /* XOFF Rx Count - R/clr */
142 E1000_XOFFTXC = 0x04054, /* XOFF Tx Count - R/clr */
143 E1000_FCRUC = 0x04058, /* Flow Control Rx Unsupported Count- R/clr */
144 E1000_PRC64 = 0x0405C, /* Packets Rx (64 bytes) - R/clr */
145 E1000_PRC127 = 0x04060, /* Packets Rx (65-127 bytes) - R/clr */
146 E1000_PRC255 = 0x04064, /* Packets Rx (128-255 bytes) - R/clr */
147 E1000_PRC511 = 0x04068, /* Packets Rx (255-511 bytes) - R/clr */
148 E1000_PRC1023 = 0x0406C, /* Packets Rx (512-1023 bytes) - R/clr */
149 E1000_PRC1522 = 0x04070, /* Packets Rx (1024-1522 bytes) - R/clr */
150 E1000_GPRC = 0x04074, /* Good Packets Rx Count - R/clr */
151 E1000_BPRC = 0x04078, /* Broadcast Packets Rx Count - R/clr */
152 E1000_MPRC = 0x0407C, /* Multicast Packets Rx Count - R/clr */
153 E1000_GPTC = 0x04080, /* Good Packets Tx Count - R/clr */
154 E1000_GORCL = 0x04088, /* Good Octets Rx Count Low - R/clr */
155 E1000_GORCH = 0x0408C, /* Good Octets Rx Count High - R/clr */
156 E1000_GOTCL = 0x04090, /* Good Octets Tx Count Low - R/clr */
157 E1000_GOTCH = 0x04094, /* Good Octets Tx Count High - R/clr */
158 E1000_RNBC = 0x040A0, /* Rx No Buffers Count - R/clr */
159 E1000_RUC = 0x040A4, /* Rx Undersize Count - R/clr */
160 E1000_RFC = 0x040A8, /* Rx Fragment Count - R/clr */
161 E1000_ROC = 0x040AC, /* Rx Oversize Count - R/clr */
162 E1000_RJC = 0x040B0, /* Rx Jabber Count - R/clr */
163 E1000_MGTPRC = 0x040B4, /* Management Packets Rx Count - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700164 E1000_MGTPDC = 0x040B8, /* Management Packets Dropped Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700165 E1000_MGTPTC = 0x040BC, /* Management Packets Tx Count - R/clr */
166 E1000_TORL = 0x040C0, /* Total Octets Rx Low - R/clr */
167 E1000_TORH = 0x040C4, /* Total Octets Rx High - R/clr */
168 E1000_TOTL = 0x040C8, /* Total Octets Tx Low - R/clr */
169 E1000_TOTH = 0x040CC, /* Total Octets Tx High - R/clr */
170 E1000_TPR = 0x040D0, /* Total Packets Rx - R/clr */
171 E1000_TPT = 0x040D4, /* Total Packets Tx - R/clr */
172 E1000_PTC64 = 0x040D8, /* Packets Tx (64 bytes) - R/clr */
173 E1000_PTC127 = 0x040DC, /* Packets Tx (65-127 bytes) - R/clr */
174 E1000_PTC255 = 0x040E0, /* Packets Tx (128-255 bytes) - R/clr */
175 E1000_PTC511 = 0x040E4, /* Packets Tx (256-511 bytes) - R/clr */
176 E1000_PTC1023 = 0x040E8, /* Packets Tx (512-1023 bytes) - R/clr */
177 E1000_PTC1522 = 0x040EC, /* Packets Tx (1024-1522 Bytes) - R/clr */
178 E1000_MPTC = 0x040F0, /* Multicast Packets Tx Count - R/clr */
179 E1000_BPTC = 0x040F4, /* Broadcast Packets Tx Count - R/clr */
180 E1000_TSCTC = 0x040F8, /* TCP Segmentation Context Tx - R/clr */
181 E1000_TSCTFC = 0x040FC, /* TCP Segmentation Context Tx Fail - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700182 E1000_IAC = 0x04100, /* Interrupt Assertion Count */
183 E1000_ICRXPTC = 0x04104, /* Irq Cause Rx Packet Timer Expire Count */
184 E1000_ICRXATC = 0x04108, /* Irq Cause Rx Abs Timer Expire Count */
185 E1000_ICTXPTC = 0x0410C, /* Irq Cause Tx Packet Timer Expire Count */
186 E1000_ICTXATC = 0x04110, /* Irq Cause Tx Abs Timer Expire Count */
187 E1000_ICTXQEC = 0x04118, /* Irq Cause Tx Queue Empty Count */
188 E1000_ICTXQMTC = 0x0411C, /* Irq Cause Tx Queue MinThreshold Count */
189 E1000_ICRXDMTC = 0x04120, /* Irq Cause Rx Desc MinThreshold Count */
190 E1000_ICRXOC = 0x04124, /* Irq Cause Receiver Overrun Count */
Bruce Allan1241f292012-12-05 06:25:42 +0000191 E1000_PCS_LCTL = 0x04208, /* PCS Link Control - RW */
192 E1000_PCS_LSTAT = 0x0420C, /* PCS Link Status - RO */
193 E1000_PCS_ANADV = 0x04218, /* AN advertisement - RW */
194 E1000_PCS_LPAB = 0x0421C, /* Link Partner Ability - RW */
Bruce Allanad680762008-03-28 09:15:03 -0700195 E1000_RXCSUM = 0x05000, /* Rx Checksum Control - RW */
Auke Kok489815c2008-02-21 15:11:07 -0800196 E1000_RFCTL = 0x05008, /* Receive Filter Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700197 E1000_MTA = 0x05200, /* Multicast Table Array - RW Array */
Bruce Allana4f58f52009-06-02 11:29:18 +0000198 E1000_RAL_BASE = 0x05400, /* Receive Address Low - RW */
199#define E1000_RAL(_n) (E1000_RAL_BASE + ((_n) * 8))
200#define E1000_RA (E1000_RAL(0))
201 E1000_RAH_BASE = 0x05404, /* Receive Address High - RW */
202#define E1000_RAH(_n) (E1000_RAH_BASE + ((_n) * 8))
Bruce Allan2fbe4522012-04-19 03:21:47 +0000203 E1000_SHRAL_PCH_LPT_BASE = 0x05408,
204#define E1000_SHRAL_PCH_LPT(_n) (E1000_SHRAL_PCH_LPT_BASE + ((_n) * 8))
205 E1000_SHRAH_PCH_LTP_BASE = 0x0540C,
206#define E1000_SHRAH_PCH_LPT(_n) (E1000_SHRAH_PCH_LTP_BASE + ((_n) * 8))
Bruce Allan69e1e012012-04-14 03:28:50 +0000207 E1000_SHRAL_BASE = 0x05438, /* Shared Receive Address Low - RW */
208#define E1000_SHRAL(_n) (E1000_SHRAL_BASE + ((_n) * 8))
209 E1000_SHRAH_BASE = 0x0543C, /* Shared Receive Address High - RW */
210#define E1000_SHRAH(_n) (E1000_SHRAH_BASE + ((_n) * 8))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700211 E1000_VFTA = 0x05600, /* VLAN Filter Table Array - RW Array */
212 E1000_WUC = 0x05800, /* Wakeup Control - RW */
213 E1000_WUFC = 0x05808, /* Wakeup Filter Control - RW */
214 E1000_WUS = 0x05810, /* Wakeup Status - RO */
Bruce Allan70495a52012-01-11 01:26:50 +0000215 E1000_MRQC = 0x05818, /* Multiple Receive Control - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700216 E1000_MANC = 0x05820, /* Management Control - RW */
217 E1000_FFLT = 0x05F00, /* Flexible Filter Length Table - RW Array */
218 E1000_HOST_IF = 0x08800, /* Host Interface */
219
220 E1000_KMRNCTRLSTA = 0x00034, /* MAC-PHY interface - RW */
221 E1000_MANC2H = 0x05860, /* Management Control To Host - RW */
Bruce Allancd791612010-05-10 14:59:51 +0000222 E1000_MDEF_BASE = 0x05890, /* Management Decision Filters */
223#define E1000_MDEF(_n) (E1000_MDEF_BASE + ((_n) * 4))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700224 E1000_SW_FW_SYNC = 0x05B5C, /* Software-Firmware Synchronization - RW */
225 E1000_GCR = 0x05B00, /* PCI-Ex Control */
Jesse Brandeburg78272bb2009-01-26 12:16:26 -0800226 E1000_GCR2 = 0x05B64, /* PCI-Ex Control #2 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700227 E1000_FACTPS = 0x05B30, /* Function Active and Power State to MNG */
228 E1000_SWSM = 0x05B50, /* SW Semaphore */
229 E1000_FWSM = 0x05B54, /* FW Semaphore */
Dave Graham23a2d1b2009-06-08 14:28:17 +0000230 E1000_SWSM2 = 0x05B58, /* Driver-only SW semaphore */
Bruce Allan70495a52012-01-11 01:26:50 +0000231 E1000_RETA_BASE = 0x05C00, /* Redirection Table - RW */
232#define E1000_RETA(_n) (E1000_RETA_BASE + ((_n) * 4))
233 E1000_RSSRK_BASE = 0x05C80, /* RSS Random Key - RW */
234#define E1000_RSSRK(_n) (E1000_RSSRK_BASE + ((_n) * 4))
Bruce Alland3738bb2010-06-16 13:27:28 +0000235 E1000_FFLT_DBG = 0x05F04, /* Debug Register */
236 E1000_PCH_RAICC_BASE = 0x05F50, /* Receive Address Initial CRC */
237#define E1000_PCH_RAICC(_n) (E1000_PCH_RAICC_BASE + ((_n) * 4))
238#define E1000_CRC_OFFSET E1000_PCH_RAICC_BASE
Auke Kok489815c2008-02-21 15:11:07 -0800239 E1000_HICR = 0x08F00, /* Host Interface Control */
Bruce Allanb67e1912012-12-27 08:32:33 +0000240 E1000_SYSTIML = 0x0B600, /* System time register Low - RO */
241 E1000_SYSTIMH = 0x0B604, /* System time register High - RO */
242 E1000_TIMINCA = 0x0B608, /* Increment attributes register - RW */
243 E1000_TSYNCTXCTL = 0x0B614, /* Tx Time Sync Control register - RW */
244 E1000_TXSTMPL = 0x0B618, /* Tx timestamp value Low - RO */
245 E1000_TXSTMPH = 0x0B61C, /* Tx timestamp value High - RO */
246 E1000_TSYNCRXCTL = 0x0B620, /* Rx Time Sync Control register - RW */
247 E1000_RXSTMPL = 0x0B624, /* Rx timestamp Low - RO */
248 E1000_RXSTMPH = 0x0B628, /* Rx timestamp High - RO */
Bruce Alland89777b2013-01-19 01:09:58 +0000249 E1000_RXMTRL = 0x0B634, /* Timesync Rx EtherType and Msg Type - RW */
250 E1000_RXUDP = 0x0B638, /* Timesync Rx UDP Port - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700251};
252
Bruce Allan5eb6f3c2009-12-02 17:02:43 +0000253#define E1000_MAX_PHY_ADDR 4
Auke Kokbc7f75f2007-09-17 12:30:59 -0700254
255/* IGP01E1000 Specific Registers */
256#define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */
257#define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */
258#define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */
259#define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */
260#define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */
261#define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700262#define BM_PHY_PAGE_SELECT 22 /* Page Select for BM */
263#define IGP_PAGE_SHIFT 5
264#define PHY_REG_MASK 0x1F
265
266#define BM_WUC_PAGE 800
267#define BM_WUC_ADDRESS_OPCODE 0x11
268#define BM_WUC_DATA_OPCODE 0x12
269#define BM_WUC_ENABLE_PAGE 769
270#define BM_WUC_ENABLE_REG 17
271#define BM_WUC_ENABLE_BIT (1 << 2)
272#define BM_WUC_HOST_WU_BIT (1 << 4)
Bruce Allan2b6b1682011-05-13 07:20:09 +0000273#define BM_WUC_ME_WU_BIT (1 << 5)
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700274
275#define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
276#define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
277#define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700278
279#define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
280#define IGP01E1000_PHY_POLARITY_MASK 0x0078
281
282#define IGP01E1000_PSCR_AUTO_MDIX 0x1000
283#define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */
284
285#define IGP01E1000_PSCFR_SMART_SPEED 0x0080
286
287#define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
288#define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */
289#define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */
290
291#define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
292
293#define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
Alexander Duyckcbe7a812009-05-26 13:51:05 +0000294#define IGP01E1000_PSSR_MDIX 0x0800
Auke Kokbc7f75f2007-09-17 12:30:59 -0700295#define IGP01E1000_PSSR_SPEED_MASK 0xC000
296#define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
297
298#define IGP02E1000_PHY_CHANNEL_NUM 4
299#define IGP02E1000_PHY_AGC_A 0x11B1
300#define IGP02E1000_PHY_AGC_B 0x12B1
301#define IGP02E1000_PHY_AGC_C 0x14B1
302#define IGP02E1000_PHY_AGC_D 0x18B1
303
304#define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course - 15:13, Fine - 12:9 */
305#define IGP02E1000_AGC_LENGTH_MASK 0x7F
306#define IGP02E1000_AGC_RANGE 15
307
308/* manage.c */
309#define E1000_VFTA_ENTRY_SHIFT 5
310#define E1000_VFTA_ENTRY_MASK 0x7F
311#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
312
313#define E1000_HICR_EN 0x01 /* Enable bit - RO */
Bruce Allanad680762008-03-28 09:15:03 -0700314/* Driver sets this bit when done to put command in RAM */
315#define E1000_HICR_C 0x02
Auke Kokbc7f75f2007-09-17 12:30:59 -0700316#define E1000_HICR_FW_RESET_ENABLE 0x40
317#define E1000_HICR_FW_RESET 0x80
318
319#define E1000_FWSM_MODE_MASK 0xE
320#define E1000_FWSM_MODE_SHIFT 1
321
322#define E1000_MNG_IAMT_MODE 0x3
323#define E1000_MNG_DHCP_COOKIE_LENGTH 0x10
324#define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0
325#define E1000_MNG_DHCP_COMMAND_TIMEOUT 10
326#define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64
327#define E1000_MNG_DHCP_COOKIE_STATUS_PARSING 0x1
328#define E1000_MNG_DHCP_COOKIE_STATUS_VLAN 0x2
329
330/* nvm.c */
331#define E1000_STM_OPCODE 0xDB00
332
333#define E1000_KMRNCTRLSTA_OFFSET 0x001F0000
334#define E1000_KMRNCTRLSTA_OFFSET_SHIFT 16
335#define E1000_KMRNCTRLSTA_REN 0x00200000
Bruce Alland3738bb2010-06-16 13:27:28 +0000336#define E1000_KMRNCTRLSTA_CTRL_OFFSET 0x1 /* Kumeran Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700337#define E1000_KMRNCTRLSTA_DIAG_OFFSET 0x3 /* Kumeran Diagnostic */
Bruce Allan07818952009-12-08 07:28:01 +0000338#define E1000_KMRNCTRLSTA_TIMEOUTS 0x4 /* Kumeran Timeouts */
339#define E1000_KMRNCTRLSTA_INBAND_PARAM 0x9 /* Kumeran InBand Parameters */
Bruce Alland9b24132011-05-13 07:19:42 +0000340#define E1000_KMRNCTRLSTA_IBIST_DISABLE 0x0200 /* Kumeran IBIST Disable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700341#define E1000_KMRNCTRLSTA_DIAG_NELPBK 0x1000 /* Nearend Loopback mode */
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000342#define E1000_KMRNCTRLSTA_K1_CONFIG 0x7
Bruce Allanff847ac2010-07-27 12:28:46 +0000343#define E1000_KMRNCTRLSTA_K1_ENABLE 0x0002
Bruce Allan96f2bd12010-08-03 11:48:35 +0000344#define E1000_KMRNCTRLSTA_HD_CTRL 0x10 /* Kumeran HD Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700345
346#define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10
347#define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY Special Control */
348#define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY Special and LED Control */
349#define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control */
350
351/* IFE PHY Extended Status Control */
352#define IFE_PESC_POLARITY_REVERSED 0x0100
353
354/* IFE PHY Special Control */
355#define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010
356#define IFE_PSC_FORCE_POLARITY 0x0020
357
358/* IFE PHY Special Control and LED Control */
359#define IFE_PSCL_PROBE_MODE 0x0020
360#define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */
361#define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
362
363/* IFE PHY MDIX Control */
364#define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
365#define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDI-X, 0=force MDI */
366#define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable auto MDI/MDI-X, 0=disable */
367
368#define E1000_CABLE_LENGTH_UNDEFINED 0xFF
369
370#define E1000_DEV_ID_82571EB_COPPER 0x105E
371#define E1000_DEV_ID_82571EB_FIBER 0x105F
372#define E1000_DEV_ID_82571EB_SERDES 0x1060
373#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
Auke Kok040babf2007-10-31 15:22:05 -0700374#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
Auke Kokbc7f75f2007-09-17 12:30:59 -0700375#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
376#define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC
Auke Kok040babf2007-10-31 15:22:05 -0700377#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
378#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
Auke Kokbc7f75f2007-09-17 12:30:59 -0700379#define E1000_DEV_ID_82572EI_COPPER 0x107D
380#define E1000_DEV_ID_82572EI_FIBER 0x107E
381#define E1000_DEV_ID_82572EI_SERDES 0x107F
382#define E1000_DEV_ID_82572EI 0x10B9
383#define E1000_DEV_ID_82573E 0x108B
384#define E1000_DEV_ID_82573E_IAMT 0x108C
385#define E1000_DEV_ID_82573L 0x109A
Bruce Allan4662e822008-08-26 18:37:06 -0700386#define E1000_DEV_ID_82574L 0x10D3
Bruce Allanbef28b12009-03-24 23:28:02 -0700387#define E1000_DEV_ID_82574LA 0x10F6
Bruce Allana9bb6292013-01-12 07:26:22 +0000388#define E1000_DEV_ID_82583V 0x150C
Auke Kokbc7f75f2007-09-17 12:30:59 -0700389#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
390#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
391#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
392#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
Bruce Allan9e135a22009-12-01 15:50:31 +0000393#define E1000_DEV_ID_ICH8_82567V_3 0x1501
Auke Kokbc7f75f2007-09-17 12:30:59 -0700394#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
395#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
396#define E1000_DEV_ID_ICH8_IGP_C 0x104B
397#define E1000_DEV_ID_ICH8_IFE 0x104C
398#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
399#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
400#define E1000_DEV_ID_ICH8_IGP_M 0x104D
401#define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD
Bruce Allan2f15f9d2008-08-26 18:36:36 -0700402#define E1000_DEV_ID_ICH9_BM 0x10E5
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700403#define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5
404#define E1000_DEV_ID_ICH9_IGP_M 0x10BF
405#define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB
Auke Kokbc7f75f2007-09-17 12:30:59 -0700406#define E1000_DEV_ID_ICH9_IGP_C 0x294C
407#define E1000_DEV_ID_ICH9_IFE 0x10C0
408#define E1000_DEV_ID_ICH9_IFE_GT 0x10C3
409#define E1000_DEV_ID_ICH9_IFE_G 0x10C2
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700410#define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC
411#define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD
412#define E1000_DEV_ID_ICH10_R_BM_V 0x10CE
Bruce Allanf4187b52008-08-26 18:36:50 -0700413#define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE
414#define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF
Bruce Allan10df0b92010-05-10 15:02:52 +0000415#define E1000_DEV_ID_ICH10_D_BM_V 0x1525
Bruce Allana4f58f52009-06-02 11:29:18 +0000416#define E1000_DEV_ID_PCH_M_HV_LM 0x10EA
417#define E1000_DEV_ID_PCH_M_HV_LC 0x10EB
418#define E1000_DEV_ID_PCH_D_HV_DM 0x10EF
419#define E1000_DEV_ID_PCH_D_HV_DC 0x10F0
Bruce Alland3738bb2010-06-16 13:27:28 +0000420#define E1000_DEV_ID_PCH2_LV_LM 0x1502
421#define E1000_DEV_ID_PCH2_LV_V 0x1503
Bruce Allan2fbe4522012-04-19 03:21:47 +0000422#define E1000_DEV_ID_PCH_LPT_I217_LM 0x153A
423#define E1000_DEV_ID_PCH_LPT_I217_V 0x153B
Bruce Allan16e310a2012-10-09 01:11:26 +0000424#define E1000_DEV_ID_PCH_LPTLP_I218_LM 0x155A
425#define E1000_DEV_ID_PCH_LPTLP_I218_V 0x1559
Auke Kokbc7f75f2007-09-17 12:30:59 -0700426
Bruce Allana9bb6292013-01-12 07:26:22 +0000427#define E1000_REVISION_4 4
Bruce Allan4662e822008-08-26 18:37:06 -0700428
Bruce Allana9bb6292013-01-12 07:26:22 +0000429#define E1000_FUNC_1 1
Auke Kokbc7f75f2007-09-17 12:30:59 -0700430
Bruce Allana9bb6292013-01-12 07:26:22 +0000431#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
432#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
Bruce Allan608f8a02010-01-13 02:04:58 +0000433
Auke Kokbc7f75f2007-09-17 12:30:59 -0700434enum e1000_mac_type {
435 e1000_82571,
436 e1000_82572,
437 e1000_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700438 e1000_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000439 e1000_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700440 e1000_80003es2lan,
441 e1000_ich8lan,
442 e1000_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700443 e1000_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000444 e1000_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000445 e1000_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000446 e1000_pch_lpt,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700447};
448
449enum e1000_media_type {
450 e1000_media_type_unknown = 0,
451 e1000_media_type_copper = 1,
452 e1000_media_type_fiber = 2,
453 e1000_media_type_internal_serdes = 3,
454 e1000_num_media_types
455};
456
457enum e1000_nvm_type {
458 e1000_nvm_unknown = 0,
459 e1000_nvm_none,
460 e1000_nvm_eeprom_spi,
461 e1000_nvm_flash_hw,
462 e1000_nvm_flash_sw
463};
464
465enum e1000_nvm_override {
466 e1000_nvm_override_none = 0,
467 e1000_nvm_override_spi_small,
468 e1000_nvm_override_spi_large
469};
470
471enum e1000_phy_type {
472 e1000_phy_unknown = 0,
473 e1000_phy_none,
474 e1000_phy_m88,
475 e1000_phy_igp,
476 e1000_phy_igp_2,
477 e1000_phy_gg82563,
478 e1000_phy_igp_3,
479 e1000_phy_ife,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700480 e1000_phy_bm,
Bruce Allana4f58f52009-06-02 11:29:18 +0000481 e1000_phy_82578,
482 e1000_phy_82577,
Bruce Alland3738bb2010-06-16 13:27:28 +0000483 e1000_phy_82579,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000484 e1000_phy_i217,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700485};
486
487enum e1000_bus_width {
488 e1000_bus_width_unknown = 0,
489 e1000_bus_width_pcie_x1,
490 e1000_bus_width_pcie_x2,
491 e1000_bus_width_pcie_x4 = 4,
492 e1000_bus_width_32,
493 e1000_bus_width_64,
494 e1000_bus_width_reserved
495};
496
497enum e1000_1000t_rx_status {
498 e1000_1000t_rx_status_not_ok = 0,
499 e1000_1000t_rx_status_ok,
500 e1000_1000t_rx_status_undefined = 0xFF
501};
502
503enum e1000_rev_polarity{
504 e1000_rev_polarity_normal = 0,
505 e1000_rev_polarity_reversed,
506 e1000_rev_polarity_undefined = 0xFF
507};
508
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800509enum e1000_fc_mode {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700510 e1000_fc_none = 0,
511 e1000_fc_rx_pause,
512 e1000_fc_tx_pause,
513 e1000_fc_full,
514 e1000_fc_default = 0xFF
515};
516
517enum e1000_ms_type {
518 e1000_ms_hw_default = 0,
519 e1000_ms_force_master,
520 e1000_ms_force_slave,
521 e1000_ms_auto
522};
523
524enum e1000_smart_speed {
525 e1000_smart_speed_default = 0,
526 e1000_smart_speed_on,
527 e1000_smart_speed_off
528};
529
dave grahamc9523372009-02-10 12:52:28 +0000530enum e1000_serdes_link_state {
531 e1000_serdes_link_down = 0,
532 e1000_serdes_link_autoneg_progress,
533 e1000_serdes_link_autoneg_complete,
534 e1000_serdes_link_forced_up
535};
536
Auke Kokbc7f75f2007-09-17 12:30:59 -0700537/* Receive Descriptor - Extended */
538union e1000_rx_desc_extended {
539 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000540 __le64 buffer_addr;
541 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700542 } read;
543 struct {
544 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000545 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700546 union {
Al Viroa39fe742007-12-11 19:50:34 +0000547 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700548 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000549 __le16 ip_id; /* IP id */
550 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700551 } csum_ip;
552 } hi_dword;
553 } lower;
554 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000555 __le32 status_error; /* ext status/error */
556 __le16 length;
557 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700558 } upper;
559 } wb; /* writeback */
560};
561
562#define MAX_PS_BUFFERS 4
563/* Receive Descriptor - Packet Split */
564union e1000_rx_desc_packet_split {
565 struct {
566 /* one buffer for protocol header(s), three data buffers */
Al Viroa39fe742007-12-11 19:50:34 +0000567 __le64 buffer_addr[MAX_PS_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700568 } read;
569 struct {
570 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000571 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700572 union {
Al Viroa39fe742007-12-11 19:50:34 +0000573 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700574 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000575 __le16 ip_id; /* IP id */
576 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700577 } csum_ip;
578 } hi_dword;
579 } lower;
580 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000581 __le32 status_error; /* ext status/error */
582 __le16 length0; /* length of buffer 0 */
583 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700584 } middle;
585 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000586 __le16 header_status;
587 __le16 length[3]; /* length of buffers 1-3 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588 } upper;
Al Viroa39fe742007-12-11 19:50:34 +0000589 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700590 } wb; /* writeback */
591};
592
593/* Transmit Descriptor */
594struct e1000_tx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000595 __le64 buffer_addr; /* Address of the descriptor's data buffer */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700596 union {
Al Viroa39fe742007-12-11 19:50:34 +0000597 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700598 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000599 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700600 u8 cso; /* Checksum offset */
601 u8 cmd; /* Descriptor control */
602 } flags;
603 } lower;
604 union {
Al Viroa39fe742007-12-11 19:50:34 +0000605 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700606 struct {
607 u8 status; /* Descriptor status */
608 u8 css; /* Checksum start */
Al Viroa39fe742007-12-11 19:50:34 +0000609 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700610 } fields;
611 } upper;
612};
613
614/* Offload Context Descriptor */
615struct e1000_context_desc {
616 union {
Al Viroa39fe742007-12-11 19:50:34 +0000617 __le32 ip_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700618 struct {
619 u8 ipcss; /* IP checksum start */
620 u8 ipcso; /* IP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000621 __le16 ipcse; /* IP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700622 } ip_fields;
623 } lower_setup;
624 union {
Al Viroa39fe742007-12-11 19:50:34 +0000625 __le32 tcp_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700626 struct {
627 u8 tucss; /* TCP checksum start */
628 u8 tucso; /* TCP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000629 __le16 tucse; /* TCP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700630 } tcp_fields;
631 } upper_setup;
Al Viroa39fe742007-12-11 19:50:34 +0000632 __le32 cmd_and_length;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700633 union {
Al Viroa39fe742007-12-11 19:50:34 +0000634 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700635 struct {
636 u8 status; /* Descriptor status */
637 u8 hdr_len; /* Header length */
Al Viroa39fe742007-12-11 19:50:34 +0000638 __le16 mss; /* Maximum segment size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700639 } fields;
640 } tcp_seg_setup;
641};
642
643/* Offload data descriptor */
644struct e1000_data_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000645 __le64 buffer_addr; /* Address of the descriptor's buffer address */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700646 union {
Al Viroa39fe742007-12-11 19:50:34 +0000647 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700648 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000649 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700650 u8 typ_len_ext;
651 u8 cmd;
652 } flags;
653 } lower;
654 union {
Al Viroa39fe742007-12-11 19:50:34 +0000655 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700656 struct {
657 u8 status; /* Descriptor status */
658 u8 popts; /* Packet Options */
Bruce Allana9bb6292013-01-12 07:26:22 +0000659 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700660 } fields;
661 } upper;
662};
663
664/* Statistics counters collected by the MAC */
665struct e1000_hw_stats {
666 u64 crcerrs;
667 u64 algnerrc;
668 u64 symerrs;
669 u64 rxerrc;
670 u64 mpc;
671 u64 scc;
672 u64 ecol;
673 u64 mcc;
674 u64 latecol;
675 u64 colc;
676 u64 dc;
677 u64 tncrs;
678 u64 sec;
679 u64 cexterr;
680 u64 rlec;
681 u64 xonrxc;
682 u64 xontxc;
683 u64 xoffrxc;
684 u64 xofftxc;
685 u64 fcruc;
686 u64 prc64;
687 u64 prc127;
688 u64 prc255;
689 u64 prc511;
690 u64 prc1023;
691 u64 prc1522;
692 u64 gprc;
693 u64 bprc;
694 u64 mprc;
695 u64 gptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700696 u64 gorc;
697 u64 gotc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700698 u64 rnbc;
699 u64 ruc;
700 u64 rfc;
701 u64 roc;
702 u64 rjc;
703 u64 mgprc;
704 u64 mgpdc;
705 u64 mgptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700706 u64 tor;
707 u64 tot;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700708 u64 tpr;
709 u64 tpt;
710 u64 ptc64;
711 u64 ptc127;
712 u64 ptc255;
713 u64 ptc511;
714 u64 ptc1023;
715 u64 ptc1522;
716 u64 mptc;
717 u64 bptc;
718 u64 tsctc;
719 u64 tsctfc;
720 u64 iac;
721 u64 icrxptc;
722 u64 icrxatc;
723 u64 ictxptc;
724 u64 ictxatc;
725 u64 ictxqec;
726 u64 ictxqmtc;
727 u64 icrxdmtc;
728 u64 icrxoc;
729};
730
731struct e1000_phy_stats {
732 u32 idle_errors;
733 u32 receive_errors;
734};
735
736struct e1000_host_mng_dhcp_cookie {
737 u32 signature;
738 u8 status;
739 u8 reserved0;
740 u16 vlan_id;
741 u32 reserved1;
742 u16 reserved2;
743 u8 reserved3;
744 u8 checksum;
745};
746
747/* Host Interface "Rev 1" */
748struct e1000_host_command_header {
749 u8 command_id;
750 u8 command_length;
751 u8 command_options;
752 u8 checksum;
753};
754
Bruce Allana9bb6292013-01-12 07:26:22 +0000755#define E1000_HI_MAX_DATA_LENGTH 252
Auke Kokbc7f75f2007-09-17 12:30:59 -0700756struct e1000_host_command_info {
757 struct e1000_host_command_header command_header;
758 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
759};
760
761/* Host Interface "Rev 2" */
762struct e1000_host_mng_command_header {
763 u8 command_id;
764 u8 checksum;
765 u16 reserved1;
766 u16 reserved2;
767 u16 command_length;
768};
769
Bruce Allana9bb6292013-01-12 07:26:22 +0000770#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
Auke Kokbc7f75f2007-09-17 12:30:59 -0700771struct e1000_host_mng_command_info {
772 struct e1000_host_mng_command_header command_header;
773 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
774};
775
Bruce Allana9bb6292013-01-12 07:26:22 +0000776/* Function pointers for the MAC. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700777struct e1000_mac_operations {
Bruce Allana4f58f52009-06-02 11:29:18 +0000778 s32 (*id_led_init)(struct e1000_hw *);
Bruce Allandbf80dc2011-04-16 00:34:40 +0000779 s32 (*blink_led)(struct e1000_hw *);
Bruce Allan4662e822008-08-26 18:37:06 -0700780 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700781 s32 (*check_for_link)(struct e1000_hw *);
782 s32 (*cleanup_led)(struct e1000_hw *);
783 void (*clear_hw_cntrs)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000784 void (*clear_vfta)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700785 s32 (*get_bus_info)(struct e1000_hw *);
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000786 void (*set_lan_id)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700787 s32 (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
788 s32 (*led_on)(struct e1000_hw *);
789 s32 (*led_off)(struct e1000_hw *);
Bruce Allanab8932f2010-01-13 02:05:38 +0000790 void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700791 s32 (*reset_hw)(struct e1000_hw *);
792 s32 (*init_hw)(struct e1000_hw *);
793 s32 (*setup_link)(struct e1000_hw *);
794 s32 (*setup_physical_interface)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000795 s32 (*setup_led)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000796 void (*write_vfta)(struct e1000_hw *, u32, u32);
Bruce Allan57cde762012-02-22 09:02:58 +0000797 void (*config_collision_dist)(struct e1000_hw *);
Bruce Allan69e1e012012-04-14 03:28:50 +0000798 void (*rar_set)(struct e1000_hw *, u8 *, u32);
Bruce Allan608f8a02010-01-13 02:04:58 +0000799 s32 (*read_mac_addr)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700800};
801
Bruce Allane921eb12012-11-28 09:28:37 +0000802/* When to use various PHY register access functions:
Bruce Allan2b6b1682011-05-13 07:20:09 +0000803 *
804 * Func Caller
805 * Function Does Does When to use
806 * ~~~~~~~~~~~~ ~~~~~ ~~~~~~ ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
807 * X_reg L,P,A n/a for simple PHY reg accesses
808 * X_reg_locked P,A L for multiple accesses of different regs
809 * on different pages
810 * X_reg_page A L,P for multiple accesses of different regs
811 * on the same page
812 *
813 * Where X=[read|write], L=locking, P=sets page, A=register access
814 *
815 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700816struct e1000_phy_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000817 s32 (*acquire)(struct e1000_hw *);
818 s32 (*cfg_on_link_up)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000819 s32 (*check_polarity)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700820 s32 (*check_reset_block)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000821 s32 (*commit)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700822 s32 (*force_speed_duplex)(struct e1000_hw *);
823 s32 (*get_cfg_done)(struct e1000_hw *hw);
824 s32 (*get_cable_length)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000825 s32 (*get_info)(struct e1000_hw *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000826 s32 (*set_page)(struct e1000_hw *, u16);
Bruce Allan94d81862009-11-20 23:25:26 +0000827 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
828 s32 (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000829 s32 (*read_reg_page)(struct e1000_hw *, u32, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000830 void (*release)(struct e1000_hw *);
831 s32 (*reset)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700832 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
833 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Bruce Allan94d81862009-11-20 23:25:26 +0000834 s32 (*write_reg)(struct e1000_hw *, u32, u16);
835 s32 (*write_reg_locked)(struct e1000_hw *, u32, u16);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000836 s32 (*write_reg_page)(struct e1000_hw *, u32, u16);
Bruce Allan17f208d2009-12-01 15:47:22 +0000837 void (*power_up)(struct e1000_hw *);
838 void (*power_down)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700839};
840
841/* Function pointers for the NVM. */
842struct e1000_nvm_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000843 s32 (*acquire)(struct e1000_hw *);
844 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
845 void (*release)(struct e1000_hw *);
Bruce Allane85e3632012-02-22 09:03:14 +0000846 void (*reload)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000847 s32 (*update)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700848 s32 (*valid_led_default)(struct e1000_hw *, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000849 s32 (*validate)(struct e1000_hw *);
850 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700851};
852
853struct e1000_mac_info {
854 struct e1000_mac_operations ops;
Bruce Alland8d5f8a2011-02-25 07:09:37 +0000855 u8 addr[ETH_ALEN];
856 u8 perm_addr[ETH_ALEN];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700857
858 enum e1000_mac_type type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700859
860 u32 collision_delta;
861 u32 ledctl_default;
862 u32 ledctl_mode1;
863 u32 ledctl_mode2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700864 u32 mc_filter_type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700865 u32 tx_packet_delta;
866 u32 txcw;
867
868 u16 current_ifs_val;
869 u16 ifs_max_val;
870 u16 ifs_min_val;
871 u16 ifs_ratio;
872 u16 ifs_step_size;
873 u16 mta_reg_count;
Bruce Allanab8932f2010-01-13 02:05:38 +0000874
875 /* Maximum size of the MTA register table in all supported adapters */
876 #define MAX_MTA_REG 128
877 u32 mta_shadow[MAX_MTA_REG];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700878 u16 rar_entry_count;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700879
880 u8 forced_speed_duplex;
881
Bruce Allanf464ba82010-01-07 16:31:35 +0000882 bool adaptive_ifs;
Bruce Allana65a4a02010-05-10 15:01:51 +0000883 bool has_fwsm;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700884 bool arc_subsystem_valid;
885 bool autoneg;
886 bool autoneg_failed;
887 bool get_link_status;
888 bool in_ifs_mode;
889 bool serdes_has_link;
890 bool tx_pkt_filtering;
dave grahamc9523372009-02-10 12:52:28 +0000891 enum e1000_serdes_link_state serdes_link_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700892};
893
894struct e1000_phy_info {
895 struct e1000_phy_operations ops;
896
897 enum e1000_phy_type type;
898
899 enum e1000_1000t_rx_status local_rx;
900 enum e1000_1000t_rx_status remote_rx;
901 enum e1000_ms_type ms_type;
902 enum e1000_ms_type original_ms_type;
903 enum e1000_rev_polarity cable_polarity;
904 enum e1000_smart_speed smart_speed;
905
906 u32 addr;
907 u32 id;
908 u32 reset_delay_us; /* in usec */
909 u32 revision;
910
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700911 enum e1000_media_type media_type;
912
Auke Kokbc7f75f2007-09-17 12:30:59 -0700913 u16 autoneg_advertised;
914 u16 autoneg_mask;
915 u16 cable_length;
916 u16 max_cable_length;
917 u16 min_cable_length;
918
919 u8 mdix;
920
921 bool disable_polarity_correction;
922 bool is_mdix;
923 bool polarity_correction;
924 bool speed_downgraded;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700925 bool autoneg_wait_to_complete;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700926};
927
928struct e1000_nvm_info {
929 struct e1000_nvm_operations ops;
930
931 enum e1000_nvm_type type;
932 enum e1000_nvm_override override;
933
934 u32 flash_bank_size;
935 u32 flash_base_addr;
936
937 u16 word_size;
938 u16 delay_usec;
939 u16 address_bits;
940 u16 opcode_bits;
941 u16 page_size;
942};
943
944struct e1000_bus_info {
945 enum e1000_bus_width width;
946
947 u16 func;
948};
949
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700950struct e1000_fc_info {
951 u32 high_water; /* Flow control high-water mark */
952 u32 low_water; /* Flow control low-water mark */
953 u16 pause_time; /* Flow control pause timer */
Bruce Allana3055952010-05-10 15:02:12 +0000954 u16 refresh_time; /* Flow control refresh timer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700955 bool send_xon; /* Flow control send XON */
956 bool strict_ieee; /* Strict IEEE mode */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800957 enum e1000_fc_mode current_mode; /* FC mode in effect */
958 enum e1000_fc_mode requested_mode; /* FC mode requested by caller */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700959};
960
Auke Kokbc7f75f2007-09-17 12:30:59 -0700961struct e1000_dev_spec_82571 {
962 bool laa_is_present;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000963 u32 smb_counter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700964};
965
Bruce Allan3421eec2009-12-08 07:28:20 +0000966struct e1000_dev_spec_80003es2lan {
967 bool mdic_wa_enable;
968};
969
Auke Kokbc7f75f2007-09-17 12:30:59 -0700970struct e1000_shadow_ram {
971 u16 value;
972 bool modified;
973};
974
975#define E1000_ICH8_SHADOW_RAM_WORDS 2048
976
977struct e1000_dev_spec_ich8lan {
978 bool kmrn_lock_loss_workaround_enabled;
979 struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS];
Bruce Allan1d5846b2009-10-29 13:46:05 +0000980 bool nvm_k1_enabled;
Bruce Allane52997f2010-06-16 13:27:49 +0000981 bool eee_disable;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000982 u16 eee_lp_ability;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700983};
984
985struct e1000_hw {
986 struct e1000_adapter *adapter;
987
Bruce Allanc5083cf2011-12-16 00:45:40 +0000988 void __iomem *hw_addr;
989 void __iomem *flash_address;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700990
991 struct e1000_mac_info mac;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700992 struct e1000_fc_info fc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700993 struct e1000_phy_info phy;
994 struct e1000_nvm_info nvm;
995 struct e1000_bus_info bus;
996 struct e1000_host_mng_dhcp_cookie mng_cookie;
997
998 union {
999 struct e1000_dev_spec_82571 e82571;
Bruce Allan3421eec2009-12-08 07:28:20 +00001000 struct e1000_dev_spec_80003es2lan e80003es2lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001001 struct e1000_dev_spec_ich8lan ich8lan;
1002 } dev_spec;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001003};
1004
Bruce Allanf25701d2013-01-22 08:44:04 +00001005#include "82571.h"
1006
Auke Kokbc7f75f2007-09-17 12:30:59 -07001007#endif