blob: b7a84c523475739ece377c884bb8da3c22b91e4d [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050028#include <linux/poison.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010030#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080032#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020033#include <asm/unaligned.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070034#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090035
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020036#include "nvme.h"
37
Keith Busch9d43cf62014-05-13 11:42:02 -060038#define NVME_Q_DEPTH 1024
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050039#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
40#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070041
Christoph Hellwigadf68f22015-11-28 15:42:28 +010042/*
43 * We handle AEN commands ourselves and don't even let the
44 * block layer know about them.
45 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +020046#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050047
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050048static int use_threaded_interrupts;
49module_param(use_threaded_interrupts, int, 0);
50
Jon Derrick8ffaadf2015-07-20 10:14:09 -060051static bool use_cmb_sqes = true;
52module_param(use_cmb_sqes, bool, 0644);
53MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
54
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020055static unsigned int max_host_mem_size_mb = 128;
56module_param(max_host_mem_size_mb, uint, 0444);
57MODULE_PARM_DESC(max_host_mem_size_mb,
58 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050059
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010060struct nvme_dev;
61struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070062
Jens Axboea0fa9642015-11-03 20:37:26 -070063static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070064static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070065
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050066/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010067 * Represents an NVM Express device. Each nvme_dev is a PCI function.
68 */
69struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010070 struct nvme_queue **queues;
71 struct blk_mq_tag_set tagset;
72 struct blk_mq_tag_set admin_tagset;
73 u32 __iomem *dbs;
74 struct device *dev;
75 struct dma_pool *prp_page_pool;
76 struct dma_pool *prp_small_pool;
77 unsigned queue_count;
78 unsigned online_queues;
79 unsigned max_qid;
80 int q_depth;
81 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010082 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080083 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010084 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010085 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010087 void __iomem *cmb;
88 dma_addr_t cmb_dma_addr;
89 u64 cmb_size;
90 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060091 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -070093 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020094
95 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -030096 u32 *dbbuf_dbs;
97 dma_addr_t dbbuf_dbs_dma_addr;
98 u32 *dbbuf_eis;
99 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200100
101 /* host memory buffer support: */
102 u64 host_mem_size;
103 u32 nr_host_mem_descs;
104 struct nvme_host_mem_buf_desc *host_mem_descs;
105 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500106};
107
Helen Koikef9f38e32017-04-10 12:51:07 -0300108static inline unsigned int sq_idx(unsigned int qid, u32 stride)
109{
110 return qid * 2 * stride;
111}
112
113static inline unsigned int cq_idx(unsigned int qid, u32 stride)
114{
115 return (qid * 2 + 1) * stride;
116}
117
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100118static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
119{
120 return container_of(ctrl, struct nvme_dev, ctrl);
121}
122
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500123/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500124 * An NVM Express queue. Each device has at least two (one for admin
125 * commands and one for I/O commands).
126 */
127struct nvme_queue {
128 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500129 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500130 spinlock_t q_lock;
131 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600132 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500133 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600134 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500135 dma_addr_t sq_dma_addr;
136 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500137 u32 __iomem *q_db;
138 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700139 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500140 u16 sq_tail;
141 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700142 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400143 u8 cq_phase;
144 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300145 u32 *dbbuf_sq_db;
146 u32 *dbbuf_cq_db;
147 u32 *dbbuf_sq_ei;
148 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500149};
150
151/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200152 * The nvme_iod describes the data in an I/O, including the list of PRP
153 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100154 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200155 * allocated to store the PRP list.
156 */
157struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800158 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100159 struct nvme_queue *nvmeq;
160 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200161 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200162 int nents; /* Used in scatterlist */
163 int length; /* Of data, in bytes */
164 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900165 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100166 struct scatterlist *sg;
167 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168};
169
170/*
171 * Check we didin't inadvertently grow the command struct
172 */
173static inline void _nvme_check_size(void)
174{
175 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
176 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
177 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
178 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
179 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400180 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700181 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500182 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200183 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
184 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500185 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600186 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300187 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
188}
189
190static inline unsigned int nvme_dbbuf_size(u32 stride)
191{
192 return ((num_possible_cpus() + 1) * 8 * stride);
193}
194
195static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
196{
197 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
198
199 if (dev->dbbuf_dbs)
200 return 0;
201
202 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
203 &dev->dbbuf_dbs_dma_addr,
204 GFP_KERNEL);
205 if (!dev->dbbuf_dbs)
206 return -ENOMEM;
207 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
208 &dev->dbbuf_eis_dma_addr,
209 GFP_KERNEL);
210 if (!dev->dbbuf_eis) {
211 dma_free_coherent(dev->dev, mem_size,
212 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
213 dev->dbbuf_dbs = NULL;
214 return -ENOMEM;
215 }
216
217 return 0;
218}
219
220static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
221{
222 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
223
224 if (dev->dbbuf_dbs) {
225 dma_free_coherent(dev->dev, mem_size,
226 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
227 dev->dbbuf_dbs = NULL;
228 }
229 if (dev->dbbuf_eis) {
230 dma_free_coherent(dev->dev, mem_size,
231 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
232 dev->dbbuf_eis = NULL;
233 }
234}
235
236static void nvme_dbbuf_init(struct nvme_dev *dev,
237 struct nvme_queue *nvmeq, int qid)
238{
239 if (!dev->dbbuf_dbs || !qid)
240 return;
241
242 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
243 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
244 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
245 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
246}
247
248static void nvme_dbbuf_set(struct nvme_dev *dev)
249{
250 struct nvme_command c;
251
252 if (!dev->dbbuf_dbs)
253 return;
254
255 memset(&c, 0, sizeof(c));
256 c.dbbuf.opcode = nvme_admin_dbbuf;
257 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
258 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
259
260 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200261 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300262 /* Free memory and continue on */
263 nvme_dbbuf_dma_free(dev);
264 }
265}
266
267static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
268{
269 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
270}
271
272/* Update dbbuf and return true if an MMIO is required */
273static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
274 volatile u32 *dbbuf_ei)
275{
276 if (dbbuf_db) {
277 u16 old_value;
278
279 /*
280 * Ensure that the queue is written before updating
281 * the doorbell in memory
282 */
283 wmb();
284
285 old_value = *dbbuf_db;
286 *dbbuf_db = value;
287
288 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
289 return false;
290 }
291
292 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500293}
294
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700295/*
296 * Max size of iod being embedded in the request payload
297 */
298#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100299#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700300
301/*
302 * Will slightly overestimate the number of pages needed. This is OK
303 * as it only leads to a small amount of wasted memory for the lifetime of
304 * the I/O.
305 */
306static int nvme_npages(unsigned size, struct nvme_dev *dev)
307{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100308 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
309 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700310 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
311}
312
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100313static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
314 unsigned int size, unsigned int nseg)
315{
316 return sizeof(__le64 *) * nvme_npages(size, dev) +
317 sizeof(struct scatterlist) * nseg;
318}
319
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700320static unsigned int nvme_cmd_size(struct nvme_dev *dev)
321{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100322 return sizeof(struct nvme_iod) +
323 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700324}
325
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700326static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
327 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500328{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700329 struct nvme_dev *dev = data;
330 struct nvme_queue *nvmeq = dev->queues[0];
331
Keith Busch42483222015-06-01 09:29:54 -0600332 WARN_ON(hctx_idx != 0);
333 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
334 WARN_ON(nvmeq->tags);
335
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700336 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600337 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700338 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500339}
340
Keith Busch4af0e212015-06-08 10:08:13 -0600341static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
342{
343 struct nvme_queue *nvmeq = hctx->driver_data;
344
345 nvmeq->tags = NULL;
346}
347
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700348static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
349 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500350{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700351 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600352 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500353
Keith Busch42483222015-06-01 09:29:54 -0600354 if (!nvmeq->tags)
355 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500356
Keith Busch42483222015-06-01 09:29:54 -0600357 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700358 hctx->driver_data = nvmeq;
359 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500360}
361
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600362static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
363 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500364{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600365 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100366 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200367 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
368 struct nvme_queue *nvmeq = dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700369
370 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100371 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700372 return 0;
373}
374
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200375static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
376{
377 struct nvme_dev *dev = set->driver_data;
378
379 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
380}
381
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500382/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100383 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500384 * @nvmeq: The queue to use
385 * @cmd: The command to send
386 *
387 * Safe to use from interrupt context
388 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530389static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
390 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500391{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700392 u16 tail = nvmeq->sq_tail;
393
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600394 if (nvmeq->sq_cmds_io)
395 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
396 else
397 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
398
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500399 if (++tail == nvmeq->q_depth)
400 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300401 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
402 nvmeq->dbbuf_sq_ei))
403 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500405}
406
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100407static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700408{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100409 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700410 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700411}
412
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200413static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500414{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100415 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700416 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100417 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500418
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100419 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
420 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
421 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200422 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100423 } else {
424 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700425 }
426
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100427 iod->aborted = 0;
428 iod->npages = -1;
429 iod->nents = 0;
430 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700431
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200432 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700433}
434
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100435static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500436{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100437 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100438 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500439 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100440 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500441 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500442
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500443 if (iod->npages == 0)
444 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
445 for (i = 0; i < iod->npages; i++) {
446 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500447 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500448 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500449 prp_dma = next_prp_dma;
450 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700451
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100452 if (iod->sg != iod->inline_sg)
453 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600454}
455
Keith Busch52b68d72015-02-23 09:16:21 -0700456#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700457static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
458{
459 if (be32_to_cpu(pi->ref_tag) == v)
460 pi->ref_tag = cpu_to_be32(p);
461}
462
463static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
464{
465 if (be32_to_cpu(pi->ref_tag) == p)
466 pi->ref_tag = cpu_to_be32(v);
467}
468
469/**
470 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
471 *
472 * The virtual start sector is the one that was originally submitted by the
473 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
474 * start sector may be different. Remap protection information to match the
475 * physical LBA on writes, and back to the original seed on reads.
476 *
477 * Type 0 and 3 do not have a ref tag, so no remapping required.
478 */
479static void nvme_dif_remap(struct request *req,
480 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
481{
482 struct nvme_ns *ns = req->rq_disk->private_data;
483 struct bio_integrity_payload *bip;
484 struct t10_pi_tuple *pi;
485 void *p, *pmap;
486 u32 i, nlb, ts, phys, virt;
487
488 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
489 return;
490
491 bip = bio_integrity(req->bio);
492 if (!bip)
493 return;
494
495 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700496
497 p = pmap;
498 virt = bip_get_seed(bip);
499 phys = nvme_block_nr(ns, blk_rq_pos(req));
500 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400501 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700502
503 for (i = 0; i < nlb; i++, virt++, phys++) {
504 pi = (struct t10_pi_tuple *)p;
505 dif_swap(phys, virt, pi);
506 p += ts;
507 }
508 kunmap_atomic(pmap);
509}
Keith Busch52b68d72015-02-23 09:16:21 -0700510#else /* CONFIG_BLK_DEV_INTEGRITY */
511static void nvme_dif_remap(struct request *req,
512 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
513{
514}
515static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
516{
517}
518static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
519{
520}
Keith Busch52b68d72015-02-23 09:16:21 -0700521#endif
522
Christoph Hellwigb131c612017-01-13 12:29:12 +0100523static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500524{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100525 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500526 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100527 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500528 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500529 int dma_len = sg_dma_len(sg);
530 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100531 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500532 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500533 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100534 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500535 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500536 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500537
Keith Busch1d090622014-06-23 11:34:01 -0600538 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500539 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200540 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500541
Keith Busch1d090622014-06-23 11:34:01 -0600542 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500543 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600544 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500545 } else {
546 sg = sg_next(sg);
547 dma_addr = sg_dma_address(sg);
548 dma_len = sg_dma_len(sg);
549 }
550
Keith Busch1d090622014-06-23 11:34:01 -0600551 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600552 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200553 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500554 }
555
Keith Busch1d090622014-06-23 11:34:01 -0600556 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500557 if (nprps <= (256 / 8)) {
558 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500559 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500560 } else {
561 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500562 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500563 }
564
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200565 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400566 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600567 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500568 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200569 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400570 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500571 list[0] = prp_list;
572 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500573 i = 0;
574 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600575 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500576 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200577 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500578 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200579 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500580 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400581 prp_list[0] = old_prp_list[i - 1];
582 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
583 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500584 }
585 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600586 dma_len -= page_size;
587 dma_addr += page_size;
588 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500589 if (length <= 0)
590 break;
591 if (dma_len > 0)
592 continue;
593 BUG_ON(dma_len < 0);
594 sg = sg_next(sg);
595 dma_addr = sg_dma_address(sg);
596 dma_len = sg_dma_len(sg);
597 }
598
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200599 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500600}
601
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200602static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100603 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200604{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100605 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200606 struct request_queue *q = req->q;
607 enum dma_data_direction dma_dir = rq_data_dir(req) ?
608 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200609 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200610
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700611 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200612 iod->nents = blk_rq_map_sg(q, req, iod->sg);
613 if (!iod->nents)
614 goto out;
615
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200616 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700617 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
618 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200619 goto out;
620
Christoph Hellwigb131c612017-01-13 12:29:12 +0100621 if (!nvme_setup_prps(dev, req))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200622 goto out_unmap;
623
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200624 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200625 if (blk_integrity_rq(req)) {
626 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
627 goto out_unmap;
628
Christoph Hellwigbf684052015-10-26 17:12:51 +0900629 sg_init_table(&iod->meta_sg, 1);
630 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200631 goto out_unmap;
632
633 if (rq_data_dir(req))
634 nvme_dif_remap(req, nvme_dif_prep);
635
Christoph Hellwigbf684052015-10-26 17:12:51 +0900636 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200637 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200638 }
639
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200640 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
641 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200642 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900643 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200644 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200645
646out_unmap:
647 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
648out:
649 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200650}
651
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100652static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100653{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100654 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100655 enum dma_data_direction dma_dir = rq_data_dir(req) ?
656 DMA_TO_DEVICE : DMA_FROM_DEVICE;
657
658 if (iod->nents) {
659 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
660 if (blk_integrity_rq(req)) {
661 if (!rq_data_dir(req))
662 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900663 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100664 }
665 }
666
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700667 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100668 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500669}
670
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700671/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200672 * NOTE: ns is NULL when called on the admin queue.
673 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200674static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700675 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600676{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700677 struct nvme_ns *ns = hctx->queue->queuedata;
678 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200679 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700680 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200681 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200682 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700683
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700684 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200685 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100686 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600687
Christoph Hellwigb131c612017-01-13 12:29:12 +0100688 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200689 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700690 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600691
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200692 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100693 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200694 if (ret)
695 goto out_cleanup_iod;
696 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700697
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100698 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200699
700 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700701 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200702 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700703 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700704 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700705 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200706 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700707 nvme_process_cq(nvmeq);
708 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200709 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700710out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100711 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700712out_free_cmd:
713 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200714 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500715}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500716
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200717static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100718{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100719 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100720
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200721 nvme_unmap_data(iod->nvmeq->dev, req);
722 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500723}
724
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100725/* We read the CQE phase first to check if the rest of the entry is valid */
726static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
727 u16 phase)
728{
729 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
730}
731
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300732static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500733{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300734 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500735
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300736 if (likely(nvmeq->cq_vector >= 0)) {
Helen Koikef9f38e32017-04-10 12:51:07 -0300737 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
738 nvmeq->dbbuf_cq_ei))
739 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300740 }
741}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500742
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300743static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
744 struct nvme_completion *cqe)
745{
746 struct request *req;
747
748 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
749 dev_warn(nvmeq->dev->ctrl.device,
750 "invalid id %d completed on queue %d\n",
751 cqe->command_id, le16_to_cpu(cqe->sq_id));
752 return;
753 }
754
755 /*
756 * AEN requests are special as they don't time out and can
757 * survive any kind of queue freeze and often don't respond to
758 * aborts. We don't even bother to allocate a struct request
759 * for them but rather special case them here.
760 */
761 if (unlikely(nvmeq->qid == 0 &&
762 cqe->command_id >= NVME_AQ_BLKMQ_DEPTH)) {
763 nvme_complete_async_event(&nvmeq->dev->ctrl,
764 cqe->status, &cqe->result);
765 return;
766 }
767
768 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
769 nvme_end_request(req, cqe->status, cqe->result);
770}
771
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300772static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
773 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500774{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300775 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
776 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500777
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300778 if (++nvmeq->cq_head == nvmeq->q_depth) {
779 nvmeq->cq_head = 0;
780 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500781 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300782 return true;
783 }
784 return false;
Jens Axboea0fa9642015-11-03 20:37:26 -0700785}
786
787static void nvme_process_cq(struct nvme_queue *nvmeq)
788{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300789 struct nvme_completion cqe;
790 int consumed = 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500791
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300792 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300793 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300794 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500795 }
796
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300797 if (consumed) {
798 nvme_ring_cq_doorbell(nvmeq);
799 nvmeq->cqe_seen = 1;
800 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500801}
802
803static irqreturn_t nvme_irq(int irq, void *data)
804{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500805 irqreturn_t result;
806 struct nvme_queue *nvmeq = data;
807 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400808 nvme_process_cq(nvmeq);
809 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
810 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500811 spin_unlock(&nvmeq->q_lock);
812 return result;
813}
814
815static irqreturn_t nvme_irq_check(int irq, void *data)
816{
817 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100818 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
819 return IRQ_WAKE_THREAD;
820 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500821}
822
Keith Busch7776db12017-02-24 17:59:28 -0500823static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700824{
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300825 struct nvme_completion cqe;
826 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700827
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300828 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
829 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700830
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300831 spin_lock_irq(&nvmeq->q_lock);
832 while (nvme_read_cqe(nvmeq, &cqe)) {
833 nvme_handle_cqe(nvmeq, &cqe);
834 consumed++;
835
836 if (tag == cqe.command_id) {
837 found = 1;
838 break;
839 }
840 }
841
842 if (consumed)
843 nvme_ring_cq_doorbell(nvmeq);
844 spin_unlock_irq(&nvmeq->q_lock);
845
846 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700847}
848
Keith Busch7776db12017-02-24 17:59:28 -0500849static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
850{
851 struct nvme_queue *nvmeq = hctx->driver_data;
852
853 return __nvme_poll(nvmeq, tag);
854}
855
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200856static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500857{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200858 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100859 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700860 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700861
862 memset(&c, 0, sizeof(c));
863 c.common.opcode = nvme_admin_async_event;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200864 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700865
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100866 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200867 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100868 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700869}
870
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500871static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
872{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500873 struct nvme_command c;
874
875 memset(&c, 0, sizeof(c));
876 c.delete_queue.opcode = opcode;
877 c.delete_queue.qid = cpu_to_le16(id);
878
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100879 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500880}
881
882static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
883 struct nvme_queue *nvmeq)
884{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500885 struct nvme_command c;
886 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
887
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200888 /*
889 * Note: we (ab)use the fact the the prp fields survive if no data
890 * is attached to the request.
891 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500892 memset(&c, 0, sizeof(c));
893 c.create_cq.opcode = nvme_admin_create_cq;
894 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
895 c.create_cq.cqid = cpu_to_le16(qid);
896 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
897 c.create_cq.cq_flags = cpu_to_le16(flags);
898 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
899
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100900 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500901}
902
903static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
904 struct nvme_queue *nvmeq)
905{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500906 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -0400907 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500908
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200909 /*
910 * Note: we (ab)use the fact the the prp fields survive if no data
911 * is attached to the request.
912 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500913 memset(&c, 0, sizeof(c));
914 c.create_sq.opcode = nvme_admin_create_sq;
915 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
916 c.create_sq.sqid = cpu_to_le16(qid);
917 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
918 c.create_sq.sq_flags = cpu_to_le16(flags);
919 c.create_sq.cqid = cpu_to_le16(qid);
920
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100921 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500922}
923
924static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
925{
926 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
927}
928
929static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
930{
931 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
932}
933
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200934static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400935{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100936 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
937 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400938
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200939 dev_warn(nvmeq->dev->ctrl.device,
940 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100941 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100942 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200943}
944
Keith Buschb2a0eb12017-06-07 20:32:50 +0200945static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
946{
947
948 /* If true, indicates loss of adapter communication, possibly by a
949 * NVMe Subsystem reset.
950 */
951 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
952
953 /* If there is a reset ongoing, we shouldn't reset again. */
954 if (dev->ctrl.state == NVME_CTRL_RESETTING)
955 return false;
956
957 /* We shouldn't reset unless the controller is on fatal error state
958 * _or_ if we lost the communication with it.
959 */
960 if (!(csts & NVME_CSTS_CFS) && !nssro)
961 return false;
962
963 /* If PCI error recovery process is happening, we cannot reset or
964 * the recovery mechanism will surely fail.
965 */
966 if (pci_channel_offline(to_pci_dev(dev->dev)))
967 return false;
968
969 return true;
970}
971
972static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
973{
974 /* Read a config register to help see what died. */
975 u16 pci_status;
976 int result;
977
978 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
979 &pci_status);
980 if (result == PCIBIOS_SUCCESSFUL)
981 dev_warn(dev->ctrl.device,
982 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
983 csts, pci_status);
984 else
985 dev_warn(dev->ctrl.device,
986 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
987 csts, result);
988}
989
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200990static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200991{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100992 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
993 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -0700994 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700995 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700996 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +0200997 u32 csts = readl(dev->bar + NVME_REG_CSTS);
998
999 /*
1000 * Reset immediately if the controller is failed
1001 */
1002 if (nvme_should_reset(dev, csts)) {
1003 nvme_warn_reset(dev, csts);
1004 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001005 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001006 return BLK_EH_HANDLED;
1007 }
Keith Buschc30341d2013-12-10 13:10:38 -07001008
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001009 /*
Keith Busch7776db12017-02-24 17:59:28 -05001010 * Did we miss an interrupt?
1011 */
1012 if (__nvme_poll(nvmeq, req->tag)) {
1013 dev_warn(dev->ctrl.device,
1014 "I/O %d QID %d timeout, completion polled\n",
1015 req->tag, nvmeq->qid);
1016 return BLK_EH_HANDLED;
1017 }
1018
1019 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001020 * Shutdown immediately if controller times out while starting. The
1021 * reset work will see the pci device disabled when it gets the forced
1022 * cancellation error. All outstanding requests are completed on
1023 * shutdown, so we return BLK_EH_HANDLED.
1024 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001025 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001026 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001027 "I/O %d QID %d timeout, disable controller\n",
1028 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001029 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001030 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001031 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001032 }
1033
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001034 /*
1035 * Shutdown the controller immediately and schedule a reset if the
1036 * command was already aborted once before and still hasn't been
1037 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001038 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001039 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001040 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001041 "I/O %d QID %d timeout, reset controller\n",
1042 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001043 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001044 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001045
Keith Busche1569a12015-11-26 12:11:07 +01001046 /*
1047 * Mark the request as handled, since the inline shutdown
1048 * forces all outstanding requests to complete.
1049 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001050 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001051 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001052 }
Keith Buschc30341d2013-12-10 13:10:38 -07001053
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001054 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1055 atomic_inc(&dev->ctrl.abort_limit);
1056 return BLK_EH_RESET_TIMER;
1057 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001058 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001059
Keith Buschc30341d2013-12-10 13:10:38 -07001060 memset(&cmd, 0, sizeof(cmd));
1061 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001062 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001063 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001064
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001065 dev_warn(nvmeq->dev->ctrl.device,
1066 "I/O %d QID %d timeout, aborting\n",
1067 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001068
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001069 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001070 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001071 if (IS_ERR(abort_req)) {
1072 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001073 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001074 }
Keith Buschc30341d2013-12-10 13:10:38 -07001075
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001076 abort_req->timeout = ADMIN_TIMEOUT;
1077 abort_req->end_io_data = NULL;
1078 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001079
Keith Busch7a509a62015-01-07 18:55:53 -07001080 /*
1081 * The aborted req will be completed on receiving the abort req.
1082 * We enable the timer again. If hit twice, it'll cause a device reset,
1083 * as the device then is in a faulty state.
1084 */
Keith Busch07836e62015-02-19 10:34:48 -07001085 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001086}
1087
Keith Buschf435c282014-07-07 09:14:42 -06001088static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001089{
1090 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1091 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001092 if (nvmeq->sq_cmds)
1093 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001094 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1095 kfree(nvmeq);
1096}
1097
Keith Buscha1a5ef92013-12-16 13:50:00 -05001098static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001099{
1100 int i;
1101
Keith Buscha1a5ef92013-12-16 13:50:00 -05001102 for (i = dev->queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001103 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch22404272013-07-15 15:02:20 -06001104 dev->queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001105 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001106 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001107 }
Keith Busch22404272013-07-15 15:02:20 -06001108}
1109
Keith Busch4d115422013-12-10 13:10:40 -07001110/**
1111 * nvme_suspend_queue - put queue into suspended state
1112 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001113 */
1114static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001115{
Keith Busch2b25d982014-12-22 12:59:04 -07001116 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001117
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001118 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001119 if (nvmeq->cq_vector == -1) {
1120 spin_unlock_irq(&nvmeq->q_lock);
1121 return 1;
1122 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001123 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001124 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001125 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001126 spin_unlock_irq(&nvmeq->q_lock);
1127
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001128 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Keith Busch25646262016-01-04 09:10:57 -07001129 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001130
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001131 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001132
Keith Busch4d115422013-12-10 13:10:40 -07001133 return 0;
1134}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001135
Keith Buscha5cdb682016-01-12 14:41:18 -07001136static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001137{
Keith Buscha5cdb682016-01-12 14:41:18 -07001138 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001139
1140 if (!nvmeq)
1141 return;
1142 if (nvme_suspend_queue(nvmeq))
1143 return;
1144
Keith Buscha5cdb682016-01-12 14:41:18 -07001145 if (shutdown)
1146 nvme_shutdown_ctrl(&dev->ctrl);
1147 else
1148 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1149 dev->bar + NVME_REG_CAP));
Keith Busch07836e62015-02-19 10:34:48 -07001150
1151 spin_lock_irq(&nvmeq->q_lock);
1152 nvme_process_cq(nvmeq);
1153 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001154}
1155
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001156static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1157 int entry_size)
1158{
1159 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001160 unsigned q_size_aligned = roundup(q_depth * entry_size,
1161 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001162
1163 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001164 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001165 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001166 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001167
1168 /*
1169 * Ensure the reduced q_depth is above some threshold where it
1170 * would be better to map queues in system memory with the
1171 * original depth
1172 */
1173 if (q_depth < 64)
1174 return -ENOMEM;
1175 }
1176
1177 return q_depth;
1178}
1179
1180static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1181 int qid, int depth)
1182{
1183 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001184 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1185 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001186 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1187 nvmeq->sq_cmds_io = dev->cmb + offset;
1188 } else {
1189 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1190 &nvmeq->sq_dma_addr, GFP_KERNEL);
1191 if (!nvmeq->sq_cmds)
1192 return -ENOMEM;
1193 }
1194
1195 return 0;
1196}
1197
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001198static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001199 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001200{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001201 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1202 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001203 if (!nvmeq)
1204 return NULL;
1205
Christoph Hellwige75ec752015-05-22 11:12:39 +02001206 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001207 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001208 if (!nvmeq->cqes)
1209 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001210
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001211 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001212 goto free_cqdma;
1213
Christoph Hellwige75ec752015-05-22 11:12:39 +02001214 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001215 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001216 spin_lock_init(&nvmeq->q_lock);
1217 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001218 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001219 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001220 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001221 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001222 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001223 dev->queues[qid] = nvmeq;
Jon Derrick36a7e992015-05-27 12:26:23 -06001224 dev->queue_count++;
1225
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001226 return nvmeq;
1227
1228 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001229 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001230 nvmeq->cq_dma_addr);
1231 free_nvmeq:
1232 kfree(nvmeq);
1233 return NULL;
1234}
1235
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001236static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001237{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001238 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1239 int nr = nvmeq->dev->ctrl.instance;
1240
1241 if (use_threaded_interrupts) {
1242 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1243 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1244 } else {
1245 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1246 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1247 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001248}
1249
Keith Busch22404272013-07-15 15:02:20 -06001250static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001251{
Keith Busch22404272013-07-15 15:02:20 -06001252 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001253
Keith Busch7be50e92014-09-10 15:48:47 -06001254 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001255 nvmeq->sq_tail = 0;
1256 nvmeq->cq_head = 0;
1257 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001258 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001259 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001260 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001261 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001262 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001263}
1264
1265static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1266{
1267 struct nvme_dev *dev = nvmeq->dev;
1268 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001269
Keith Busch2b25d982014-12-22 12:59:04 -07001270 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001271 result = adapter_alloc_cq(dev, qid, nvmeq);
1272 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001273 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001274
1275 result = adapter_alloc_sq(dev, qid, nvmeq);
1276 if (result < 0)
1277 goto release_cq;
1278
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001279 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001280 if (result < 0)
1281 goto release_sq;
1282
Keith Busch22404272013-07-15 15:02:20 -06001283 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001284 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001285
1286 release_sq:
1287 adapter_delete_sq(dev, qid);
1288 release_cq:
1289 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001290 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001291}
1292
Eric Biggersf363b082017-03-30 13:39:16 -07001293static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001294 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001295 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001296 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001297 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001298 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001299 .timeout = nvme_timeout,
1300};
1301
Eric Biggersf363b082017-03-30 13:39:16 -07001302static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001303 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001304 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001305 .init_hctx = nvme_init_hctx,
1306 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001307 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001308 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001309 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001310};
1311
Keith Buschea191d22015-01-07 18:55:49 -07001312static void nvme_dev_remove_admin(struct nvme_dev *dev)
1313{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001314 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001315 /*
1316 * If the controller was reset during removal, it's possible
1317 * user requests may be waiting on a stopped queue. Start the
1318 * queue to flush these to completion.
1319 */
1320 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001321 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001322 blk_mq_free_tag_set(&dev->admin_tagset);
1323 }
1324}
1325
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001326static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1327{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001328 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001329 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1330 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001331
1332 /*
1333 * Subtract one to leave an empty queue entry for 'Full Queue'
1334 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1335 */
1336 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001337 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001338 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001339 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Jens Axboed3484992017-01-13 14:43:58 -07001340 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001341 dev->admin_tagset.driver_data = dev;
1342
1343 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1344 return -ENOMEM;
1345
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001346 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1347 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001348 blk_mq_free_tag_set(&dev->admin_tagset);
1349 return -ENOMEM;
1350 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001351 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001352 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001353 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001354 return -ENODEV;
1355 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001356 } else
Keith Busch25646262016-01-04 09:10:57 -07001357 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001358
1359 return 0;
1360}
1361
Xu Yu97f6ef62017-05-24 16:39:55 +08001362static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1363{
1364 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1365}
1366
1367static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1368{
1369 struct pci_dev *pdev = to_pci_dev(dev->dev);
1370
1371 if (size <= dev->bar_mapped_size)
1372 return 0;
1373 if (size > pci_resource_len(pdev, 0))
1374 return -ENOMEM;
1375 if (dev->bar)
1376 iounmap(dev->bar);
1377 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1378 if (!dev->bar) {
1379 dev->bar_mapped_size = 0;
1380 return -ENOMEM;
1381 }
1382 dev->bar_mapped_size = size;
1383 dev->dbs = dev->bar + NVME_REG_DBS;
1384
1385 return 0;
1386}
1387
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001388static int nvme_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001389{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001390 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001391 u32 aqa;
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001392 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001393 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001394
Xu Yu97f6ef62017-05-24 16:39:55 +08001395 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1396 if (result < 0)
1397 return result;
1398
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001399 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Keith Buschdfbac8c2015-08-10 15:20:40 -06001400 NVME_CAP_NSSRC(cap) : 0;
1401
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001402 if (dev->subsystem &&
1403 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1404 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001405
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001406 result = nvme_disable_ctrl(&dev->ctrl, cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001407 if (result < 0)
1408 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001409
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001410 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001411 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001412 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1413 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001414 if (!nvmeq)
1415 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001416 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001417
1418 aqa = nvmeq->q_depth - 1;
1419 aqa |= aqa << 16;
1420
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001421 writel(aqa, dev->bar + NVME_REG_AQA);
1422 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1423 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001424
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001425 result = nvme_enable_ctrl(&dev->ctrl, cap);
Keith Busch025c5572013-05-01 13:07:51 -06001426 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001427 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001428
Keith Busch2b25d982014-12-22 12:59:04 -07001429 nvmeq->cq_vector = 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001430 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001431 if (result) {
1432 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001433 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001434 }
Keith Busch025c5572013-05-01 13:07:51 -06001435
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001436 return result;
1437}
1438
Christoph Hellwig749941f2015-11-26 11:46:39 +01001439static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001440{
Keith Busch949928c2015-12-17 17:08:15 -07001441 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001442 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001443
Christoph Hellwig749941f2015-11-26 11:46:39 +01001444 for (i = dev->queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001445 /* vector == qid - 1, match nvme_create_queue */
1446 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1447 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001448 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001449 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001450 }
1451 }
Keith Busch42f61422014-03-24 10:46:25 -06001452
Keith Busch949928c2015-12-17 17:08:15 -07001453 max = min(dev->max_qid, dev->queue_count - 1);
1454 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001455 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001456 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001457 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001458 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001459
1460 /*
1461 * Ignore failing Create SQ/CQ commands, we can continue with less
1462 * than the desired aount of queues, and even a controller without
1463 * I/O queues an still be used to issue admin commands. This might
1464 * be useful to upgrade a buggy firmware for example.
1465 */
1466 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001467}
1468
Stephen Bates202021c2016-10-05 20:01:12 -06001469static ssize_t nvme_cmb_show(struct device *dev,
1470 struct device_attribute *attr,
1471 char *buf)
1472{
1473 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1474
Stephen Batesc9658092016-12-16 11:54:50 -07001475 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001476 ndev->cmbloc, ndev->cmbsz);
1477}
1478static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1479
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001480static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1481{
1482 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001483 resource_size_t bar_size;
1484 struct pci_dev *pdev = to_pci_dev(dev->dev);
1485 void __iomem *cmb;
1486 dma_addr_t dma_addr;
1487
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001488 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001489 if (!(NVME_CMB_SZ(dev->cmbsz)))
1490 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001491 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001492
Stephen Bates202021c2016-10-05 20:01:12 -06001493 if (!use_cmb_sqes)
1494 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001495
1496 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1497 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001498 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1499 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001500
1501 if (offset > bar_size)
1502 return NULL;
1503
1504 /*
1505 * Controllers may support a CMB size larger than their BAR,
1506 * for example, due to being behind a bridge. Reduce the CMB to
1507 * the reported size of the BAR
1508 */
1509 if (size > bar_size - offset)
1510 size = bar_size - offset;
1511
Stephen Bates202021c2016-10-05 20:01:12 -06001512 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001513 cmb = ioremap_wc(dma_addr, size);
1514 if (!cmb)
1515 return NULL;
1516
1517 dev->cmb_dma_addr = dma_addr;
1518 dev->cmb_size = size;
1519 return cmb;
1520}
1521
1522static inline void nvme_release_cmb(struct nvme_dev *dev)
1523{
1524 if (dev->cmb) {
1525 iounmap(dev->cmb);
1526 dev->cmb = NULL;
Jon Derrickf63572d2017-05-05 14:52:06 -06001527 if (dev->cmbsz) {
1528 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1529 &dev_attr_cmb.attr, NULL);
1530 dev->cmbsz = 0;
1531 }
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001532 }
1533}
1534
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001535static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001536{
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001537 size_t len = dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs);
1538 struct nvme_command c;
1539 u64 dma_addr;
1540 int ret;
1541
1542 dma_addr = dma_map_single(dev->dev, dev->host_mem_descs, len,
1543 DMA_TO_DEVICE);
1544 if (dma_mapping_error(dev->dev, dma_addr))
1545 return -ENOMEM;
1546
1547 memset(&c, 0, sizeof(c));
1548 c.features.opcode = nvme_admin_set_features;
1549 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1550 c.features.dword11 = cpu_to_le32(bits);
1551 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1552 ilog2(dev->ctrl.page_size));
1553 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1554 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1555 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1556
1557 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1558 if (ret) {
1559 dev_warn(dev->ctrl.device,
1560 "failed to set host mem (err %d, flags %#x).\n",
1561 ret, bits);
1562 }
1563 dma_unmap_single(dev->dev, dma_addr, len, DMA_TO_DEVICE);
1564 return ret;
1565}
1566
1567static void nvme_free_host_mem(struct nvme_dev *dev)
1568{
1569 int i;
1570
1571 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1572 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1573 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1574
1575 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1576 le64_to_cpu(desc->addr));
1577 }
1578
1579 kfree(dev->host_mem_desc_bufs);
1580 dev->host_mem_desc_bufs = NULL;
1581 kfree(dev->host_mem_descs);
1582 dev->host_mem_descs = NULL;
1583}
1584
1585static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1586{
1587 struct nvme_host_mem_buf_desc *descs;
1588 u32 chunk_size, max_entries, i = 0;
1589 void **bufs;
1590 u64 size, tmp;
1591
1592 /* start big and work our way down */
1593 chunk_size = min(preferred, (u64)PAGE_SIZE << MAX_ORDER);
1594retry:
1595 tmp = (preferred + chunk_size - 1);
1596 do_div(tmp, chunk_size);
1597 max_entries = tmp;
1598 descs = kcalloc(max_entries, sizeof(*descs), GFP_KERNEL);
1599 if (!descs)
1600 goto out;
1601
1602 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1603 if (!bufs)
1604 goto out_free_descs;
1605
1606 for (size = 0; size < preferred; size += chunk_size) {
1607 u32 len = min_t(u64, chunk_size, preferred - size);
1608 dma_addr_t dma_addr;
1609
1610 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1611 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1612 if (!bufs[i])
1613 break;
1614
1615 descs[i].addr = cpu_to_le64(dma_addr);
1616 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1617 i++;
1618 }
1619
1620 if (!size || (min && size < min)) {
1621 dev_warn(dev->ctrl.device,
1622 "failed to allocate host memory buffer.\n");
1623 goto out_free_bufs;
1624 }
1625
1626 dev_info(dev->ctrl.device,
1627 "allocated %lld MiB host memory buffer.\n",
1628 size >> ilog2(SZ_1M));
1629 dev->nr_host_mem_descs = i;
1630 dev->host_mem_size = size;
1631 dev->host_mem_descs = descs;
1632 dev->host_mem_desc_bufs = bufs;
1633 return 0;
1634
1635out_free_bufs:
1636 while (--i >= 0) {
1637 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1638
1639 dma_free_coherent(dev->dev, size, bufs[i],
1640 le64_to_cpu(descs[i].addr));
1641 }
1642
1643 kfree(bufs);
1644out_free_descs:
1645 kfree(descs);
1646out:
1647 /* try a smaller chunk size if we failed early */
1648 if (chunk_size >= PAGE_SIZE * 2 && (i == 0 || size < min)) {
1649 chunk_size /= 2;
1650 goto retry;
1651 }
1652 dev->host_mem_descs = NULL;
1653 return -ENOMEM;
1654}
1655
1656static void nvme_setup_host_mem(struct nvme_dev *dev)
1657{
1658 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1659 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1660 u64 min = (u64)dev->ctrl.hmmin * 4096;
1661 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1662
1663 preferred = min(preferred, max);
1664 if (min > max) {
1665 dev_warn(dev->ctrl.device,
1666 "min host memory (%lld MiB) above limit (%d MiB).\n",
1667 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1668 nvme_free_host_mem(dev);
1669 return;
1670 }
1671
1672 /*
1673 * If we already have a buffer allocated check if we can reuse it.
1674 */
1675 if (dev->host_mem_descs) {
1676 if (dev->host_mem_size >= min)
1677 enable_bits |= NVME_HOST_MEM_RETURN;
1678 else
1679 nvme_free_host_mem(dev);
1680 }
1681
1682 if (!dev->host_mem_descs) {
1683 if (nvme_alloc_host_mem(dev, min, preferred))
1684 return;
1685 }
1686
1687 if (nvme_set_host_mem(dev, enable_bits))
1688 nvme_free_host_mem(dev);
Keith Busch9d713c22013-07-15 15:02:24 -06001689}
1690
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001691static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001692{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001693 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001694 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001695 int result, nr_io_queues;
1696 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001697
Christoph Hellwig425a17c2017-06-26 12:20:58 +02001698 nr_io_queues = num_present_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001699 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1700 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001701 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001702
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001703 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001704 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001705
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001706 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1707 result = nvme_cmb_qdepth(dev, nr_io_queues,
1708 sizeof(struct nvme_command));
1709 if (result > 0)
1710 dev->q_depth = result;
1711 else
1712 nvme_release_cmb(dev);
1713 }
1714
Xu Yu97f6ef62017-05-24 16:39:55 +08001715 do {
1716 size = db_bar_size(dev, nr_io_queues);
1717 result = nvme_remap_bar(dev, size);
1718 if (!result)
1719 break;
1720 if (!--nr_io_queues)
1721 return -ENOMEM;
1722 } while (1);
1723 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001724
Keith Busch9d713c22013-07-15 15:02:24 -06001725 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001726 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001727
Jens Axboee32efbf2014-11-14 09:49:26 -07001728 /*
1729 * If we enable msix early due to not intx, disable it again before
1730 * setting up the full range we need.
1731 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001732 pci_free_irq_vectors(pdev);
1733 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1734 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1735 if (nr_io_queues <= 0)
1736 return -EIO;
1737 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001738
Matthew Wilcox063a8092013-06-20 10:53:48 -04001739 /*
1740 * Should investigate if there's a performance win from allocating
1741 * more queues than interrupt vectors; it might allow the submission
1742 * path to scale better, even if the receive path is limited by the
1743 * number of interrupts.
1744 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001745
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001746 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001747 if (result) {
1748 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001749 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001750 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001751 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001752}
1753
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001754static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001755{
1756 struct nvme_queue *nvmeq = req->end_io_data;
1757
1758 blk_mq_free_request(req);
1759 complete(&nvmeq->dev->ioq_wait);
1760}
1761
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001762static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001763{
1764 struct nvme_queue *nvmeq = req->end_io_data;
1765
1766 if (!error) {
1767 unsigned long flags;
1768
Ming Lin2e39e0f2016-04-05 10:32:04 -07001769 /*
1770 * We might be called with the AQ q_lock held
1771 * and the I/O queue q_lock should always
1772 * nest inside the AQ one.
1773 */
1774 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1775 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001776 nvme_process_cq(nvmeq);
1777 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1778 }
1779
1780 nvme_del_queue_end(req, error);
1781}
1782
1783static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1784{
1785 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1786 struct request *req;
1787 struct nvme_command cmd;
1788
1789 memset(&cmd, 0, sizeof(cmd));
1790 cmd.delete_queue.opcode = opcode;
1791 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1792
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001793 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001794 if (IS_ERR(req))
1795 return PTR_ERR(req);
1796
1797 req->timeout = ADMIN_TIMEOUT;
1798 req->end_io_data = nvmeq;
1799
1800 blk_execute_rq_nowait(q, NULL, req, false,
1801 opcode == nvme_admin_delete_cq ?
1802 nvme_del_cq_end : nvme_del_queue_end);
1803 return 0;
1804}
1805
Keith Busch70659062016-10-12 09:22:16 -06001806static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001807{
Keith Busch70659062016-10-12 09:22:16 -06001808 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001809 unsigned long timeout;
1810 u8 opcode = nvme_admin_delete_sq;
1811
1812 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001813 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001814
1815 reinit_completion(&dev->ioq_wait);
1816 retry:
1817 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001818 for (; i > 0; i--, sent++)
1819 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001820 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001821
Keith Buschdb3cbff2016-01-12 14:41:17 -07001822 while (sent--) {
1823 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1824 if (timeout == 0)
1825 return;
1826 if (i)
1827 goto retry;
1828 }
1829 opcode = nvme_admin_delete_cq;
1830 }
1831}
1832
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001833/*
1834 * Return: error value if an error occurred setting up the queues or calling
1835 * Identify Device. 0 if these succeeded, even if adding some of the
1836 * namespaces failed. At the moment, these failures are silent. TBD which
1837 * failures should be reported.
1838 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001839static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001840{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001841 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001842 dev->tagset.ops = &nvme_mq_ops;
1843 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1844 dev->tagset.timeout = NVME_IO_TIMEOUT;
1845 dev->tagset.numa_node = dev_to_node(dev->dev);
1846 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001847 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001848 dev->tagset.cmd_size = nvme_cmd_size(dev);
1849 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1850 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001851
Keith Buschffe77042015-06-08 10:08:15 -06001852 if (blk_mq_alloc_tag_set(&dev->tagset))
1853 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001854 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03001855
1856 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07001857 } else {
1858 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1859
1860 /* Free previously allocated queues that are no longer usable */
1861 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001862 }
Keith Busch949928c2015-12-17 17:08:15 -07001863
Keith Busche1e5e562015-02-19 13:39:03 -07001864 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001865}
1866
Keith Buschb00a7262016-02-24 09:15:52 -07001867static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001868{
Keith Busch42f61422014-03-24 10:46:25 -06001869 u64 cap;
Keith Buschb00a7262016-02-24 09:15:52 -07001870 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001871 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001872
1873 if (pci_enable_device_mem(pdev))
1874 return result;
1875
Keith Busch0877cb02013-07-15 15:02:19 -06001876 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001877
Christoph Hellwige75ec752015-05-22 11:12:39 +02001878 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1879 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001880 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001881
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001882 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001883 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001884 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001885 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001886
1887 /*
Keith Buscha5229052016-04-08 16:09:10 -06001888 * Some devices and/or platforms don't advertise or work with INTx
1889 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1890 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001891 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001892 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1893 if (result < 0)
1894 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07001895
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001896 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1897
Keith Busch42f61422014-03-24 10:46:25 -06001898 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1899 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001900 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001901
1902 /*
1903 * Temporary fix for the Apple controller found in the MacBook8,1 and
1904 * some MacBook7,1 to avoid controller resets and data loss.
1905 */
1906 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1907 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001908 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1909 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07001910 dev->q_depth);
1911 }
1912
Stephen Bates202021c2016-10-05 20:01:12 -06001913 /*
1914 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1915 * populate sysfs if a CMB is implemented. Note that we add the
1916 * CMB attribute to the nvme_ctrl kobj which removes the need to remove
1917 * it on exit. Since nvme_dev_attrs_group has no name we can pass
1918 * NULL as final argument to sysfs_add_file_to_group.
1919 */
1920
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001921 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001922 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001923
Stephen Bates202021c2016-10-05 20:01:12 -06001924 if (dev->cmbsz) {
1925 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1926 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001927 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06001928 "failed to add sysfs attribute for CMB\n");
1929 }
1930 }
1931
Keith Buscha0a34082015-12-07 15:30:31 -07001932 pci_enable_pcie_error_reporting(pdev);
1933 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001934 return 0;
1935
1936 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001937 pci_disable_device(pdev);
1938 return result;
1939}
1940
1941static void nvme_dev_unmap(struct nvme_dev *dev)
1942{
Keith Buschb00a7262016-02-24 09:15:52 -07001943 if (dev->bar)
1944 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02001945 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07001946}
1947
1948static void nvme_pci_disable(struct nvme_dev *dev)
1949{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001950 struct pci_dev *pdev = to_pci_dev(dev->dev);
1951
Jon Derrickf63572d2017-05-05 14:52:06 -06001952 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001953 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001954
Keith Buscha0a34082015-12-07 15:30:31 -07001955 if (pci_is_enabled(pdev)) {
1956 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001957 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001958 }
Keith Busch4d115422013-12-10 13:10:40 -07001959}
1960
Keith Buscha5cdb682016-01-12 14:41:18 -07001961static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001962{
Keith Busch70659062016-10-12 09:22:16 -06001963 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05001964 bool dead = true;
1965 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06001966
Keith Busch77bf25e2015-11-26 12:21:29 +01001967 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05001968 if (pci_is_enabled(pdev)) {
1969 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1970
Keith Buschebef7362017-06-27 17:44:05 -06001971 if (dev->ctrl.state == NVME_CTRL_LIVE ||
1972 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05001973 nvme_start_freeze(&dev->ctrl);
1974 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
1975 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001976 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001977
Keith Busch302ad8c2017-03-01 14:22:12 -05001978 /*
1979 * Give the controller a chance to complete all entered requests if
1980 * doing a safe shutdown.
1981 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001982 if (!dead) {
1983 if (shutdown)
1984 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
1985
1986 /*
1987 * If the controller is still alive tell it to stop using the
1988 * host memory buffer. In theory the shutdown / reset should
1989 * make sure that it doesn't access the host memoery anymore,
1990 * but I'd rather be safe than sorry..
1991 */
1992 if (dev->host_mem_descs)
1993 nvme_set_host_mem(dev, 0);
1994
1995 }
Keith Busch302ad8c2017-03-01 14:22:12 -05001996 nvme_stop_queues(&dev->ctrl);
1997
Keith Busch70659062016-10-12 09:22:16 -06001998 queues = dev->online_queues - 1;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001999 for (i = dev->queue_count - 1; i > 0; i--)
2000 nvme_suspend_queue(dev->queues[i]);
2001
Keith Busch302ad8c2017-03-01 14:22:12 -05002002 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002003 /* A device might become IO incapable very soon during
2004 * probe, before the admin queue is configured. Thus,
2005 * queue_count can be 0 here.
2006 */
2007 if (dev->queue_count)
2008 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002009 } else {
Keith Busch70659062016-10-12 09:22:16 -06002010 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002011 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002012 }
Keith Buschb00a7262016-02-24 09:15:52 -07002013 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002014
Ming Line1958e62016-05-18 14:05:01 -07002015 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2016 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002017
2018 /*
2019 * The driver will not be starting up queues again if shutting down so
2020 * must flush all entered requests to their failed completion to avoid
2021 * deadlocking blk-mq hot-cpu notifier.
2022 */
2023 if (shutdown)
2024 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002025 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002026}
2027
Matthew Wilcox091b6092011-02-10 09:56:01 -05002028static int nvme_setup_prp_pools(struct nvme_dev *dev)
2029{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002030 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002031 PAGE_SIZE, PAGE_SIZE, 0);
2032 if (!dev->prp_page_pool)
2033 return -ENOMEM;
2034
Matthew Wilcox99802a72011-02-10 10:30:34 -05002035 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002036 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002037 256, 256, 0);
2038 if (!dev->prp_small_pool) {
2039 dma_pool_destroy(dev->prp_page_pool);
2040 return -ENOMEM;
2041 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002042 return 0;
2043}
2044
2045static void nvme_release_prp_pools(struct nvme_dev *dev)
2046{
2047 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002048 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002049}
2050
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002051static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002052{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002053 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002054
Helen Koikef9f38e32017-04-10 12:51:07 -03002055 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002056 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002057 if (dev->tagset.tags)
2058 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002059 if (dev->ctrl.admin_q)
2060 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002061 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002062 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002063 kfree(dev);
2064}
2065
Keith Buschf58944e2016-02-24 09:15:55 -07002066static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2067{
Linus Torvalds237045f2016-03-18 17:13:31 -07002068 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002069
2070 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07002071 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07002072 if (!schedule_work(&dev->remove_work))
2073 nvme_put_ctrl(&dev->ctrl);
2074}
2075
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002076static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002077{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002078 struct nvme_dev *dev =
2079 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002080 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002081 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002082
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002083 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002084 goto out;
2085
2086 /*
2087 * If we're called to reset a live controller first shut it down before
2088 * moving on.
2089 */
Keith Buschb00a7262016-02-24 09:15:52 -07002090 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002091 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002092
Keith Buschb00a7262016-02-24 09:15:52 -07002093 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002094 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002095 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002096
2097 result = nvme_configure_admin_queue(dev);
2098 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002099 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002100
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002101 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07002102 result = nvme_alloc_admin_tags(dev);
2103 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002104 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002105
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002106 result = nvme_init_identify(&dev->ctrl);
2107 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002108 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002109
Scott Bauere286bcf2017-02-22 10:15:07 -07002110 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2111 if (!dev->ctrl.opal_dev)
2112 dev->ctrl.opal_dev =
2113 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2114 else if (was_suspend)
2115 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2116 } else {
2117 free_opal_dev(dev->ctrl.opal_dev);
2118 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002119 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002120
Helen Koikef9f38e32017-04-10 12:51:07 -03002121 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2122 result = nvme_dbbuf_dma_alloc(dev);
2123 if (result)
2124 dev_warn(dev->dev,
2125 "unable to allocate dma for dbbuf\n");
2126 }
2127
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002128 if (dev->ctrl.hmpre)
2129 nvme_setup_host_mem(dev);
2130
Keith Buschf0b50732013-07-15 15:02:21 -06002131 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002132 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002133 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002134
Keith Busch21f033f2016-04-12 11:13:11 -06002135 /*
2136 * A controller that can not execute IO typically requires user
2137 * intervention to correct. For such degraded controllers, the driver
2138 * should not submit commands the user did not request, so skip
2139 * registering for asynchronous event notification on this condition.
2140 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002141 if (dev->online_queues > 1)
2142 nvme_queue_async_events(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002143
Christoph Hellwig2659e572015-10-02 18:51:31 +02002144 /*
2145 * Keep the controller around but remove all namespaces if we don't have
2146 * any working I/O queue.
2147 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002148 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002149 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002150 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002151 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002152 } else {
Keith Busch25646262016-01-04 09:10:57 -07002153 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002154 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002155 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002156 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002157 }
2158
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002159 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2160 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2161 goto out;
2162 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002163
2164 if (dev->online_queues > 1)
Christoph Hellwig5955be22016-04-26 13:51:59 +02002165 nvme_queue_scan(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002166 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002167
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002168 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002169 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002170}
2171
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002172static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002173{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002174 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002175 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002176
Keith Busch69d9a992016-02-24 09:15:56 -07002177 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002178 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002179 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002180 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002181}
2182
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002183static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002184{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002185 *val = readl(to_nvme_dev(ctrl)->bar + off);
2186 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002187}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002188
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002189static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2190{
2191 writel(val, to_nvme_dev(ctrl)->bar + off);
2192 return 0;
2193}
2194
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002195static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2196{
2197 *val = readq(to_nvme_dev(ctrl)->bar + off);
2198 return 0;
2199}
2200
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002201static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002202 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002203 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002204 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002205 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002206 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002207 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002208 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002209 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002210};
Keith Busch4cc06522015-06-05 10:30:08 -06002211
Keith Buschb00a7262016-02-24 09:15:52 -07002212static int nvme_dev_map(struct nvme_dev *dev)
2213{
Keith Buschb00a7262016-02-24 09:15:52 -07002214 struct pci_dev *pdev = to_pci_dev(dev->dev);
2215
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002216 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002217 return -ENODEV;
2218
Xu Yu97f6ef62017-05-24 16:39:55 +08002219 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002220 goto release;
2221
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002222 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002223 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002224 pci_release_mem_regions(pdev);
2225 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002226}
2227
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002228static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2229{
2230 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2231 /*
2232 * Several Samsung devices seem to drop off the PCIe bus
2233 * randomly when APST is on and uses the deepest sleep state.
2234 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2235 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2236 * 950 PRO 256GB", but it seems to be restricted to two Dell
2237 * laptops.
2238 */
2239 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2240 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2241 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2242 return NVME_QUIRK_NO_DEEPEST_PS;
2243 }
2244
2245 return 0;
2246}
2247
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002248static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002249{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002250 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002251 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002252 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002253
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002254 node = dev_to_node(&pdev->dev);
2255 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002256 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002257
2258 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002259 if (!dev)
2260 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002261 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2262 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002263 if (!dev->queues)
2264 goto free;
2265
Christoph Hellwige75ec752015-05-22 11:12:39 +02002266 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002267 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002268
Keith Buschb00a7262016-02-24 09:15:52 -07002269 result = nvme_dev_map(dev);
2270 if (result)
2271 goto free;
2272
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002273 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002274 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002275 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002276 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002277
2278 result = nvme_setup_prp_pools(dev);
2279 if (result)
2280 goto put_pci;
2281
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002282 quirks |= check_dell_samsung_bug(pdev);
2283
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002284 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002285 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002286 if (result)
2287 goto release_pools;
2288
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002289 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002290 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2291
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002292 queue_work(nvme_wq, &dev->ctrl.reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002293 return 0;
2294
Keith Busch0877cb02013-07-15 15:02:19 -06002295 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002296 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002297 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002298 put_device(dev->dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002299 nvme_dev_unmap(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002300 free:
2301 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002302 kfree(dev);
2303 return result;
2304}
2305
Christoph Hellwig775755e2017-06-01 13:10:38 +02002306static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002307{
Keith Buscha6739472014-06-23 16:03:21 -06002308 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002309 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002310}
Keith Buschf0d54a52014-05-02 10:40:43 -06002311
Christoph Hellwig775755e2017-06-01 13:10:38 +02002312static void nvme_reset_done(struct pci_dev *pdev)
2313{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002314 struct nvme_dev *dev = pci_get_drvdata(pdev);
2315 nvme_reset_ctrl(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002316}
2317
Keith Busch09ece142014-01-27 11:29:40 -05002318static void nvme_shutdown(struct pci_dev *pdev)
2319{
2320 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002321 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002322}
2323
Keith Buschf58944e2016-02-24 09:15:55 -07002324/*
2325 * The driver's remove may be called on a device in a partially initialized
2326 * state. This function must not have any dependencies on the device state in
2327 * order to proceed.
2328 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002329static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002330{
2331 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002332
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002333 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2334
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002335 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002336 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002337
Keith Busch6db28ed2017-02-10 18:15:49 -05002338 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002339 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002340 nvme_dev_disable(dev, false);
2341 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002342
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002343 flush_work(&dev->ctrl.reset_work);
Keith Busch53029b02015-11-28 15:41:02 +01002344 nvme_uninit_ctrl(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002345 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002346 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002347 nvme_dev_remove_admin(dev);
2348 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002349 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002350 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002351 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002352}
2353
Keith Busch13880f52016-06-20 09:41:06 -06002354static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2355{
2356 int ret = 0;
2357
2358 if (numvfs == 0) {
2359 if (pci_vfs_assigned(pdev)) {
2360 dev_warn(&pdev->dev,
2361 "Cannot disable SR-IOV VFs while assigned\n");
2362 return -EPERM;
2363 }
2364 pci_disable_sriov(pdev);
2365 return 0;
2366 }
2367
2368 ret = pci_enable_sriov(pdev, numvfs);
2369 return ret ? ret : numvfs;
2370}
2371
Jingoo Han671a6012014-02-13 11:19:14 +09002372#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002373static int nvme_suspend(struct device *dev)
2374{
2375 struct pci_dev *pdev = to_pci_dev(dev);
2376 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2377
Keith Buscha5cdb682016-01-12 14:41:18 -07002378 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002379 return 0;
2380}
2381
2382static int nvme_resume(struct device *dev)
2383{
2384 struct pci_dev *pdev = to_pci_dev(dev);
2385 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002386
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002387 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002388 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002389}
Jingoo Han671a6012014-02-13 11:19:14 +09002390#endif
Keith Buschcd638942013-07-15 15:02:23 -06002391
2392static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002393
Keith Buscha0a34082015-12-07 15:30:31 -07002394static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2395 pci_channel_state_t state)
2396{
2397 struct nvme_dev *dev = pci_get_drvdata(pdev);
2398
2399 /*
2400 * A frozen channel requires a reset. When detected, this method will
2401 * shutdown the controller to quiesce. The controller will be restarted
2402 * after the slot reset through driver's slot_reset callback.
2403 */
Keith Buscha0a34082015-12-07 15:30:31 -07002404 switch (state) {
2405 case pci_channel_io_normal:
2406 return PCI_ERS_RESULT_CAN_RECOVER;
2407 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002408 dev_warn(dev->ctrl.device,
2409 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002410 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002411 return PCI_ERS_RESULT_NEED_RESET;
2412 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002413 dev_warn(dev->ctrl.device,
2414 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002415 return PCI_ERS_RESULT_DISCONNECT;
2416 }
2417 return PCI_ERS_RESULT_NEED_RESET;
2418}
2419
2420static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2421{
2422 struct nvme_dev *dev = pci_get_drvdata(pdev);
2423
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002424 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002425 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002426 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002427 return PCI_ERS_RESULT_RECOVERED;
2428}
2429
2430static void nvme_error_resume(struct pci_dev *pdev)
2431{
2432 pci_cleanup_aer_uncorrect_error_status(pdev);
2433}
2434
Stephen Hemminger1d352032012-09-07 09:33:17 -07002435static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002436 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002437 .slot_reset = nvme_slot_reset,
2438 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002439 .reset_prepare = nvme_reset_prepare,
2440 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002441};
2442
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002443static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002444 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002445 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002446 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002447 { PCI_VDEVICE(INTEL, 0x0a53),
2448 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002449 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002450 { PCI_VDEVICE(INTEL, 0x0a54),
2451 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002452 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002453 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2454 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002455 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2456 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002457 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2458 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002459 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2460 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002461 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002462 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002463 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002464 { 0, }
2465};
2466MODULE_DEVICE_TABLE(pci, nvme_id_table);
2467
2468static struct pci_driver nvme_driver = {
2469 .name = "nvme",
2470 .id_table = nvme_id_table,
2471 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002472 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002473 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002474 .driver = {
2475 .pm = &nvme_dev_pm_ops,
2476 },
Keith Busch13880f52016-06-20 09:41:06 -06002477 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002478 .err_handler = &nvme_err_handler,
2479};
2480
2481static int __init nvme_init(void)
2482{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002483 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002484}
2485
2486static void __exit nvme_exit(void)
2487{
2488 pci_unregister_driver(&nvme_driver);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002489 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002490}
2491
2492MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2493MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002494MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002495module_init(nvme_init);
2496module_exit(nvme_exit);