blob: ddf73bd20491ec885ddb0448098492f3ae76da92 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/platsmp.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
7 *
8 * Copyright (C) 2002 ARM Ltd.
9 * All Rights Reserved
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14*/
15
16#include <linux/init.h>
17#include <linux/errno.h>
18#include <linux/delay.h>
19#include <linux/device.h>
20#include <linux/jiffies.h>
21#include <linux/smp.h>
22#include <linux/io.h>
23
24#include <asm/cacheflush.h>
Will Deaconeb504392012-01-20 12:01:12 +010025#include <asm/smp_plat.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090026#include <asm/smp_scu.h>
Tomasz Figabeddf632012-12-11 13:58:43 +090027#include <asm/firmware.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090028
29#include <mach/hardware.h>
30#include <mach/regs-clock.h>
JungHi Min911c29b2011-07-16 13:39:09 +090031#include <mach/regs-pmu.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090032
Kukjin Kim56b20922011-08-20 13:41:21 +090033#include <plat/cpu.h>
34
Marc Zyngier06853ae2011-09-08 13:15:22 +010035#include "common.h"
36
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090037extern void exynos4_secondary_startup(void);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090038
Tomasz Figa1f054f52012-11-24 11:13:48 +090039static inline void __iomem *cpu_boot_reg_base(void)
40{
41 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
42 return S5P_INFORM5;
43 return S5P_VA_SYSRAM;
44}
45
46static inline void __iomem *cpu_boot_reg(int cpu)
47{
48 void __iomem *boot_reg;
49
50 boot_reg = cpu_boot_reg_base();
51 if (soc_is_exynos4412())
52 boot_reg += 4*cpu;
Chander Kashyap1580be32013-06-19 00:29:35 +090053 else if (soc_is_exynos5420())
54 boot_reg += 4;
Tomasz Figa1f054f52012-11-24 11:13:48 +090055 return boot_reg;
56}
JungHi Min911c29b2011-07-16 13:39:09 +090057
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090058/*
Russell King3705ff62010-12-18 10:53:12 +000059 * Write pen_release in a way that is guaranteed to be visible to all
60 * observers, irrespective of whether they're taking part in coherency
61 * or not. This is necessary for the hotplug code to work reliably.
62 */
63static void write_pen_release(int val)
64{
65 pen_release = val;
66 smp_wmb();
Nicolas Pitref45913f2013-12-05 14:26:16 -050067 sync_cache_w(&pen_release);
Russell King3705ff62010-12-18 10:53:12 +000068}
69
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090070static void __iomem *scu_base_addr(void)
71{
72 return (void __iomem *)(S5P_VA_SCU);
73}
74
75static DEFINE_SPINLOCK(boot_lock);
76
Paul Gortmaker8bd26e32013-06-17 15:43:14 -040077static void exynos_secondary_init(unsigned int cpu)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090078{
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090079 /*
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090080 * let the primary processor know we're out of the
81 * pen, then head off into the C entry point
82 */
Russell King3705ff62010-12-18 10:53:12 +000083 write_pen_release(-1);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090084
85 /*
86 * Synchronise with the boot thread.
87 */
88 spin_lock(&boot_lock);
89 spin_unlock(&boot_lock);
90}
91
Paul Gortmaker8bd26e32013-06-17 15:43:14 -040092static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090093{
94 unsigned long timeout;
Tomasz Figa1f054f52012-11-24 11:13:48 +090095 unsigned long phys_cpu = cpu_logical_map(cpu);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090096
97 /*
98 * Set synchronisation state between this boot processor
99 * and the secondary one
100 */
101 spin_lock(&boot_lock);
102
103 /*
104 * The secondary processor is waiting to be released from
105 * the holding pen - release it, then wait for it to flag
106 * that it has been released by resetting pen_release.
107 *
108 * Note that "pen_release" is the hardware CPU ID, whereas
109 * "cpu" is Linux's internal ID.
110 */
Tomasz Figa1f054f52012-11-24 11:13:48 +0900111 write_pen_release(phys_cpu);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900112
JungHi Min911c29b2011-07-16 13:39:09 +0900113 if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
114 __raw_writel(S5P_CORE_LOCAL_PWR_EN,
115 S5P_ARM_CORE1_CONFIGURATION);
116
117 timeout = 10;
118
119 /* wait max 10 ms until cpu1 is on */
120 while ((__raw_readl(S5P_ARM_CORE1_STATUS)
121 & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
122 if (timeout-- == 0)
123 break;
124
125 mdelay(1);
126 }
127
128 if (timeout == 0) {
129 printk(KERN_ERR "cpu1 power enable failed");
130 spin_unlock(&boot_lock);
131 return -ETIMEDOUT;
132 }
133 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900134 /*
135 * Send the secondary CPU a soft interrupt, thereby causing
136 * the boot monitor to read the system wide flags register,
137 * and branch to the address found there.
138 */
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900139
140 timeout = jiffies + (1 * HZ);
141 while (time_before(jiffies, timeout)) {
Tomasz Figabeddf632012-12-11 13:58:43 +0900142 unsigned long boot_addr;
143
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900144 smp_rmb();
JungHi Min911c29b2011-07-16 13:39:09 +0900145
Tomasz Figabeddf632012-12-11 13:58:43 +0900146 boot_addr = virt_to_phys(exynos4_secondary_startup);
147
148 /*
149 * Try to set boot address using firmware first
150 * and fall back to boot register if it fails.
151 */
152 if (call_firmware_op(set_cpu_boot_addr, phys_cpu, boot_addr))
153 __raw_writel(boot_addr, cpu_boot_reg(phys_cpu));
154
155 call_firmware_op(cpu_boot, phys_cpu);
156
Rob Herringb1cffeb2012-11-26 15:05:48 -0600157 arch_send_wakeup_ipi_mask(cpumask_of(cpu));
JungHi Min911c29b2011-07-16 13:39:09 +0900158
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900159 if (pen_release == -1)
160 break;
161
162 udelay(10);
163 }
164
165 /*
166 * now the secondary core is starting up let it run its
167 * calibrations, then wait for it to finish
168 */
169 spin_unlock(&boot_lock);
170
171 return pen_release != -1 ? -ENOSYS : 0;
172}
173
174/*
175 * Initialise the CPU possible map early - this describes the CPUs
176 * which may be present or become present in the system.
177 */
178
Marc Zyngier06853ae2011-09-08 13:15:22 +0100179static void __init exynos_smp_init_cpus(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900180{
181 void __iomem *scu_base = scu_base_addr();
182 unsigned int i, ncores;
183
Chander Kashyap1897d2f2013-06-19 00:29:34 +0900184 if (read_cpuid_part_number() == ARM_CPU_PART_CORTEX_A9)
Kukjin Kime9bba612012-01-25 15:35:57 +0900185 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
Chander Kashyap1897d2f2013-06-19 00:29:34 +0900186 else
187 /*
188 * CPU Nodes are passed thru DT and set_cpu_possible
189 * is set by "arm_dt_init_cpu_maps".
190 */
191 return;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900192
193 /* sanity check */
Russell Kinga06f9162011-10-20 22:04:18 +0100194 if (ncores > nr_cpu_ids) {
195 pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
196 ncores, nr_cpu_ids);
197 ncores = nr_cpu_ids;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900198 }
199
200 for (i = 0; i < ncores; i++)
201 set_cpu_possible(i, true);
202}
203
Marc Zyngier06853ae2011-09-08 13:15:22 +0100204static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900205{
Tomasz Figa1f054f52012-11-24 11:13:48 +0900206 int i;
207
Leela Krishna Amudalab5f3c752013-06-10 18:28:04 +0900208 if (read_cpuid_part_number() == ARM_CPU_PART_CORTEX_A9)
Kukjin Kime9bba612012-01-25 15:35:57 +0900209 scu_enable(scu_base_addr());
Russell King05c74a62010-12-03 11:09:48 +0000210
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900211 /*
Russell King05c74a62010-12-03 11:09:48 +0000212 * Write the address of secondary startup into the
213 * system-wide flags register. The boot monitor waits
214 * until it receives a soft interrupt, and then the
215 * secondary CPU branches to this address.
Tomasz Figabeddf632012-12-11 13:58:43 +0900216 *
217 * Try using firmware operation first and fall back to
218 * boot register if it fails.
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900219 */
Tomasz Figabeddf632012-12-11 13:58:43 +0900220 for (i = 1; i < max_cpus; ++i) {
221 unsigned long phys_cpu;
222 unsigned long boot_addr;
223
224 phys_cpu = cpu_logical_map(i);
225 boot_addr = virt_to_phys(exynos4_secondary_startup);
226
227 if (call_firmware_op(set_cpu_boot_addr, phys_cpu, boot_addr))
228 __raw_writel(boot_addr, cpu_boot_reg(phys_cpu));
229 }
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900230}
Marc Zyngier06853ae2011-09-08 13:15:22 +0100231
232struct smp_operations exynos_smp_ops __initdata = {
233 .smp_init_cpus = exynos_smp_init_cpus,
234 .smp_prepare_cpus = exynos_smp_prepare_cpus,
235 .smp_secondary_init = exynos_secondary_init,
236 .smp_boot_secondary = exynos_boot_secondary,
237#ifdef CONFIG_HOTPLUG_CPU
238 .cpu_die = exynos_cpu_die,
239#endif
240};