blob: 7946da94b2286a1baba9daf19c84ffe70f07e756 [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
32#include "ixgbe.h"
33#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000034#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000035
36#define IXGBE_82599_MAX_TX_QUEUES 128
37#define IXGBE_82599_MAX_RX_QUEUES 128
38#define IXGBE_82599_RAR_ENTRIES 128
39#define IXGBE_82599_MC_TBL_SIZE 128
40#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000041#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000042
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000043static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
44static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
47 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000048 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000049static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
50 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000051 bool autoneg_wait_to_complete);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000052static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
53 bool autoneg_wait_to_complete);
54static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000055 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000056 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
58 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000060static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000061
Don Skidmore0b2679d2013-02-21 03:00:04 +000062static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
63{
64 u32 fwsm, manc, factps;
65
66 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
67 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
68 return false;
69
70 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
71 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
72 return false;
73
74 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
75 if (factps & IXGBE_FACTPS_MNGCG)
76 return false;
77
78 return true;
79}
80
Don Skidmore7b25cdb2009-08-25 04:47:32 +000081static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000082{
83 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000084
Don Skidmore0b2679d2013-02-21 03:00:04 +000085 /* enable the laser control functions for SFP+ fiber
86 * and MNG not enabled
87 */
88 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
89 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000090 mac->ops.disable_tx_laser =
91 &ixgbe_disable_tx_laser_multispeed_fiber;
92 mac->ops.enable_tx_laser =
93 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000094 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000095 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000096 mac->ops.disable_tx_laser = NULL;
97 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000098 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +000099 }
100
101 if (hw->phy.multispeed_fiber) {
102 /* Set up dual speed SFP+ support */
103 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
104 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000105 if ((mac->ops.get_media_type(hw) ==
106 ixgbe_media_type_backplane) &&
107 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000108 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
109 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000110 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
111 else
112 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000113 }
114}
115
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000116static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000117{
118 s32 ret_val = 0;
119 u16 list_offset, data_offset, data_value;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000120 bool got_lock = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121
122 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
123 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000124
125 hw->phy.ops.reset = NULL;
126
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000127 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
128 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000129 if (ret_val != 0)
130 goto setup_sfp_out;
131
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000132 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000133 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
134 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000135 if (ret_val != 0) {
136 ret_val = IXGBE_ERR_SWFW_SYNC;
137 goto setup_sfp_out;
138 }
139
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000140 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
141 while (data_value != 0xffff) {
142 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
143 IXGBE_WRITE_FLUSH(hw);
144 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
145 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000146
147 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000148 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000149 /*
150 * Delay obtaining semaphore again to allow FW access,
151 * semaphore_delay is in ms usleep_range needs us.
152 */
153 usleep_range(hw->eeprom.semaphore_delay * 1000,
154 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000155
Don Skidmored7bbcd32012-10-24 06:19:01 +0000156 /* Need SW/FW semaphore around AUTOC writes if LESM on,
157 * likewise reset_pipeline requires lock as it also writes
158 * AUTOC.
159 */
160 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
161 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
162 IXGBE_GSSR_MAC_CSR_SM);
163 if (ret_val)
164 goto setup_sfp_out;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000165
Don Skidmored7bbcd32012-10-24 06:19:01 +0000166 got_lock = true;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000167 }
Don Skidmored7bbcd32012-10-24 06:19:01 +0000168
169 /* Restart DSP and set SFI mode */
170 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, (IXGBE_READ_REG(hw,
171 IXGBE_AUTOC) | IXGBE_AUTOC_LMS_10G_SERIAL));
172
173 ret_val = ixgbe_reset_pipeline_82599(hw);
174
175 if (got_lock) {
176 hw->mac.ops.release_swfw_sync(hw,
177 IXGBE_GSSR_MAC_CSR_SM);
178 got_lock = false;
179 }
180
181 if (ret_val) {
182 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000183 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
184 goto setup_sfp_out;
185 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000186 }
187
188setup_sfp_out:
189 return ret_val;
190}
191
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000192static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
193{
194 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000195
196 ixgbe_init_mac_link_ops_82599(hw);
197
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000198 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
199 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
200 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
201 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
202 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000203 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000204
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000205 return 0;
206}
207
208/**
209 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
210 * @hw: pointer to hardware structure
211 *
212 * Initialize any function pointers that were not able to be
213 * set during get_invariants because the PHY/SFP type was
214 * not known. Perform the SFP init if necessary.
215 *
216 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000217static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000218{
219 struct ixgbe_mac_info *mac = &hw->mac;
220 struct ixgbe_phy_info *phy = &hw->phy;
221 s32 ret_val = 0;
222
223 /* Identify the PHY or SFP module */
224 ret_val = phy->ops.identify(hw);
225
226 /* Setup function pointers based on detected SFP module and speeds */
227 ixgbe_init_mac_link_ops_82599(hw);
228
229 /* If copper media, overwrite with copper function pointers */
230 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
231 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000232 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800233 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000234 }
235
236 /* Set necessary function pointers based on phy type */
237 switch (hw->phy.type) {
238 case ixgbe_phy_tn:
239 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000240 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000241 phy->ops.get_firmware_version =
242 &ixgbe_get_phy_firmware_version_tnx;
243 break;
244 default:
245 break;
246 }
247
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000248 return ret_val;
249}
250
251/**
252 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
253 * @hw: pointer to hardware structure
254 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000255 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000256 *
257 * Determines the link capabilities by reading the AUTOC register.
258 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000259static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
260 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000261 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000262{
263 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000264 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000265
Don Skidmorecb836a92010-06-29 18:30:59 +0000266 /* Determine 1G link capabilities off of SFP+ type */
267 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000268 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
269 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
270 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000271 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000272 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000273 goto out;
274 }
275
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000276 /*
277 * Determine link capabilities based on the stored value of AUTOC,
278 * which represents EEPROM defaults. If AUTOC value has not been
279 * stored, use the current register value.
280 */
281 if (hw->mac.orig_link_settings_stored)
282 autoc = hw->mac.orig_autoc;
283 else
284 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
285
286 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000287 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
288 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000289 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000290 break;
291
292 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
293 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000294 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000295 break;
296
297 case IXGBE_AUTOC_LMS_1G_AN:
298 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000299 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000300 break;
301
302 case IXGBE_AUTOC_LMS_10G_SERIAL:
303 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000304 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000305 break;
306
307 case IXGBE_AUTOC_LMS_KX4_KX_KR:
308 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
309 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000310 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000311 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000312 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000313 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000314 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000315 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000316 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000317 break;
318
319 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
320 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000321 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000322 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000323 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000324 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000325 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000326 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000327 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000328 break;
329
330 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
331 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000332 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000333 break;
334
335 default:
336 status = IXGBE_ERR_LINK_SETUP;
337 goto out;
338 break;
339 }
340
341 if (hw->phy.multispeed_fiber) {
342 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
343 IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000344 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000345 }
346
347out:
348 return status;
349}
350
351/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000352 * ixgbe_get_media_type_82599 - Get media type
353 * @hw: pointer to hardware structure
354 *
355 * Returns the media type (fiber, copper, backplane)
356 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000357static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000358{
359 enum ixgbe_media_type media_type;
360
361 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000362 switch (hw->phy.type) {
363 case ixgbe_phy_cu_unknown:
364 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000365 media_type = ixgbe_media_type_copper;
366 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000367 default:
368 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000369 }
370
371 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000372 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000373 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000374 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000375 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000376 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000377 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000378 /* Default device ID is mezzanine card KX/KX4 */
379 media_type = ixgbe_media_type_backplane;
380 break;
381 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000382 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000383 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000384 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000385 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000386 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000387 media_type = ixgbe_media_type_fiber;
388 break;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000389 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000390 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000391 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000392 case IXGBE_DEV_ID_82599_T3_LOM:
393 media_type = ixgbe_media_type_copper;
394 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000395 case IXGBE_DEV_ID_82599_LS:
396 media_type = ixgbe_media_type_fiber_lco;
397 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000398 default:
399 media_type = ixgbe_media_type_unknown;
400 break;
401 }
402out:
403 return media_type;
404}
405
406/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000407 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000408 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000409 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000410 *
411 * Configures link settings based on values in the ixgbe_hw struct.
412 * Restarts the link. Performs autonegotiation if needed.
413 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000414static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000415 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000416{
417 u32 autoc_reg;
418 u32 links_reg;
419 u32 i;
420 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000421 bool got_lock = false;
422
423 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
424 status = hw->mac.ops.acquire_swfw_sync(hw,
425 IXGBE_GSSR_MAC_CSR_SM);
426 if (status)
427 goto out;
428
429 got_lock = true;
430 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000431
432 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000433 ixgbe_reset_pipeline_82599(hw);
434
435 if (got_lock)
436 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000437
438 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000439 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000440 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000441 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
442 IXGBE_AUTOC_LMS_KX4_KX_KR ||
443 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
444 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
445 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
446 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
447 links_reg = 0; /* Just in case Autoneg time = 0 */
448 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
449 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
450 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
451 break;
452 msleep(100);
453 }
454 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
455 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
456 hw_dbg(hw, "Autoneg did not complete.\n");
457 }
458 }
459 }
460
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000461 /* Add delay to filter out noises during initial link setup */
462 msleep(50);
463
Don Skidmored7bbcd32012-10-24 06:19:01 +0000464out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000465 return status;
466}
467
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000468/**
469 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
470 * @hw: pointer to hardware structure
471 *
472 * The base drivers may require better control over SFP+ module
473 * PHY states. This includes selectively shutting down the Tx
474 * laser on the PHY, effectively halting physical link.
475 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000476static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000477{
478 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
479
480 /* Disable tx laser; allow 100us to go dark per spec */
481 esdp_reg |= IXGBE_ESDP_SDP3;
482 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
483 IXGBE_WRITE_FLUSH(hw);
484 udelay(100);
485}
486
487/**
488 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
489 * @hw: pointer to hardware structure
490 *
491 * The base drivers may require better control over SFP+ module
492 * PHY states. This includes selectively turning on the Tx
493 * laser on the PHY, effectively starting physical link.
494 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000495static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000496{
497 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
498
499 /* Enable tx laser; allow 100ms to light up */
500 esdp_reg &= ~IXGBE_ESDP_SDP3;
501 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
502 IXGBE_WRITE_FLUSH(hw);
503 msleep(100);
504}
505
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000506/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000507 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
508 * @hw: pointer to hardware structure
509 *
510 * When the driver changes the link speeds that it can support,
511 * it sets autotry_restart to true to indicate that we need to
512 * initiate a new autotry session with the link partner. To do
513 * so, we set the speed then disable and re-enable the tx laser, to
514 * alert the link partner that it also needs to restart autotry on its
515 * end. This is consistent with true clause 37 autoneg, which also
516 * involves a loss of signal.
517 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000518static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000519{
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000520 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000521 ixgbe_disable_tx_laser_multispeed_fiber(hw);
522 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000523 hw->mac.autotry_restart = false;
524 }
525}
526
527/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000528 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000529 * @hw: pointer to hardware structure
530 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000531 * @autoneg_wait_to_complete: true when waiting for completion is needed
532 *
533 * Set the link speed in the AUTOC register and restarts link.
534 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000535static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000536 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000537 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000538{
539 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000540 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000541 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
542 u32 speedcnt = 0;
543 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000544 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000545 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000546 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000547
548 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000549 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000550 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000551 if (status != 0)
552 return status;
553
554 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000555
556 /*
557 * Try each speed one by one, highest priority first. We do this in
558 * software because 10gb fiber doesn't support speed autonegotiation.
559 */
560 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
561 speedcnt++;
562 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
563
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000564 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000565 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
566 false);
567 if (status != 0)
568 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000569
Emil Tantilov037c6d02011-02-25 07:49:39 +0000570 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000571 goto out;
572
573 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000574 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
575 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000576 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000577
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000578 /* Allow module to change analog characteristics (1G->10G) */
579 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000580
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000581 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000582 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000583 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000584 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000585 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000586
587 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000588 if (hw->mac.ops.flap_tx_laser)
589 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000590
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000591 /*
592 * Wait for the controller to acquire link. Per IEEE 802.3ap,
593 * Section 73.10.2, we may have to wait up to 500ms if KR is
594 * attempted. 82599 uses the same timing for 10g SFI.
595 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000596 for (i = 0; i < 5; i++) {
597 /* Wait for the link partner to also set speed */
598 msleep(100);
599
600 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000601 status = hw->mac.ops.check_link(hw, &link_speed,
602 &link_up, false);
603 if (status != 0)
604 return status;
605
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000606 if (link_up)
607 goto out;
608 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000609 }
610
611 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
612 speedcnt++;
613 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
614 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
615
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000616 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000617 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
618 false);
619 if (status != 0)
620 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000621
Emil Tantilov037c6d02011-02-25 07:49:39 +0000622 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000623 goto out;
624
625 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000626 esdp_reg &= ~IXGBE_ESDP_SDP5;
627 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
628 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000629 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000630
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000631 /* Allow module to change analog characteristics (10G->1G) */
632 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000633
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000634 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000635 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000636 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000637 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000638 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000639
640 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000641 if (hw->mac.ops.flap_tx_laser)
642 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000643
644 /* Wait for the link partner to also set speed */
645 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000646
647 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000648 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
649 false);
650 if (status != 0)
651 return status;
652
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000653 if (link_up)
654 goto out;
655 }
656
657 /*
658 * We didn't get link. Configure back to the highest speed we tried,
659 * (if there was more than one). We call ourselves back with just the
660 * single highest speed that the user requested.
661 */
662 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000663 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
664 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000665 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000666
667out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000668 /* Set autoneg_advertised value based on input link speed */
669 hw->phy.autoneg_advertised = 0;
670
671 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
672 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
673
674 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
675 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
676
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000677 return status;
678}
679
680/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000681 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
682 * @hw: pointer to hardware structure
683 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000684 * @autoneg_wait_to_complete: true when waiting for completion is needed
685 *
686 * Implements the Intel SmartSpeed algorithm.
687 **/
688static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000689 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000690 bool autoneg_wait_to_complete)
691{
692 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000693 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000694 s32 i, j;
695 bool link_up = false;
696 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000697
698 /* Set autoneg_advertised value based on input link speed */
699 hw->phy.autoneg_advertised = 0;
700
701 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
702 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
703
704 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
705 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
706
707 if (speed & IXGBE_LINK_SPEED_100_FULL)
708 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
709
710 /*
711 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
712 * autoneg advertisement if link is unable to be established at the
713 * highest negotiated rate. This can sometimes happen due to integrity
714 * issues with the physical media connection.
715 */
716
717 /* First, try to get link with full advertisement */
718 hw->phy.smart_speed_active = false;
719 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000720 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000721 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000722 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000723 goto out;
724
725 /*
726 * Wait for the controller to acquire link. Per IEEE 802.3ap,
727 * Section 73.10.2, we may have to wait up to 500ms if KR is
728 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
729 * Table 9 in the AN MAS.
730 */
731 for (i = 0; i < 5; i++) {
732 mdelay(100);
733
734 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000735 status = hw->mac.ops.check_link(hw, &link_speed,
736 &link_up, false);
737 if (status != 0)
738 goto out;
739
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000740 if (link_up)
741 goto out;
742 }
743 }
744
745 /*
746 * We didn't get link. If we advertised KR plus one of KX4/KX
747 * (or BX4/BX), then disable KR and try again.
748 */
749 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
750 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
751 goto out;
752
753 /* Turn SmartSpeed on to disable KR support */
754 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000755 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000756 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000757 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000758 goto out;
759
760 /*
761 * Wait for the controller to acquire link. 600ms will allow for
762 * the AN link_fail_inhibit_timer as well for multiple cycles of
763 * parallel detect, both 10g and 1g. This allows for the maximum
764 * connect attempts as defined in the AN MAS table 73-7.
765 */
766 for (i = 0; i < 6; i++) {
767 mdelay(100);
768
769 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000770 status = hw->mac.ops.check_link(hw, &link_speed,
771 &link_up, false);
772 if (status != 0)
773 goto out;
774
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000775 if (link_up)
776 goto out;
777 }
778
779 /* We didn't get link. Turn SmartSpeed back off. */
780 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000781 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000782 autoneg_wait_to_complete);
783
784out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000785 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Emil Tantilov037c6d02011-02-25 07:49:39 +0000786 hw_dbg(hw, "Smartspeed has downgraded the link speed from "
Emil Tantilov849c4542010-06-03 16:53:41 +0000787 "the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000788 return status;
789}
790
791/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000792 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000793 * @hw: pointer to hardware structure
794 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000795 * @autoneg_wait_to_complete: true when waiting for completion is needed
796 *
797 * Set the link speed in the AUTOC register and restarts link.
798 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000799static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000800 ixgbe_link_speed speed,
801 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000802{
803 s32 status = 0;
804 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
805 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000806 u32 start_autoc = autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000807 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000808 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
809 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
810 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
811 u32 links_reg;
812 u32 i;
813 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000814 bool got_lock = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000815 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000816
817 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +0000818 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
819 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000820 if (status != 0)
821 goto out;
822
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000823 speed &= link_capabilities;
824
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000825 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
826 status = IXGBE_ERR_LINK_SETUP;
827 goto out;
828 }
829
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000830 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
831 if (hw->mac.orig_link_settings_stored)
832 orig_autoc = hw->mac.orig_autoc;
833 else
834 orig_autoc = autoc;
835
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000836 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
837 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
838 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000839 /* Set KX4/KX/KR support according to speed requested */
840 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +0000841 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000842 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000843 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000844 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
845 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000846 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +0000847 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000848 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
849 autoc |= IXGBE_AUTOC_KX_SUPP;
850 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
851 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
852 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
853 /* Switch from 1G SFI to 10G SFI if requested */
854 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
855 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
856 autoc &= ~IXGBE_AUTOC_LMS_MASK;
857 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
858 }
859 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
860 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
861 /* Switch from 10G SFI to 1G SFI if requested */
862 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
863 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
864 autoc &= ~IXGBE_AUTOC_LMS_MASK;
865 if (autoneg)
866 autoc |= IXGBE_AUTOC_LMS_1G_AN;
867 else
868 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
869 }
870 }
871
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000872 if (autoc != start_autoc) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000873 /* Need SW/FW semaphore around AUTOC writes if LESM is on,
874 * likewise reset_pipeline requires us to hold this lock as
875 * it also writes to AUTOC.
876 */
877 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
878 status = hw->mac.ops.acquire_swfw_sync(hw,
879 IXGBE_GSSR_MAC_CSR_SM);
880 if (status != 0)
881 goto out;
882
883 got_lock = true;
884 }
885
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000886 /* Restart link */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000887 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000888 ixgbe_reset_pipeline_82599(hw);
889
890 if (got_lock)
891 hw->mac.ops.release_swfw_sync(hw,
892 IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000893
894 /* Only poll for autoneg to complete if specified to do so */
895 if (autoneg_wait_to_complete) {
896 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
897 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
898 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
899 links_reg = 0; /*Just in case Autoneg time=0*/
900 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
901 links_reg =
902 IXGBE_READ_REG(hw, IXGBE_LINKS);
903 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
904 break;
905 msleep(100);
906 }
907 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
908 status =
909 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
910 hw_dbg(hw, "Autoneg did not "
911 "complete.\n");
912 }
913 }
914 }
915
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000916 /* Add delay to filter out noises during initial link setup */
917 msleep(50);
918 }
919
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000920out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000921 return status;
922}
923
924/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000925 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000926 * @hw: pointer to hardware structure
927 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000928 * @autoneg_wait_to_complete: true if waiting is needed to complete
929 *
930 * Restarts link on PHY and MAC based on settings passed in.
931 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000932static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
933 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000934 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000935{
936 s32 status;
937
938 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +0000939 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000940 autoneg_wait_to_complete);
941 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000942 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000943
944 return status;
945}
946
947/**
948 * ixgbe_reset_hw_82599 - Perform hardware reset
949 * @hw: pointer to hardware structure
950 *
951 * Resets the hardware by resetting the transmit and receive units, masks
952 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
953 * reset.
954 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000955static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000956{
Alexander Duyck8132b542011-07-15 07:29:44 +0000957 ixgbe_link_speed link_speed;
958 s32 status;
959 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +0000960 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +0000961 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000962
963 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000964 status = hw->mac.ops.stop_adapter(hw);
965 if (status != 0)
966 goto reset_hw_out;
967
968 /* flush pending Tx transactions */
969 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000970
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000971 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000972
Emil Tantilov037c6d02011-02-25 07:49:39 +0000973 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000974 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000975
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000976 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
977 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000978
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000979 /* Setup SFP module if there is one present. */
980 if (hw->phy.sfp_setup_needed) {
981 status = hw->mac.ops.setup_sfp(hw);
982 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000983 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000984
Emil Tantilov037c6d02011-02-25 07:49:39 +0000985 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
986 goto reset_hw_out;
987
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000988 /* Reset PHY */
989 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
990 hw->phy.ops.reset(hw);
991
Don Skidmore0b2679d2013-02-21 03:00:04 +0000992 /* remember AUTOC LMS from before we reset */
993 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
994
Emil Tantilova4297dc2011-02-14 08:45:13 +0000995mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000996 /*
Alexander Duyck8132b542011-07-15 07:29:44 +0000997 * Issue global reset to the MAC. Needs to be SW reset if link is up.
998 * If link reset is used when link is up, it might reset the PHY when
999 * mng is using it. If link is down or the flag to force full link
1000 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001001 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001002 ctrl = IXGBE_CTRL_LNK_RST;
1003 if (!hw->force_full_reset) {
1004 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1005 if (link_up)
1006 ctrl = IXGBE_CTRL_RST;
1007 }
1008
1009 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1010 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001011 IXGBE_WRITE_FLUSH(hw);
1012
1013 /* Poll for reset bit to self-clear indicating reset is complete */
1014 for (i = 0; i < 10; i++) {
1015 udelay(1);
1016 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001017 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001018 break;
1019 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001020
1021 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001022 status = IXGBE_ERR_RESET_FAILED;
1023 hw_dbg(hw, "Reset polling failed to complete.\n");
1024 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001025
Alexander Duyck8132b542011-07-15 07:29:44 +00001026 msleep(50);
1027
Emil Tantilova4297dc2011-02-14 08:45:13 +00001028 /*
1029 * Double resets are required for recovery from certain error
1030 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001031 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001032 */
1033 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1034 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001035 goto mac_reset_top;
1036 }
1037
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001038 /*
1039 * Store the original AUTOC/AUTOC2 values if they have not been
1040 * stored off yet. Otherwise restore the stored original
1041 * values since the reset operation sets back to defaults.
1042 */
1043 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1044 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1045 if (hw->mac.orig_link_settings_stored == false) {
1046 hw->mac.orig_autoc = autoc;
1047 hw->mac.orig_autoc2 = autoc2;
1048 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001049 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001050
1051 /* If MNG FW is running on a multi-speed device that
1052 * doesn't autoneg with out driver support we need to
1053 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001054 * Likewise if we support WoL we don't want change the
1055 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001056 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001057 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
1058 hw->wol_supported)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001059 hw->mac.orig_autoc =
1060 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1061 curr_lms;
1062
Don Skidmored7bbcd32012-10-24 06:19:01 +00001063 if (autoc != hw->mac.orig_autoc) {
1064 /* Need SW/FW semaphore around AUTOC writes if LESM is
1065 * on, likewise reset_pipeline requires us to hold
1066 * this lock as it also writes to AUTOC.
1067 */
1068 bool got_lock = false;
1069 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
1070 status = hw->mac.ops.acquire_swfw_sync(hw,
1071 IXGBE_GSSR_MAC_CSR_SM);
1072 if (status)
1073 goto reset_hw_out;
1074
1075 got_lock = true;
1076 }
1077
1078 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
1079 ixgbe_reset_pipeline_82599(hw);
1080
1081 if (got_lock)
1082 hw->mac.ops.release_swfw_sync(hw,
1083 IXGBE_GSSR_MAC_CSR_SM);
1084 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001085
1086 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1087 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1088 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1089 autoc2 |= (hw->mac.orig_autoc2 &
1090 IXGBE_AUTOC2_UPPER_MASK);
1091 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1092 }
1093 }
1094
Emil Tantilov278675d2011-02-19 08:43:49 +00001095 /* Store the permanent mac address */
1096 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1097
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001098 /*
1099 * Store MAC address from RAR0, clear receive address registers, and
1100 * clear the multicast table. Also reset num_rar_entries to 128,
1101 * since we modify this value when programming the SAN MAC address.
1102 */
1103 hw->mac.num_rar_entries = 128;
1104 hw->mac.ops.init_rx_addrs(hw);
1105
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001106 /* Store the permanent SAN mac address */
1107 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1108
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001109 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001110 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001111 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1112 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1113
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001114 /* Save the SAN MAC RAR index */
1115 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1116
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001117 /* Reserve the last RAR for the SAN MAC address */
1118 hw->mac.num_rar_entries--;
1119 }
1120
Yi Zou383ff342009-10-28 18:23:57 +00001121 /* Store the alternative WWNN/WWPN prefix */
1122 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1123 &hw->mac.wwpn_prefix);
1124
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001125reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001126 return status;
1127}
1128
1129/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001130 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1131 * @hw: pointer to hardware structure
1132 **/
1133s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1134{
1135 int i;
1136 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1137 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1138
1139 /*
1140 * Before starting reinitialization process,
1141 * FDIRCMD.CMD must be zero.
1142 */
1143 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1144 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1145 IXGBE_FDIRCMD_CMD_MASK))
1146 break;
1147 udelay(10);
1148 }
1149 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001150 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001151 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001152 return IXGBE_ERR_FDIR_REINIT_FAILED;
1153 }
1154
1155 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1156 IXGBE_WRITE_FLUSH(hw);
1157 /*
1158 * 82599 adapters flow director init flow cannot be restarted,
1159 * Workaround 82599 silicon errata by performing the following steps
1160 * before re-writing the FDIRCTRL control register with the same value.
1161 * - write 1 to bit 8 of FDIRCMD register &
1162 * - write 0 to bit 8 of FDIRCMD register
1163 */
1164 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1165 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1166 IXGBE_FDIRCMD_CLEARHT));
1167 IXGBE_WRITE_FLUSH(hw);
1168 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1169 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1170 ~IXGBE_FDIRCMD_CLEARHT));
1171 IXGBE_WRITE_FLUSH(hw);
1172 /*
1173 * Clear FDIR Hash register to clear any leftover hashes
1174 * waiting to be programmed.
1175 */
1176 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1177 IXGBE_WRITE_FLUSH(hw);
1178
1179 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1180 IXGBE_WRITE_FLUSH(hw);
1181
1182 /* Poll init-done after we write FDIRCTRL register */
1183 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1184 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1185 IXGBE_FDIRCTRL_INIT_DONE)
1186 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001187 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001188 }
1189 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1190 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1191 return IXGBE_ERR_FDIR_REINIT_FAILED;
1192 }
1193
1194 /* Clear FDIR statistics registers (read to clear) */
1195 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1196 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1197 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1198 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1199 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1200
1201 return 0;
1202}
1203
1204/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001205 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1206 * @hw: pointer to hardware structure
1207 * @fdirctrl: value to write to flow director control register
1208 **/
1209static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1210{
1211 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001212
1213 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001214 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1215 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001216
1217 /*
1218 * Poll init-done after we write the register. Estimated times:
1219 * 10G: PBALLOC = 11b, timing is 60us
1220 * 1G: PBALLOC = 11b, timing is 600us
1221 * 100M: PBALLOC = 11b, timing is 6ms
1222 *
1223 * Multiple these timings by 4 if under full Rx load
1224 *
1225 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1226 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1227 * this might not finish in our poll time, but we can live with that
1228 * for now.
1229 */
1230 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1231 IXGBE_WRITE_FLUSH(hw);
1232 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1233 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1234 IXGBE_FDIRCTRL_INIT_DONE)
1235 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001236 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001237 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001238
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001239 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001240 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1241}
1242
1243/**
1244 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1245 * @hw: pointer to hardware structure
1246 * @fdirctrl: value to write to flow director control register, initially
1247 * contains just the value of the Rx packet buffer allocation
1248 **/
1249s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1250{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001251 /*
1252 * Continue setup of fdirctrl register bits:
1253 * Move the flexible bytes to use the ethertype - shift 6 words
1254 * Set the maximum length per hash bucket to 0xA filters
1255 * Send interrupt when 64 filters are left
1256 */
1257 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1258 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1259 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1260
1261 /* write hashes and fdirctrl register, poll for completion */
1262 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001263
1264 return 0;
1265}
1266
1267/**
1268 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1269 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001270 * @fdirctrl: value to write to flow director control register, initially
1271 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001272 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001273s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001274{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001275 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001276 * Continue setup of fdirctrl register bits:
1277 * Turn perfect match filtering on
1278 * Report hash in RSS field of Rx wb descriptor
1279 * Initialize the drop queue
1280 * Move the flexible bytes to use the ethertype - shift 6 words
1281 * Set the maximum length per hash bucket to 0xA filters
1282 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001283 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001284 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1285 IXGBE_FDIRCTRL_REPORT_STATUS |
1286 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1287 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1288 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1289 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001290
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001291 /* write hashes and fdirctrl register, poll for completion */
1292 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001293
1294 return 0;
1295}
1296
Alexander Duyck69830522011-01-06 14:29:58 +00001297/*
1298 * These defines allow us to quickly generate all of the necessary instructions
1299 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1300 * for values 0 through 15
1301 */
1302#define IXGBE_ATR_COMMON_HASH_KEY \
1303 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1304#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1305do { \
1306 u32 n = (_n); \
1307 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1308 common_hash ^= lo_hash_dword >> n; \
1309 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1310 bucket_hash ^= lo_hash_dword >> n; \
1311 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1312 sig_hash ^= lo_hash_dword << (16 - n); \
1313 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1314 common_hash ^= hi_hash_dword >> n; \
1315 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1316 bucket_hash ^= hi_hash_dword >> n; \
1317 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1318 sig_hash ^= hi_hash_dword << (16 - n); \
1319} while (0);
1320
1321/**
1322 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1323 * @stream: input bitstream to compute the hash on
1324 *
1325 * This function is almost identical to the function above but contains
1326 * several optomizations such as unwinding all of the loops, letting the
1327 * compiler work out all of the conditional ifs since the keys are static
1328 * defines, and computing two keys at once since the hashed dword stream
1329 * will be the same for both keys.
1330 **/
1331static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1332 union ixgbe_atr_hash_dword common)
1333{
1334 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1335 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1336
1337 /* record the flow_vm_vlan bits as they are a key part to the hash */
1338 flow_vm_vlan = ntohl(input.dword);
1339
1340 /* generate common hash dword */
1341 hi_hash_dword = ntohl(common.dword);
1342
1343 /* low dword is word swapped version of common */
1344 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1345
1346 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1347 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1348
1349 /* Process bits 0 and 16 */
1350 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1351
1352 /*
1353 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1354 * delay this because bit 0 of the stream should not be processed
1355 * so we do not add the vlan until after bit 0 was processed
1356 */
1357 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1358
1359 /* Process remaining 30 bit of the key */
1360 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1361 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1362 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1363 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1364 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1365 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1366 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1367 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1368 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1369 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1370 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1371 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1372 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1373 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1374 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1375
1376 /* combine common_hash result with signature and bucket hashes */
1377 bucket_hash ^= common_hash;
1378 bucket_hash &= IXGBE_ATR_HASH_MASK;
1379
1380 sig_hash ^= common_hash << 16;
1381 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1382
1383 /* return completed signature hash */
1384 return sig_hash ^ bucket_hash;
1385}
1386
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001387/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001388 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1389 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001390 * @input: unique input dword
1391 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001392 * @queue: queue index to direct traffic to
1393 **/
1394s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001395 union ixgbe_atr_hash_dword input,
1396 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001397 u8 queue)
1398{
1399 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001400 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001401
Alexander Duyck905e4a42011-01-06 14:29:57 +00001402 /*
1403 * Get the flow_type in order to program FDIRCMD properly
1404 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1405 */
Alexander Duyck69830522011-01-06 14:29:58 +00001406 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001407 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1408 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1409 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1410 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1411 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1412 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1413 break;
1414 default:
1415 hw_dbg(hw, " Error on flow type input\n");
1416 return IXGBE_ERR_CONFIG;
1417 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001418
Alexander Duyck905e4a42011-01-06 14:29:57 +00001419 /* configure FDIRCMD register */
1420 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1421 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001422 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001423 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001424
1425 /*
1426 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1427 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1428 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001429 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001430 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001431 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1432
Alexander Duyck69830522011-01-06 14:29:58 +00001433 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1434
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001435 return 0;
1436}
1437
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001438#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1439do { \
1440 u32 n = (_n); \
1441 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1442 bucket_hash ^= lo_hash_dword >> n; \
1443 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1444 bucket_hash ^= hi_hash_dword >> n; \
1445} while (0);
1446
1447/**
1448 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1449 * @atr_input: input bitstream to compute the hash on
1450 * @input_mask: mask for the input bitstream
1451 *
1452 * This function serves two main purposes. First it applys the input_mask
1453 * to the atr_input resulting in a cleaned up atr_input data stream.
1454 * Secondly it computes the hash and stores it in the bkt_hash field at
1455 * the end of the input byte stream. This way it will be available for
1456 * future use without needing to recompute the hash.
1457 **/
1458void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1459 union ixgbe_atr_input *input_mask)
1460{
1461
1462 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1463 u32 bucket_hash = 0;
1464
1465 /* Apply masks to input data */
1466 input->dword_stream[0] &= input_mask->dword_stream[0];
1467 input->dword_stream[1] &= input_mask->dword_stream[1];
1468 input->dword_stream[2] &= input_mask->dword_stream[2];
1469 input->dword_stream[3] &= input_mask->dword_stream[3];
1470 input->dword_stream[4] &= input_mask->dword_stream[4];
1471 input->dword_stream[5] &= input_mask->dword_stream[5];
1472 input->dword_stream[6] &= input_mask->dword_stream[6];
1473 input->dword_stream[7] &= input_mask->dword_stream[7];
1474 input->dword_stream[8] &= input_mask->dword_stream[8];
1475 input->dword_stream[9] &= input_mask->dword_stream[9];
1476 input->dword_stream[10] &= input_mask->dword_stream[10];
1477
1478 /* record the flow_vm_vlan bits as they are a key part to the hash */
1479 flow_vm_vlan = ntohl(input->dword_stream[0]);
1480
1481 /* generate common hash dword */
1482 hi_hash_dword = ntohl(input->dword_stream[1] ^
1483 input->dword_stream[2] ^
1484 input->dword_stream[3] ^
1485 input->dword_stream[4] ^
1486 input->dword_stream[5] ^
1487 input->dword_stream[6] ^
1488 input->dword_stream[7] ^
1489 input->dword_stream[8] ^
1490 input->dword_stream[9] ^
1491 input->dword_stream[10]);
1492
1493 /* low dword is word swapped version of common */
1494 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1495
1496 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1497 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1498
1499 /* Process bits 0 and 16 */
1500 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1501
1502 /*
1503 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1504 * delay this because bit 0 of the stream should not be processed
1505 * so we do not add the vlan until after bit 0 was processed
1506 */
1507 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1508
1509 /* Process remaining 30 bit of the key */
1510 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1511 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1512 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1513 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1514 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1515 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1516 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1517 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1518 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1519 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1520 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1521 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1522 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1523 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1524 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1525
1526 /*
1527 * Limit hash to 13 bits since max bucket count is 8K.
1528 * Store result at the end of the input stream.
1529 */
1530 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1531}
1532
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001533/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001534 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1535 * @input_mask: mask to be bit swapped
1536 *
1537 * The source and destination port masks for flow director are bit swapped
1538 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1539 * generate a correctly swapped value we need to bit swap the mask and that
1540 * is what is accomplished by this function.
1541 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001542static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001543{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001544 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001545 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001546 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001547 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1548 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1549 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1550 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1551}
1552
1553/*
1554 * These two macros are meant to address the fact that we have registers
1555 * that are either all or in part big-endian. As a result on big-endian
1556 * systems we will end up byte swapping the value to little-endian before
1557 * it is byte swapped again and written to the hardware in the original
1558 * big-endian format.
1559 */
1560#define IXGBE_STORE_AS_BE32(_value) \
1561 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1562 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1563
1564#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1565 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1566
1567#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001568 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001569
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001570s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1571 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001572{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001573 /* mask IPv6 since it is currently not supported */
1574 u32 fdirm = IXGBE_FDIRM_DIPv6;
1575 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001576
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001577 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001578 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1579 * are zero, then assume a full mask for that field. Also assume that
1580 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1581 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001582 *
1583 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1584 * point in time.
1585 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001586
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001587 /* verify bucket hash is cleared on hash generation */
1588 if (input_mask->formatted.bkt_hash)
1589 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1590
1591 /* Program FDIRM and verify partial masks */
1592 switch (input_mask->formatted.vm_pool & 0x7F) {
1593 case 0x0:
1594 fdirm |= IXGBE_FDIRM_POOL;
1595 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001596 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001597 default:
1598 hw_dbg(hw, " Error on vm pool mask\n");
1599 return IXGBE_ERR_CONFIG;
1600 }
1601
1602 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1603 case 0x0:
1604 fdirm |= IXGBE_FDIRM_L4P;
1605 if (input_mask->formatted.dst_port ||
1606 input_mask->formatted.src_port) {
1607 hw_dbg(hw, " Error on src/dst port mask\n");
1608 return IXGBE_ERR_CONFIG;
1609 }
1610 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001611 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001612 default:
1613 hw_dbg(hw, " Error on flow type mask\n");
1614 return IXGBE_ERR_CONFIG;
1615 }
1616
1617 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001618 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001619 /* mask VLAN ID, fall through to mask VLAN priority */
1620 fdirm |= IXGBE_FDIRM_VLANID;
1621 case 0x0FFF:
1622 /* mask VLAN priority */
1623 fdirm |= IXGBE_FDIRM_VLANP;
1624 break;
1625 case 0xE000:
1626 /* mask VLAN ID only, fall through */
1627 fdirm |= IXGBE_FDIRM_VLANID;
1628 case 0xEFFF:
1629 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001630 break;
1631 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001632 hw_dbg(hw, " Error on VLAN mask\n");
1633 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001634 }
1635
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001636 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1637 case 0x0000:
1638 /* Mask Flex Bytes, fall through */
1639 fdirm |= IXGBE_FDIRM_FLEX;
1640 case 0xFFFF:
1641 break;
1642 default:
1643 hw_dbg(hw, " Error on flexible byte mask\n");
1644 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001645 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001646
1647 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001648 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001649
Alexander Duyck45b9f502011-01-06 14:29:59 +00001650 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001651 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001652
1653 /* write both the same so that UDP and TCP use the same mask */
1654 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1655 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1656
1657 /* store source and destination IP masks (big-enian) */
1658 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001659 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001660 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001661 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001662
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001663 return 0;
1664}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001665
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001666s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1667 union ixgbe_atr_input *input,
1668 u16 soft_id, u8 queue)
1669{
1670 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1671
1672 /* currently IPv6 is not supported, must be programmed with 0 */
1673 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1674 input->formatted.src_ip[0]);
1675 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1676 input->formatted.src_ip[1]);
1677 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1678 input->formatted.src_ip[2]);
1679
1680 /* record the source address (big-endian) */
1681 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1682
1683 /* record the first 32 bits of the destination address (big-endian) */
1684 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001685
1686 /* record source and destination port (little-endian)*/
1687 fdirport = ntohs(input->formatted.dst_port);
1688 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1689 fdirport |= ntohs(input->formatted.src_port);
1690 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1691
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001692 /* record vlan (little-endian) and flex_bytes(big-endian) */
1693 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1694 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1695 fdirvlan |= ntohs(input->formatted.vlan_id);
1696 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001697
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001698 /* configure FDIRHASH register */
1699 fdirhash = input->formatted.bkt_hash;
1700 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1701 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1702
1703 /*
1704 * flush all previous writes to make certain registers are
1705 * programmed prior to issuing the command
1706 */
1707 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001708
1709 /* configure FDIRCMD register */
1710 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1711 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001712 if (queue == IXGBE_FDIR_DROP_QUEUE)
1713 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001714 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1715 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001716 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001717
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001718 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1719
1720 return 0;
1721}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001722
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001723s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1724 union ixgbe_atr_input *input,
1725 u16 soft_id)
1726{
1727 u32 fdirhash;
1728 u32 fdircmd = 0;
1729 u32 retry_count;
1730 s32 err = 0;
1731
1732 /* configure FDIRHASH register */
1733 fdirhash = input->formatted.bkt_hash;
1734 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1735 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1736
1737 /* flush hash to HW */
1738 IXGBE_WRITE_FLUSH(hw);
1739
1740 /* Query if filter is present */
1741 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1742
1743 for (retry_count = 10; retry_count; retry_count--) {
1744 /* allow 10us for query to process */
1745 udelay(10);
1746 /* verify query completed successfully */
1747 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1748 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1749 break;
1750 }
1751
1752 if (!retry_count)
1753 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1754
1755 /* if filter exists in hardware then remove it */
1756 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1757 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1758 IXGBE_WRITE_FLUSH(hw);
1759 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1760 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1761 }
1762
1763 return err;
1764}
1765
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001766/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001767 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1768 * @hw: pointer to hardware structure
1769 * @reg: analog register to read
1770 * @val: read value
1771 *
1772 * Performs read operation to Omer analog register specified.
1773 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001774static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001775{
1776 u32 core_ctl;
1777
1778 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1779 (reg << 8));
1780 IXGBE_WRITE_FLUSH(hw);
1781 udelay(10);
1782 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1783 *val = (u8)core_ctl;
1784
1785 return 0;
1786}
1787
1788/**
1789 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1790 * @hw: pointer to hardware structure
1791 * @reg: atlas register to write
1792 * @val: value to write
1793 *
1794 * Performs write operation to Omer analog register specified.
1795 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001796static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001797{
1798 u32 core_ctl;
1799
1800 core_ctl = (reg << 8) | val;
1801 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1802 IXGBE_WRITE_FLUSH(hw);
1803 udelay(10);
1804
1805 return 0;
1806}
1807
1808/**
1809 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1810 * @hw: pointer to hardware structure
1811 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001812 * Starts the hardware using the generic start_hw function
1813 * and the generation start_hw function.
1814 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001815 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001816static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001817{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001818 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001819
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001820 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001821 if (ret_val != 0)
1822 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001823
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001824 ret_val = ixgbe_start_hw_gen2(hw);
1825 if (ret_val != 0)
1826 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001827
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001828 /* We need to run link autotry after the driver loads */
1829 hw->mac.autotry_restart = true;
John Fastabende09ad232011-04-04 04:29:41 +00001830 hw->mac.rx_pb_size = IXGBE_82599_RX_PB_SIZE;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001831
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001832 if (ret_val == 0)
1833 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001834out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001835 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001836}
1837
1838/**
1839 * ixgbe_identify_phy_82599 - Get physical layer module
1840 * @hw: pointer to hardware structure
1841 *
1842 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001843 * If PHY already detected, maintains current PHY type in hw struct,
1844 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001845 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00001846static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001847{
1848 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001849
1850 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001851 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001852 if (status != 0) {
1853 /* 82599 10GBASE-T requires an external PHY */
1854 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
1855 goto out;
1856 else
1857 status = ixgbe_identify_sfp_module_generic(hw);
1858 }
1859
1860 /* Set PHY type none if no PHY detected */
1861 if (hw->phy.type == ixgbe_phy_unknown) {
1862 hw->phy.type = ixgbe_phy_none;
1863 status = 0;
1864 }
1865
1866 /* Return error if SFP module has been detected but is not supported */
1867 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
1868 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
1869
1870out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001871 return status;
1872}
1873
1874/**
1875 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
1876 * @hw: pointer to hardware structure
1877 *
1878 * Determines physical layer capabilities of the current configuration.
1879 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001880static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001881{
1882 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001883 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1884 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1885 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1886 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1887 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1888 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00001889 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00001890 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001891
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001892 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001893
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001894 switch (hw->phy.type) {
1895 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001896 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00001897 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001898 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00001899 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001900 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001901 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001902 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001903 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001904 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1905 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001906 default:
1907 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001908 }
1909
1910 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1911 case IXGBE_AUTOC_LMS_1G_AN:
1912 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1913 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
1914 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
1915 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
1916 goto out;
1917 } else
1918 /* SFI mode so read SFP module */
1919 goto sfp_check;
1920 break;
1921 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1922 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
1923 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1924 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
1925 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00001926 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
1927 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001928 goto out;
1929 break;
1930 case IXGBE_AUTOC_LMS_10G_SERIAL:
1931 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
1932 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1933 goto out;
1934 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
1935 goto sfp_check;
1936 break;
1937 case IXGBE_AUTOC_LMS_KX4_KX_KR:
1938 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
1939 if (autoc & IXGBE_AUTOC_KX_SUPP)
1940 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1941 if (autoc & IXGBE_AUTOC_KX4_SUPP)
1942 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1943 if (autoc & IXGBE_AUTOC_KR_SUPP)
1944 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1945 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001946 break;
1947 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001948 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001949 break;
1950 }
1951
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001952sfp_check:
1953 /* SFP check must be done last since DA modules are sometimes used to
1954 * test KR mode - we need to id KR mode correctly before SFP module.
1955 * Call identify_sfp because the pluggable module may have changed */
1956 hw->phy.ops.identify_sfp(hw);
1957 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
1958 goto out;
1959
1960 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001961 case ixgbe_phy_sfp_passive_tyco:
1962 case ixgbe_phy_sfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001963 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1964 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001965 case ixgbe_phy_sfp_ftl_active:
1966 case ixgbe_phy_sfp_active_unknown:
1967 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
1968 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001969 case ixgbe_phy_sfp_avago:
1970 case ixgbe_phy_sfp_ftl:
1971 case ixgbe_phy_sfp_intel:
1972 case ixgbe_phy_sfp_unknown:
1973 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00001974 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
1975 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001976 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
1977 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
1978 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1979 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
1980 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00001981 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
1982 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001983 break;
1984 default:
1985 break;
1986 }
1987
1988out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001989 return physical_layer;
1990}
1991
1992/**
1993 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
1994 * @hw: pointer to hardware structure
1995 * @regval: register value to write to RXCTRL
1996 *
1997 * Enables the Rx DMA unit for 82599
1998 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001999static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002000{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002001 /*
2002 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2003 * If traffic is incoming before we enable the Rx unit, it could hang
2004 * the Rx DMA unit. Therefore, make sure the security engine is
2005 * completely disabled prior to enabling the Rx unit.
2006 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002007 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002008
2009 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002010
2011 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002012
2013 return 0;
2014}
2015
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002016/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002017 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2018 * @hw: pointer to hardware structure
2019 *
2020 * Verifies that installed the firmware version is 0.6 or higher
2021 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2022 *
2023 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2024 * if the FW version is not supported.
2025 **/
2026static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2027{
2028 s32 status = IXGBE_ERR_EEPROM_VERSION;
2029 u16 fw_offset, fw_ptp_cfg_offset;
2030 u16 fw_version = 0;
2031
2032 /* firmware check is only necessary for SFI devices */
2033 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2034 status = 0;
2035 goto fw_version_out;
2036 }
2037
2038 /* get the offset to the Firmware Module block */
2039 hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2040
2041 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2042 goto fw_version_out;
2043
2044 /* get the offset to the Pass Through Patch Configuration block */
2045 hw->eeprom.ops.read(hw, (fw_offset +
2046 IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR),
2047 &fw_ptp_cfg_offset);
2048
2049 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2050 goto fw_version_out;
2051
2052 /* get the firmware version */
2053 hw->eeprom.ops.read(hw, (fw_ptp_cfg_offset +
2054 IXGBE_FW_PATCH_VERSION_4),
2055 &fw_version);
2056
2057 if (fw_version > 0x5)
2058 status = 0;
2059
2060fw_version_out:
2061 return status;
2062}
2063
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002064/**
2065 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2066 * @hw: pointer to hardware structure
2067 *
2068 * Returns true if the LESM FW module is present and enabled. Otherwise
2069 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2070 **/
Don Skidmored7bbcd32012-10-24 06:19:01 +00002071bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002072{
2073 bool lesm_enabled = false;
2074 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2075 s32 status;
2076
2077 /* get the offset to the Firmware Module block */
2078 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2079
2080 if ((status != 0) ||
2081 (fw_offset == 0) || (fw_offset == 0xFFFF))
2082 goto out;
2083
2084 /* get the offset to the LESM Parameters block */
2085 status = hw->eeprom.ops.read(hw, (fw_offset +
2086 IXGBE_FW_LESM_PARAMETERS_PTR),
2087 &fw_lesm_param_offset);
2088
2089 if ((status != 0) ||
2090 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2091 goto out;
2092
2093 /* get the lesm state word */
2094 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2095 IXGBE_FW_LESM_STATE_1),
2096 &fw_lesm_state);
2097
2098 if ((status == 0) &&
2099 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2100 lesm_enabled = true;
2101
2102out:
2103 return lesm_enabled;
2104}
2105
Emil Tantilov0665b092011-04-01 08:17:19 +00002106/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002107 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2108 * fastest available method
2109 *
2110 * @hw: pointer to hardware structure
2111 * @offset: offset of word in EEPROM to read
2112 * @words: number of words
2113 * @data: word(s) read from the EEPROM
2114 *
2115 * Retrieves 16 bit word(s) read from EEPROM
2116 **/
2117static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2118 u16 words, u16 *data)
2119{
2120 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2121 s32 ret_val = IXGBE_ERR_CONFIG;
2122
2123 /*
2124 * If EEPROM is detected and can be addressed using 14 bits,
2125 * use EERD otherwise use bit bang
2126 */
2127 if ((eeprom->type == ixgbe_eeprom_spi) &&
2128 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2129 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2130 data);
2131 else
2132 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2133 words,
2134 data);
2135
2136 return ret_val;
2137}
2138
2139/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002140 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2141 * fastest available method
2142 *
2143 * @hw: pointer to hardware structure
2144 * @offset: offset of word in the EEPROM to read
2145 * @data: word read from the EEPROM
2146 *
2147 * Reads a 16 bit word from the EEPROM
2148 **/
2149static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2150 u16 offset, u16 *data)
2151{
2152 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2153 s32 ret_val = IXGBE_ERR_CONFIG;
2154
2155 /*
2156 * If EEPROM is detected and can be addressed using 14 bits,
2157 * use EERD otherwise use bit bang
2158 */
2159 if ((eeprom->type == ixgbe_eeprom_spi) &&
2160 (offset <= IXGBE_EERD_MAX_ADDR))
2161 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2162 else
2163 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2164
2165 return ret_val;
2166}
2167
Don Skidmorede52a122012-09-11 06:58:19 +00002168/**
2169 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2170 *
2171 * @hw: pointer to hardware structure
2172 *
2173 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2174 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2175 * to AUTOC, so this function assumes the semaphore is held.
2176 **/
2177s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
2178{
2179 s32 i, autoc_reg, ret_val;
2180 s32 anlp1_reg = 0;
2181
2182 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2183 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2184
2185 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
2186 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg ^ IXGBE_AUTOC_LMS_1G_AN);
2187
2188 /* Wait for AN to leave state 0 */
2189 for (i = 0; i < 10; i++) {
2190 usleep_range(4000, 8000);
2191 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2192 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2193 break;
2194 }
2195
2196 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2197 hw_dbg(hw, "auto negotiation not completed\n");
2198 ret_val = IXGBE_ERR_RESET_FAILED;
2199 goto reset_pipeline_out;
2200 }
2201
2202 ret_val = 0;
2203
2204reset_pipeline_out:
2205 /* Write AUTOC register with original LMS field and Restart_AN */
2206 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2207 IXGBE_WRITE_FLUSH(hw);
2208
2209 return ret_val;
2210}
2211
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002212static struct ixgbe_mac_operations mac_ops_82599 = {
2213 .init_hw = &ixgbe_init_hw_generic,
2214 .reset_hw = &ixgbe_reset_hw_82599,
2215 .start_hw = &ixgbe_start_hw_82599,
2216 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2217 .get_media_type = &ixgbe_get_media_type_82599,
2218 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2219 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002220 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2221 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002222 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002223 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002224 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002225 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002226 .stop_adapter = &ixgbe_stop_adapter_generic,
2227 .get_bus_info = &ixgbe_get_bus_info_generic,
2228 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2229 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2230 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
2231 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002232 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002233 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002234 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2235 .led_on = &ixgbe_led_on_generic,
2236 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002237 .blink_led_start = &ixgbe_blink_led_start_generic,
2238 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002239 .set_rar = &ixgbe_set_rar_generic,
2240 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002241 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002242 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002243 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002244 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002245 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2246 .enable_mc = &ixgbe_enable_mc_generic,
2247 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002248 .clear_vfta = &ixgbe_clear_vfta_generic,
2249 .set_vfta = &ixgbe_set_vfta_generic,
2250 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002251 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002252 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002253 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002254 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2255 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002256 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2257 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002258 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2259 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002260 .mng_fw_enabled = &ixgbe_mng_enabled,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002261};
2262
2263static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002264 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002265 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002266 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002267 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002268 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002269 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2270 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2271 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002272};
2273
2274static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002275 .identify = &ixgbe_identify_phy_82599,
2276 .identify_sfp = &ixgbe_identify_sfp_module_generic,
2277 .init = &ixgbe_init_phy_ops_82599,
2278 .reset = &ixgbe_reset_phy_generic,
2279 .read_reg = &ixgbe_read_phy_reg_generic,
2280 .write_reg = &ixgbe_write_phy_reg_generic,
2281 .setup_link = &ixgbe_setup_phy_link_generic,
2282 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2283 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2284 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002285 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002286 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2287 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2288 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002289};
2290
2291struct ixgbe_info ixgbe_82599_info = {
2292 .mac = ixgbe_mac_82599EB,
2293 .get_invariants = &ixgbe_get_invariants_82599,
2294 .mac_ops = &mac_ops_82599,
2295 .eeprom_ops = &eeprom_ops_82599,
2296 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002297 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002298};