Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
| 29 | #include <drm/radeon_drm.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 30 | #include "radeon.h" |
| 31 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 32 | void radeon_gem_object_free(struct drm_gem_object *gobj) |
| 33 | { |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 34 | struct radeon_bo *robj = gem_to_radeon_bo(gobj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 35 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 36 | if (robj) { |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 37 | if (robj->gem_base.import_attach) |
| 38 | drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 39 | radeon_bo_unref(&robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 40 | } |
| 41 | } |
| 42 | |
Alex Deucher | 391bfec | 2014-07-17 12:26:29 -0400 | [diff] [blame] | 43 | int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 44 | int alignment, int initial_domain, |
Christian König | ed5cb43 | 2014-07-21 13:27:27 +0200 | [diff] [blame] | 45 | u32 flags, bool kernel, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 46 | struct drm_gem_object **obj) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 47 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 48 | struct radeon_bo *robj; |
Christian König | 6c0d112 | 2012-10-23 15:53:18 +0200 | [diff] [blame] | 49 | unsigned long max_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 50 | int r; |
| 51 | |
| 52 | *obj = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 53 | /* At least align on page size */ |
| 54 | if (alignment < PAGE_SIZE) { |
| 55 | alignment = PAGE_SIZE; |
| 56 | } |
Christian König | 6c0d112 | 2012-10-23 15:53:18 +0200 | [diff] [blame] | 57 | |
Alex Deucher | 391bfec | 2014-07-17 12:26:29 -0400 | [diff] [blame] | 58 | /* Maximum bo size is the unpinned gtt size since we use the gtt to |
| 59 | * handle vram to system pool migrations. |
| 60 | */ |
| 61 | max_size = rdev->mc.gtt_size - rdev->gart_pin_size; |
Christian König | 6c0d112 | 2012-10-23 15:53:18 +0200 | [diff] [blame] | 62 | if (size > max_size) { |
Alex Deucher | 391bfec | 2014-07-17 12:26:29 -0400 | [diff] [blame] | 63 | DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n", |
Michel Dänzer | 380670a | 2014-07-16 18:40:32 +0900 | [diff] [blame] | 64 | size >> 20, max_size >> 20); |
Christian König | 6c0d112 | 2012-10-23 15:53:18 +0200 | [diff] [blame] | 65 | return -ENOMEM; |
| 66 | } |
| 67 | |
Christian König | 0fe7158 | 2012-10-23 15:53:19 +0200 | [diff] [blame] | 68 | retry: |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 69 | r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain, |
| 70 | flags, NULL, &robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 71 | if (r) { |
Christian König | 0fe7158 | 2012-10-23 15:53:19 +0200 | [diff] [blame] | 72 | if (r != -ERESTARTSYS) { |
| 73 | if (initial_domain == RADEON_GEM_DOMAIN_VRAM) { |
| 74 | initial_domain |= RADEON_GEM_DOMAIN_GTT; |
| 75 | goto retry; |
| 76 | } |
Alex Deucher | 391bfec | 2014-07-17 12:26:29 -0400 | [diff] [blame] | 77 | DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n", |
Dave Airlie | ecabd32 | 2009-12-15 10:39:48 +1000 | [diff] [blame] | 78 | size, initial_domain, alignment, r); |
Christian König | 0fe7158 | 2012-10-23 15:53:19 +0200 | [diff] [blame] | 79 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 80 | return r; |
| 81 | } |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 82 | *obj = &robj->gem_base; |
Jerome Glisse | 409851f | 2013-04-25 22:29:27 -0400 | [diff] [blame] | 83 | robj->pid = task_pid_nr(current); |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 84 | |
| 85 | mutex_lock(&rdev->gem.mutex); |
| 86 | list_add_tail(&robj->list, &rdev->gem.objects); |
| 87 | mutex_unlock(&rdev->gem.mutex); |
| 88 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 89 | return 0; |
| 90 | } |
| 91 | |
Rashika Kheria | 248a6c4 | 2014-01-06 20:58:45 +0530 | [diff] [blame] | 92 | static int radeon_gem_set_domain(struct drm_gem_object *gobj, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 93 | uint32_t rdomain, uint32_t wdomain) |
| 94 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 95 | struct radeon_bo *robj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 96 | uint32_t domain; |
| 97 | int r; |
| 98 | |
| 99 | /* FIXME: reeimplement */ |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 100 | robj = gem_to_radeon_bo(gobj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 101 | /* work out where to validate the buffer to */ |
| 102 | domain = wdomain; |
| 103 | if (!domain) { |
| 104 | domain = rdomain; |
| 105 | } |
| 106 | if (!domain) { |
| 107 | /* Do nothings */ |
Masanari Iida | b6cafa2 | 2012-02-27 23:28:38 +0900 | [diff] [blame] | 108 | printk(KERN_WARNING "Set domain without domain !\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 109 | return 0; |
| 110 | } |
| 111 | if (domain == RADEON_GEM_DOMAIN_CPU) { |
| 112 | /* Asking for cpu access wait for object idle */ |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 113 | r = radeon_bo_wait(robj, NULL, false); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 114 | if (r) { |
| 115 | printk(KERN_ERR "Failed to wait for object !\n"); |
| 116 | return r; |
| 117 | } |
| 118 | } |
| 119 | return 0; |
| 120 | } |
| 121 | |
| 122 | int radeon_gem_init(struct radeon_device *rdev) |
| 123 | { |
| 124 | INIT_LIST_HEAD(&rdev->gem.objects); |
| 125 | return 0; |
| 126 | } |
| 127 | |
| 128 | void radeon_gem_fini(struct radeon_device *rdev) |
| 129 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 130 | radeon_bo_force_delete(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 131 | } |
| 132 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 133 | /* |
| 134 | * Call from drm_gem_handle_create which appear in both new and open ioctl |
| 135 | * case. |
| 136 | */ |
| 137 | int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv) |
| 138 | { |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 139 | struct radeon_bo *rbo = gem_to_radeon_bo(obj); |
| 140 | struct radeon_device *rdev = rbo->rdev; |
| 141 | struct radeon_fpriv *fpriv = file_priv->driver_priv; |
| 142 | struct radeon_vm *vm = &fpriv->vm; |
| 143 | struct radeon_bo_va *bo_va; |
| 144 | int r; |
| 145 | |
| 146 | if (rdev->family < CHIP_CAYMAN) { |
| 147 | return 0; |
| 148 | } |
| 149 | |
| 150 | r = radeon_bo_reserve(rbo, false); |
| 151 | if (r) { |
| 152 | return r; |
| 153 | } |
| 154 | |
| 155 | bo_va = radeon_vm_bo_find(vm, rbo); |
| 156 | if (!bo_va) { |
| 157 | bo_va = radeon_vm_bo_add(rdev, vm, rbo); |
| 158 | } else { |
| 159 | ++bo_va->ref_count; |
| 160 | } |
| 161 | radeon_bo_unreserve(rbo); |
| 162 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 163 | return 0; |
| 164 | } |
| 165 | |
| 166 | void radeon_gem_object_close(struct drm_gem_object *obj, |
| 167 | struct drm_file *file_priv) |
| 168 | { |
| 169 | struct radeon_bo *rbo = gem_to_radeon_bo(obj); |
| 170 | struct radeon_device *rdev = rbo->rdev; |
| 171 | struct radeon_fpriv *fpriv = file_priv->driver_priv; |
| 172 | struct radeon_vm *vm = &fpriv->vm; |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 173 | struct radeon_bo_va *bo_va; |
Christian König | d59f702 | 2012-09-11 16:10:02 +0200 | [diff] [blame] | 174 | int r; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 175 | |
| 176 | if (rdev->family < CHIP_CAYMAN) { |
| 177 | return; |
| 178 | } |
| 179 | |
Christian König | d59f702 | 2012-09-11 16:10:02 +0200 | [diff] [blame] | 180 | r = radeon_bo_reserve(rbo, true); |
| 181 | if (r) { |
| 182 | dev_err(rdev->dev, "leaking bo va because " |
| 183 | "we fail to reserve bo (%d)\n", r); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 184 | return; |
| 185 | } |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 186 | bo_va = radeon_vm_bo_find(vm, rbo); |
| 187 | if (bo_va) { |
| 188 | if (--bo_va->ref_count == 0) { |
| 189 | radeon_vm_bo_rmv(rdev, bo_va); |
| 190 | } |
| 191 | } |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 192 | radeon_bo_unreserve(rbo); |
| 193 | } |
| 194 | |
Christian König | 6c6f478 | 2012-05-02 15:11:19 +0200 | [diff] [blame] | 195 | static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r) |
| 196 | { |
| 197 | if (r == -EDEADLK) { |
Christian König | 6c6f478 | 2012-05-02 15:11:19 +0200 | [diff] [blame] | 198 | r = radeon_gpu_reset(rdev); |
| 199 | if (!r) |
| 200 | r = -EAGAIN; |
Christian König | 6c6f478 | 2012-05-02 15:11:19 +0200 | [diff] [blame] | 201 | } |
| 202 | return r; |
| 203 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 204 | |
| 205 | /* |
| 206 | * GEM ioctls. |
| 207 | */ |
| 208 | int radeon_gem_info_ioctl(struct drm_device *dev, void *data, |
| 209 | struct drm_file *filp) |
| 210 | { |
| 211 | struct radeon_device *rdev = dev->dev_private; |
| 212 | struct drm_radeon_gem_info *args = data; |
Dave Airlie | 5359533 | 2011-03-14 09:47:24 +1000 | [diff] [blame] | 213 | struct ttm_mem_type_manager *man; |
| 214 | |
| 215 | man = &rdev->mman.bdev.man[TTM_PL_VRAM]; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 216 | |
Dave Airlie | 7a50f01 | 2009-07-21 20:39:30 +1000 | [diff] [blame] | 217 | args->vram_size = rdev->mc.real_vram_size; |
Dave Airlie | 5359533 | 2011-03-14 09:47:24 +1000 | [diff] [blame] | 218 | args->vram_visible = (u64)man->size << PAGE_SHIFT; |
Alex Deucher | ccbe006 | 2014-07-17 12:16:20 -0400 | [diff] [blame] | 219 | args->vram_visible -= rdev->vram_pin_size; |
| 220 | args->gart_size = rdev->mc.gtt_size; |
| 221 | args->gart_size -= rdev->gart_pin_size; |
| 222 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 223 | return 0; |
| 224 | } |
| 225 | |
| 226 | int radeon_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 227 | struct drm_file *filp) |
| 228 | { |
| 229 | /* TODO: implement */ |
| 230 | DRM_ERROR("unimplemented %s\n", __func__); |
| 231 | return -ENOSYS; |
| 232 | } |
| 233 | |
| 234 | int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 235 | struct drm_file *filp) |
| 236 | { |
| 237 | /* TODO: implement */ |
| 238 | DRM_ERROR("unimplemented %s\n", __func__); |
| 239 | return -ENOSYS; |
| 240 | } |
| 241 | |
| 242 | int radeon_gem_create_ioctl(struct drm_device *dev, void *data, |
| 243 | struct drm_file *filp) |
| 244 | { |
| 245 | struct radeon_device *rdev = dev->dev_private; |
| 246 | struct drm_radeon_gem_create *args = data; |
| 247 | struct drm_gem_object *gobj; |
| 248 | uint32_t handle; |
| 249 | int r; |
| 250 | |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 251 | down_read(&rdev->exclusive_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 252 | /* create a gem object to contain this object in */ |
| 253 | args->size = roundup(args->size, PAGE_SIZE); |
| 254 | r = radeon_gem_object_create(rdev, args->size, args->alignment, |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 255 | args->initial_domain, args->flags, |
Christian König | ed5cb43 | 2014-07-21 13:27:27 +0200 | [diff] [blame] | 256 | false, &gobj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 257 | if (r) { |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 258 | up_read(&rdev->exclusive_lock); |
Christian König | 6c6f478 | 2012-05-02 15:11:19 +0200 | [diff] [blame] | 259 | r = radeon_gem_handle_lockup(rdev, r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 260 | return r; |
| 261 | } |
| 262 | r = drm_gem_handle_create(filp, gobj, &handle); |
Dave Airlie | 29d08b3 | 2010-09-27 16:17:17 +1000 | [diff] [blame] | 263 | /* drop reference from allocate - handle holds it now */ |
| 264 | drm_gem_object_unreference_unlocked(gobj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 265 | if (r) { |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 266 | up_read(&rdev->exclusive_lock); |
Christian König | 6c6f478 | 2012-05-02 15:11:19 +0200 | [diff] [blame] | 267 | r = radeon_gem_handle_lockup(rdev, r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 268 | return r; |
| 269 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 270 | args->handle = handle; |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 271 | up_read(&rdev->exclusive_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 272 | return 0; |
| 273 | } |
| 274 | |
Christian König | f72a113a | 2014-08-07 09:36:00 +0200 | [diff] [blame^] | 275 | int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data, |
| 276 | struct drm_file *filp) |
| 277 | { |
| 278 | struct radeon_device *rdev = dev->dev_private; |
| 279 | struct drm_radeon_gem_userptr *args = data; |
| 280 | struct drm_gem_object *gobj; |
| 281 | struct radeon_bo *bo; |
| 282 | uint32_t handle; |
| 283 | int r; |
| 284 | |
| 285 | if (offset_in_page(args->addr | args->size)) |
| 286 | return -EINVAL; |
| 287 | |
| 288 | /* we only support read only mappings for now */ |
| 289 | if (!(args->flags & RADEON_GEM_USERPTR_READONLY)) |
| 290 | return -EACCES; |
| 291 | |
| 292 | /* reject unknown flag values */ |
| 293 | if (args->flags & ~RADEON_GEM_USERPTR_READONLY) |
| 294 | return -EINVAL; |
| 295 | |
| 296 | /* readonly pages not tested on older hardware */ |
| 297 | if (rdev->family < CHIP_R600) |
| 298 | return -EINVAL; |
| 299 | |
| 300 | down_read(&rdev->exclusive_lock); |
| 301 | |
| 302 | /* create a gem object to contain this object in */ |
| 303 | r = radeon_gem_object_create(rdev, args->size, 0, |
| 304 | RADEON_GEM_DOMAIN_CPU, 0, |
| 305 | false, &gobj); |
| 306 | if (r) |
| 307 | goto handle_lockup; |
| 308 | |
| 309 | bo = gem_to_radeon_bo(gobj); |
| 310 | r = radeon_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags); |
| 311 | if (r) |
| 312 | goto release_object; |
| 313 | |
| 314 | r = drm_gem_handle_create(filp, gobj, &handle); |
| 315 | /* drop reference from allocate - handle holds it now */ |
| 316 | drm_gem_object_unreference_unlocked(gobj); |
| 317 | if (r) |
| 318 | goto handle_lockup; |
| 319 | |
| 320 | args->handle = handle; |
| 321 | up_read(&rdev->exclusive_lock); |
| 322 | return 0; |
| 323 | |
| 324 | release_object: |
| 325 | drm_gem_object_unreference_unlocked(gobj); |
| 326 | |
| 327 | handle_lockup: |
| 328 | up_read(&rdev->exclusive_lock); |
| 329 | r = radeon_gem_handle_lockup(rdev, r); |
| 330 | |
| 331 | return r; |
| 332 | } |
| 333 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 334 | int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 335 | struct drm_file *filp) |
| 336 | { |
| 337 | /* transition the BO to a domain - |
| 338 | * just validate the BO into a certain domain */ |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 339 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 340 | struct drm_radeon_gem_set_domain *args = data; |
| 341 | struct drm_gem_object *gobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 342 | struct radeon_bo *robj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 343 | int r; |
| 344 | |
| 345 | /* for now if someone requests domain CPU - |
| 346 | * just make sure the buffer is finished with */ |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 347 | down_read(&rdev->exclusive_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 348 | |
| 349 | /* just do a BO wait for now */ |
| 350 | gobj = drm_gem_object_lookup(dev, filp, args->handle); |
| 351 | if (gobj == NULL) { |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 352 | up_read(&rdev->exclusive_lock); |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 353 | return -ENOENT; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 354 | } |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 355 | robj = gem_to_radeon_bo(gobj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 356 | |
| 357 | r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain); |
| 358 | |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 359 | drm_gem_object_unreference_unlocked(gobj); |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 360 | up_read(&rdev->exclusive_lock); |
Christian König | 6c6f478 | 2012-05-02 15:11:19 +0200 | [diff] [blame] | 361 | r = radeon_gem_handle_lockup(robj->rdev, r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 362 | return r; |
| 363 | } |
| 364 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 365 | int radeon_mode_dumb_mmap(struct drm_file *filp, |
| 366 | struct drm_device *dev, |
| 367 | uint32_t handle, uint64_t *offset_p) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 368 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 369 | struct drm_gem_object *gobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 370 | struct radeon_bo *robj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 371 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 372 | gobj = drm_gem_object_lookup(dev, filp, handle); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 373 | if (gobj == NULL) { |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 374 | return -ENOENT; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 375 | } |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 376 | robj = gem_to_radeon_bo(gobj); |
Christian König | f72a113a | 2014-08-07 09:36:00 +0200 | [diff] [blame^] | 377 | if (radeon_ttm_tt_has_userptr(robj->tbo.ttm)) { |
| 378 | drm_gem_object_unreference_unlocked(gobj); |
| 379 | return -EPERM; |
| 380 | } |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 381 | *offset_p = radeon_bo_mmap_offset(robj); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 382 | drm_gem_object_unreference_unlocked(gobj); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 383 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 384 | } |
| 385 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 386 | int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 387 | struct drm_file *filp) |
| 388 | { |
| 389 | struct drm_radeon_gem_mmap *args = data; |
| 390 | |
| 391 | return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr); |
| 392 | } |
| 393 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 394 | int radeon_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 395 | struct drm_file *filp) |
| 396 | { |
Jerome Glisse | 1ef5325 | 2012-07-02 12:40:54 -0400 | [diff] [blame] | 397 | struct radeon_device *rdev = dev->dev_private; |
Dave Airlie | cefb87e | 2009-08-16 21:05:45 +1000 | [diff] [blame] | 398 | struct drm_radeon_gem_busy *args = data; |
| 399 | struct drm_gem_object *gobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 400 | struct radeon_bo *robj; |
Dave Airlie | cefb87e | 2009-08-16 21:05:45 +1000 | [diff] [blame] | 401 | int r; |
Dave Airlie | 4361e52 | 2009-12-10 15:59:32 +1000 | [diff] [blame] | 402 | uint32_t cur_placement = 0; |
Dave Airlie | cefb87e | 2009-08-16 21:05:45 +1000 | [diff] [blame] | 403 | |
| 404 | gobj = drm_gem_object_lookup(dev, filp, args->handle); |
| 405 | if (gobj == NULL) { |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 406 | return -ENOENT; |
Dave Airlie | cefb87e | 2009-08-16 21:05:45 +1000 | [diff] [blame] | 407 | } |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 408 | robj = gem_to_radeon_bo(gobj); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 409 | r = radeon_bo_wait(robj, &cur_placement, true); |
Marek Olšák | 0bc490a | 2014-03-02 00:56:19 +0100 | [diff] [blame] | 410 | args->domain = radeon_mem_type_to_domain(cur_placement); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 411 | drm_gem_object_unreference_unlocked(gobj); |
Jerome Glisse | 1ef5325 | 2012-07-02 12:40:54 -0400 | [diff] [blame] | 412 | r = radeon_gem_handle_lockup(rdev, r); |
Dave Airlie | e3b2415 | 2009-08-21 09:47:45 +1000 | [diff] [blame] | 413 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 414 | } |
| 415 | |
| 416 | int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data, |
| 417 | struct drm_file *filp) |
| 418 | { |
Jerome Glisse | 1ef5325 | 2012-07-02 12:40:54 -0400 | [diff] [blame] | 419 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 420 | struct drm_radeon_gem_wait_idle *args = data; |
| 421 | struct drm_gem_object *gobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 422 | struct radeon_bo *robj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 423 | int r; |
Michel Dänzer | 404a6a5 | 2014-08-01 17:22:09 +0900 | [diff] [blame] | 424 | uint32_t cur_placement = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 425 | |
| 426 | gobj = drm_gem_object_lookup(dev, filp, args->handle); |
| 427 | if (gobj == NULL) { |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 428 | return -ENOENT; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 429 | } |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 430 | robj = gem_to_radeon_bo(gobj); |
Michel Dänzer | 404a6a5 | 2014-08-01 17:22:09 +0900 | [diff] [blame] | 431 | r = radeon_bo_wait(robj, &cur_placement, false); |
Michel Dänzer | 124764f | 2014-07-31 18:43:48 +0900 | [diff] [blame] | 432 | /* Flush HDP cache via MMIO if necessary */ |
Michel Dänzer | 404a6a5 | 2014-08-01 17:22:09 +0900 | [diff] [blame] | 433 | if (rdev->asic->mmio_hdp_flush && |
| 434 | radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM) |
Michel Dänzer | 124764f | 2014-07-31 18:43:48 +0900 | [diff] [blame] | 435 | robj->rdev->asic->mmio_hdp_flush(rdev); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 436 | drm_gem_object_unreference_unlocked(gobj); |
Jerome Glisse | 1ef5325 | 2012-07-02 12:40:54 -0400 | [diff] [blame] | 437 | r = radeon_gem_handle_lockup(rdev, r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 438 | return r; |
| 439 | } |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 440 | |
| 441 | int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data, |
| 442 | struct drm_file *filp) |
| 443 | { |
| 444 | struct drm_radeon_gem_set_tiling *args = data; |
| 445 | struct drm_gem_object *gobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 446 | struct radeon_bo *robj; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 447 | int r = 0; |
| 448 | |
| 449 | DRM_DEBUG("%d \n", args->handle); |
| 450 | gobj = drm_gem_object_lookup(dev, filp, args->handle); |
| 451 | if (gobj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 452 | return -ENOENT; |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 453 | robj = gem_to_radeon_bo(gobj); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 454 | r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 455 | drm_gem_object_unreference_unlocked(gobj); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 456 | return r; |
| 457 | } |
| 458 | |
| 459 | int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data, |
| 460 | struct drm_file *filp) |
| 461 | { |
| 462 | struct drm_radeon_gem_get_tiling *args = data; |
| 463 | struct drm_gem_object *gobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 464 | struct radeon_bo *rbo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 465 | int r = 0; |
| 466 | |
| 467 | DRM_DEBUG("\n"); |
| 468 | gobj = drm_gem_object_lookup(dev, filp, args->handle); |
| 469 | if (gobj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 470 | return -ENOENT; |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 471 | rbo = gem_to_radeon_bo(gobj); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 472 | r = radeon_bo_reserve(rbo, false); |
| 473 | if (unlikely(r != 0)) |
Dave Airlie | 51f07b7 | 2009-12-16 13:10:43 +1000 | [diff] [blame] | 474 | goto out; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 475 | radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch); |
| 476 | radeon_bo_unreserve(rbo); |
Dave Airlie | 51f07b7 | 2009-12-16 13:10:43 +1000 | [diff] [blame] | 477 | out: |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 478 | drm_gem_object_unreference_unlocked(gobj); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 479 | return r; |
| 480 | } |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 481 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 482 | int radeon_gem_va_ioctl(struct drm_device *dev, void *data, |
| 483 | struct drm_file *filp) |
| 484 | { |
| 485 | struct drm_radeon_gem_va *args = data; |
| 486 | struct drm_gem_object *gobj; |
| 487 | struct radeon_device *rdev = dev->dev_private; |
| 488 | struct radeon_fpriv *fpriv = filp->driver_priv; |
| 489 | struct radeon_bo *rbo; |
| 490 | struct radeon_bo_va *bo_va; |
| 491 | u32 invalid_flags; |
| 492 | int r = 0; |
| 493 | |
Alex Deucher | 67e915e | 2012-01-06 09:38:15 -0500 | [diff] [blame] | 494 | if (!rdev->vm_manager.enabled) { |
| 495 | args->operation = RADEON_VA_RESULT_ERROR; |
| 496 | return -ENOTTY; |
| 497 | } |
| 498 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 499 | /* !! DONT REMOVE !! |
| 500 | * We don't support vm_id yet, to be sure we don't have have broken |
| 501 | * userspace, reject anyone trying to use non 0 value thus moving |
| 502 | * forward we can use those fields without breaking existant userspace |
| 503 | */ |
| 504 | if (args->vm_id) { |
| 505 | args->operation = RADEON_VA_RESULT_ERROR; |
| 506 | return -EINVAL; |
| 507 | } |
| 508 | |
| 509 | if (args->offset < RADEON_VA_RESERVED_SIZE) { |
| 510 | dev_err(&dev->pdev->dev, |
| 511 | "offset 0x%lX is in reserved area 0x%X\n", |
| 512 | (unsigned long)args->offset, |
| 513 | RADEON_VA_RESERVED_SIZE); |
| 514 | args->operation = RADEON_VA_RESULT_ERROR; |
| 515 | return -EINVAL; |
| 516 | } |
| 517 | |
| 518 | /* don't remove, we need to enforce userspace to set the snooped flag |
| 519 | * otherwise we will endup with broken userspace and we won't be able |
| 520 | * to enable this feature without adding new interface |
| 521 | */ |
| 522 | invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM; |
| 523 | if ((args->flags & invalid_flags)) { |
| 524 | dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n", |
| 525 | args->flags, invalid_flags); |
| 526 | args->operation = RADEON_VA_RESULT_ERROR; |
| 527 | return -EINVAL; |
| 528 | } |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 529 | |
| 530 | switch (args->operation) { |
| 531 | case RADEON_VA_MAP: |
| 532 | case RADEON_VA_UNMAP: |
| 533 | break; |
| 534 | default: |
| 535 | dev_err(&dev->pdev->dev, "unsupported operation %d\n", |
| 536 | args->operation); |
| 537 | args->operation = RADEON_VA_RESULT_ERROR; |
| 538 | return -EINVAL; |
| 539 | } |
| 540 | |
| 541 | gobj = drm_gem_object_lookup(dev, filp, args->handle); |
| 542 | if (gobj == NULL) { |
| 543 | args->operation = RADEON_VA_RESULT_ERROR; |
| 544 | return -ENOENT; |
| 545 | } |
| 546 | rbo = gem_to_radeon_bo(gobj); |
| 547 | r = radeon_bo_reserve(rbo, false); |
| 548 | if (r) { |
| 549 | args->operation = RADEON_VA_RESULT_ERROR; |
| 550 | drm_gem_object_unreference_unlocked(gobj); |
| 551 | return r; |
| 552 | } |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 553 | bo_va = radeon_vm_bo_find(&fpriv->vm, rbo); |
| 554 | if (!bo_va) { |
| 555 | args->operation = RADEON_VA_RESULT_ERROR; |
| 556 | drm_gem_object_unreference_unlocked(gobj); |
| 557 | return -ENOENT; |
| 558 | } |
| 559 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 560 | switch (args->operation) { |
| 561 | case RADEON_VA_MAP: |
Alex Deucher | 0aea5e4 | 2014-07-30 11:49:56 -0400 | [diff] [blame] | 562 | if (bo_va->it.start) { |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 563 | args->operation = RADEON_VA_RESULT_VA_EXIST; |
Alex Deucher | 0aea5e4 | 2014-07-30 11:49:56 -0400 | [diff] [blame] | 564 | args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 565 | goto out; |
| 566 | } |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 567 | r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 568 | break; |
| 569 | case RADEON_VA_UNMAP: |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 570 | r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 571 | break; |
| 572 | default: |
| 573 | break; |
| 574 | } |
| 575 | args->operation = RADEON_VA_RESULT_OK; |
| 576 | if (r) { |
| 577 | args->operation = RADEON_VA_RESULT_ERROR; |
| 578 | } |
| 579 | out: |
| 580 | radeon_bo_unreserve(rbo); |
| 581 | drm_gem_object_unreference_unlocked(gobj); |
| 582 | return r; |
| 583 | } |
| 584 | |
Marek Olšák | bda72d5 | 2014-03-02 00:56:17 +0100 | [diff] [blame] | 585 | int radeon_gem_op_ioctl(struct drm_device *dev, void *data, |
| 586 | struct drm_file *filp) |
| 587 | { |
| 588 | struct drm_radeon_gem_op *args = data; |
| 589 | struct drm_gem_object *gobj; |
| 590 | struct radeon_bo *robj; |
| 591 | int r; |
| 592 | |
| 593 | gobj = drm_gem_object_lookup(dev, filp, args->handle); |
| 594 | if (gobj == NULL) { |
| 595 | return -ENOENT; |
| 596 | } |
| 597 | robj = gem_to_radeon_bo(gobj); |
Christian König | f72a113a | 2014-08-07 09:36:00 +0200 | [diff] [blame^] | 598 | |
| 599 | r = -EPERM; |
| 600 | if (radeon_ttm_tt_has_userptr(robj->tbo.ttm)) |
| 601 | goto out; |
| 602 | |
Marek Olšák | bda72d5 | 2014-03-02 00:56:17 +0100 | [diff] [blame] | 603 | r = radeon_bo_reserve(robj, false); |
| 604 | if (unlikely(r)) |
| 605 | goto out; |
| 606 | |
| 607 | switch (args->op) { |
| 608 | case RADEON_GEM_OP_GET_INITIAL_DOMAIN: |
| 609 | args->value = robj->initial_domain; |
| 610 | break; |
| 611 | case RADEON_GEM_OP_SET_INITIAL_DOMAIN: |
| 612 | robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM | |
| 613 | RADEON_GEM_DOMAIN_GTT | |
| 614 | RADEON_GEM_DOMAIN_CPU); |
| 615 | break; |
| 616 | default: |
| 617 | r = -EINVAL; |
| 618 | } |
| 619 | |
| 620 | radeon_bo_unreserve(robj); |
| 621 | out: |
| 622 | drm_gem_object_unreference_unlocked(gobj); |
| 623 | return r; |
| 624 | } |
| 625 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 626 | int radeon_mode_dumb_create(struct drm_file *file_priv, |
| 627 | struct drm_device *dev, |
| 628 | struct drm_mode_create_dumb *args) |
| 629 | { |
| 630 | struct radeon_device *rdev = dev->dev_private; |
| 631 | struct drm_gem_object *gobj; |
Dave Airlie | c87a8d8 | 2011-03-17 13:58:34 +1000 | [diff] [blame] | 632 | uint32_t handle; |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 633 | int r; |
| 634 | |
| 635 | args->pitch = radeon_align_pitch(rdev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8); |
| 636 | args->size = args->pitch * args->height; |
| 637 | args->size = ALIGN(args->size, PAGE_SIZE); |
| 638 | |
| 639 | r = radeon_gem_object_create(rdev, args->size, 0, |
Michel Dänzer | 02376d8 | 2014-07-17 19:01:08 +0900 | [diff] [blame] | 640 | RADEON_GEM_DOMAIN_VRAM, 0, |
Christian König | ed5cb43 | 2014-07-21 13:27:27 +0200 | [diff] [blame] | 641 | false, &gobj); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 642 | if (r) |
| 643 | return -ENOMEM; |
| 644 | |
Dave Airlie | c87a8d8 | 2011-03-17 13:58:34 +1000 | [diff] [blame] | 645 | r = drm_gem_handle_create(file_priv, gobj, &handle); |
| 646 | /* drop reference from allocate - handle holds it now */ |
| 647 | drm_gem_object_unreference_unlocked(gobj); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 648 | if (r) { |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 649 | return r; |
| 650 | } |
Dave Airlie | c87a8d8 | 2011-03-17 13:58:34 +1000 | [diff] [blame] | 651 | args->handle = handle; |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 652 | return 0; |
| 653 | } |
| 654 | |
Jerome Glisse | 409851f | 2013-04-25 22:29:27 -0400 | [diff] [blame] | 655 | #if defined(CONFIG_DEBUG_FS) |
| 656 | static int radeon_debugfs_gem_info(struct seq_file *m, void *data) |
| 657 | { |
| 658 | struct drm_info_node *node = (struct drm_info_node *)m->private; |
| 659 | struct drm_device *dev = node->minor->dev; |
| 660 | struct radeon_device *rdev = dev->dev_private; |
| 661 | struct radeon_bo *rbo; |
| 662 | unsigned i = 0; |
| 663 | |
| 664 | mutex_lock(&rdev->gem.mutex); |
| 665 | list_for_each_entry(rbo, &rdev->gem.objects, list) { |
| 666 | unsigned domain; |
| 667 | const char *placement; |
| 668 | |
| 669 | domain = radeon_mem_type_to_domain(rbo->tbo.mem.mem_type); |
| 670 | switch (domain) { |
| 671 | case RADEON_GEM_DOMAIN_VRAM: |
| 672 | placement = "VRAM"; |
| 673 | break; |
| 674 | case RADEON_GEM_DOMAIN_GTT: |
| 675 | placement = " GTT"; |
| 676 | break; |
| 677 | case RADEON_GEM_DOMAIN_CPU: |
| 678 | default: |
| 679 | placement = " CPU"; |
| 680 | break; |
| 681 | } |
| 682 | seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n", |
| 683 | i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20, |
| 684 | placement, (unsigned long)rbo->pid); |
| 685 | i++; |
| 686 | } |
| 687 | mutex_unlock(&rdev->gem.mutex); |
| 688 | return 0; |
| 689 | } |
| 690 | |
| 691 | static struct drm_info_list radeon_debugfs_gem_list[] = { |
| 692 | {"radeon_gem_info", &radeon_debugfs_gem_info, 0, NULL}, |
| 693 | }; |
| 694 | #endif |
| 695 | |
| 696 | int radeon_gem_debugfs_init(struct radeon_device *rdev) |
| 697 | { |
| 698 | #if defined(CONFIG_DEBUG_FS) |
| 699 | return radeon_debugfs_add_files(rdev, radeon_debugfs_gem_list, 1); |
| 700 | #endif |
| 701 | return 0; |
| 702 | } |