blob: 1cf7b1401ee43259ed8947e60ccb1b8d91605fe8 [file] [log] [blame]
Wu Zhangjin5e983ff2009-07-02 23:23:03 +08001/*
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08002 * Copyright (C) 2009 Lemote, Inc.
Wu Zhangjinf7a904d2010-01-04 17:16:51 +08003 * Author: Wu Zhangjin <wuzhangjin@gmail.com>
Wu Zhangjin5e983ff2009-07-02 23:23:03 +08004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
Wu Zhangjin5e983ff2009-07-02 23:23:03 +08009 */
10
11#ifndef __ASM_MACH_LOONGSON_LOONGSON_H
12#define __ASM_MACH_LOONGSON_LOONGSON_H
13
14#include <linux/io.h>
15#include <linux/init.h>
16
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080017/* loongson internal northbridge initialization */
18extern void bonito_irq_init(void);
19
Wu Zhangjin85749d22009-07-02 23:26:45 +080020/* machine-specific reboot/halt operation */
21extern void mach_prepare_reboot(void);
22extern void mach_prepare_shutdown(void);
23
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080024/* environment arguments from bootloader */
Wu Zhangjineb11df42010-01-04 17:16:48 +080025extern unsigned long cpu_clock_freq;
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080026extern unsigned long memsize, highmemsize;
27
28/* loongson-specific command line, env and memory initialization */
29extern void __init prom_init_memory(void);
30extern void __init prom_init_cmdline(void);
Wu Zhangjin04cfb902009-11-06 18:35:33 +080031extern void __init prom_init_machtype(void);
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080032extern void __init prom_init_env(void);
Wu Zhangjinc3d8d852009-11-28 14:21:50 +080033#ifdef CONFIG_LOONGSON_UART_BASE
34extern unsigned long _loongson_uart_base, loongson_uart_base;
35extern void prom_init_loongson_uart_base(void);
36#endif
37
38static inline void prom_init_uart_base(void)
39{
40#ifdef CONFIG_LOONGSON_UART_BASE
41 prom_init_loongson_uart_base();
42#endif
43}
Wu Zhangjin5e983ff2009-07-02 23:23:03 +080044
Wu Zhangjin85749d22009-07-02 23:26:45 +080045/* irq operation functions */
46extern void bonito_irqdispatch(void);
47extern void __init bonito_irq_init(void);
48extern void __init set_irq_trigger_mode(void);
49extern void __init mach_init_irq(void);
50extern void mach_irq_dispatch(unsigned int pending);
Wu Zhangjincb1ed9e2009-11-21 19:05:24 +080051extern int mach_i8259_irq(void);
Wu Zhangjin85749d22009-07-02 23:26:45 +080052
Wu Zhangjin2ee98e02009-11-10 00:06:15 +080053/* We need this in some places... */
54#define delay() ({ \
55 int x; \
56 for (x = 0; x < 100000; x++) \
57 __asm__ __volatile__(""); \
58})
59
Wu Zhangjine2fee572009-10-16 14:17:19 +080060#define LOONGSON_REG(x) \
61 (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
62
63#define LOONGSON_IRQ_BASE 32
64#define LOONGSON2_PERFCNT_IRQ (MIPS_CPU_IRQ_BASE + 6) /* cpu perf counter */
65
66#define LOONGSON_FLASH_BASE 0x1c000000
67#define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */
68#define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
69
70#define LOONGSON_LIO0_BASE 0x1e000000
71#define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */
72#define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
73
74#define LOONGSON_BOOT_BASE 0x1fc00000
75#define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */
76#define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
77#define LOONGSON_REG_BASE 0x1fe00000
78#define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
79#define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
80
81#define LOONGSON_LIO1_BASE 0x1ff00000
82#define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */
83#define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
84
85#define LOONGSON_PCILO0_BASE 0x10000000
86#define LOONGSON_PCILO1_BASE 0x14000000
87#define LOONGSON_PCILO2_BASE 0x18000000
88#define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE
89#define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */
90#define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
91
92#define LOONGSON_PCICFG_BASE 0x1fe80000
93#define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */
94#define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
95#define LOONGSON_PCIIO_BASE 0x1fd00000
96#define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */
97#define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
98
99/* Loongson Register Bases */
100
101#define LOONGSON_PCICONFIGBASE 0x00
102#define LOONGSON_REGBASE 0x100
103
Wu Zhangjinf7face02009-07-02 23:23:30 +0800104/* PCI Configuration Registers */
Wu Zhangjine2fee572009-10-16 14:17:19 +0800105
106#define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
107#define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00)
108#define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04)
109#define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08)
110#define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c)
111#define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10)
112#define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14)
113#define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18)
114#define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c)
115#define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20)
116#define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30)
117#define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c)
118
119#define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c)
120
121#define LOONGSON_PCICMD_PERR_CLR 0x80000000
122#define LOONGSON_PCICMD_SERR_CLR 0x40000000
123#define LOONGSON_PCICMD_MABORT_CLR 0x20000000
124#define LOONGSON_PCICMD_MTABORT_CLR 0x10000000
125#define LOONGSON_PCICMD_TABORT_CLR 0x08000000
126#define LOONGSON_PCICMD_MPERR_CLR 0x01000000
127#define LOONGSON_PCICMD_PERRRESPEN 0x00000040
128#define LOONGSON_PCICMD_ASTEPEN 0x00000080
129#define LOONGSON_PCICMD_SERREN 0x00000100
130#define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00
131#define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8
132
133/* Loongson h/w Configuration */
134
135#define LOONGSON_GENCFG_OFFSET 0x4
136#define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
137
138#define LOONGSON_GENCFG_DEBUGMODE 0x00000001
139#define LOONGSON_GENCFG_SNOOPEN 0x00000002
140#define LOONGSON_GENCFG_CPUSELFRESET 0x00000004
141
142#define LOONGSON_GENCFG_FORCE_IRQA 0x00000008
143#define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010
144#define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020
145#define LOONGSON_GENCFG_BYTESWAP 0x00000040
146
147#define LOONGSON_GENCFG_UNCACHED 0x00000080
148#define LOONGSON_GENCFG_PREFETCHEN 0x00000100
149#define LOONGSON_GENCFG_WBEHINDEN 0x00000200
150#define LOONGSON_GENCFG_CACHEALG 0x00000c00
151#define LOONGSON_GENCFG_CACHEALG_SHIFT 10
152#define LOONGSON_GENCFG_PCIQUEUE 0x00001000
153#define LOONGSON_GENCFG_CACHESTOP 0x00002000
154#define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000
155#define LOONGSON_GENCFG_BUSERREN 0x00008000
156#define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000
157#define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000
158
159/* PCI address map control */
160
161#define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10)
162#define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14)
163#define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18)
164
165/* GPIO Regs - r/w */
166
167#define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
168#define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20)
169
170/* ICU Configuration Regs - r/w */
171
172#define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24)
173#define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28)
174#define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
175
176/* ICU Enable Regs - IntEn & IntISR are r/o. */
177
178#define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30)
179#define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34)
180#define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38)
181#define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
182
183/* ICU */
184#define LOONGSON_ICU_MBOXES 0x0000000f
185#define LOONGSON_ICU_MBOXES_SHIFT 0
186#define LOONGSON_ICU_DMARDY 0x00000010
187#define LOONGSON_ICU_DMAEMPTY 0x00000020
188#define LOONGSON_ICU_COPYRDY 0x00000040
189#define LOONGSON_ICU_COPYEMPTY 0x00000080
190#define LOONGSON_ICU_COPYERR 0x00000100
191#define LOONGSON_ICU_PCIIRQ 0x00000200
192#define LOONGSON_ICU_MASTERERR 0x00000400
193#define LOONGSON_ICU_SYSTEMERR 0x00000800
194#define LOONGSON_ICU_DRAMPERR 0x00001000
195#define LOONGSON_ICU_RETRYERR 0x00002000
196#define LOONGSON_ICU_GPIOS 0x01ff0000
197#define LOONGSON_ICU_GPIOS_SHIFT 16
198#define LOONGSON_ICU_GPINS 0x7e000000
199#define LOONGSON_ICU_GPINS_SHIFT 25
200#define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
201#define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
202#define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
203
204/* PCI prefetch window base & mask */
205
206#define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40)
207#define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44)
208#define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48)
209#define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
Wu Zhangjinf7face02009-07-02 23:23:30 +0800210
211/* PCI_Hit*_Sel_* */
212
Wu Zhangjine2fee572009-10-16 14:17:19 +0800213#define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50)
214#define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54)
215#define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58)
216#define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
217#define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60)
218#define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64)
Wu Zhangjinf7face02009-07-02 23:23:30 +0800219
220/* PXArb Config & Status */
221
Wu Zhangjine2fee572009-10-16 14:17:19 +0800222#define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68)
223#define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
Wu Zhangjinf7face02009-07-02 23:23:30 +0800224
Wu Zhangjine2fee572009-10-16 14:17:19 +0800225/* pcimap */
226
227#define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f
228#define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0
229#define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0
230#define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6
231#define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000
232#define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12
233#define LOONGSON_PCIMAP_PCIMAP_2 0x00040000
234#define LOONGSON_PCIMAP_WIN(WIN, ADDR) \
235 ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
Wu Zhangjin67b35e52009-07-02 23:25:46 +0800236
Wu Zhangjin55045ff2009-11-11 13:39:12 +0800237#ifdef CONFIG_CPU_SUPPORTS_CPUFREQ
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +0800238#include <linux/cpufreq.h>
239extern void loongson2_cpu_wait(void);
240extern struct cpufreq_frequency_table loongson2_clockmod_table[];
241
242/* Chip Config */
Wu Zhangjin6f7a2512009-11-06 18:45:05 +0800243#define LOONGSON_CHIPCFG0 LOONGSON_REG(LOONGSON_REGBASE + 0x80)
244#endif
245
246/*
247 * address windows configuration module
248 *
249 * loongson2e do not have this module
250 */
Wu Zhangjin55045ff2009-11-11 13:39:12 +0800251#ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
Wu Zhangjin6f7a2512009-11-06 18:45:05 +0800252
253/* address window config module base address */
254#define LOONGSON_ADDRWINCFG_BASE 0x3ff00000ul
255#define LOONGSON_ADDRWINCFG_SIZE 0x180
256
257extern unsigned long _loongson_addrwincfg_base;
258#define LOONGSON_ADDRWINCFG(offset) \
259 (*(volatile u64 *)(_loongson_addrwincfg_base + (offset)))
260
261#define CPU_WIN0_BASE LOONGSON_ADDRWINCFG(0x00)
262#define CPU_WIN1_BASE LOONGSON_ADDRWINCFG(0x08)
263#define CPU_WIN2_BASE LOONGSON_ADDRWINCFG(0x10)
264#define CPU_WIN3_BASE LOONGSON_ADDRWINCFG(0x18)
265
266#define CPU_WIN0_MASK LOONGSON_ADDRWINCFG(0x20)
267#define CPU_WIN1_MASK LOONGSON_ADDRWINCFG(0x28)
268#define CPU_WIN2_MASK LOONGSON_ADDRWINCFG(0x30)
269#define CPU_WIN3_MASK LOONGSON_ADDRWINCFG(0x38)
270
271#define CPU_WIN0_MMAP LOONGSON_ADDRWINCFG(0x40)
272#define CPU_WIN1_MMAP LOONGSON_ADDRWINCFG(0x48)
273#define CPU_WIN2_MMAP LOONGSON_ADDRWINCFG(0x50)
274#define CPU_WIN3_MMAP LOONGSON_ADDRWINCFG(0x58)
275
276#define PCIDMA_WIN0_BASE LOONGSON_ADDRWINCFG(0x60)
277#define PCIDMA_WIN1_BASE LOONGSON_ADDRWINCFG(0x68)
278#define PCIDMA_WIN2_BASE LOONGSON_ADDRWINCFG(0x70)
279#define PCIDMA_WIN3_BASE LOONGSON_ADDRWINCFG(0x78)
280
281#define PCIDMA_WIN0_MASK LOONGSON_ADDRWINCFG(0x80)
282#define PCIDMA_WIN1_MASK LOONGSON_ADDRWINCFG(0x88)
283#define PCIDMA_WIN2_MASK LOONGSON_ADDRWINCFG(0x90)
284#define PCIDMA_WIN3_MASK LOONGSON_ADDRWINCFG(0x98)
285
286#define PCIDMA_WIN0_MMAP LOONGSON_ADDRWINCFG(0xa0)
287#define PCIDMA_WIN1_MMAP LOONGSON_ADDRWINCFG(0xa8)
288#define PCIDMA_WIN2_MMAP LOONGSON_ADDRWINCFG(0xb0)
289#define PCIDMA_WIN3_MMAP LOONGSON_ADDRWINCFG(0xb8)
290
291#define ADDRWIN_WIN0 0
292#define ADDRWIN_WIN1 1
293#define ADDRWIN_WIN2 2
294#define ADDRWIN_WIN3 3
295
296#define ADDRWIN_MAP_DST_DDR 0
297#define ADDRWIN_MAP_DST_PCI 1
298#define ADDRWIN_MAP_DST_LIO 1
299
300/*
301 * s: CPU, PCIDMA
302 * d: DDR, PCI, LIO
303 * win: 0, 1, 2, 3
304 * src: map source
305 * dst: map destination
306 * size: ~mask + 1
307 */
308#define LOONGSON_ADDRWIN_CFG(s, d, w, src, dst, size) do {\
309 s##_WIN##w##_BASE = (src); \
310 s##_WIN##w##_MMAP = (src) | ADDRWIN_MAP_DST_##d; \
311 s##_WIN##w##_MASK = ~(size-1); \
312} while (0)
313
314#define LOONGSON_ADDRWIN_CPUTOPCI(win, src, dst, size) \
315 LOONGSON_ADDRWIN_CFG(CPU, PCI, win, src, dst, size)
316#define LOONGSON_ADDRWIN_CPUTODDR(win, src, dst, size) \
317 LOONGSON_ADDRWIN_CFG(CPU, DDR, win, src, dst, size)
318#define LOONGSON_ADDRWIN_PCITODDR(win, src, dst, size) \
319 LOONGSON_ADDRWIN_CFG(PCIDMA, DDR, win, src, dst, size)
320
Wu Zhangjin55045ff2009-11-11 13:39:12 +0800321#endif /* ! CONFIG_CPU_SUPPORTS_ADDRWINCFG */
Wu Zhangjin6f7a2512009-11-06 18:45:05 +0800322
Wu Zhangjin5e983ff2009-07-02 23:23:03 +0800323#endif /* __ASM_MACH_LOONGSON_LOONGSON_H */