blob: e2db4a734676cb9a981cf567a6bddb81ffe5afc0 [file] [log] [blame]
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "amdgpu.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "amdgpu_atombios.h"
29#include "si/sid.h"
30#include "r600_dpm.h"
31#include "si_dpm.h"
32#include "atom.h"
33#include "../include/pptable.h"
34#include <linux/math64.h>
35#include <linux/seq_file.h>
36#include <linux/firmware.h>
37
38#define MC_CG_ARB_FREQ_F0 0x0a
39#define MC_CG_ARB_FREQ_F1 0x0b
40#define MC_CG_ARB_FREQ_F2 0x0c
41#define MC_CG_ARB_FREQ_F3 0x0d
42
43#define SMC_RAM_END 0x20000
44
45#define SCLK_MIN_DEEPSLEEP_FREQ 1350
46
47
48/* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
49#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
50#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
51#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
52#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
53#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
54#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
55
56#define BIOS_SCRATCH_4 0x5cd
57
58MODULE_FIRMWARE("radeon/tahiti_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040059MODULE_FIRMWARE("radeon/tahiti_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040060MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040061MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040062MODULE_FIRMWARE("radeon/verde_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040063MODULE_FIRMWARE("radeon/verde_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040064MODULE_FIRMWARE("radeon/oland_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040065MODULE_FIRMWARE("radeon/oland_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040066MODULE_FIRMWARE("radeon/hainan_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040067MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040068
69union power_info {
70 struct _ATOM_POWERPLAY_INFO info;
71 struct _ATOM_POWERPLAY_INFO_V2 info_2;
72 struct _ATOM_POWERPLAY_INFO_V3 info_3;
73 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
74 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
75 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
76 struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
77 struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
78};
79
80union fan_info {
81 struct _ATOM_PPLIB_FANTABLE fan;
82 struct _ATOM_PPLIB_FANTABLE2 fan2;
83 struct _ATOM_PPLIB_FANTABLE3 fan3;
84};
85
86union pplib_clock_info {
Tom St Denis77d318a2016-09-06 09:45:43 -040087 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
88 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
89 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
90 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
91 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040092};
93
Alex Deuchera1047772016-09-12 23:46:06 -040094static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040095{
96 R600_UTC_DFLT_00,
97 R600_UTC_DFLT_01,
98 R600_UTC_DFLT_02,
99 R600_UTC_DFLT_03,
100 R600_UTC_DFLT_04,
101 R600_UTC_DFLT_05,
102 R600_UTC_DFLT_06,
103 R600_UTC_DFLT_07,
104 R600_UTC_DFLT_08,
105 R600_UTC_DFLT_09,
106 R600_UTC_DFLT_10,
107 R600_UTC_DFLT_11,
108 R600_UTC_DFLT_12,
109 R600_UTC_DFLT_13,
110 R600_UTC_DFLT_14,
111};
112
Alex Deuchera1047772016-09-12 23:46:06 -0400113static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400114{
115 R600_DTC_DFLT_00,
116 R600_DTC_DFLT_01,
117 R600_DTC_DFLT_02,
118 R600_DTC_DFLT_03,
119 R600_DTC_DFLT_04,
120 R600_DTC_DFLT_05,
121 R600_DTC_DFLT_06,
122 R600_DTC_DFLT_07,
123 R600_DTC_DFLT_08,
124 R600_DTC_DFLT_09,
125 R600_DTC_DFLT_10,
126 R600_DTC_DFLT_11,
127 R600_DTC_DFLT_12,
128 R600_DTC_DFLT_13,
129 R600_DTC_DFLT_14,
130};
131
132static const struct si_cac_config_reg cac_weights_tahiti[] =
133{
134 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
135 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
136 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
137 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
138 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
139 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
140 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
141 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
142 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
143 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
144 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
145 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
146 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
147 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
148 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
149 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
150 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
151 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
152 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
153 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
154 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
155 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
156 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
157 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
158 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
159 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
160 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
161 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
162 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
163 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
164 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
165 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
166 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
167 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
168 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
169 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
170 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
171 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
172 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
173 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
174 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
175 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
176 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
177 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
178 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
179 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
180 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
181 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
182 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
183 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
184 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
185 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
186 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
187 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
188 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
189 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
190 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
191 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
192 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
193 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
194 { 0xFFFFFFFF }
195};
196
197static const struct si_cac_config_reg lcac_tahiti[] =
198{
199 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
200 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
201 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
202 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
203 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
204 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
205 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
206 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
207 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
208 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
209 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
210 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
211 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
212 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
213 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
214 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
215 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
216 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
217 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
218 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
219 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
220 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
221 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
222 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
223 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
224 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
225 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
226 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
227 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
228 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
229 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
230 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
231 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
232 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
233 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
234 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
235 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
236 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
237 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
238 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
239 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
240 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
241 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
242 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
243 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
244 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
245 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
246 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
247 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
248 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
249 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
250 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
251 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
252 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
253 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
254 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
255 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
256 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
257 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
258 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
259 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
260 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
261 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
262 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
263 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
264 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
265 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
266 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
267 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
268 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
269 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
270 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
271 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
272 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
273 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
274 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
275 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
276 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
277 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
278 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
279 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
280 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
281 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
282 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
283 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
284 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
285 { 0xFFFFFFFF }
286
287};
288
289static const struct si_cac_config_reg cac_override_tahiti[] =
290{
291 { 0xFFFFFFFF }
292};
293
294static const struct si_powertune_data powertune_data_tahiti =
295{
296 ((1 << 16) | 27027),
297 6,
298 0,
299 4,
300 95,
301 {
302 0UL,
303 0UL,
304 4521550UL,
305 309631529UL,
306 -1270850L,
307 4513710L,
308 40
309 },
310 595000000UL,
311 12,
312 {
313 0,
314 0,
315 0,
316 0,
317 0,
318 0,
319 0,
320 0
321 },
322 true
323};
324
325static const struct si_dte_data dte_data_tahiti =
326{
327 { 1159409, 0, 0, 0, 0 },
328 { 777, 0, 0, 0, 0 },
329 2,
330 54000,
331 127000,
332 25,
333 2,
334 10,
335 13,
336 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
337 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
338 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
339 85,
340 false
341};
342
Tom St Denise5c53042016-09-06 12:07:21 -0400343#if 0
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400344static const struct si_dte_data dte_data_tahiti_le =
345{
346 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
347 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
348 0x5,
349 0xAFC8,
350 0x64,
351 0x32,
352 1,
353 0,
354 0x10,
355 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
356 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
357 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
358 85,
359 true
360};
Tom St Denise5c53042016-09-06 12:07:21 -0400361#endif
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400362
363static const struct si_dte_data dte_data_tahiti_pro =
364{
365 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
366 { 0x0, 0x0, 0x0, 0x0, 0x0 },
367 5,
368 45000,
369 100,
370 0xA,
371 1,
372 0,
373 0x10,
374 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
375 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
376 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
377 90,
378 true
379};
380
381static const struct si_dte_data dte_data_new_zealand =
382{
383 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
384 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
385 0x5,
386 0xAFC8,
387 0x69,
388 0x32,
389 1,
390 0,
391 0x10,
392 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
393 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
394 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
395 85,
396 true
397};
398
399static const struct si_dte_data dte_data_aruba_pro =
400{
401 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
402 { 0x0, 0x0, 0x0, 0x0, 0x0 },
403 5,
404 45000,
405 100,
406 0xA,
407 1,
408 0,
409 0x10,
410 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
411 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
412 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
413 90,
414 true
415};
416
417static const struct si_dte_data dte_data_malta =
418{
419 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
420 { 0x0, 0x0, 0x0, 0x0, 0x0 },
421 5,
422 45000,
423 100,
424 0xA,
425 1,
426 0,
427 0x10,
428 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
429 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
430 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
431 90,
432 true
433};
434
Alex Deuchera1047772016-09-12 23:46:06 -0400435static const struct si_cac_config_reg cac_weights_pitcairn[] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400436{
437 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
438 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
439 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
440 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
441 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
442 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
443 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
444 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
445 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
446 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
447 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
448 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
449 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
450 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
451 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
452 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
453 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
454 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
455 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
456 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
457 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
458 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
459 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
460 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
461 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
462 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
463 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
464 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
465 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
466 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
467 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
468 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
469 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
470 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
471 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
472 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
473 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
474 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
475 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
476 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
477 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
478 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
479 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
480 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
481 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
482 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
483 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
484 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
485 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
486 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
487 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
488 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
489 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
490 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
491 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
492 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
493 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
494 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
495 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
496 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
497 { 0xFFFFFFFF }
498};
499
500static const struct si_cac_config_reg lcac_pitcairn[] =
501{
502 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
503 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
504 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
505 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
506 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
507 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
508 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
509 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
510 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
511 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
512 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
513 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
514 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
515 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
516 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
517 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
518 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
519 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
520 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
521 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
522 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
523 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
524 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
525 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
526 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
527 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
528 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
529 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
530 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
531 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
532 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
533 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
534 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
535 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
536 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
537 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
538 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
539 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
540 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
541 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
542 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
543 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
544 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
545 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
546 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
547 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
548 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
549 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
550 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
551 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
552 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
553 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
554 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
555 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
556 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
557 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
558 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
559 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
560 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
561 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
562 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
563 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
564 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
565 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
566 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
567 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
568 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
569 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
570 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
571 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
572 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
573 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
574 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
575 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
576 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
577 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
578 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
579 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
580 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
581 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
582 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
583 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
584 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
585 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
586 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
587 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
588 { 0xFFFFFFFF }
589};
590
591static const struct si_cac_config_reg cac_override_pitcairn[] =
592{
593 { 0xFFFFFFFF }
594};
595
596static const struct si_powertune_data powertune_data_pitcairn =
597{
598 ((1 << 16) | 27027),
599 5,
600 0,
601 6,
602 100,
603 {
604 51600000UL,
605 1800000UL,
606 7194395UL,
607 309631529UL,
608 -1270850L,
609 4513710L,
610 100
611 },
612 117830498UL,
613 12,
614 {
615 0,
616 0,
617 0,
618 0,
619 0,
620 0,
621 0,
622 0
623 },
624 true
625};
626
627static const struct si_dte_data dte_data_pitcairn =
628{
629 { 0, 0, 0, 0, 0 },
630 { 0, 0, 0, 0, 0 },
631 0,
632 0,
633 0,
634 0,
635 0,
636 0,
637 0,
638 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
639 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
640 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
641 0,
642 false
643};
644
645static const struct si_dte_data dte_data_curacao_xt =
646{
647 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
648 { 0x0, 0x0, 0x0, 0x0, 0x0 },
649 5,
650 45000,
651 100,
652 0xA,
653 1,
654 0,
655 0x10,
656 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
657 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
658 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
659 90,
660 true
661};
662
663static const struct si_dte_data dte_data_curacao_pro =
664{
665 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
666 { 0x0, 0x0, 0x0, 0x0, 0x0 },
667 5,
668 45000,
669 100,
670 0xA,
671 1,
672 0,
673 0x10,
674 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
675 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
676 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
677 90,
678 true
679};
680
681static const struct si_dte_data dte_data_neptune_xt =
682{
683 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
684 { 0x0, 0x0, 0x0, 0x0, 0x0 },
685 5,
686 45000,
687 100,
688 0xA,
689 1,
690 0,
691 0x10,
692 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
693 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
694 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
695 90,
696 true
697};
698
699static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
700{
701 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
702 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
703 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
704 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
705 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
706 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
707 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
708 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
709 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
710 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
711 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
712 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
713 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
714 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
716 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
717 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
718 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
719 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
720 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
721 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
722 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
723 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
724 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
725 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
726 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
727 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
728 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
729 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
730 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
731 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
732 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
733 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
734 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
735 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
736 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
737 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
738 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
739 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
740 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
741 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
742 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
743 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
744 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
745 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
746 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
747 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
748 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
749 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
750 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
751 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
752 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
753 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
754 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
755 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
756 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
757 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
758 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
759 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
760 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
761 { 0xFFFFFFFF }
762};
763
764static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
765{
766 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
767 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
768 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
769 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
770 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
771 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
772 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
773 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
774 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
775 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
776 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
777 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
778 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
779 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
781 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
782 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
783 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
784 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
785 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
786 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
787 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
788 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
789 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
790 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
791 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
792 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
793 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
794 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
795 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
796 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
797 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
798 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
799 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
800 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
801 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
802 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
803 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
804 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
805 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
806 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
807 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
808 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
809 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
810 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
811 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
812 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
813 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
814 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
815 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
816 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
817 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
818 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
819 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
820 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
821 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
822 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
823 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
824 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
825 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
826 { 0xFFFFFFFF }
827};
828
829static const struct si_cac_config_reg cac_weights_heathrow[] =
830{
831 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
832 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
833 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
834 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
835 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
836 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
837 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
838 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
839 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
840 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
841 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
842 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
843 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
844 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
846 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
847 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
848 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
849 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
850 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
851 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
852 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
853 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
854 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
855 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
856 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
857 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
858 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
859 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
860 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
861 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
862 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
863 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
864 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
865 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
866 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
867 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
868 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
869 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
870 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
871 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
872 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
873 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
874 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
875 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
876 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
877 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
878 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
879 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
880 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
881 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
882 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
883 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
884 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
885 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
886 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
887 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
888 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
889 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
890 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
891 { 0xFFFFFFFF }
892};
893
894static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
895{
896 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
897 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
898 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
899 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
900 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
901 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
902 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
903 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
904 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
905 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
906 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
907 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
908 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
909 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
911 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
912 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
913 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
914 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
915 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
916 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
917 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
918 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
919 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
920 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
921 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
922 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
923 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
924 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
925 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
926 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
927 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
928 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
929 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
930 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
931 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
932 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
933 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
934 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
935 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
936 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
937 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
938 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
939 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
940 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
941 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
942 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
943 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
944 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
945 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
946 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
947 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
948 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
949 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
950 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
951 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
952 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
953 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
954 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
955 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
956 { 0xFFFFFFFF }
957};
958
959static const struct si_cac_config_reg cac_weights_cape_verde[] =
960{
961 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
962 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
963 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
964 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
965 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
966 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
967 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
968 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
969 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
970 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
971 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
972 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
973 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
974 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
975 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
976 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
977 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
978 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
979 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
980 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
981 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
982 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
983 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
984 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
985 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
986 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
987 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
988 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
989 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
990 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
991 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
992 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
993 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
994 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
995 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
996 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
997 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
998 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
999 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1000 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1001 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1002 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1003 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1004 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1005 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1006 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1007 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1008 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1009 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1010 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1011 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1012 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1013 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1014 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1015 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1016 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1017 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1018 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1019 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1020 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1021 { 0xFFFFFFFF }
1022};
1023
1024static const struct si_cac_config_reg lcac_cape_verde[] =
1025{
1026 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1027 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1028 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1029 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1030 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1031 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1032 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1033 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1034 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1035 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1036 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1037 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1038 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1039 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1040 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1041 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1042 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1043 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1044 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1045 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1046 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1047 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1048 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1049 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1050 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1051 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1052 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1053 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1054 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1055 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1056 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1057 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1058 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1059 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1060 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1061 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1062 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1063 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1064 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1065 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1066 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1067 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1068 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1069 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1070 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1071 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1072 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1073 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1074 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1075 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1076 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1077 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1078 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1079 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1080 { 0xFFFFFFFF }
1081};
1082
1083static const struct si_cac_config_reg cac_override_cape_verde[] =
1084{
1085 { 0xFFFFFFFF }
1086};
1087
1088static const struct si_powertune_data powertune_data_cape_verde =
1089{
1090 ((1 << 16) | 0x6993),
1091 5,
1092 0,
1093 7,
1094 105,
1095 {
1096 0UL,
1097 0UL,
1098 7194395UL,
1099 309631529UL,
1100 -1270850L,
1101 4513710L,
1102 100
1103 },
1104 117830498UL,
1105 12,
1106 {
1107 0,
1108 0,
1109 0,
1110 0,
1111 0,
1112 0,
1113 0,
1114 0
1115 },
1116 true
1117};
1118
1119static const struct si_dte_data dte_data_cape_verde =
1120{
1121 { 0, 0, 0, 0, 0 },
1122 { 0, 0, 0, 0, 0 },
1123 0,
1124 0,
1125 0,
1126 0,
1127 0,
1128 0,
1129 0,
1130 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1131 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1132 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1133 0,
1134 false
1135};
1136
1137static const struct si_dte_data dte_data_venus_xtx =
1138{
1139 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1140 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1141 5,
1142 55000,
1143 0x69,
1144 0xA,
1145 1,
1146 0,
1147 0x3,
1148 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1149 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1150 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1151 90,
1152 true
1153};
1154
1155static const struct si_dte_data dte_data_venus_xt =
1156{
1157 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1158 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1159 5,
1160 55000,
1161 0x69,
1162 0xA,
1163 1,
1164 0,
1165 0x3,
1166 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1167 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1168 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1169 90,
1170 true
1171};
1172
1173static const struct si_dte_data dte_data_venus_pro =
1174{
1175 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1176 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1177 5,
1178 55000,
1179 0x69,
1180 0xA,
1181 1,
1182 0,
1183 0x3,
1184 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1185 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1186 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1187 90,
1188 true
1189};
1190
Alex Deuchera1047772016-09-12 23:46:06 -04001191static const struct si_cac_config_reg cac_weights_oland[] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001192{
1193 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1194 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1195 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1196 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1197 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1198 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1199 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1200 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1201 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1202 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1203 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1204 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1205 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1206 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1207 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1208 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1209 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1210 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1211 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1212 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1213 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1214 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1215 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1216 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1217 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1218 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1219 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1220 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1222 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1223 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1224 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1225 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1226 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1227 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1228 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1229 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1230 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1231 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1232 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1233 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1234 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1235 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1236 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1238 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1239 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1240 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1241 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1242 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1243 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1244 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1245 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1246 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1247 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1248 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1249 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1250 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1251 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1252 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1253 { 0xFFFFFFFF }
1254};
1255
1256static const struct si_cac_config_reg cac_weights_mars_pro[] =
1257{
1258 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1259 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1260 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1261 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1262 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1263 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1264 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1265 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1266 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1267 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1268 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1269 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1270 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1271 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1272 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1273 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1274 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1275 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1276 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1277 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1278 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1279 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1280 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1281 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1282 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1283 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1284 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1285 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1286 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1287 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1288 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1289 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1290 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1291 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1292 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1293 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1294 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1295 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1296 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1297 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1298 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1299 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1300 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1301 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1303 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1304 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1305 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1306 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1307 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1308 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1309 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1310 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1311 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1312 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1313 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1314 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1315 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1316 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1317 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1318 { 0xFFFFFFFF }
1319};
1320
1321static const struct si_cac_config_reg cac_weights_mars_xt[] =
1322{
1323 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1324 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1325 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1326 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1327 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1328 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1329 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1330 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1331 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1332 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1333 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1334 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1335 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1336 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1337 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1338 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1339 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1340 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1341 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1342 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1343 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1344 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1345 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1346 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1347 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1348 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1349 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1350 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1351 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1352 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1353 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1354 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1355 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1356 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1357 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1358 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1359 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1360 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1361 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1362 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1363 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1364 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1365 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1366 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1368 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1369 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1370 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1371 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1372 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1373 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1374 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1375 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1376 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1377 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1378 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1379 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1380 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1381 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1382 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1383 { 0xFFFFFFFF }
1384};
1385
1386static const struct si_cac_config_reg cac_weights_oland_pro[] =
1387{
1388 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1389 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1390 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1391 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1392 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1393 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1394 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1395 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1396 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1397 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1398 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1399 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1400 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1401 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1402 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1403 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1404 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1405 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1406 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1407 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1408 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1409 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1410 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1411 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1412 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1413 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1414 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1415 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1416 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1417 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1418 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1419 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1420 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1421 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1422 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1423 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1424 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1425 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1426 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1427 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1428 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1429 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1430 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1431 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1432 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1433 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1434 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1435 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1436 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1437 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1438 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1439 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1440 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1441 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1442 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1443 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1444 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1445 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1446 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1447 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1448 { 0xFFFFFFFF }
1449};
1450
1451static const struct si_cac_config_reg cac_weights_oland_xt[] =
1452{
1453 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1454 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1455 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1456 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1457 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1458 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1459 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1460 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1461 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1462 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1463 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1464 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1465 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1466 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1467 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1468 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1469 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1470 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1471 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1472 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1473 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1474 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1475 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1476 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1477 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1478 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1479 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1480 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1481 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1483 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1484 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1485 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1486 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1487 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1488 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1489 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1490 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1491 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1492 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1493 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1494 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1495 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1496 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1497 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1498 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1499 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1500 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1501 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1502 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1503 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1504 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1505 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1506 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1507 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1508 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1509 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1510 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1511 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1512 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1513 { 0xFFFFFFFF }
1514};
1515
1516static const struct si_cac_config_reg lcac_oland[] =
1517{
1518 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1519 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1520 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1521 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1522 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1523 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1524 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1525 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1526 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1527 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1528 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1529 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1530 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1531 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1532 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1533 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1534 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1535 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1536 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1537 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1538 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1539 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1540 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1541 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1542 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1543 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1544 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1545 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1546 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1547 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1548 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1549 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1550 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1551 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1552 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1553 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1554 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1555 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1556 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1557 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1558 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1559 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1560 { 0xFFFFFFFF }
1561};
1562
1563static const struct si_cac_config_reg lcac_mars_pro[] =
1564{
1565 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1566 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1567 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1568 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1569 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1570 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1571 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1572 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1573 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1574 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1575 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1576 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1577 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1578 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1579 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1580 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1581 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1582 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1583 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1584 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1585 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1586 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1587 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1588 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1589 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1590 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1591 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1592 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1593 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1594 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1595 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1596 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1597 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1598 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1599 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1600 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1601 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1602 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1603 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1604 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1605 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1606 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1607 { 0xFFFFFFFF }
1608};
1609
1610static const struct si_cac_config_reg cac_override_oland[] =
1611{
1612 { 0xFFFFFFFF }
1613};
1614
1615static const struct si_powertune_data powertune_data_oland =
1616{
1617 ((1 << 16) | 0x6993),
1618 5,
1619 0,
1620 7,
1621 105,
1622 {
1623 0UL,
1624 0UL,
1625 7194395UL,
1626 309631529UL,
1627 -1270850L,
1628 4513710L,
1629 100
1630 },
1631 117830498UL,
1632 12,
1633 {
1634 0,
1635 0,
1636 0,
1637 0,
1638 0,
1639 0,
1640 0,
1641 0
1642 },
1643 true
1644};
1645
1646static const struct si_powertune_data powertune_data_mars_pro =
1647{
1648 ((1 << 16) | 0x6993),
1649 5,
1650 0,
1651 7,
1652 105,
1653 {
1654 0UL,
1655 0UL,
1656 7194395UL,
1657 309631529UL,
1658 -1270850L,
1659 4513710L,
1660 100
1661 },
1662 117830498UL,
1663 12,
1664 {
1665 0,
1666 0,
1667 0,
1668 0,
1669 0,
1670 0,
1671 0,
1672 0
1673 },
1674 true
1675};
1676
1677static const struct si_dte_data dte_data_oland =
1678{
1679 { 0, 0, 0, 0, 0 },
1680 { 0, 0, 0, 0, 0 },
1681 0,
1682 0,
1683 0,
1684 0,
1685 0,
1686 0,
1687 0,
1688 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1689 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1690 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1691 0,
1692 false
1693};
1694
1695static const struct si_dte_data dte_data_mars_pro =
1696{
1697 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1698 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1699 5,
1700 55000,
1701 105,
1702 0xA,
1703 1,
1704 0,
1705 0x10,
1706 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1707 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1708 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1709 90,
1710 true
1711};
1712
1713static const struct si_dte_data dte_data_sun_xt =
1714{
1715 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1716 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1717 5,
1718 55000,
1719 105,
1720 0xA,
1721 1,
1722 0,
1723 0x10,
1724 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1725 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1726 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1727 90,
1728 true
1729};
1730
1731
1732static const struct si_cac_config_reg cac_weights_hainan[] =
1733{
1734 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1735 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1736 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1737 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1738 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1739 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1740 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1741 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1742 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1743 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1744 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1745 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1746 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1747 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1748 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1749 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1750 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1751 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1752 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1753 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1754 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1755 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1756 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1757 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1758 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1759 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1760 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1761 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1762 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1763 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1764 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1765 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1766 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1767 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1768 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1769 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1770 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1771 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1772 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1773 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1774 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1775 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1776 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1777 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1778 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1779 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1780 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1781 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1782 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1783 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1784 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1785 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1786 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1787 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1788 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1789 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1790 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1791 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1792 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1793 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1794 { 0xFFFFFFFF }
1795};
1796
1797static const struct si_powertune_data powertune_data_hainan =
1798{
1799 ((1 << 16) | 0x6993),
1800 5,
1801 0,
1802 9,
1803 105,
1804 {
1805 0UL,
1806 0UL,
1807 7194395UL,
1808 309631529UL,
1809 -1270850L,
1810 4513710L,
1811 100
1812 },
1813 117830498UL,
1814 12,
1815 {
1816 0,
1817 0,
1818 0,
1819 0,
1820 0,
1821 0,
1822 0,
1823 0
1824 },
1825 true
1826};
1827
Alex Deuchera1047772016-09-12 23:46:06 -04001828static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
1829static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
1830static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
1831static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001832
1833static int si_populate_voltage_value(struct amdgpu_device *adev,
1834 const struct atom_voltage_table *table,
1835 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1836static int si_get_std_voltage_value(struct amdgpu_device *adev,
1837 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1838 u16 *std_voltage);
1839static int si_write_smc_soft_register(struct amdgpu_device *adev,
1840 u16 reg_offset, u32 value);
1841static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
1842 struct rv7xx_pl *pl,
1843 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1844static int si_calculate_sclk_params(struct amdgpu_device *adev,
1845 u32 engine_clock,
1846 SISLANDS_SMC_SCLK_VALUE *sclk);
1847
1848static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
1849static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
1850static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev);
1851static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
1852
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001853static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
1854{
Tom St Denis77d318a2016-09-06 09:45:43 -04001855 struct si_power_info *pi = adev->pm.dpm.priv;
1856 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001857}
1858
1859static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1860 u16 v, s32 t, u32 ileakage, u32 *leakage)
1861{
1862 s64 kt, kv, leakage_w, i_leakage, vddc;
1863 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
1864 s64 tmp;
1865
1866 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1867 vddc = div64_s64(drm_int2fixp(v), 1000);
1868 temperature = div64_s64(drm_int2fixp(t), 1000);
1869
1870 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1871 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1872 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1873 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1874 t_ref = drm_int2fixp(coeff->t_ref);
1875
1876 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1877 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1878 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
1879 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1880
1881 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1882
1883 *leakage = drm_fixp2int(leakage_w * 1000);
1884}
1885
1886static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
1887 const struct ni_leakage_coeffients *coeff,
1888 u16 v,
1889 s32 t,
1890 u32 i_leakage,
1891 u32 *leakage)
1892{
1893 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1894}
1895
1896static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1897 const u32 fixed_kt, u16 v,
1898 u32 ileakage, u32 *leakage)
1899{
1900 s64 kt, kv, leakage_w, i_leakage, vddc;
1901
1902 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1903 vddc = div64_s64(drm_int2fixp(v), 1000);
1904
1905 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1906 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1907 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1908
1909 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1910
1911 *leakage = drm_fixp2int(leakage_w * 1000);
1912}
1913
1914static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
1915 const struct ni_leakage_coeffients *coeff,
1916 const u32 fixed_kt,
1917 u16 v,
1918 u32 i_leakage,
1919 u32 *leakage)
1920{
1921 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1922}
1923
1924
1925static void si_update_dte_from_pl2(struct amdgpu_device *adev,
1926 struct si_dte_data *dte_data)
1927{
1928 u32 p_limit1 = adev->pm.dpm.tdp_limit;
1929 u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
1930 u32 k = dte_data->k;
1931 u32 t_max = dte_data->max_t;
1932 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1933 u32 t_0 = dte_data->t0;
1934 u32 i;
1935
1936 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1937 dte_data->tdep_count = 3;
1938
1939 for (i = 0; i < k; i++) {
1940 dte_data->r[i] =
1941 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1942 (p_limit2 * (u32)100);
1943 }
1944
1945 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1946
1947 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1948 dte_data->tdep_r[i] = dte_data->r[4];
1949 }
1950 } else {
1951 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1952 }
1953}
1954
Alex Deuchera1047772016-09-12 23:46:06 -04001955static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001956{
Tom St Denis77d318a2016-09-06 09:45:43 -04001957 struct rv7xx_power_info *pi = adev->pm.dpm.priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001958
Tom St Denis77d318a2016-09-06 09:45:43 -04001959 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001960}
1961
Alex Deuchera1047772016-09-12 23:46:06 -04001962static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001963{
Tom St Denis77d318a2016-09-06 09:45:43 -04001964 struct ni_power_info *pi = adev->pm.dpm.priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001965
Tom St Denis77d318a2016-09-06 09:45:43 -04001966 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001967}
1968
Alex Deuchera1047772016-09-12 23:46:06 -04001969static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001970{
Tom St Denis77d318a2016-09-06 09:45:43 -04001971 struct si_ps *ps = aps->ps_priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001972
Tom St Denis77d318a2016-09-06 09:45:43 -04001973 return ps;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001974}
1975
1976static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
1977{
1978 struct ni_power_info *ni_pi = ni_get_pi(adev);
1979 struct si_power_info *si_pi = si_get_pi(adev);
1980 bool update_dte_from_pl2 = false;
1981
1982 if (adev->asic_type == CHIP_TAHITI) {
1983 si_pi->cac_weights = cac_weights_tahiti;
1984 si_pi->lcac_config = lcac_tahiti;
1985 si_pi->cac_override = cac_override_tahiti;
1986 si_pi->powertune_data = &powertune_data_tahiti;
1987 si_pi->dte_data = dte_data_tahiti;
1988
1989 switch (adev->pdev->device) {
1990 case 0x6798:
1991 si_pi->dte_data.enable_dte_by_default = true;
1992 break;
1993 case 0x6799:
1994 si_pi->dte_data = dte_data_new_zealand;
1995 break;
1996 case 0x6790:
1997 case 0x6791:
1998 case 0x6792:
1999 case 0x679E:
2000 si_pi->dte_data = dte_data_aruba_pro;
2001 update_dte_from_pl2 = true;
2002 break;
2003 case 0x679B:
2004 si_pi->dte_data = dte_data_malta;
2005 update_dte_from_pl2 = true;
2006 break;
2007 case 0x679A:
2008 si_pi->dte_data = dte_data_tahiti_pro;
2009 update_dte_from_pl2 = true;
2010 break;
2011 default:
2012 if (si_pi->dte_data.enable_dte_by_default == true)
2013 DRM_ERROR("DTE is not enabled!\n");
2014 break;
2015 }
2016 } else if (adev->asic_type == CHIP_PITCAIRN) {
Tom St Denisc3d986452016-09-06 09:44:47 -04002017 si_pi->cac_weights = cac_weights_pitcairn;
2018 si_pi->lcac_config = lcac_pitcairn;
2019 si_pi->cac_override = cac_override_pitcairn;
2020 si_pi->powertune_data = &powertune_data_pitcairn;
2021
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002022 switch (adev->pdev->device) {
2023 case 0x6810:
2024 case 0x6818:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002025 si_pi->dte_data = dte_data_curacao_xt;
2026 update_dte_from_pl2 = true;
2027 break;
2028 case 0x6819:
2029 case 0x6811:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002030 si_pi->dte_data = dte_data_curacao_pro;
2031 update_dte_from_pl2 = true;
2032 break;
2033 case 0x6800:
2034 case 0x6806:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002035 si_pi->dte_data = dte_data_neptune_xt;
2036 update_dte_from_pl2 = true;
2037 break;
2038 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002039 si_pi->dte_data = dte_data_pitcairn;
2040 break;
2041 }
2042 } else if (adev->asic_type == CHIP_VERDE) {
2043 si_pi->lcac_config = lcac_cape_verde;
2044 si_pi->cac_override = cac_override_cape_verde;
2045 si_pi->powertune_data = &powertune_data_cape_verde;
2046
2047 switch (adev->pdev->device) {
2048 case 0x683B:
2049 case 0x683F:
2050 case 0x6829:
2051 case 0x6835:
2052 si_pi->cac_weights = cac_weights_cape_verde_pro;
2053 si_pi->dte_data = dte_data_cape_verde;
2054 break;
2055 case 0x682C:
2056 si_pi->cac_weights = cac_weights_cape_verde_pro;
2057 si_pi->dte_data = dte_data_sun_xt;
2058 break;
2059 case 0x6825:
2060 case 0x6827:
2061 si_pi->cac_weights = cac_weights_heathrow;
2062 si_pi->dte_data = dte_data_cape_verde;
2063 break;
2064 case 0x6824:
2065 case 0x682D:
2066 si_pi->cac_weights = cac_weights_chelsea_xt;
2067 si_pi->dte_data = dte_data_cape_verde;
2068 break;
2069 case 0x682F:
2070 si_pi->cac_weights = cac_weights_chelsea_pro;
2071 si_pi->dte_data = dte_data_cape_verde;
2072 break;
2073 case 0x6820:
2074 si_pi->cac_weights = cac_weights_heathrow;
2075 si_pi->dte_data = dte_data_venus_xtx;
2076 break;
2077 case 0x6821:
2078 si_pi->cac_weights = cac_weights_heathrow;
2079 si_pi->dte_data = dte_data_venus_xt;
2080 break;
2081 case 0x6823:
2082 case 0x682B:
2083 case 0x6822:
2084 case 0x682A:
2085 si_pi->cac_weights = cac_weights_chelsea_pro;
2086 si_pi->dte_data = dte_data_venus_pro;
2087 break;
2088 default:
2089 si_pi->cac_weights = cac_weights_cape_verde;
2090 si_pi->dte_data = dte_data_cape_verde;
2091 break;
2092 }
2093 } else if (adev->asic_type == CHIP_OLAND) {
Tom St Denisc3d986452016-09-06 09:44:47 -04002094 si_pi->lcac_config = lcac_mars_pro;
2095 si_pi->cac_override = cac_override_oland;
2096 si_pi->powertune_data = &powertune_data_mars_pro;
2097 si_pi->dte_data = dte_data_mars_pro;
2098
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002099 switch (adev->pdev->device) {
2100 case 0x6601:
2101 case 0x6621:
2102 case 0x6603:
2103 case 0x6605:
2104 si_pi->cac_weights = cac_weights_mars_pro;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002105 update_dte_from_pl2 = true;
2106 break;
2107 case 0x6600:
2108 case 0x6606:
2109 case 0x6620:
2110 case 0x6604:
2111 si_pi->cac_weights = cac_weights_mars_xt;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002112 update_dte_from_pl2 = true;
2113 break;
2114 case 0x6611:
2115 case 0x6613:
2116 case 0x6608:
2117 si_pi->cac_weights = cac_weights_oland_pro;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002118 update_dte_from_pl2 = true;
2119 break;
2120 case 0x6610:
2121 si_pi->cac_weights = cac_weights_oland_xt;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002122 update_dte_from_pl2 = true;
2123 break;
2124 default:
2125 si_pi->cac_weights = cac_weights_oland;
2126 si_pi->lcac_config = lcac_oland;
2127 si_pi->cac_override = cac_override_oland;
2128 si_pi->powertune_data = &powertune_data_oland;
2129 si_pi->dte_data = dte_data_oland;
2130 break;
2131 }
2132 } else if (adev->asic_type == CHIP_HAINAN) {
2133 si_pi->cac_weights = cac_weights_hainan;
2134 si_pi->lcac_config = lcac_oland;
2135 si_pi->cac_override = cac_override_oland;
2136 si_pi->powertune_data = &powertune_data_hainan;
2137 si_pi->dte_data = dte_data_sun_xt;
2138 update_dte_from_pl2 = true;
2139 } else {
2140 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2141 return;
2142 }
2143
2144 ni_pi->enable_power_containment = false;
2145 ni_pi->enable_cac = false;
2146 ni_pi->enable_sq_ramping = false;
2147 si_pi->enable_dte = false;
2148
2149 if (si_pi->powertune_data->enable_powertune_by_default) {
Tom St Denis77d318a2016-09-06 09:45:43 -04002150 ni_pi->enable_power_containment = true;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002151 ni_pi->enable_cac = true;
2152 if (si_pi->dte_data.enable_dte_by_default) {
2153 si_pi->enable_dte = true;
2154 if (update_dte_from_pl2)
2155 si_update_dte_from_pl2(adev, &si_pi->dte_data);
2156
2157 }
2158 ni_pi->enable_sq_ramping = true;
2159 }
2160
2161 ni_pi->driver_calculate_cac_leakage = true;
2162 ni_pi->cac_configuration_required = true;
2163
2164 if (ni_pi->cac_configuration_required) {
2165 ni_pi->support_cac_long_term_average = true;
2166 si_pi->dyn_powertune_data.l2_lta_window_size =
2167 si_pi->powertune_data->l2_lta_window_size_default;
2168 si_pi->dyn_powertune_data.lts_truncate =
2169 si_pi->powertune_data->lts_truncate_default;
2170 } else {
2171 ni_pi->support_cac_long_term_average = false;
2172 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2173 si_pi->dyn_powertune_data.lts_truncate = 0;
2174 }
2175
2176 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2177}
2178
2179static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
2180{
2181 return 1;
2182}
2183
2184static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
2185{
2186 u32 xclk;
2187 u32 wintime;
2188 u32 cac_window;
2189 u32 cac_window_size;
2190
2191 xclk = amdgpu_asic_get_xclk(adev);
2192
2193 if (xclk == 0)
2194 return 0;
2195
2196 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2197 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2198
2199 wintime = (cac_window_size * 100) / xclk;
2200
2201 return wintime;
2202}
2203
2204static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2205{
2206 return power_in_watts;
2207}
2208
2209static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
2210 bool adjust_polarity,
2211 u32 tdp_adjustment,
2212 u32 *tdp_limit,
2213 u32 *near_tdp_limit)
2214{
2215 u32 adjustment_delta, max_tdp_limit;
2216
2217 if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
2218 return -EINVAL;
2219
2220 max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
2221
2222 if (adjust_polarity) {
2223 *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2224 *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
2225 } else {
2226 *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2227 adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
2228 if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
2229 *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2230 else
2231 *near_tdp_limit = 0;
2232 }
2233
2234 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2235 return -EINVAL;
2236 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2237 return -EINVAL;
2238
2239 return 0;
2240}
2241
2242static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
2243 struct amdgpu_ps *amdgpu_state)
2244{
2245 struct ni_power_info *ni_pi = ni_get_pi(adev);
2246 struct si_power_info *si_pi = si_get_pi(adev);
2247
2248 if (ni_pi->enable_power_containment) {
2249 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2250 PP_SIslands_PAPMParameters *papm_parm;
2251 struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
2252 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2253 u32 tdp_limit;
2254 u32 near_tdp_limit;
2255 int ret;
2256
2257 if (scaling_factor == 0)
2258 return -EINVAL;
2259
2260 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2261
2262 ret = si_calculate_adjusted_tdp_limits(adev,
2263 false, /* ??? */
2264 adev->pm.dpm.tdp_adjustment,
2265 &tdp_limit,
2266 &near_tdp_limit);
2267 if (ret)
2268 return ret;
2269
2270 smc_table->dpm2Params.TDPLimit =
2271 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2272 smc_table->dpm2Params.NearTDPLimit =
2273 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2274 smc_table->dpm2Params.SafePowerLimit =
2275 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2276
Alex Deucher6861c832016-09-13 00:06:07 -04002277 ret = amdgpu_si_copy_bytes_to_smc(adev,
2278 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2279 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2280 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2281 sizeof(u32) * 3,
2282 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002283 if (ret)
2284 return ret;
2285
2286 if (si_pi->enable_ppm) {
2287 papm_parm = &si_pi->papm_parm;
2288 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2289 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2290 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2291 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2292 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2293 papm_parm->PlatformPowerLimit = 0xffffffff;
2294 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2295
Alex Deucher6861c832016-09-13 00:06:07 -04002296 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
2297 (u8 *)papm_parm,
2298 sizeof(PP_SIslands_PAPMParameters),
2299 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002300 if (ret)
2301 return ret;
2302 }
2303 }
2304 return 0;
2305}
2306
2307static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
2308 struct amdgpu_ps *amdgpu_state)
2309{
2310 struct ni_power_info *ni_pi = ni_get_pi(adev);
2311 struct si_power_info *si_pi = si_get_pi(adev);
2312
2313 if (ni_pi->enable_power_containment) {
2314 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2315 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2316 int ret;
2317
2318 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2319
2320 smc_table->dpm2Params.NearTDPLimit =
2321 cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2322 smc_table->dpm2Params.SafePowerLimit =
2323 cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2324
Alex Deucher6861c832016-09-13 00:06:07 -04002325 ret = amdgpu_si_copy_bytes_to_smc(adev,
2326 (si_pi->state_table_start +
2327 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2328 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2329 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2330 sizeof(u32) * 2,
2331 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002332 if (ret)
2333 return ret;
2334 }
2335
2336 return 0;
2337}
2338
2339static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
2340 const u16 prev_std_vddc,
2341 const u16 curr_std_vddc)
2342{
2343 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2344 u64 prev_vddc = (u64)prev_std_vddc;
2345 u64 curr_vddc = (u64)curr_std_vddc;
2346 u64 pwr_efficiency_ratio, n, d;
2347
2348 if ((prev_vddc == 0) || (curr_vddc == 0))
2349 return 0;
2350
2351 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2352 d = prev_vddc * prev_vddc;
2353 pwr_efficiency_ratio = div64_u64(n, d);
2354
2355 if (pwr_efficiency_ratio > (u64)0xFFFF)
2356 return 0;
2357
2358 return (u16)pwr_efficiency_ratio;
2359}
2360
2361static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
2362 struct amdgpu_ps *amdgpu_state)
2363{
2364 struct si_power_info *si_pi = si_get_pi(adev);
2365
2366 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2367 amdgpu_state->vclk && amdgpu_state->dclk)
2368 return true;
2369
2370 return false;
2371}
2372
2373struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
2374{
2375 struct evergreen_power_info *pi = adev->pm.dpm.priv;
2376
2377 return pi;
2378}
2379
2380static int si_populate_power_containment_values(struct amdgpu_device *adev,
2381 struct amdgpu_ps *amdgpu_state,
2382 SISLANDS_SMC_SWSTATE *smc_state)
2383{
2384 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
2385 struct ni_power_info *ni_pi = ni_get_pi(adev);
2386 struct si_ps *state = si_get_ps(amdgpu_state);
2387 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2388 u32 prev_sclk;
2389 u32 max_sclk;
2390 u32 min_sclk;
2391 u16 prev_std_vddc;
2392 u16 curr_std_vddc;
2393 int i;
2394 u16 pwr_efficiency_ratio;
2395 u8 max_ps_percent;
2396 bool disable_uvd_power_tune;
2397 int ret;
2398
2399 if (ni_pi->enable_power_containment == false)
2400 return 0;
2401
2402 if (state->performance_level_count == 0)
2403 return -EINVAL;
2404
2405 if (smc_state->levelCount != state->performance_level_count)
2406 return -EINVAL;
2407
2408 disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
2409
2410 smc_state->levels[0].dpm2.MaxPS = 0;
2411 smc_state->levels[0].dpm2.NearTDPDec = 0;
2412 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2413 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2414 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2415
2416 for (i = 1; i < state->performance_level_count; i++) {
2417 prev_sclk = state->performance_levels[i-1].sclk;
2418 max_sclk = state->performance_levels[i].sclk;
2419 if (i == 1)
2420 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2421 else
2422 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2423
2424 if (prev_sclk > max_sclk)
2425 return -EINVAL;
2426
2427 if ((max_ps_percent == 0) ||
2428 (prev_sclk == max_sclk) ||
Tom St Denis77d318a2016-09-06 09:45:43 -04002429 disable_uvd_power_tune)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002430 min_sclk = max_sclk;
Tom St Denis77d318a2016-09-06 09:45:43 -04002431 else if (i == 1)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002432 min_sclk = prev_sclk;
Tom St Denis77d318a2016-09-06 09:45:43 -04002433 else
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002434 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002435
2436 if (min_sclk < state->performance_levels[0].sclk)
2437 min_sclk = state->performance_levels[0].sclk;
2438
2439 if (min_sclk == 0)
2440 return -EINVAL;
2441
2442 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2443 state->performance_levels[i-1].vddc, &vddc);
2444 if (ret)
2445 return ret;
2446
2447 ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
2448 if (ret)
2449 return ret;
2450
2451 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2452 state->performance_levels[i].vddc, &vddc);
2453 if (ret)
2454 return ret;
2455
2456 ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
2457 if (ret)
2458 return ret;
2459
2460 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
2461 prev_std_vddc, curr_std_vddc);
2462
2463 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2464 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2465 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2466 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2467 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2468 }
2469
2470 return 0;
2471}
2472
2473static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
2474 struct amdgpu_ps *amdgpu_state,
2475 SISLANDS_SMC_SWSTATE *smc_state)
2476{
2477 struct ni_power_info *ni_pi = ni_get_pi(adev);
2478 struct si_ps *state = si_get_ps(amdgpu_state);
2479 u32 sq_power_throttle, sq_power_throttle2;
2480 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2481 int i;
2482
2483 if (state->performance_level_count == 0)
2484 return -EINVAL;
2485
2486 if (smc_state->levelCount != state->performance_level_count)
2487 return -EINVAL;
2488
2489 if (adev->pm.dpm.sq_ramping_threshold == 0)
2490 return -EINVAL;
2491
2492 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2493 enable_sq_ramping = false;
2494
2495 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2496 enable_sq_ramping = false;
2497
2498 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2499 enable_sq_ramping = false;
2500
2501 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2502 enable_sq_ramping = false;
2503
2504 if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
2505 enable_sq_ramping = false;
2506
2507 for (i = 0; i < state->performance_level_count; i++) {
2508 sq_power_throttle = 0;
2509 sq_power_throttle2 = 0;
2510
2511 if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
2512 enable_sq_ramping) {
2513 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2514 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2515 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2516 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2517 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2518 } else {
2519 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2520 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2521 }
2522
2523 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2524 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2525 }
2526
2527 return 0;
2528}
2529
2530static int si_enable_power_containment(struct amdgpu_device *adev,
2531 struct amdgpu_ps *amdgpu_new_state,
2532 bool enable)
2533{
2534 struct ni_power_info *ni_pi = ni_get_pi(adev);
2535 PPSMC_Result smc_result;
2536 int ret = 0;
2537
2538 if (ni_pi->enable_power_containment) {
2539 if (enable) {
2540 if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
Alex Deucher6861c832016-09-13 00:06:07 -04002541 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002542 if (smc_result != PPSMC_Result_OK) {
2543 ret = -EINVAL;
2544 ni_pi->pc_enabled = false;
2545 } else {
2546 ni_pi->pc_enabled = true;
2547 }
2548 }
2549 } else {
Alex Deucher6861c832016-09-13 00:06:07 -04002550 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002551 if (smc_result != PPSMC_Result_OK)
2552 ret = -EINVAL;
2553 ni_pi->pc_enabled = false;
2554 }
2555 }
2556
2557 return ret;
2558}
2559
2560static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
2561{
2562 struct si_power_info *si_pi = si_get_pi(adev);
2563 int ret = 0;
2564 struct si_dte_data *dte_data = &si_pi->dte_data;
2565 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2566 u32 table_size;
2567 u8 tdep_count;
2568 u32 i;
2569
2570 if (dte_data == NULL)
2571 si_pi->enable_dte = false;
2572
2573 if (si_pi->enable_dte == false)
2574 return 0;
2575
2576 if (dte_data->k <= 0)
2577 return -EINVAL;
2578
2579 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2580 if (dte_tables == NULL) {
2581 si_pi->enable_dte = false;
2582 return -ENOMEM;
2583 }
2584
2585 table_size = dte_data->k;
2586
2587 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2588 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2589
2590 tdep_count = dte_data->tdep_count;
2591 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2592 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2593
2594 dte_tables->K = cpu_to_be32(table_size);
2595 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2596 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2597 dte_tables->WindowSize = dte_data->window_size;
2598 dte_tables->temp_select = dte_data->temp_select;
2599 dte_tables->DTE_mode = dte_data->dte_mode;
2600 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2601
2602 if (tdep_count > 0)
2603 table_size--;
2604
2605 for (i = 0; i < table_size; i++) {
2606 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2607 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2608 }
2609
2610 dte_tables->Tdep_count = tdep_count;
2611
2612 for (i = 0; i < (u32)tdep_count; i++) {
2613 dte_tables->T_limits[i] = dte_data->t_limits[i];
2614 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2615 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2616 }
2617
Alex Deucher6861c832016-09-13 00:06:07 -04002618 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
2619 (u8 *)dte_tables,
2620 sizeof(Smc_SIslands_DTE_Configuration),
2621 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002622 kfree(dte_tables);
2623
2624 return ret;
2625}
2626
2627static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
2628 u16 *max, u16 *min)
2629{
2630 struct si_power_info *si_pi = si_get_pi(adev);
2631 struct amdgpu_cac_leakage_table *table =
2632 &adev->pm.dpm.dyn_state.cac_leakage_table;
2633 u32 i;
2634 u32 v0_loadline;
2635
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002636 if (table == NULL)
2637 return -EINVAL;
2638
2639 *max = 0;
2640 *min = 0xFFFF;
2641
2642 for (i = 0; i < table->count; i++) {
2643 if (table->entries[i].vddc > *max)
2644 *max = table->entries[i].vddc;
2645 if (table->entries[i].vddc < *min)
2646 *min = table->entries[i].vddc;
2647 }
2648
2649 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2650 return -EINVAL;
2651
2652 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2653
2654 if (v0_loadline > 0xFFFFUL)
2655 return -EINVAL;
2656
2657 *min = (u16)v0_loadline;
2658
2659 if ((*min > *max) || (*max == 0) || (*min == 0))
2660 return -EINVAL;
2661
2662 return 0;
2663}
2664
2665static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2666{
2667 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2668 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2669}
2670
2671static int si_init_dte_leakage_table(struct amdgpu_device *adev,
2672 PP_SIslands_CacConfig *cac_tables,
2673 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2674 u16 t0, u16 t_step)
2675{
2676 struct si_power_info *si_pi = si_get_pi(adev);
2677 u32 leakage;
2678 unsigned int i, j;
2679 s32 t;
2680 u32 smc_leakage;
2681 u32 scaling_factor;
2682 u16 voltage;
2683
2684 scaling_factor = si_get_smc_power_scaling_factor(adev);
2685
2686 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2687 t = (1000 * (i * t_step + t0));
2688
2689 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2690 voltage = vddc_max - (vddc_step * j);
2691
2692 si_calculate_leakage_for_v_and_t(adev,
2693 &si_pi->powertune_data->leakage_coefficients,
2694 voltage,
2695 t,
2696 si_pi->dyn_powertune_data.cac_leakage,
2697 &leakage);
2698
2699 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2700
2701 if (smc_leakage > 0xFFFF)
2702 smc_leakage = 0xFFFF;
2703
2704 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2705 cpu_to_be16((u16)smc_leakage);
2706 }
2707 }
2708 return 0;
2709}
2710
2711static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
2712 PP_SIslands_CacConfig *cac_tables,
2713 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2714{
2715 struct si_power_info *si_pi = si_get_pi(adev);
2716 u32 leakage;
2717 unsigned int i, j;
2718 u32 smc_leakage;
2719 u32 scaling_factor;
2720 u16 voltage;
2721
2722 scaling_factor = si_get_smc_power_scaling_factor(adev);
2723
2724 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2725 voltage = vddc_max - (vddc_step * j);
2726
2727 si_calculate_leakage_for_v(adev,
2728 &si_pi->powertune_data->leakage_coefficients,
2729 si_pi->powertune_data->fixed_kt,
2730 voltage,
2731 si_pi->dyn_powertune_data.cac_leakage,
2732 &leakage);
2733
2734 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2735
2736 if (smc_leakage > 0xFFFF)
2737 smc_leakage = 0xFFFF;
2738
2739 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2740 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2741 cpu_to_be16((u16)smc_leakage);
2742 }
2743 return 0;
2744}
2745
2746static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
2747{
2748 struct ni_power_info *ni_pi = ni_get_pi(adev);
2749 struct si_power_info *si_pi = si_get_pi(adev);
2750 PP_SIslands_CacConfig *cac_tables = NULL;
2751 u16 vddc_max, vddc_min, vddc_step;
2752 u16 t0, t_step;
2753 u32 load_line_slope, reg;
2754 int ret = 0;
2755 u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
2756
2757 if (ni_pi->enable_cac == false)
2758 return 0;
2759
2760 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2761 if (!cac_tables)
2762 return -ENOMEM;
2763
2764 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2765 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2766 WREG32(CG_CAC_CTRL, reg);
2767
2768 si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
2769 si_pi->dyn_powertune_data.dc_pwr_value =
2770 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2771 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
2772 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2773
2774 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2775
2776 ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
2777 if (ret)
2778 goto done_free;
2779
2780 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2781 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2782 t_step = 4;
2783 t0 = 60;
2784
2785 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2786 ret = si_init_dte_leakage_table(adev, cac_tables,
2787 vddc_max, vddc_min, vddc_step,
2788 t0, t_step);
2789 else
2790 ret = si_init_simplified_leakage_table(adev, cac_tables,
2791 vddc_max, vddc_min, vddc_step);
2792 if (ret)
2793 goto done_free;
2794
2795 load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2796
2797 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2798 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2799 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2800 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2801 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2802 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2803 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2804 cac_tables->calculation_repeats = cpu_to_be32(2);
2805 cac_tables->dc_cac = cpu_to_be32(0);
2806 cac_tables->log2_PG_LKG_SCALE = 12;
2807 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2808 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2809 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2810
Alex Deucher6861c832016-09-13 00:06:07 -04002811 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
2812 (u8 *)cac_tables,
2813 sizeof(PP_SIslands_CacConfig),
2814 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002815
2816 if (ret)
2817 goto done_free;
2818
2819 ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2820
2821done_free:
2822 if (ret) {
2823 ni_pi->enable_cac = false;
2824 ni_pi->enable_power_containment = false;
2825 }
2826
2827 kfree(cac_tables);
2828
Tom St Denisad2473a2016-09-07 08:42:41 -04002829 return ret;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002830}
2831
2832static int si_program_cac_config_registers(struct amdgpu_device *adev,
2833 const struct si_cac_config_reg *cac_config_regs)
2834{
2835 const struct si_cac_config_reg *config_regs = cac_config_regs;
2836 u32 data = 0, offset;
2837
2838 if (!config_regs)
2839 return -EINVAL;
2840
2841 while (config_regs->offset != 0xFFFFFFFF) {
2842 switch (config_regs->type) {
2843 case SISLANDS_CACCONFIG_CGIND:
2844 offset = SMC_CG_IND_START + config_regs->offset;
2845 if (offset < SMC_CG_IND_END)
2846 data = RREG32_SMC(offset);
2847 break;
2848 default:
2849 data = RREG32(config_regs->offset);
2850 break;
2851 }
2852
2853 data &= ~config_regs->mask;
2854 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2855
2856 switch (config_regs->type) {
2857 case SISLANDS_CACCONFIG_CGIND:
2858 offset = SMC_CG_IND_START + config_regs->offset;
2859 if (offset < SMC_CG_IND_END)
2860 WREG32_SMC(offset, data);
2861 break;
2862 default:
2863 WREG32(config_regs->offset, data);
2864 break;
2865 }
2866 config_regs++;
2867 }
2868 return 0;
2869}
2870
2871static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
2872{
2873 struct ni_power_info *ni_pi = ni_get_pi(adev);
2874 struct si_power_info *si_pi = si_get_pi(adev);
2875 int ret;
2876
2877 if ((ni_pi->enable_cac == false) ||
2878 (ni_pi->cac_configuration_required == false))
2879 return 0;
2880
2881 ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
2882 if (ret)
2883 return ret;
2884 ret = si_program_cac_config_registers(adev, si_pi->cac_override);
2885 if (ret)
2886 return ret;
2887 ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
2888 if (ret)
2889 return ret;
2890
2891 return 0;
2892}
2893
2894static int si_enable_smc_cac(struct amdgpu_device *adev,
2895 struct amdgpu_ps *amdgpu_new_state,
2896 bool enable)
2897{
2898 struct ni_power_info *ni_pi = ni_get_pi(adev);
2899 struct si_power_info *si_pi = si_get_pi(adev);
2900 PPSMC_Result smc_result;
2901 int ret = 0;
2902
2903 if (ni_pi->enable_cac) {
2904 if (enable) {
2905 if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
2906 if (ni_pi->support_cac_long_term_average) {
Alex Deucher6861c832016-09-13 00:06:07 -04002907 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002908 if (smc_result != PPSMC_Result_OK)
2909 ni_pi->support_cac_long_term_average = false;
2910 }
2911
Alex Deucher6861c832016-09-13 00:06:07 -04002912 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002913 if (smc_result != PPSMC_Result_OK) {
2914 ret = -EINVAL;
2915 ni_pi->cac_enabled = false;
2916 } else {
2917 ni_pi->cac_enabled = true;
2918 }
2919
2920 if (si_pi->enable_dte) {
Alex Deucher6861c832016-09-13 00:06:07 -04002921 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002922 if (smc_result != PPSMC_Result_OK)
2923 ret = -EINVAL;
2924 }
2925 }
2926 } else if (ni_pi->cac_enabled) {
2927 if (si_pi->enable_dte)
Alex Deucher6861c832016-09-13 00:06:07 -04002928 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002929
Alex Deucher6861c832016-09-13 00:06:07 -04002930 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002931
2932 ni_pi->cac_enabled = false;
2933
2934 if (ni_pi->support_cac_long_term_average)
Alex Deucher6861c832016-09-13 00:06:07 -04002935 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002936 }
2937 }
2938 return ret;
2939}
2940
2941static int si_init_smc_spll_table(struct amdgpu_device *adev)
2942{
2943 struct ni_power_info *ni_pi = ni_get_pi(adev);
2944 struct si_power_info *si_pi = si_get_pi(adev);
2945 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2946 SISLANDS_SMC_SCLK_VALUE sclk_params;
2947 u32 fb_div, p_div;
2948 u32 clk_s, clk_v;
2949 u32 sclk = 0;
2950 int ret = 0;
2951 u32 tmp;
2952 int i;
2953
2954 if (si_pi->spll_table_start == 0)
2955 return -EINVAL;
2956
2957 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2958 if (spll_table == NULL)
2959 return -ENOMEM;
2960
2961 for (i = 0; i < 256; i++) {
2962 ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
2963 if (ret)
2964 break;
2965 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2966 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2967 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2968 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2969
2970 fb_div &= ~0x00001FFF;
2971 fb_div >>= 1;
2972 clk_v >>= 6;
2973
2974 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2975 ret = -EINVAL;
2976 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2977 ret = -EINVAL;
2978 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2979 ret = -EINVAL;
2980 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2981 ret = -EINVAL;
2982
2983 if (ret)
2984 break;
2985
2986 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2987 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2988 spll_table->freq[i] = cpu_to_be32(tmp);
2989
2990 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2991 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2992 spll_table->ss[i] = cpu_to_be32(tmp);
2993
2994 sclk += 512;
2995 }
2996
2997
2998 if (!ret)
Alex Deucher6861c832016-09-13 00:06:07 -04002999 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
3000 (u8 *)spll_table,
3001 sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
3002 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003003
3004 if (ret)
3005 ni_pi->enable_power_containment = false;
3006
3007 kfree(spll_table);
3008
3009 return ret;
3010}
3011
3012struct si_dpm_quirk {
3013 u32 chip_vendor;
3014 u32 chip_device;
3015 u32 subsys_vendor;
3016 u32 subsys_device;
3017 u32 max_sclk;
3018 u32 max_mclk;
3019};
3020
3021/* cards with dpm stability problems */
3022static struct si_dpm_quirk si_dpm_quirk_list[] = {
3023 /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
3024 { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
3025 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
3026 { PCI_VENDOR_ID_ATI, 0x6810, 0x174b, 0xe271, 85000, 90000 },
3027 { PCI_VENDOR_ID_ATI, 0x6811, 0x1462, 0x2015, 0, 120000 },
3028 { PCI_VENDOR_ID_ATI, 0x6811, 0x1043, 0x2015, 0, 120000 },
3029 { 0, 0, 0, 0 },
3030};
3031
3032static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
3033 u16 vce_voltage)
3034{
3035 u16 highest_leakage = 0;
3036 struct si_power_info *si_pi = si_get_pi(adev);
3037 int i;
3038
3039 for (i = 0; i < si_pi->leakage_voltage.count; i++){
3040 if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
3041 highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
3042 }
3043
3044 if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
3045 return highest_leakage;
3046
3047 return vce_voltage;
3048}
3049
3050static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
3051 u32 evclk, u32 ecclk, u16 *voltage)
3052{
3053 u32 i;
3054 int ret = -EINVAL;
3055 struct amdgpu_vce_clock_voltage_dependency_table *table =
3056 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
3057
3058 if (((evclk == 0) && (ecclk == 0)) ||
3059 (table && (table->count == 0))) {
3060 *voltage = 0;
3061 return 0;
3062 }
3063
3064 for (i = 0; i < table->count; i++) {
3065 if ((evclk <= table->entries[i].evclk) &&
3066 (ecclk <= table->entries[i].ecclk)) {
3067 *voltage = table->entries[i].v;
3068 ret = 0;
3069 break;
3070 }
3071 }
3072
3073 /* if no match return the highest voltage */
3074 if (ret)
3075 *voltage = table->entries[table->count - 1].v;
3076
3077 *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
3078
3079 return ret;
3080}
3081
3082static bool si_dpm_vblank_too_short(struct amdgpu_device *adev)
3083{
3084
Tom St Denis77d318a2016-09-06 09:45:43 -04003085 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
3086 /* we never hit the non-gddr5 limit so disable it */
3087 u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003088
Tom St Denis77d318a2016-09-06 09:45:43 -04003089 if (vblank_time < switch_limit)
3090 return true;
3091 else
3092 return false;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003093
3094}
3095
3096static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
3097 u32 arb_freq_src, u32 arb_freq_dest)
3098{
3099 u32 mc_arb_dram_timing;
3100 u32 mc_arb_dram_timing2;
3101 u32 burst_time;
3102 u32 mc_cg_config;
3103
3104 switch (arb_freq_src) {
Tom St Denis77d318a2016-09-06 09:45:43 -04003105 case MC_CG_ARB_FREQ_F0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003106 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
3107 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
3108 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
3109 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003110 case MC_CG_ARB_FREQ_F1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003111 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
3112 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
3113 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
3114 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003115 case MC_CG_ARB_FREQ_F2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003116 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
3117 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
3118 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
3119 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003120 case MC_CG_ARB_FREQ_F3:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003121 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
3122 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
3123 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
3124 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003125 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003126 return -EINVAL;
3127 }
3128
3129 switch (arb_freq_dest) {
Tom St Denis77d318a2016-09-06 09:45:43 -04003130 case MC_CG_ARB_FREQ_F0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003131 WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
3132 WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
3133 WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
3134 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003135 case MC_CG_ARB_FREQ_F1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003136 WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
3137 WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
3138 WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
3139 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003140 case MC_CG_ARB_FREQ_F2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003141 WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
3142 WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
3143 WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
3144 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003145 case MC_CG_ARB_FREQ_F3:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003146 WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
3147 WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
3148 WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
3149 break;
3150 default:
3151 return -EINVAL;
3152 }
3153
3154 mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
3155 WREG32(MC_CG_CONFIG, mc_cg_config);
3156 WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
3157
3158 return 0;
3159}
3160
3161static void ni_update_current_ps(struct amdgpu_device *adev,
3162 struct amdgpu_ps *rps)
3163{
Tom St Denis77d318a2016-09-06 09:45:43 -04003164 struct si_ps *new_ps = si_get_ps(rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003165 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
Tom St Denis77d318a2016-09-06 09:45:43 -04003166 struct ni_power_info *ni_pi = ni_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003167
3168 eg_pi->current_rps = *rps;
3169 ni_pi->current_ps = *new_ps;
3170 eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
3171}
3172
3173static void ni_update_requested_ps(struct amdgpu_device *adev,
3174 struct amdgpu_ps *rps)
3175{
Tom St Denis77d318a2016-09-06 09:45:43 -04003176 struct si_ps *new_ps = si_get_ps(rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003177 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
Tom St Denis77d318a2016-09-06 09:45:43 -04003178 struct ni_power_info *ni_pi = ni_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003179
3180 eg_pi->requested_rps = *rps;
3181 ni_pi->requested_ps = *new_ps;
3182 eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
3183}
3184
3185static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
3186 struct amdgpu_ps *new_ps,
3187 struct amdgpu_ps *old_ps)
3188{
Tom St Denis77d318a2016-09-06 09:45:43 -04003189 struct si_ps *new_state = si_get_ps(new_ps);
3190 struct si_ps *current_state = si_get_ps(old_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003191
3192 if ((new_ps->vclk == old_ps->vclk) &&
3193 (new_ps->dclk == old_ps->dclk))
3194 return;
3195
3196 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
3197 current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3198 return;
3199
3200 amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3201}
3202
3203static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
3204 struct amdgpu_ps *new_ps,
3205 struct amdgpu_ps *old_ps)
3206{
Tom St Denis77d318a2016-09-06 09:45:43 -04003207 struct si_ps *new_state = si_get_ps(new_ps);
3208 struct si_ps *current_state = si_get_ps(old_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003209
3210 if ((new_ps->vclk == old_ps->vclk) &&
3211 (new_ps->dclk == old_ps->dclk))
3212 return;
3213
3214 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
3215 current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3216 return;
3217
3218 amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3219}
3220
3221static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
3222{
Tom St Denis77d318a2016-09-06 09:45:43 -04003223 unsigned int i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003224
Tom St Denis77d318a2016-09-06 09:45:43 -04003225 for (i = 0; i < table->count; i++)
3226 if (voltage <= table->entries[i].value)
3227 return table->entries[i].value;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003228
Tom St Denis77d318a2016-09-06 09:45:43 -04003229 return table->entries[table->count - 1].value;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003230}
3231
3232static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
Tom St Denis77d318a2016-09-06 09:45:43 -04003233 u32 max_clock, u32 requested_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003234{
Tom St Denis77d318a2016-09-06 09:45:43 -04003235 unsigned int i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003236
Tom St Denis77d318a2016-09-06 09:45:43 -04003237 if ((clocks == NULL) || (clocks->count == 0))
3238 return (requested_clock < max_clock) ? requested_clock : max_clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003239
Tom St Denis77d318a2016-09-06 09:45:43 -04003240 for (i = 0; i < clocks->count; i++) {
3241 if (clocks->values[i] >= requested_clock)
3242 return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
3243 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003244
Tom St Denis77d318a2016-09-06 09:45:43 -04003245 return (clocks->values[clocks->count - 1] < max_clock) ?
3246 clocks->values[clocks->count - 1] : max_clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003247}
3248
3249static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003250 u32 max_mclk, u32 requested_mclk)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003251{
Tom St Denis77d318a2016-09-06 09:45:43 -04003252 return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
3253 max_mclk, requested_mclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003254}
3255
3256static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003257 u32 max_sclk, u32 requested_sclk)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003258{
Tom St Denis77d318a2016-09-06 09:45:43 -04003259 return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
3260 max_sclk, requested_sclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003261}
3262
Alex Deuchera1047772016-09-12 23:46:06 -04003263static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
3264 u32 *max_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003265{
Tom St Denis77d318a2016-09-06 09:45:43 -04003266 u32 i, clock = 0;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003267
Tom St Denis77d318a2016-09-06 09:45:43 -04003268 if ((table == NULL) || (table->count == 0)) {
3269 *max_clock = clock;
3270 return;
3271 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003272
Tom St Denis77d318a2016-09-06 09:45:43 -04003273 for (i = 0; i < table->count; i++) {
3274 if (clock < table->entries[i].clk)
3275 clock = table->entries[i].clk;
3276 }
3277 *max_clock = clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003278}
3279
3280static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
Tom St Denis77d318a2016-09-06 09:45:43 -04003281 u32 clock, u16 max_voltage, u16 *voltage)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003282{
Tom St Denis77d318a2016-09-06 09:45:43 -04003283 u32 i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003284
Tom St Denis77d318a2016-09-06 09:45:43 -04003285 if ((table == NULL) || (table->count == 0))
3286 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003287
Tom St Denis77d318a2016-09-06 09:45:43 -04003288 for (i= 0; i < table->count; i++) {
3289 if (clock <= table->entries[i].clk) {
3290 if (*voltage < table->entries[i].v)
3291 *voltage = (u16)((table->entries[i].v < max_voltage) ?
3292 table->entries[i].v : max_voltage);
3293 return;
3294 }
3295 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003296
Tom St Denis77d318a2016-09-06 09:45:43 -04003297 *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003298}
3299
3300static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003301 const struct amdgpu_clock_and_voltage_limits *max_limits,
3302 struct rv7xx_pl *pl)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003303{
3304
Tom St Denis77d318a2016-09-06 09:45:43 -04003305 if ((pl->mclk == 0) || (pl->sclk == 0))
3306 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003307
Tom St Denis77d318a2016-09-06 09:45:43 -04003308 if (pl->mclk == pl->sclk)
3309 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003310
Tom St Denis77d318a2016-09-06 09:45:43 -04003311 if (pl->mclk > pl->sclk) {
3312 if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
3313 pl->sclk = btc_get_valid_sclk(adev,
3314 max_limits->sclk,
3315 (pl->mclk +
3316 (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
3317 adev->pm.dpm.dyn_state.mclk_sclk_ratio);
3318 } else {
3319 if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
3320 pl->mclk = btc_get_valid_mclk(adev,
3321 max_limits->mclk,
3322 pl->sclk -
3323 adev->pm.dpm.dyn_state.sclk_mclk_delta);
3324 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003325}
3326
3327static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003328 u16 max_vddc, u16 max_vddci,
3329 u16 *vddc, u16 *vddci)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003330{
Tom St Denis77d318a2016-09-06 09:45:43 -04003331 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
3332 u16 new_voltage;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003333
Tom St Denis77d318a2016-09-06 09:45:43 -04003334 if ((0 == *vddc) || (0 == *vddci))
3335 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003336
Tom St Denis77d318a2016-09-06 09:45:43 -04003337 if (*vddc > *vddci) {
3338 if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3339 new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
3340 (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3341 *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
3342 }
3343 } else {
3344 if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3345 new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
3346 (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3347 *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
3348 }
3349 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003350}
3351
3352static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
3353 u32 sys_mask,
3354 enum amdgpu_pcie_gen asic_gen,
3355 enum amdgpu_pcie_gen default_gen)
3356{
3357 switch (asic_gen) {
3358 case AMDGPU_PCIE_GEN1:
3359 return AMDGPU_PCIE_GEN1;
3360 case AMDGPU_PCIE_GEN2:
3361 return AMDGPU_PCIE_GEN2;
3362 case AMDGPU_PCIE_GEN3:
3363 return AMDGPU_PCIE_GEN3;
3364 default:
3365 if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
3366 return AMDGPU_PCIE_GEN3;
3367 else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
3368 return AMDGPU_PCIE_GEN2;
3369 else
3370 return AMDGPU_PCIE_GEN1;
3371 }
3372 return AMDGPU_PCIE_GEN1;
3373}
3374
3375static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
3376 u32 *p, u32 *u)
3377{
3378 u32 b_c = 0;
3379 u32 i_c;
3380 u32 tmp;
3381
3382 i_c = (i * r_c) / 100;
3383 tmp = i_c >> p_b;
3384
3385 while (tmp) {
3386 b_c++;
3387 tmp >>= 1;
3388 }
3389
3390 *u = (b_c + 1) / 2;
3391 *p = i_c / (1 << (2 * (*u)));
3392}
3393
3394static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
3395{
3396 u32 k, a, ah, al;
3397 u32 t1;
3398
3399 if ((fl == 0) || (fh == 0) || (fl > fh))
3400 return -EINVAL;
3401
3402 k = (100 * fh) / fl;
3403 t1 = (t * (k - 100));
3404 a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
3405 a = (a + 5) / 10;
3406 ah = ((a * t) + 5000) / 10000;
3407 al = a - ah;
3408
3409 *th = t - ah;
3410 *tl = t + al;
3411
3412 return 0;
3413}
3414
3415static bool r600_is_uvd_state(u32 class, u32 class2)
3416{
3417 if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
3418 return true;
3419 if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
3420 return true;
3421 if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
3422 return true;
3423 if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
3424 return true;
3425 if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
3426 return true;
3427 return false;
3428}
3429
3430static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
3431{
3432 return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
3433}
3434
3435static void rv770_get_max_vddc(struct amdgpu_device *adev)
3436{
3437 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3438 u16 vddc;
3439
3440 if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
3441 pi->max_vddc = 0;
3442 else
3443 pi->max_vddc = vddc;
3444}
3445
3446static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
3447{
3448 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3449 struct amdgpu_atom_ss ss;
3450
3451 pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3452 ASIC_INTERNAL_ENGINE_SS, 0);
3453 pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3454 ASIC_INTERNAL_MEMORY_SS, 0);
3455
3456 if (pi->sclk_ss || pi->mclk_ss)
3457 pi->dynamic_ss = true;
3458 else
3459 pi->dynamic_ss = false;
3460}
3461
3462
3463static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
3464 struct amdgpu_ps *rps)
3465{
3466 struct si_ps *ps = si_get_ps(rps);
3467 struct amdgpu_clock_and_voltage_limits *max_limits;
3468 bool disable_mclk_switching = false;
3469 bool disable_sclk_switching = false;
3470 u32 mclk, sclk;
3471 u16 vddc, vddci, min_vce_voltage = 0;
3472 u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
3473 u32 max_sclk = 0, max_mclk = 0;
3474 int i;
3475 struct si_dpm_quirk *p = si_dpm_quirk_list;
3476
3477 /* Apply dpm quirks */
3478 while (p && p->chip_device != 0) {
3479 if (adev->pdev->vendor == p->chip_vendor &&
3480 adev->pdev->device == p->chip_device &&
3481 adev->pdev->subsystem_vendor == p->subsys_vendor &&
3482 adev->pdev->subsystem_device == p->subsys_device) {
3483 max_sclk = p->max_sclk;
3484 max_mclk = p->max_mclk;
3485 break;
3486 }
3487 ++p;
3488 }
3489
3490 if (rps->vce_active) {
3491 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
3492 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
3493 si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
3494 &min_vce_voltage);
3495 } else {
3496 rps->evclk = 0;
3497 rps->ecclk = 0;
3498 }
3499
3500 if ((adev->pm.dpm.new_active_crtc_count > 1) ||
3501 si_dpm_vblank_too_short(adev))
3502 disable_mclk_switching = true;
3503
3504 if (rps->vclk || rps->dclk) {
3505 disable_mclk_switching = true;
3506 disable_sclk_switching = true;
3507 }
3508
3509 if (adev->pm.dpm.ac_power)
3510 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3511 else
3512 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3513
3514 for (i = ps->performance_level_count - 2; i >= 0; i--) {
3515 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3516 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3517 }
3518 if (adev->pm.dpm.ac_power == false) {
3519 for (i = 0; i < ps->performance_level_count; i++) {
3520 if (ps->performance_levels[i].mclk > max_limits->mclk)
3521 ps->performance_levels[i].mclk = max_limits->mclk;
3522 if (ps->performance_levels[i].sclk > max_limits->sclk)
3523 ps->performance_levels[i].sclk = max_limits->sclk;
3524 if (ps->performance_levels[i].vddc > max_limits->vddc)
3525 ps->performance_levels[i].vddc = max_limits->vddc;
3526 if (ps->performance_levels[i].vddci > max_limits->vddci)
3527 ps->performance_levels[i].vddci = max_limits->vddci;
3528 }
3529 }
3530
3531 /* limit clocks to max supported clocks based on voltage dependency tables */
3532 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3533 &max_sclk_vddc);
3534 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3535 &max_mclk_vddci);
3536 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3537 &max_mclk_vddc);
3538
3539 for (i = 0; i < ps->performance_level_count; i++) {
3540 if (max_sclk_vddc) {
3541 if (ps->performance_levels[i].sclk > max_sclk_vddc)
3542 ps->performance_levels[i].sclk = max_sclk_vddc;
3543 }
3544 if (max_mclk_vddci) {
3545 if (ps->performance_levels[i].mclk > max_mclk_vddci)
3546 ps->performance_levels[i].mclk = max_mclk_vddci;
3547 }
3548 if (max_mclk_vddc) {
3549 if (ps->performance_levels[i].mclk > max_mclk_vddc)
3550 ps->performance_levels[i].mclk = max_mclk_vddc;
3551 }
3552 if (max_mclk) {
3553 if (ps->performance_levels[i].mclk > max_mclk)
3554 ps->performance_levels[i].mclk = max_mclk;
3555 }
3556 if (max_sclk) {
3557 if (ps->performance_levels[i].sclk > max_sclk)
3558 ps->performance_levels[i].sclk = max_sclk;
3559 }
3560 }
3561
3562 /* XXX validate the min clocks required for display */
3563
3564 if (disable_mclk_switching) {
3565 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
3566 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3567 } else {
3568 mclk = ps->performance_levels[0].mclk;
3569 vddci = ps->performance_levels[0].vddci;
3570 }
3571
3572 if (disable_sclk_switching) {
3573 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3574 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3575 } else {
3576 sclk = ps->performance_levels[0].sclk;
3577 vddc = ps->performance_levels[0].vddc;
3578 }
3579
3580 if (rps->vce_active) {
3581 if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
3582 sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
3583 if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
3584 mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
3585 }
3586
3587 /* adjusted low state */
3588 ps->performance_levels[0].sclk = sclk;
3589 ps->performance_levels[0].mclk = mclk;
3590 ps->performance_levels[0].vddc = vddc;
3591 ps->performance_levels[0].vddci = vddci;
3592
3593 if (disable_sclk_switching) {
3594 sclk = ps->performance_levels[0].sclk;
3595 for (i = 1; i < ps->performance_level_count; i++) {
3596 if (sclk < ps->performance_levels[i].sclk)
3597 sclk = ps->performance_levels[i].sclk;
3598 }
3599 for (i = 0; i < ps->performance_level_count; i++) {
3600 ps->performance_levels[i].sclk = sclk;
3601 ps->performance_levels[i].vddc = vddc;
3602 }
3603 } else {
3604 for (i = 1; i < ps->performance_level_count; i++) {
3605 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3606 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3607 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3608 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3609 }
3610 }
3611
3612 if (disable_mclk_switching) {
3613 mclk = ps->performance_levels[0].mclk;
3614 for (i = 1; i < ps->performance_level_count; i++) {
3615 if (mclk < ps->performance_levels[i].mclk)
3616 mclk = ps->performance_levels[i].mclk;
3617 }
3618 for (i = 0; i < ps->performance_level_count; i++) {
3619 ps->performance_levels[i].mclk = mclk;
3620 ps->performance_levels[i].vddci = vddci;
3621 }
3622 } else {
3623 for (i = 1; i < ps->performance_level_count; i++) {
3624 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3625 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3626 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3627 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3628 }
3629 }
3630
Tom St Denis77d318a2016-09-06 09:45:43 -04003631 for (i = 0; i < ps->performance_level_count; i++)
3632 btc_adjust_clock_combinations(adev, max_limits,
3633 &ps->performance_levels[i]);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003634
3635 for (i = 0; i < ps->performance_level_count; i++) {
3636 if (ps->performance_levels[i].vddc < min_vce_voltage)
3637 ps->performance_levels[i].vddc = min_vce_voltage;
3638 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3639 ps->performance_levels[i].sclk,
3640 max_limits->vddc, &ps->performance_levels[i].vddc);
3641 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3642 ps->performance_levels[i].mclk,
3643 max_limits->vddci, &ps->performance_levels[i].vddci);
3644 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3645 ps->performance_levels[i].mclk,
3646 max_limits->vddc, &ps->performance_levels[i].vddc);
3647 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3648 adev->clock.current_dispclk,
3649 max_limits->vddc, &ps->performance_levels[i].vddc);
3650 }
3651
3652 for (i = 0; i < ps->performance_level_count; i++) {
3653 btc_apply_voltage_delta_rules(adev,
3654 max_limits->vddc, max_limits->vddci,
3655 &ps->performance_levels[i].vddc,
3656 &ps->performance_levels[i].vddci);
3657 }
3658
3659 ps->dc_compatible = true;
3660 for (i = 0; i < ps->performance_level_count; i++) {
3661 if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3662 ps->dc_compatible = false;
3663 }
3664}
3665
3666#if 0
3667static int si_read_smc_soft_register(struct amdgpu_device *adev,
3668 u16 reg_offset, u32 *value)
3669{
3670 struct si_power_info *si_pi = si_get_pi(adev);
3671
Alex Deucher6861c832016-09-13 00:06:07 -04003672 return amdgpu_si_read_smc_sram_dword(adev,
3673 si_pi->soft_regs_start + reg_offset, value,
3674 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003675}
3676#endif
3677
3678static int si_write_smc_soft_register(struct amdgpu_device *adev,
3679 u16 reg_offset, u32 value)
3680{
3681 struct si_power_info *si_pi = si_get_pi(adev);
3682
Alex Deucher6861c832016-09-13 00:06:07 -04003683 return amdgpu_si_write_smc_sram_dword(adev,
3684 si_pi->soft_regs_start + reg_offset,
3685 value, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003686}
3687
3688static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
3689{
3690 bool ret = false;
3691 u32 tmp, width, row, column, bank, density;
3692 bool is_memory_gddr5, is_special;
3693
3694 tmp = RREG32(MC_SEQ_MISC0);
3695 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3696 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3697 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3698
3699 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3700 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3701
3702 tmp = RREG32(MC_ARB_RAMCFG);
3703 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3704 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3705 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3706
3707 density = (1 << (row + column - 20 + bank)) * width;
3708
3709 if ((adev->pdev->device == 0x6819) &&
3710 is_memory_gddr5 && is_special && (density == 0x400))
3711 ret = true;
3712
3713 return ret;
3714}
3715
3716static void si_get_leakage_vddc(struct amdgpu_device *adev)
3717{
3718 struct si_power_info *si_pi = si_get_pi(adev);
3719 u16 vddc, count = 0;
3720 int i, ret;
3721
3722 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3723 ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3724
3725 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3726 si_pi->leakage_voltage.entries[count].voltage = vddc;
3727 si_pi->leakage_voltage.entries[count].leakage_index =
3728 SISLANDS_LEAKAGE_INDEX0 + i;
3729 count++;
3730 }
3731 }
3732 si_pi->leakage_voltage.count = count;
3733}
3734
3735static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
3736 u32 index, u16 *leakage_voltage)
3737{
3738 struct si_power_info *si_pi = si_get_pi(adev);
3739 int i;
3740
3741 if (leakage_voltage == NULL)
3742 return -EINVAL;
3743
3744 if ((index & 0xff00) != 0xff00)
3745 return -EINVAL;
3746
3747 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3748 return -EINVAL;
3749
3750 if (index < SISLANDS_LEAKAGE_INDEX0)
3751 return -EINVAL;
3752
3753 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3754 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3755 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3756 return 0;
3757 }
3758 }
3759 return -EAGAIN;
3760}
3761
3762static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
3763{
3764 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3765 bool want_thermal_protection;
3766 enum amdgpu_dpm_event_src dpm_event_src;
3767
3768 switch (sources) {
3769 case 0:
3770 default:
3771 want_thermal_protection = false;
Tom St Denis77d318a2016-09-06 09:45:43 -04003772 break;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003773 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
3774 want_thermal_protection = true;
3775 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
3776 break;
3777 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3778 want_thermal_protection = true;
3779 dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
3780 break;
3781 case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3782 (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3783 want_thermal_protection = true;
3784 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3785 break;
3786 }
3787
3788 if (want_thermal_protection) {
3789 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3790 if (pi->thermal_protection)
3791 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3792 } else {
3793 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3794 }
3795}
3796
3797static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
3798 enum amdgpu_dpm_auto_throttle_src source,
3799 bool enable)
3800{
3801 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3802
3803 if (enable) {
3804 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3805 pi->active_auto_throttle_sources |= 1 << source;
3806 si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3807 }
3808 } else {
3809 if (pi->active_auto_throttle_sources & (1 << source)) {
3810 pi->active_auto_throttle_sources &= ~(1 << source);
3811 si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3812 }
3813 }
3814}
3815
3816static void si_start_dpm(struct amdgpu_device *adev)
3817{
3818 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3819}
3820
3821static void si_stop_dpm(struct amdgpu_device *adev)
3822{
3823 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3824}
3825
3826static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
3827{
3828 if (enable)
3829 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3830 else
3831 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3832
3833}
3834
3835#if 0
3836static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
3837 u32 thermal_level)
3838{
3839 PPSMC_Result ret;
3840
3841 if (thermal_level == 0) {
Alex Deucher6861c832016-09-13 00:06:07 -04003842 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003843 if (ret == PPSMC_Result_OK)
3844 return 0;
3845 else
3846 return -EINVAL;
3847 }
3848 return 0;
3849}
3850
3851static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
3852{
3853 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3854}
3855#endif
3856
3857#if 0
3858static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
3859{
3860 if (ac_power)
Alex Deucher6861c832016-09-13 00:06:07 -04003861 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003862 0 : -EINVAL;
3863
3864 return 0;
3865}
3866#endif
3867
3868static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
3869 PPSMC_Msg msg, u32 parameter)
3870{
3871 WREG32(SMC_SCRATCH0, parameter);
Alex Deucher6861c832016-09-13 00:06:07 -04003872 return amdgpu_si_send_msg_to_smc(adev, msg);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003873}
3874
3875static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
3876{
Alex Deucher6861c832016-09-13 00:06:07 -04003877 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003878 return -EINVAL;
3879
3880 return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3881 0 : -EINVAL;
3882}
3883
3884static int si_dpm_force_performance_level(struct amdgpu_device *adev,
3885 enum amdgpu_dpm_forced_level level)
3886{
3887 struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
3888 struct si_ps *ps = si_get_ps(rps);
3889 u32 levels = ps->performance_level_count;
3890
3891 if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
3892 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3893 return -EINVAL;
3894
3895 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3896 return -EINVAL;
3897 } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
3898 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3899 return -EINVAL;
3900
3901 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
3902 return -EINVAL;
3903 } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
3904 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3905 return -EINVAL;
3906
3907 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3908 return -EINVAL;
3909 }
3910
3911 adev->pm.dpm.forced_level = level;
3912
3913 return 0;
3914}
3915
3916#if 0
3917static int si_set_boot_state(struct amdgpu_device *adev)
3918{
Alex Deucher6861c832016-09-13 00:06:07 -04003919 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003920 0 : -EINVAL;
3921}
3922#endif
3923
3924static int si_set_sw_state(struct amdgpu_device *adev)
3925{
Alex Deucher6861c832016-09-13 00:06:07 -04003926 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003927 0 : -EINVAL;
3928}
3929
3930static int si_halt_smc(struct amdgpu_device *adev)
3931{
Alex Deucher6861c832016-09-13 00:06:07 -04003932 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003933 return -EINVAL;
3934
Alex Deucher6861c832016-09-13 00:06:07 -04003935 return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003936 0 : -EINVAL;
3937}
3938
3939static int si_resume_smc(struct amdgpu_device *adev)
3940{
Alex Deucher6861c832016-09-13 00:06:07 -04003941 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003942 return -EINVAL;
3943
Alex Deucher6861c832016-09-13 00:06:07 -04003944 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003945 0 : -EINVAL;
3946}
3947
3948static void si_dpm_start_smc(struct amdgpu_device *adev)
3949{
Alex Deucher6861c832016-09-13 00:06:07 -04003950 amdgpu_si_program_jump_on_start(adev);
3951 amdgpu_si_start_smc(adev);
3952 amdgpu_si_smc_clock(adev, true);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003953}
3954
3955static void si_dpm_stop_smc(struct amdgpu_device *adev)
3956{
Alex Deucher6861c832016-09-13 00:06:07 -04003957 amdgpu_si_reset_smc(adev);
3958 amdgpu_si_smc_clock(adev, false);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003959}
3960
3961static int si_process_firmware_header(struct amdgpu_device *adev)
3962{
3963 struct si_power_info *si_pi = si_get_pi(adev);
3964 u32 tmp;
3965 int ret;
3966
Alex Deucher6861c832016-09-13 00:06:07 -04003967 ret = amdgpu_si_read_smc_sram_dword(adev,
3968 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3969 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3970 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003971 if (ret)
3972 return ret;
3973
Tom St Denis77d318a2016-09-06 09:45:43 -04003974 si_pi->state_table_start = tmp;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003975
Alex Deucher6861c832016-09-13 00:06:07 -04003976 ret = amdgpu_si_read_smc_sram_dword(adev,
3977 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3978 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3979 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003980 if (ret)
3981 return ret;
3982
3983 si_pi->soft_regs_start = tmp;
3984
Alex Deucher6861c832016-09-13 00:06:07 -04003985 ret = amdgpu_si_read_smc_sram_dword(adev,
3986 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3987 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3988 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003989 if (ret)
3990 return ret;
3991
3992 si_pi->mc_reg_table_start = tmp;
3993
Alex Deucher6861c832016-09-13 00:06:07 -04003994 ret = amdgpu_si_read_smc_sram_dword(adev,
3995 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3996 SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3997 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003998 if (ret)
3999 return ret;
4000
4001 si_pi->fan_table_start = tmp;
4002
Alex Deucher6861c832016-09-13 00:06:07 -04004003 ret = amdgpu_si_read_smc_sram_dword(adev,
4004 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4005 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
4006 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004007 if (ret)
4008 return ret;
4009
4010 si_pi->arb_table_start = tmp;
4011
Alex Deucher6861c832016-09-13 00:06:07 -04004012 ret = amdgpu_si_read_smc_sram_dword(adev,
4013 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4014 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
4015 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004016 if (ret)
4017 return ret;
4018
4019 si_pi->cac_table_start = tmp;
4020
Alex Deucher6861c832016-09-13 00:06:07 -04004021 ret = amdgpu_si_read_smc_sram_dword(adev,
4022 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4023 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
4024 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004025 if (ret)
4026 return ret;
4027
4028 si_pi->dte_table_start = tmp;
4029
Alex Deucher6861c832016-09-13 00:06:07 -04004030 ret = amdgpu_si_read_smc_sram_dword(adev,
4031 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4032 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
4033 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004034 if (ret)
4035 return ret;
4036
4037 si_pi->spll_table_start = tmp;
4038
Alex Deucher6861c832016-09-13 00:06:07 -04004039 ret = amdgpu_si_read_smc_sram_dword(adev,
4040 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4041 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
4042 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004043 if (ret)
4044 return ret;
4045
4046 si_pi->papm_cfg_table_start = tmp;
4047
4048 return ret;
4049}
4050
4051static void si_read_clock_registers(struct amdgpu_device *adev)
4052{
4053 struct si_power_info *si_pi = si_get_pi(adev);
4054
4055 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
4056 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
4057 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
4058 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
4059 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
4060 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
4061 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
4062 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
4063 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
4064 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
4065 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
4066 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
4067 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
4068 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
4069 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
4070}
4071
4072static void si_enable_thermal_protection(struct amdgpu_device *adev,
4073 bool enable)
4074{
4075 if (enable)
4076 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
4077 else
4078 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
4079}
4080
4081static void si_enable_acpi_power_management(struct amdgpu_device *adev)
4082{
4083 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
4084}
4085
4086#if 0
4087static int si_enter_ulp_state(struct amdgpu_device *adev)
4088{
4089 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
4090
4091 udelay(25000);
4092
4093 return 0;
4094}
4095
4096static int si_exit_ulp_state(struct amdgpu_device *adev)
4097{
4098 int i;
4099
4100 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
4101
4102 udelay(7000);
4103
4104 for (i = 0; i < adev->usec_timeout; i++) {
4105 if (RREG32(SMC_RESP_0) == 1)
4106 break;
4107 udelay(1000);
4108 }
4109
4110 return 0;
4111}
4112#endif
4113
4114static int si_notify_smc_display_change(struct amdgpu_device *adev,
4115 bool has_display)
4116{
4117 PPSMC_Msg msg = has_display ?
4118 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
4119
Alex Deucher6861c832016-09-13 00:06:07 -04004120 return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004121 0 : -EINVAL;
4122}
4123
4124static void si_program_response_times(struct amdgpu_device *adev)
4125{
4126 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
4127 u32 vddc_dly, acpi_dly, vbi_dly;
4128 u32 reference_clock;
4129
4130 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
4131
4132 voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
Tom St Denis77d318a2016-09-06 09:45:43 -04004133 backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004134
4135 if (voltage_response_time == 0)
4136 voltage_response_time = 1000;
4137
4138 acpi_delay_time = 15000;
4139 vbi_time_out = 100000;
4140
4141 reference_clock = amdgpu_asic_get_xclk(adev);
4142
4143 vddc_dly = (voltage_response_time * reference_clock) / 100;
4144 acpi_dly = (acpi_delay_time * reference_clock) / 100;
4145 vbi_dly = (vbi_time_out * reference_clock) / 100;
4146
4147 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
4148 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
4149 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
4150 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
4151}
4152
4153static void si_program_ds_registers(struct amdgpu_device *adev)
4154{
4155 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4156 u32 tmp;
4157
4158 /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
4159 if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
4160 tmp = 0x10;
4161 else
4162 tmp = 0x1;
4163
4164 if (eg_pi->sclk_deep_sleep) {
4165 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
4166 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
4167 ~AUTOSCALE_ON_SS_CLEAR);
4168 }
4169}
4170
4171static void si_program_display_gap(struct amdgpu_device *adev)
4172{
4173 u32 tmp, pipe;
4174 int i;
4175
4176 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4177 if (adev->pm.dpm.new_active_crtc_count > 0)
4178 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4179 else
4180 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4181
4182 if (adev->pm.dpm.new_active_crtc_count > 1)
4183 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4184 else
4185 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4186
4187 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4188
4189 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
4190 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
4191
4192 if ((adev->pm.dpm.new_active_crtc_count > 0) &&
4193 (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
4194 /* find the first active crtc */
4195 for (i = 0; i < adev->mode_info.num_crtc; i++) {
4196 if (adev->pm.dpm.new_active_crtcs & (1 << i))
4197 break;
4198 }
4199 if (i == adev->mode_info.num_crtc)
4200 pipe = 0;
4201 else
4202 pipe = i;
4203
4204 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
4205 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
4206 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
4207 }
4208
4209 /* Setting this to false forces the performance state to low if the crtcs are disabled.
4210 * This can be a problem on PowerXpress systems or if you want to use the card
4211 * for offscreen rendering or compute if there are no crtcs enabled.
4212 */
4213 si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
4214}
4215
4216static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
4217{
4218 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4219
4220 if (enable) {
4221 if (pi->sclk_ss)
4222 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
4223 } else {
4224 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
4225 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
4226 }
4227}
4228
4229static void si_setup_bsp(struct amdgpu_device *adev)
4230{
4231 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4232 u32 xclk = amdgpu_asic_get_xclk(adev);
4233
4234 r600_calculate_u_and_p(pi->asi,
4235 xclk,
4236 16,
4237 &pi->bsp,
4238 &pi->bsu);
4239
4240 r600_calculate_u_and_p(pi->pasi,
4241 xclk,
4242 16,
4243 &pi->pbsp,
4244 &pi->pbsu);
4245
4246
4247 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
4248 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
4249
4250 WREG32(CG_BSP, pi->dsp);
4251}
4252
4253static void si_program_git(struct amdgpu_device *adev)
4254{
4255 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
4256}
4257
4258static void si_program_tp(struct amdgpu_device *adev)
4259{
4260 int i;
4261 enum r600_td td = R600_TD_DFLT;
4262
4263 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
4264 WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
4265
4266 if (td == R600_TD_AUTO)
4267 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
4268 else
4269 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
4270
4271 if (td == R600_TD_UP)
4272 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
4273
4274 if (td == R600_TD_DOWN)
4275 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
4276}
4277
4278static void si_program_tpp(struct amdgpu_device *adev)
4279{
4280 WREG32(CG_TPC, R600_TPC_DFLT);
4281}
4282
4283static void si_program_sstp(struct amdgpu_device *adev)
4284{
4285 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
4286}
4287
4288static void si_enable_display_gap(struct amdgpu_device *adev)
4289{
4290 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
4291
4292 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4293 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
4294 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
4295
4296 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
4297 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
4298 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
4299 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4300}
4301
4302static void si_program_vc(struct amdgpu_device *adev)
4303{
4304 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4305
4306 WREG32(CG_FTV, pi->vrc);
4307}
4308
4309static void si_clear_vc(struct amdgpu_device *adev)
4310{
4311 WREG32(CG_FTV, 0);
4312}
4313
Alex Deuchera1047772016-09-12 23:46:06 -04004314static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004315{
4316 u8 mc_para_index;
4317
4318 if (memory_clock < 10000)
4319 mc_para_index = 0;
4320 else if (memory_clock >= 80000)
4321 mc_para_index = 0x0f;
4322 else
4323 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
4324 return mc_para_index;
4325}
4326
Alex Deuchera1047772016-09-12 23:46:06 -04004327static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004328{
4329 u8 mc_para_index;
4330
4331 if (strobe_mode) {
4332 if (memory_clock < 12500)
4333 mc_para_index = 0x00;
4334 else if (memory_clock > 47500)
4335 mc_para_index = 0x0f;
4336 else
4337 mc_para_index = (u8)((memory_clock - 10000) / 2500);
4338 } else {
4339 if (memory_clock < 65000)
4340 mc_para_index = 0x00;
4341 else if (memory_clock > 135000)
4342 mc_para_index = 0x0f;
4343 else
4344 mc_para_index = (u8)((memory_clock - 60000) / 5000);
4345 }
4346 return mc_para_index;
4347}
4348
4349static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
4350{
4351 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4352 bool strobe_mode = false;
4353 u8 result = 0;
4354
4355 if (mclk <= pi->mclk_strobe_mode_threshold)
4356 strobe_mode = true;
4357
4358 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
4359 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
4360 else
4361 result = si_get_ddr3_mclk_frequency_ratio(mclk);
4362
4363 if (strobe_mode)
4364 result |= SISLANDS_SMC_STROBE_ENABLE;
4365
4366 return result;
4367}
4368
4369static int si_upload_firmware(struct amdgpu_device *adev)
4370{
4371 struct si_power_info *si_pi = si_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004372
Alex Deucher6861c832016-09-13 00:06:07 -04004373 amdgpu_si_reset_smc(adev);
4374 amdgpu_si_smc_clock(adev, false);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004375
Alex Deucher6861c832016-09-13 00:06:07 -04004376 return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004377}
4378
4379static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
4380 const struct atom_voltage_table *table,
4381 const struct amdgpu_phase_shedding_limits_table *limits)
4382{
4383 u32 data, num_bits, num_levels;
4384
4385 if ((table == NULL) || (limits == NULL))
4386 return false;
4387
4388 data = table->mask_low;
4389
4390 num_bits = hweight32(data);
4391
4392 if (num_bits == 0)
4393 return false;
4394
4395 num_levels = (1 << num_bits);
4396
4397 if (table->count != num_levels)
4398 return false;
4399
4400 if (limits->count != (num_levels - 1))
4401 return false;
4402
4403 return true;
4404}
4405
4406static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
4407 u32 max_voltage_steps,
4408 struct atom_voltage_table *voltage_table)
4409{
4410 unsigned int i, diff;
4411
4412 if (voltage_table->count <= max_voltage_steps)
4413 return;
4414
4415 diff = voltage_table->count - max_voltage_steps;
4416
4417 for (i= 0; i < max_voltage_steps; i++)
4418 voltage_table->entries[i] = voltage_table->entries[i + diff];
4419
4420 voltage_table->count = max_voltage_steps;
4421}
4422
4423static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
4424 struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
4425 struct atom_voltage_table *voltage_table)
4426{
4427 u32 i;
4428
4429 if (voltage_dependency_table == NULL)
4430 return -EINVAL;
4431
4432 voltage_table->mask_low = 0;
4433 voltage_table->phase_delay = 0;
4434
4435 voltage_table->count = voltage_dependency_table->count;
4436 for (i = 0; i < voltage_table->count; i++) {
4437 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
4438 voltage_table->entries[i].smio_low = 0;
4439 }
4440
4441 return 0;
4442}
4443
4444static int si_construct_voltage_tables(struct amdgpu_device *adev)
4445{
4446 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4447 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4448 struct si_power_info *si_pi = si_get_pi(adev);
4449 int ret;
4450
4451 if (pi->voltage_control) {
4452 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4453 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
4454 if (ret)
4455 return ret;
4456
4457 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4458 si_trim_voltage_table_to_fit_state_table(adev,
4459 SISLANDS_MAX_NO_VREG_STEPS,
4460 &eg_pi->vddc_voltage_table);
4461 } else if (si_pi->voltage_control_svi2) {
4462 ret = si_get_svi2_voltage_table(adev,
4463 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
4464 &eg_pi->vddc_voltage_table);
4465 if (ret)
4466 return ret;
4467 } else {
4468 return -EINVAL;
4469 }
4470
4471 if (eg_pi->vddci_control) {
4472 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
4473 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
4474 if (ret)
4475 return ret;
4476
4477 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4478 si_trim_voltage_table_to_fit_state_table(adev,
4479 SISLANDS_MAX_NO_VREG_STEPS,
4480 &eg_pi->vddci_voltage_table);
4481 }
4482 if (si_pi->vddci_control_svi2) {
4483 ret = si_get_svi2_voltage_table(adev,
4484 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
4485 &eg_pi->vddci_voltage_table);
4486 if (ret)
4487 return ret;
4488 }
4489
4490 if (pi->mvdd_control) {
4491 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
4492 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4493
4494 if (ret) {
4495 pi->mvdd_control = false;
4496 return ret;
4497 }
4498
4499 if (si_pi->mvdd_voltage_table.count == 0) {
4500 pi->mvdd_control = false;
4501 return -EINVAL;
4502 }
4503
4504 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4505 si_trim_voltage_table_to_fit_state_table(adev,
4506 SISLANDS_MAX_NO_VREG_STEPS,
4507 &si_pi->mvdd_voltage_table);
4508 }
4509
4510 if (si_pi->vddc_phase_shed_control) {
4511 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4512 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4513 if (ret)
4514 si_pi->vddc_phase_shed_control = false;
4515
4516 if ((si_pi->vddc_phase_shed_table.count == 0) ||
4517 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4518 si_pi->vddc_phase_shed_control = false;
4519 }
4520
4521 return 0;
4522}
4523
4524static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
4525 const struct atom_voltage_table *voltage_table,
4526 SISLANDS_SMC_STATETABLE *table)
4527{
4528 unsigned int i;
4529
4530 for (i = 0; i < voltage_table->count; i++)
4531 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4532}
4533
4534static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
4535 SISLANDS_SMC_STATETABLE *table)
4536{
4537 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4538 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4539 struct si_power_info *si_pi = si_get_pi(adev);
4540 u8 i;
4541
4542 if (si_pi->voltage_control_svi2) {
4543 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4544 si_pi->svc_gpio_id);
4545 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4546 si_pi->svd_gpio_id);
4547 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4548 2);
4549 } else {
4550 if (eg_pi->vddc_voltage_table.count) {
4551 si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
4552 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4553 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
4554
4555 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4556 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4557 table->maxVDDCIndexInPPTable = i;
4558 break;
4559 }
4560 }
4561 }
4562
4563 if (eg_pi->vddci_voltage_table.count) {
4564 si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
4565
4566 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4567 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4568 }
4569
4570
4571 if (si_pi->mvdd_voltage_table.count) {
4572 si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
4573
4574 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4575 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4576 }
4577
4578 if (si_pi->vddc_phase_shed_control) {
4579 if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
4580 &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4581 si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
4582
4583 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4584 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
4585
4586 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4587 (u32)si_pi->vddc_phase_shed_table.phase_delay);
4588 } else {
4589 si_pi->vddc_phase_shed_control = false;
4590 }
4591 }
4592 }
4593
4594 return 0;
4595}
4596
4597static int si_populate_voltage_value(struct amdgpu_device *adev,
4598 const struct atom_voltage_table *table,
4599 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4600{
4601 unsigned int i;
4602
4603 for (i = 0; i < table->count; i++) {
4604 if (value <= table->entries[i].value) {
4605 voltage->index = (u8)i;
4606 voltage->value = cpu_to_be16(table->entries[i].value);
4607 break;
4608 }
4609 }
4610
4611 if (i >= table->count)
4612 return -EINVAL;
4613
4614 return 0;
4615}
4616
4617static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
4618 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4619{
4620 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4621 struct si_power_info *si_pi = si_get_pi(adev);
4622
4623 if (pi->mvdd_control) {
4624 if (mclk <= pi->mvdd_split_frequency)
4625 voltage->index = 0;
4626 else
4627 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4628
4629 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4630 }
4631 return 0;
4632}
4633
4634static int si_get_std_voltage_value(struct amdgpu_device *adev,
4635 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4636 u16 *std_voltage)
4637{
4638 u16 v_index;
4639 bool voltage_found = false;
4640 *std_voltage = be16_to_cpu(voltage->value);
4641
4642 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4643 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4644 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4645 return -EINVAL;
4646
4647 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4648 if (be16_to_cpu(voltage->value) ==
4649 (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4650 voltage_found = true;
4651 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4652 *std_voltage =
4653 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4654 else
4655 *std_voltage =
4656 adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4657 break;
4658 }
4659 }
4660
4661 if (!voltage_found) {
4662 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4663 if (be16_to_cpu(voltage->value) <=
4664 (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4665 voltage_found = true;
4666 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4667 *std_voltage =
4668 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4669 else
4670 *std_voltage =
4671 adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4672 break;
4673 }
4674 }
4675 }
4676 } else {
4677 if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4678 *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4679 }
4680 }
4681
4682 return 0;
4683}
4684
4685static int si_populate_std_voltage_value(struct amdgpu_device *adev,
4686 u16 value, u8 index,
4687 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4688{
4689 voltage->index = index;
4690 voltage->value = cpu_to_be16(value);
4691
4692 return 0;
4693}
4694
4695static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
4696 const struct amdgpu_phase_shedding_limits_table *limits,
4697 u16 voltage, u32 sclk, u32 mclk,
4698 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4699{
4700 unsigned int i;
4701
4702 for (i = 0; i < limits->count; i++) {
4703 if ((voltage <= limits->entries[i].voltage) &&
4704 (sclk <= limits->entries[i].sclk) &&
4705 (mclk <= limits->entries[i].mclk))
4706 break;
4707 }
4708
4709 smc_voltage->phase_settings = (u8)i;
4710
4711 return 0;
4712}
4713
4714static int si_init_arb_table_index(struct amdgpu_device *adev)
4715{
4716 struct si_power_info *si_pi = si_get_pi(adev);
4717 u32 tmp;
4718 int ret;
4719
Alex Deucher6861c832016-09-13 00:06:07 -04004720 ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4721 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004722 if (ret)
4723 return ret;
4724
4725 tmp &= 0x00FFFFFF;
4726 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4727
Alex Deucher6861c832016-09-13 00:06:07 -04004728 return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
4729 tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004730}
4731
4732static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
4733{
4734 return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4735}
4736
4737static int si_reset_to_default(struct amdgpu_device *adev)
4738{
Alex Deucher6861c832016-09-13 00:06:07 -04004739 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004740 0 : -EINVAL;
4741}
4742
4743static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
4744{
4745 struct si_power_info *si_pi = si_get_pi(adev);
4746 u32 tmp;
4747 int ret;
4748
Alex Deucher6861c832016-09-13 00:06:07 -04004749 ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4750 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004751 if (ret)
4752 return ret;
4753
4754 tmp = (tmp >> 24) & 0xff;
4755
4756 if (tmp == MC_CG_ARB_FREQ_F0)
4757 return 0;
4758
4759 return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
4760}
4761
4762static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
4763 u32 engine_clock)
4764{
4765 u32 dram_rows;
4766 u32 dram_refresh_rate;
4767 u32 mc_arb_rfsh_rate;
4768 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4769
4770 if (tmp >= 4)
4771 dram_rows = 16384;
4772 else
4773 dram_rows = 1 << (tmp + 10);
4774
4775 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4776 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4777
4778 return mc_arb_rfsh_rate;
4779}
4780
4781static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
4782 struct rv7xx_pl *pl,
4783 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4784{
4785 u32 dram_timing;
4786 u32 dram_timing2;
4787 u32 burst_time;
4788
4789 arb_regs->mc_arb_rfsh_rate =
4790 (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
4791
4792 amdgpu_atombios_set_engine_dram_timings(adev,
4793 pl->sclk,
Tom St Denis77d318a2016-09-06 09:45:43 -04004794 pl->mclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004795
4796 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4797 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4798 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4799
4800 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4801 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4802 arb_regs->mc_arb_burst_time = (u8)burst_time;
4803
4804 return 0;
4805}
4806
4807static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
4808 struct amdgpu_ps *amdgpu_state,
4809 unsigned int first_arb_set)
4810{
4811 struct si_power_info *si_pi = si_get_pi(adev);
4812 struct si_ps *state = si_get_ps(amdgpu_state);
4813 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4814 int i, ret = 0;
4815
4816 for (i = 0; i < state->performance_level_count; i++) {
4817 ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
4818 if (ret)
4819 break;
Alex Deucher6861c832016-09-13 00:06:07 -04004820 ret = amdgpu_si_copy_bytes_to_smc(adev,
4821 si_pi->arb_table_start +
4822 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4823 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4824 (u8 *)&arb_regs,
4825 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4826 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004827 if (ret)
4828 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04004829 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004830
4831 return ret;
4832}
4833
4834static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
4835 struct amdgpu_ps *amdgpu_new_state)
4836{
4837 return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
4838 SISLANDS_DRIVER_STATE_ARB_INDEX);
4839}
4840
4841static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
4842 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4843{
4844 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4845 struct si_power_info *si_pi = si_get_pi(adev);
4846
4847 if (pi->mvdd_control)
4848 return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
4849 si_pi->mvdd_bootup_value, voltage);
4850
4851 return 0;
4852}
4853
4854static int si_populate_smc_initial_state(struct amdgpu_device *adev,
4855 struct amdgpu_ps *amdgpu_initial_state,
4856 SISLANDS_SMC_STATETABLE *table)
4857{
4858 struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
4859 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4860 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4861 struct si_power_info *si_pi = si_get_pi(adev);
4862 u32 reg;
4863 int ret;
4864
4865 table->initialState.levels[0].mclk.vDLL_CNTL =
4866 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4867 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4868 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4869 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4870 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4871 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4872 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4873 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4874 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4875 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4876 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4877 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4878 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4879 table->initialState.levels[0].mclk.vMPLL_SS =
4880 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4881 table->initialState.levels[0].mclk.vMPLL_SS2 =
4882 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4883
4884 table->initialState.levels[0].mclk.mclk_value =
4885 cpu_to_be32(initial_state->performance_levels[0].mclk);
4886
4887 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4888 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4889 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4890 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4891 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4892 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4893 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4894 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4895 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4896 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4897 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4898 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4899
4900 table->initialState.levels[0].sclk.sclk_value =
4901 cpu_to_be32(initial_state->performance_levels[0].sclk);
4902
4903 table->initialState.levels[0].arbRefreshState =
4904 SISLANDS_INITIAL_STATE_ARB_INDEX;
4905
4906 table->initialState.levels[0].ACIndex = 0;
4907
4908 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
4909 initial_state->performance_levels[0].vddc,
4910 &table->initialState.levels[0].vddc);
4911
4912 if (!ret) {
4913 u16 std_vddc;
4914
4915 ret = si_get_std_voltage_value(adev,
4916 &table->initialState.levels[0].vddc,
4917 &std_vddc);
4918 if (!ret)
4919 si_populate_std_voltage_value(adev, std_vddc,
4920 table->initialState.levels[0].vddc.index,
4921 &table->initialState.levels[0].std_vddc);
4922 }
4923
4924 if (eg_pi->vddci_control)
4925 si_populate_voltage_value(adev,
4926 &eg_pi->vddci_voltage_table,
4927 initial_state->performance_levels[0].vddci,
4928 &table->initialState.levels[0].vddci);
4929
4930 if (si_pi->vddc_phase_shed_control)
4931 si_populate_phase_shedding_value(adev,
4932 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
4933 initial_state->performance_levels[0].vddc,
4934 initial_state->performance_levels[0].sclk,
4935 initial_state->performance_levels[0].mclk,
4936 &table->initialState.levels[0].vddc);
4937
4938 si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
4939
4940 reg = CG_R(0xffff) | CG_L(0);
4941 table->initialState.levels[0].aT = cpu_to_be32(reg);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004942 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004943 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4944
4945 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
4946 table->initialState.levels[0].strobeMode =
4947 si_get_strobe_mode_settings(adev,
4948 initial_state->performance_levels[0].mclk);
4949
4950 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4951 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4952 else
4953 table->initialState.levels[0].mcFlags = 0;
4954 }
4955
4956 table->initialState.levelCount = 1;
4957
4958 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4959
4960 table->initialState.levels[0].dpm2.MaxPS = 0;
4961 table->initialState.levels[0].dpm2.NearTDPDec = 0;
4962 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4963 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4964 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4965
4966 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4967 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4968
4969 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4970 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4971
4972 return 0;
4973}
4974
4975static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
4976 SISLANDS_SMC_STATETABLE *table)
4977{
4978 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4979 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4980 struct si_power_info *si_pi = si_get_pi(adev);
4981 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4982 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4983 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4984 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4985 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4986 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4987 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4988 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4989 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4990 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4991 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4992 u32 reg;
4993 int ret;
4994
4995 table->ACPIState = table->initialState;
4996
4997 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4998
4999 if (pi->acpi_vddc) {
5000 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
5001 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
5002 if (!ret) {
5003 u16 std_vddc;
5004
5005 ret = si_get_std_voltage_value(adev,
5006 &table->ACPIState.levels[0].vddc, &std_vddc);
5007 if (!ret)
5008 si_populate_std_voltage_value(adev, std_vddc,
5009 table->ACPIState.levels[0].vddc.index,
5010 &table->ACPIState.levels[0].std_vddc);
5011 }
5012 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
5013
5014 if (si_pi->vddc_phase_shed_control) {
5015 si_populate_phase_shedding_value(adev,
5016 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5017 pi->acpi_vddc,
5018 0,
5019 0,
5020 &table->ACPIState.levels[0].vddc);
5021 }
5022 } else {
5023 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
5024 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
5025 if (!ret) {
5026 u16 std_vddc;
5027
5028 ret = si_get_std_voltage_value(adev,
5029 &table->ACPIState.levels[0].vddc, &std_vddc);
5030
5031 if (!ret)
5032 si_populate_std_voltage_value(adev, std_vddc,
5033 table->ACPIState.levels[0].vddc.index,
5034 &table->ACPIState.levels[0].std_vddc);
5035 }
5036 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
5037 si_pi->sys_pcie_mask,
5038 si_pi->boot_pcie_gen,
5039 AMDGPU_PCIE_GEN1);
5040
5041 if (si_pi->vddc_phase_shed_control)
5042 si_populate_phase_shedding_value(adev,
5043 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5044 pi->min_vddc_in_table,
5045 0,
5046 0,
5047 &table->ACPIState.levels[0].vddc);
5048 }
5049
5050 if (pi->acpi_vddc) {
5051 if (eg_pi->acpi_vddci)
5052 si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5053 eg_pi->acpi_vddci,
5054 &table->ACPIState.levels[0].vddci);
5055 }
5056
5057 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
5058 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5059
5060 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
5061
5062 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5063 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
5064
5065 table->ACPIState.levels[0].mclk.vDLL_CNTL =
5066 cpu_to_be32(dll_cntl);
5067 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
5068 cpu_to_be32(mclk_pwrmgt_cntl);
5069 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
5070 cpu_to_be32(mpll_ad_func_cntl);
5071 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
5072 cpu_to_be32(mpll_dq_func_cntl);
5073 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
5074 cpu_to_be32(mpll_func_cntl);
5075 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
5076 cpu_to_be32(mpll_func_cntl_1);
5077 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
5078 cpu_to_be32(mpll_func_cntl_2);
5079 table->ACPIState.levels[0].mclk.vMPLL_SS =
5080 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
5081 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
5082 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
5083
5084 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
5085 cpu_to_be32(spll_func_cntl);
5086 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
5087 cpu_to_be32(spll_func_cntl_2);
5088 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
5089 cpu_to_be32(spll_func_cntl_3);
5090 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
5091 cpu_to_be32(spll_func_cntl_4);
5092
5093 table->ACPIState.levels[0].mclk.mclk_value = 0;
5094 table->ACPIState.levels[0].sclk.sclk_value = 0;
5095
5096 si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
5097
5098 if (eg_pi->dynamic_ac_timing)
5099 table->ACPIState.levels[0].ACIndex = 0;
5100
5101 table->ACPIState.levels[0].dpm2.MaxPS = 0;
5102 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
5103 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
5104 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
5105 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
5106
5107 reg = MIN_POWER_MASK | MAX_POWER_MASK;
5108 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
5109
5110 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
5111 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
5112
5113 return 0;
5114}
5115
5116static int si_populate_ulv_state(struct amdgpu_device *adev,
5117 SISLANDS_SMC_SWSTATE *state)
5118{
5119 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5120 struct si_power_info *si_pi = si_get_pi(adev);
5121 struct si_ulv_param *ulv = &si_pi->ulv;
5122 u32 sclk_in_sr = 1350; /* ??? */
5123 int ret;
5124
5125 ret = si_convert_power_level_to_smc(adev, &ulv->pl,
5126 &state->levels[0]);
5127 if (!ret) {
5128 if (eg_pi->sclk_deep_sleep) {
5129 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5130 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5131 else
5132 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5133 }
5134 if (ulv->one_pcie_lane_in_ulv)
5135 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
5136 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
5137 state->levels[0].ACIndex = 1;
5138 state->levels[0].std_vddc = state->levels[0].vddc;
5139 state->levelCount = 1;
5140
5141 state->flags |= PPSMC_SWSTATE_FLAG_DC;
5142 }
5143
5144 return ret;
5145}
5146
5147static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
5148{
5149 struct si_power_info *si_pi = si_get_pi(adev);
5150 struct si_ulv_param *ulv = &si_pi->ulv;
5151 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
5152 int ret;
5153
5154 ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
5155 &arb_regs);
5156 if (ret)
5157 return ret;
5158
5159 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
5160 ulv->volt_change_delay);
5161
Alex Deucher6861c832016-09-13 00:06:07 -04005162 ret = amdgpu_si_copy_bytes_to_smc(adev,
5163 si_pi->arb_table_start +
5164 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
5165 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
5166 (u8 *)&arb_regs,
5167 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
5168 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005169
5170 return ret;
5171}
5172
5173static void si_get_mvdd_configuration(struct amdgpu_device *adev)
5174{
5175 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5176
5177 pi->mvdd_split_frequency = 30000;
5178}
5179
5180static int si_init_smc_table(struct amdgpu_device *adev)
5181{
5182 struct si_power_info *si_pi = si_get_pi(adev);
5183 struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
5184 const struct si_ulv_param *ulv = &si_pi->ulv;
5185 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
5186 int ret;
5187 u32 lane_width;
5188 u32 vr_hot_gpio;
5189
5190 si_populate_smc_voltage_tables(adev, table);
5191
5192 switch (adev->pm.int_thermal_type) {
5193 case THERMAL_TYPE_SI:
5194 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
5195 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
5196 break;
5197 case THERMAL_TYPE_NONE:
5198 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
5199 break;
5200 default:
5201 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
5202 break;
5203 }
5204
5205 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
5206 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
5207
5208 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
5209 if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
5210 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
5211 }
5212
5213 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
5214 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
5215
5216 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5217 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
5218
5219 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
5220 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
5221
5222 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
5223 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
5224 vr_hot_gpio = adev->pm.dpm.backbias_response_time;
5225 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
5226 vr_hot_gpio);
5227 }
5228
5229 ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
5230 if (ret)
5231 return ret;
5232
5233 ret = si_populate_smc_acpi_state(adev, table);
5234 if (ret)
5235 return ret;
5236
5237 table->driverState = table->initialState;
5238
5239 ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
5240 SISLANDS_INITIAL_STATE_ARB_INDEX);
5241 if (ret)
5242 return ret;
5243
5244 if (ulv->supported && ulv->pl.vddc) {
5245 ret = si_populate_ulv_state(adev, &table->ULVState);
5246 if (ret)
5247 return ret;
5248
5249 ret = si_program_ulv_memory_timing_parameters(adev);
5250 if (ret)
5251 return ret;
5252
5253 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
5254 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
5255
5256 lane_width = amdgpu_get_pcie_lanes(adev);
5257 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5258 } else {
5259 table->ULVState = table->initialState;
5260 }
5261
Alex Deucher6861c832016-09-13 00:06:07 -04005262 return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
5263 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
5264 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005265}
5266
5267static int si_calculate_sclk_params(struct amdgpu_device *adev,
5268 u32 engine_clock,
5269 SISLANDS_SMC_SCLK_VALUE *sclk)
5270{
5271 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5272 struct si_power_info *si_pi = si_get_pi(adev);
5273 struct atom_clock_dividers dividers;
5274 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
5275 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
5276 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
5277 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
5278 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
5279 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
5280 u64 tmp;
5281 u32 reference_clock = adev->clock.spll.reference_freq;
5282 u32 reference_divider;
5283 u32 fbdiv;
5284 int ret;
5285
5286 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
5287 engine_clock, false, &dividers);
5288 if (ret)
5289 return ret;
5290
5291 reference_divider = 1 + dividers.ref_div;
5292
5293 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
5294 do_div(tmp, reference_clock);
5295 fbdiv = (u32) tmp;
5296
5297 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
5298 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
5299 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
5300
5301 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5302 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
5303
Tom St Denis77d318a2016-09-06 09:45:43 -04005304 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
5305 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
5306 spll_func_cntl_3 |= SPLL_DITHEN;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005307
5308 if (pi->sclk_ss) {
5309 struct amdgpu_atom_ss ss;
5310 u32 vco_freq = engine_clock * dividers.post_div;
5311
5312 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
5313 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
5314 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
5315 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
5316
5317 cg_spll_spread_spectrum &= ~CLK_S_MASK;
5318 cg_spll_spread_spectrum |= CLK_S(clk_s);
5319 cg_spll_spread_spectrum |= SSEN;
5320
5321 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
5322 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
5323 }
5324 }
5325
5326 sclk->sclk_value = engine_clock;
5327 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
5328 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
5329 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
5330 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
5331 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
5332 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
5333
5334 return 0;
5335}
5336
5337static int si_populate_sclk_value(struct amdgpu_device *adev,
5338 u32 engine_clock,
5339 SISLANDS_SMC_SCLK_VALUE *sclk)
5340{
5341 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
5342 int ret;
5343
5344 ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
5345 if (!ret) {
5346 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
5347 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
5348 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
5349 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
5350 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
5351 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
5352 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
5353 }
5354
5355 return ret;
5356}
5357
5358static int si_populate_mclk_value(struct amdgpu_device *adev,
5359 u32 engine_clock,
5360 u32 memory_clock,
5361 SISLANDS_SMC_MCLK_VALUE *mclk,
5362 bool strobe_mode,
5363 bool dll_state_on)
5364{
5365 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5366 struct si_power_info *si_pi = si_get_pi(adev);
5367 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
5368 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
5369 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
5370 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
5371 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
5372 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
5373 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
5374 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
5375 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
5376 struct atom_mpll_param mpll_param;
5377 int ret;
5378
5379 ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
5380 if (ret)
5381 return ret;
5382
5383 mpll_func_cntl &= ~BWCTRL_MASK;
5384 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
5385
5386 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
5387 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
5388 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
5389
5390 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
5391 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
5392
5393 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5394 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
5395 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
5396 YCLK_POST_DIV(mpll_param.post_div);
5397 }
5398
5399 if (pi->mclk_ss) {
5400 struct amdgpu_atom_ss ss;
5401 u32 freq_nom;
5402 u32 tmp;
5403 u32 reference_clock = adev->clock.mpll.reference_freq;
5404
5405 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5406 freq_nom = memory_clock * 4;
5407 else
5408 freq_nom = memory_clock * 2;
5409
5410 tmp = freq_nom / reference_clock;
5411 tmp = tmp * tmp;
5412 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
Tom St Denis77d318a2016-09-06 09:45:43 -04005413 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005414 u32 clks = reference_clock * 5 / ss.rate;
5415 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
5416
Tom St Denis77d318a2016-09-06 09:45:43 -04005417 mpll_ss1 &= ~CLKV_MASK;
5418 mpll_ss1 |= CLKV(clkv);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005419
Tom St Denis77d318a2016-09-06 09:45:43 -04005420 mpll_ss2 &= ~CLKS_MASK;
5421 mpll_ss2 |= CLKS(clks);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005422 }
5423 }
5424
5425 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
5426 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
5427
5428 if (dll_state_on)
5429 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
5430 else
5431 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5432
5433 mclk->mclk_value = cpu_to_be32(memory_clock);
5434 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
5435 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
5436 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
5437 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
5438 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
5439 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
5440 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
5441 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
5442 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
5443
5444 return 0;
5445}
5446
5447static void si_populate_smc_sp(struct amdgpu_device *adev,
5448 struct amdgpu_ps *amdgpu_state,
5449 SISLANDS_SMC_SWSTATE *smc_state)
5450{
5451 struct si_ps *ps = si_get_ps(amdgpu_state);
5452 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5453 int i;
5454
5455 for (i = 0; i < ps->performance_level_count - 1; i++)
5456 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
5457
5458 smc_state->levels[ps->performance_level_count - 1].bSP =
5459 cpu_to_be32(pi->psp);
5460}
5461
5462static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
5463 struct rv7xx_pl *pl,
5464 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
5465{
5466 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5467 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5468 struct si_power_info *si_pi = si_get_pi(adev);
5469 int ret;
5470 bool dll_state_on;
5471 u16 std_vddc;
5472 bool gmc_pg = false;
5473
5474 if (eg_pi->pcie_performance_request &&
5475 (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
5476 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
5477 else
5478 level->gen2PCIE = (u8)pl->pcie_gen;
5479
5480 ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
5481 if (ret)
5482 return ret;
5483
5484 level->mcFlags = 0;
5485
5486 if (pi->mclk_stutter_mode_threshold &&
5487 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5488 !eg_pi->uvd_enabled &&
5489 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5490 (adev->pm.dpm.new_active_crtc_count <= 2)) {
5491 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5492
5493 if (gmc_pg)
5494 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5495 }
5496
5497 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5498 if (pl->mclk > pi->mclk_edc_enable_threshold)
5499 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5500
5501 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5502 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5503
5504 level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
5505
5506 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5507 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5508 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5509 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5510 else
5511 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5512 } else {
5513 dll_state_on = false;
5514 }
5515 } else {
5516 level->strobeMode = si_get_strobe_mode_settings(adev,
5517 pl->mclk);
5518
5519 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5520 }
5521
5522 ret = si_populate_mclk_value(adev,
5523 pl->sclk,
5524 pl->mclk,
5525 &level->mclk,
5526 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5527 if (ret)
5528 return ret;
5529
5530 ret = si_populate_voltage_value(adev,
5531 &eg_pi->vddc_voltage_table,
5532 pl->vddc, &level->vddc);
5533 if (ret)
5534 return ret;
5535
5536
5537 ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
5538 if (ret)
5539 return ret;
5540
5541 ret = si_populate_std_voltage_value(adev, std_vddc,
5542 level->vddc.index, &level->std_vddc);
5543 if (ret)
5544 return ret;
5545
5546 if (eg_pi->vddci_control) {
5547 ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5548 pl->vddci, &level->vddci);
5549 if (ret)
5550 return ret;
5551 }
5552
5553 if (si_pi->vddc_phase_shed_control) {
5554 ret = si_populate_phase_shedding_value(adev,
5555 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5556 pl->vddc,
5557 pl->sclk,
5558 pl->mclk,
5559 &level->vddc);
5560 if (ret)
5561 return ret;
5562 }
5563
5564 level->MaxPoweredUpCU = si_pi->max_cu;
5565
5566 ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
5567
5568 return ret;
5569}
5570
5571static int si_populate_smc_t(struct amdgpu_device *adev,
5572 struct amdgpu_ps *amdgpu_state,
5573 SISLANDS_SMC_SWSTATE *smc_state)
5574{
5575 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5576 struct si_ps *state = si_get_ps(amdgpu_state);
5577 u32 a_t;
5578 u32 t_l, t_h;
5579 u32 high_bsp;
5580 int i, ret;
5581
5582 if (state->performance_level_count >= 9)
5583 return -EINVAL;
5584
5585 if (state->performance_level_count < 2) {
5586 a_t = CG_R(0xffff) | CG_L(0);
5587 smc_state->levels[0].aT = cpu_to_be32(a_t);
5588 return 0;
5589 }
5590
5591 smc_state->levels[0].aT = cpu_to_be32(0);
5592
5593 for (i = 0; i <= state->performance_level_count - 2; i++) {
5594 ret = r600_calculate_at(
5595 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5596 100 * R600_AH_DFLT,
5597 state->performance_levels[i + 1].sclk,
5598 state->performance_levels[i].sclk,
5599 &t_l,
5600 &t_h);
5601
5602 if (ret) {
5603 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5604 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5605 }
5606
5607 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5608 a_t |= CG_R(t_l * pi->bsp / 20000);
5609 smc_state->levels[i].aT = cpu_to_be32(a_t);
5610
5611 high_bsp = (i == state->performance_level_count - 2) ?
5612 pi->pbsp : pi->bsp;
5613 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5614 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5615 }
5616
5617 return 0;
5618}
5619
5620static int si_disable_ulv(struct amdgpu_device *adev)
5621{
5622 struct si_power_info *si_pi = si_get_pi(adev);
5623 struct si_ulv_param *ulv = &si_pi->ulv;
5624
5625 if (ulv->supported)
Alex Deucher6861c832016-09-13 00:06:07 -04005626 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005627 0 : -EINVAL;
5628
5629 return 0;
5630}
5631
5632static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
5633 struct amdgpu_ps *amdgpu_state)
5634{
5635 const struct si_power_info *si_pi = si_get_pi(adev);
5636 const struct si_ulv_param *ulv = &si_pi->ulv;
5637 const struct si_ps *state = si_get_ps(amdgpu_state);
5638 int i;
5639
5640 if (state->performance_levels[0].mclk != ulv->pl.mclk)
5641 return false;
5642
5643 /* XXX validate against display requirements! */
5644
5645 for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5646 if (adev->clock.current_dispclk <=
5647 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5648 if (ulv->pl.vddc <
5649 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5650 return false;
5651 }
5652 }
5653
5654 if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
5655 return false;
5656
5657 return true;
5658}
5659
5660static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
5661 struct amdgpu_ps *amdgpu_new_state)
5662{
5663 const struct si_power_info *si_pi = si_get_pi(adev);
5664 const struct si_ulv_param *ulv = &si_pi->ulv;
5665
5666 if (ulv->supported) {
5667 if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
Alex Deucher6861c832016-09-13 00:06:07 -04005668 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005669 0 : -EINVAL;
5670 }
5671 return 0;
5672}
5673
5674static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
5675 struct amdgpu_ps *amdgpu_state,
5676 SISLANDS_SMC_SWSTATE *smc_state)
5677{
5678 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5679 struct ni_power_info *ni_pi = ni_get_pi(adev);
5680 struct si_power_info *si_pi = si_get_pi(adev);
5681 struct si_ps *state = si_get_ps(amdgpu_state);
5682 int i, ret;
5683 u32 threshold;
5684 u32 sclk_in_sr = 1350; /* ??? */
5685
5686 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5687 return -EINVAL;
5688
5689 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5690
5691 if (amdgpu_state->vclk && amdgpu_state->dclk) {
5692 eg_pi->uvd_enabled = true;
5693 if (eg_pi->smu_uvd_hs)
5694 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5695 } else {
5696 eg_pi->uvd_enabled = false;
5697 }
5698
5699 if (state->dc_compatible)
5700 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5701
5702 smc_state->levelCount = 0;
5703 for (i = 0; i < state->performance_level_count; i++) {
5704 if (eg_pi->sclk_deep_sleep) {
5705 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5706 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5707 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5708 else
5709 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5710 }
5711 }
5712
5713 ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
5714 &smc_state->levels[i]);
5715 smc_state->levels[i].arbRefreshState =
5716 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5717
5718 if (ret)
5719 return ret;
5720
5721 if (ni_pi->enable_power_containment)
5722 smc_state->levels[i].displayWatermark =
5723 (state->performance_levels[i].sclk < threshold) ?
5724 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5725 else
5726 smc_state->levels[i].displayWatermark = (i < 2) ?
5727 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5728
5729 if (eg_pi->dynamic_ac_timing)
5730 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5731 else
5732 smc_state->levels[i].ACIndex = 0;
5733
5734 smc_state->levelCount++;
5735 }
5736
5737 si_write_smc_soft_register(adev,
5738 SI_SMC_SOFT_REGISTER_watermark_threshold,
5739 threshold / 512);
5740
5741 si_populate_smc_sp(adev, amdgpu_state, smc_state);
5742
5743 ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
5744 if (ret)
5745 ni_pi->enable_power_containment = false;
5746
5747 ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
Tom St Denis77d318a2016-09-06 09:45:43 -04005748 if (ret)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005749 ni_pi->enable_sq_ramping = false;
5750
5751 return si_populate_smc_t(adev, amdgpu_state, smc_state);
5752}
5753
5754static int si_upload_sw_state(struct amdgpu_device *adev,
5755 struct amdgpu_ps *amdgpu_new_state)
5756{
5757 struct si_power_info *si_pi = si_get_pi(adev);
5758 struct si_ps *new_state = si_get_ps(amdgpu_new_state);
5759 int ret;
5760 u32 address = si_pi->state_table_start +
5761 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5762 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5763 ((new_state->performance_level_count - 1) *
5764 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5765 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5766
5767 memset(smc_state, 0, state_size);
5768
5769 ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
5770 if (ret)
5771 return ret;
5772
Alex Deucher6861c832016-09-13 00:06:07 -04005773 return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5774 state_size, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005775}
5776
5777static int si_upload_ulv_state(struct amdgpu_device *adev)
5778{
5779 struct si_power_info *si_pi = si_get_pi(adev);
5780 struct si_ulv_param *ulv = &si_pi->ulv;
5781 int ret = 0;
5782
5783 if (ulv->supported && ulv->pl.vddc) {
5784 u32 address = si_pi->state_table_start +
5785 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5786 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5787 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5788
5789 memset(smc_state, 0, state_size);
5790
5791 ret = si_populate_ulv_state(adev, smc_state);
5792 if (!ret)
Alex Deucher6861c832016-09-13 00:06:07 -04005793 ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5794 state_size, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005795 }
5796
5797 return ret;
5798}
5799
5800static int si_upload_smc_data(struct amdgpu_device *adev)
5801{
5802 struct amdgpu_crtc *amdgpu_crtc = NULL;
5803 int i;
5804
5805 if (adev->pm.dpm.new_active_crtc_count == 0)
5806 return 0;
5807
5808 for (i = 0; i < adev->mode_info.num_crtc; i++) {
5809 if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
5810 amdgpu_crtc = adev->mode_info.crtcs[i];
5811 break;
5812 }
5813 }
5814
5815 if (amdgpu_crtc == NULL)
5816 return 0;
5817
5818 if (amdgpu_crtc->line_time <= 0)
5819 return 0;
5820
5821 if (si_write_smc_soft_register(adev,
5822 SI_SMC_SOFT_REGISTER_crtc_index,
5823 amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
5824 return 0;
5825
5826 if (si_write_smc_soft_register(adev,
5827 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5828 amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5829 return 0;
5830
5831 if (si_write_smc_soft_register(adev,
5832 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5833 amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5834 return 0;
5835
5836 return 0;
5837}
5838
5839static int si_set_mc_special_registers(struct amdgpu_device *adev,
5840 struct si_mc_reg_table *table)
5841{
5842 u8 i, j, k;
5843 u32 temp_reg;
5844
5845 for (i = 0, j = table->last; i < table->last; i++) {
5846 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5847 return -EINVAL;
5848 switch (table->mc_reg_address[i].s1) {
5849 case MC_SEQ_MISC1:
5850 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5851 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
5852 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
5853 for (k = 0; k < table->num_entries; k++)
5854 table->mc_reg_table_entry[k].mc_data[j] =
5855 ((temp_reg & 0xffff0000)) |
5856 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5857 j++;
5858 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5859 return -EINVAL;
5860
5861 temp_reg = RREG32(MC_PMG_CMD_MRS);
5862 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
5863 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
5864 for (k = 0; k < table->num_entries; k++) {
5865 table->mc_reg_table_entry[k].mc_data[j] =
5866 (temp_reg & 0xffff0000) |
5867 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5868 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
5869 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5870 }
5871 j++;
5872 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5873 return -EINVAL;
5874
5875 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
5876 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
5877 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
5878 for (k = 0; k < table->num_entries; k++)
5879 table->mc_reg_table_entry[k].mc_data[j] =
5880 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5881 j++;
5882 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5883 return -EINVAL;
5884 }
5885 break;
5886 case MC_SEQ_RESERVE_M:
5887 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5888 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
5889 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
5890 for(k = 0; k < table->num_entries; k++)
5891 table->mc_reg_table_entry[k].mc_data[j] =
5892 (temp_reg & 0xffff0000) |
5893 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5894 j++;
5895 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5896 return -EINVAL;
5897 break;
5898 default:
5899 break;
5900 }
5901 }
5902
5903 table->last = j;
5904
5905 return 0;
5906}
5907
5908static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5909{
5910 bool result = true;
5911 switch (in_reg) {
5912 case MC_SEQ_RAS_TIMING:
5913 *out_reg = MC_SEQ_RAS_TIMING_LP;
5914 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005915 case MC_SEQ_CAS_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005916 *out_reg = MC_SEQ_CAS_TIMING_LP;
5917 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005918 case MC_SEQ_MISC_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005919 *out_reg = MC_SEQ_MISC_TIMING_LP;
5920 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005921 case MC_SEQ_MISC_TIMING2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005922 *out_reg = MC_SEQ_MISC_TIMING2_LP;
5923 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005924 case MC_SEQ_RD_CTL_D0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005925 *out_reg = MC_SEQ_RD_CTL_D0_LP;
5926 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005927 case MC_SEQ_RD_CTL_D1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005928 *out_reg = MC_SEQ_RD_CTL_D1_LP;
5929 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005930 case MC_SEQ_WR_CTL_D0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005931 *out_reg = MC_SEQ_WR_CTL_D0_LP;
5932 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005933 case MC_SEQ_WR_CTL_D1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005934 *out_reg = MC_SEQ_WR_CTL_D1_LP;
5935 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005936 case MC_PMG_CMD_EMRS:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005937 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
5938 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005939 case MC_PMG_CMD_MRS:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005940 *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
5941 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005942 case MC_PMG_CMD_MRS1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005943 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
5944 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005945 case MC_SEQ_PMG_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005946 *out_reg = MC_SEQ_PMG_TIMING_LP;
5947 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005948 case MC_PMG_CMD_MRS2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005949 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
5950 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005951 case MC_SEQ_WR_CTL_2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005952 *out_reg = MC_SEQ_WR_CTL_2_LP;
5953 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005954 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005955 result = false;
5956 break;
5957 }
5958
5959 return result;
5960}
5961
5962static void si_set_valid_flag(struct si_mc_reg_table *table)
5963{
5964 u8 i, j;
5965
5966 for (i = 0; i < table->last; i++) {
5967 for (j = 1; j < table->num_entries; j++) {
5968 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5969 table->valid_flag |= 1 << i;
5970 break;
5971 }
5972 }
5973 }
5974}
5975
5976static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5977{
5978 u32 i;
5979 u16 address;
5980
5981 for (i = 0; i < table->last; i++)
5982 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5983 address : table->mc_reg_address[i].s1;
5984
5985}
5986
5987static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5988 struct si_mc_reg_table *si_table)
5989{
5990 u8 i, j;
5991
5992 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5993 return -EINVAL;
5994 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5995 return -EINVAL;
5996
5997 for (i = 0; i < table->last; i++)
5998 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5999 si_table->last = table->last;
6000
6001 for (i = 0; i < table->num_entries; i++) {
6002 si_table->mc_reg_table_entry[i].mclk_max =
6003 table->mc_reg_table_entry[i].mclk_max;
6004 for (j = 0; j < table->last; j++) {
6005 si_table->mc_reg_table_entry[i].mc_data[j] =
6006 table->mc_reg_table_entry[i].mc_data[j];
6007 }
6008 }
6009 si_table->num_entries = table->num_entries;
6010
6011 return 0;
6012}
6013
6014static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
6015{
6016 struct si_power_info *si_pi = si_get_pi(adev);
6017 struct atom_mc_reg_table *table;
6018 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
6019 u8 module_index = rv770_get_memory_module_index(adev);
6020 int ret;
6021
6022 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
6023 if (!table)
6024 return -ENOMEM;
6025
6026 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
6027 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
6028 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
6029 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
6030 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
6031 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
6032 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
6033 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
6034 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
6035 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
6036 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
6037 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
6038 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
6039 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
6040
Tom St Denis77d318a2016-09-06 09:45:43 -04006041 ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
6042 if (ret)
6043 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006044
Tom St Denis77d318a2016-09-06 09:45:43 -04006045 ret = si_copy_vbios_mc_reg_table(table, si_table);
6046 if (ret)
6047 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006048
6049 si_set_s0_mc_reg_index(si_table);
6050
6051 ret = si_set_mc_special_registers(adev, si_table);
Tom St Denis77d318a2016-09-06 09:45:43 -04006052 if (ret)
6053 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006054
6055 si_set_valid_flag(si_table);
6056
6057init_mc_done:
6058 kfree(table);
6059
6060 return ret;
6061
6062}
6063
6064static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
6065 SMC_SIslands_MCRegisters *mc_reg_table)
6066{
6067 struct si_power_info *si_pi = si_get_pi(adev);
6068 u32 i, j;
6069
6070 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
6071 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
6072 if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
6073 break;
6074 mc_reg_table->address[i].s0 =
6075 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
6076 mc_reg_table->address[i].s1 =
6077 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
6078 i++;
6079 }
6080 }
6081 mc_reg_table->last = (u8)i;
6082}
6083
6084static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
6085 SMC_SIslands_MCRegisterSet *data,
6086 u32 num_entries, u32 valid_flag)
6087{
6088 u32 i, j;
6089
6090 for(i = 0, j = 0; j < num_entries; j++) {
6091 if (valid_flag & (1 << j)) {
6092 data->value[i] = cpu_to_be32(entry->mc_data[j]);
6093 i++;
6094 }
6095 }
6096}
6097
6098static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
6099 struct rv7xx_pl *pl,
6100 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
6101{
6102 struct si_power_info *si_pi = si_get_pi(adev);
6103 u32 i = 0;
6104
6105 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
6106 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
6107 break;
6108 }
6109
6110 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
6111 --i;
6112
6113 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
6114 mc_reg_table_data, si_pi->mc_reg_table.last,
6115 si_pi->mc_reg_table.valid_flag);
6116}
6117
6118static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
6119 struct amdgpu_ps *amdgpu_state,
6120 SMC_SIslands_MCRegisters *mc_reg_table)
6121{
Tom St Denis77d318a2016-09-06 09:45:43 -04006122 struct si_ps *state = si_get_ps(amdgpu_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006123 int i;
6124
6125 for (i = 0; i < state->performance_level_count; i++) {
6126 si_convert_mc_reg_table_entry_to_smc(adev,
6127 &state->performance_levels[i],
6128 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
6129 }
6130}
6131
6132static int si_populate_mc_reg_table(struct amdgpu_device *adev,
6133 struct amdgpu_ps *amdgpu_boot_state)
6134{
6135 struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
6136 struct si_power_info *si_pi = si_get_pi(adev);
6137 struct si_ulv_param *ulv = &si_pi->ulv;
6138 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6139
6140 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6141
6142 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
6143
6144 si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
6145
6146 si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
6147 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
6148
6149 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6150 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
6151 si_pi->mc_reg_table.last,
6152 si_pi->mc_reg_table.valid_flag);
6153
6154 if (ulv->supported && ulv->pl.vddc != 0)
6155 si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
6156 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
6157 else
6158 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6159 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
6160 si_pi->mc_reg_table.last,
6161 si_pi->mc_reg_table.valid_flag);
6162
6163 si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
6164
Alex Deucher6861c832016-09-13 00:06:07 -04006165 return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
6166 (u8 *)smc_mc_reg_table,
6167 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006168}
6169
6170static int si_upload_mc_reg_table(struct amdgpu_device *adev,
6171 struct amdgpu_ps *amdgpu_new_state)
6172{
Tom St Denis77d318a2016-09-06 09:45:43 -04006173 struct si_ps *new_state = si_get_ps(amdgpu_new_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006174 struct si_power_info *si_pi = si_get_pi(adev);
6175 u32 address = si_pi->mc_reg_table_start +
6176 offsetof(SMC_SIslands_MCRegisters,
6177 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
6178 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6179
6180 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6181
6182 si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
6183
Alex Deucher6861c832016-09-13 00:06:07 -04006184 return amdgpu_si_copy_bytes_to_smc(adev, address,
6185 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
6186 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
6187 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006188}
6189
6190static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
6191{
Tom St Denis77d318a2016-09-06 09:45:43 -04006192 if (enable)
6193 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
6194 else
6195 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006196}
6197
6198static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
6199 struct amdgpu_ps *amdgpu_state)
6200{
Tom St Denis77d318a2016-09-06 09:45:43 -04006201 struct si_ps *state = si_get_ps(amdgpu_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006202 int i;
6203 u16 pcie_speed, max_speed = 0;
6204
6205 for (i = 0; i < state->performance_level_count; i++) {
6206 pcie_speed = state->performance_levels[i].pcie_gen;
6207 if (max_speed < pcie_speed)
6208 max_speed = pcie_speed;
6209 }
6210 return max_speed;
6211}
6212
6213static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
6214{
6215 u32 speed_cntl;
6216
6217 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
6218 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
6219
6220 return (u16)speed_cntl;
6221}
6222
6223static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
6224 struct amdgpu_ps *amdgpu_new_state,
6225 struct amdgpu_ps *amdgpu_current_state)
6226{
6227 struct si_power_info *si_pi = si_get_pi(adev);
6228 enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6229 enum amdgpu_pcie_gen current_link_speed;
6230
6231 if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
6232 current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
6233 else
6234 current_link_speed = si_pi->force_pcie_gen;
6235
6236 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
6237 si_pi->pspp_notify_required = false;
6238 if (target_link_speed > current_link_speed) {
6239 switch (target_link_speed) {
6240#if defined(CONFIG_ACPI)
6241 case AMDGPU_PCIE_GEN3:
6242 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
6243 break;
6244 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
6245 if (current_link_speed == AMDGPU_PCIE_GEN2)
6246 break;
6247 case AMDGPU_PCIE_GEN2:
6248 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
6249 break;
6250#endif
6251 default:
6252 si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
6253 break;
6254 }
6255 } else {
6256 if (target_link_speed < current_link_speed)
6257 si_pi->pspp_notify_required = true;
6258 }
6259}
6260
6261static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
6262 struct amdgpu_ps *amdgpu_new_state,
6263 struct amdgpu_ps *amdgpu_current_state)
6264{
6265 struct si_power_info *si_pi = si_get_pi(adev);
6266 enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6267 u8 request;
6268
6269 if (si_pi->pspp_notify_required) {
6270 if (target_link_speed == AMDGPU_PCIE_GEN3)
6271 request = PCIE_PERF_REQ_PECI_GEN3;
6272 else if (target_link_speed == AMDGPU_PCIE_GEN2)
6273 request = PCIE_PERF_REQ_PECI_GEN2;
6274 else
6275 request = PCIE_PERF_REQ_PECI_GEN1;
6276
6277 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
6278 (si_get_current_pcie_speed(adev) > 0))
6279 return;
6280
6281#if defined(CONFIG_ACPI)
6282 amdgpu_acpi_pcie_performance_request(adev, request, false);
6283#endif
6284 }
6285}
6286
6287#if 0
6288static int si_ds_request(struct amdgpu_device *adev,
6289 bool ds_status_on, u32 count_write)
6290{
6291 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6292
6293 if (eg_pi->sclk_deep_sleep) {
6294 if (ds_status_on)
Alex Deucher6861c832016-09-13 00:06:07 -04006295 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006296 PPSMC_Result_OK) ?
6297 0 : -EINVAL;
6298 else
Alex Deucher6861c832016-09-13 00:06:07 -04006299 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006300 PPSMC_Result_OK) ? 0 : -EINVAL;
6301 }
6302 return 0;
6303}
6304#endif
6305
6306static void si_set_max_cu_value(struct amdgpu_device *adev)
6307{
6308 struct si_power_info *si_pi = si_get_pi(adev);
6309
6310 if (adev->asic_type == CHIP_VERDE) {
6311 switch (adev->pdev->device) {
6312 case 0x6820:
6313 case 0x6825:
6314 case 0x6821:
6315 case 0x6823:
6316 case 0x6827:
6317 si_pi->max_cu = 10;
6318 break;
6319 case 0x682D:
6320 case 0x6824:
6321 case 0x682F:
6322 case 0x6826:
6323 si_pi->max_cu = 8;
6324 break;
6325 case 0x6828:
6326 case 0x6830:
6327 case 0x6831:
6328 case 0x6838:
6329 case 0x6839:
6330 case 0x683D:
6331 si_pi->max_cu = 10;
6332 break;
6333 case 0x683B:
6334 case 0x683F:
6335 case 0x6829:
6336 si_pi->max_cu = 8;
6337 break;
6338 default:
6339 si_pi->max_cu = 0;
6340 break;
6341 }
6342 } else {
6343 si_pi->max_cu = 0;
6344 }
6345}
6346
6347static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
6348 struct amdgpu_clock_voltage_dependency_table *table)
6349{
6350 u32 i;
6351 int j;
6352 u16 leakage_voltage;
6353
6354 if (table) {
6355 for (i = 0; i < table->count; i++) {
6356 switch (si_get_leakage_voltage_from_leakage_index(adev,
6357 table->entries[i].v,
6358 &leakage_voltage)) {
6359 case 0:
6360 table->entries[i].v = leakage_voltage;
6361 break;
6362 case -EAGAIN:
6363 return -EINVAL;
6364 case -EINVAL:
6365 default:
6366 break;
6367 }
6368 }
6369
6370 for (j = (table->count - 2); j >= 0; j--) {
6371 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
6372 table->entries[j].v : table->entries[j + 1].v;
6373 }
6374 }
6375 return 0;
6376}
6377
6378static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
6379{
6380 int ret = 0;
6381
6382 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6383 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006384 if (ret)
6385 DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006386 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6387 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006388 if (ret)
6389 DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006390 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6391 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006392 if (ret)
6393 DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006394 return ret;
6395}
6396
6397static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
6398 struct amdgpu_ps *amdgpu_new_state,
6399 struct amdgpu_ps *amdgpu_current_state)
6400{
6401 u32 lane_width;
6402 u32 new_lane_width =
6403 (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6404 u32 current_lane_width =
6405 (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6406
6407 if (new_lane_width != current_lane_width) {
6408 amdgpu_set_pcie_lanes(adev, new_lane_width);
6409 lane_width = amdgpu_get_pcie_lanes(adev);
6410 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
6411 }
6412}
6413
6414static void si_dpm_setup_asic(struct amdgpu_device *adev)
6415{
6416 si_read_clock_registers(adev);
6417 si_enable_acpi_power_management(adev);
6418}
6419
6420static int si_thermal_enable_alert(struct amdgpu_device *adev,
6421 bool enable)
6422{
6423 u32 thermal_int = RREG32(CG_THERMAL_INT);
6424
6425 if (enable) {
6426 PPSMC_Result result;
6427
6428 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
6429 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher6861c832016-09-13 00:06:07 -04006430 result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006431 if (result != PPSMC_Result_OK) {
6432 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
6433 return -EINVAL;
6434 }
6435 } else {
6436 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
6437 WREG32(CG_THERMAL_INT, thermal_int);
6438 }
6439
6440 return 0;
6441}
6442
6443static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
6444 int min_temp, int max_temp)
6445{
6446 int low_temp = 0 * 1000;
6447 int high_temp = 255 * 1000;
6448
6449 if (low_temp < min_temp)
6450 low_temp = min_temp;
6451 if (high_temp > max_temp)
6452 high_temp = max_temp;
6453 if (high_temp < low_temp) {
6454 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
6455 return -EINVAL;
6456 }
6457
6458 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
6459 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
6460 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
6461
6462 adev->pm.dpm.thermal.min_temp = low_temp;
6463 adev->pm.dpm.thermal.max_temp = high_temp;
6464
6465 return 0;
6466}
6467
6468static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
6469{
6470 struct si_power_info *si_pi = si_get_pi(adev);
6471 u32 tmp;
6472
6473 if (si_pi->fan_ctrl_is_in_default_mode) {
6474 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6475 si_pi->fan_ctrl_default_mode = tmp;
6476 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6477 si_pi->t_min = tmp;
6478 si_pi->fan_ctrl_is_in_default_mode = false;
6479 }
6480
6481 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6482 tmp |= TMIN(0);
6483 WREG32(CG_FDO_CTRL2, tmp);
6484
6485 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6486 tmp |= FDO_PWM_MODE(mode);
6487 WREG32(CG_FDO_CTRL2, tmp);
6488}
6489
6490static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
6491{
6492 struct si_power_info *si_pi = si_get_pi(adev);
6493 PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6494 u32 duty100;
6495 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6496 u16 fdo_min, slope1, slope2;
6497 u32 reference_clock, tmp;
6498 int ret;
6499 u64 tmp64;
6500
6501 if (!si_pi->fan_table_start) {
6502 adev->pm.dpm.fan.ucode_fan_control = false;
6503 return 0;
6504 }
6505
6506 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6507
6508 if (duty100 == 0) {
6509 adev->pm.dpm.fan.ucode_fan_control = false;
6510 return 0;
6511 }
6512
6513 tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
6514 do_div(tmp64, 10000);
6515 fdo_min = (u16)tmp64;
6516
6517 t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
6518 t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
6519
6520 pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
6521 pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
6522
6523 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6524 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6525
6526 fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
6527 fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
6528 fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006529 fan_table.slope1 = cpu_to_be16(slope1);
6530 fan_table.slope2 = cpu_to_be16(slope2);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006531 fan_table.fdo_min = cpu_to_be16(fdo_min);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006532 fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006533 fan_table.hys_up = cpu_to_be16(1);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006534 fan_table.hys_slope = cpu_to_be16(1);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006535 fan_table.temp_resp_lim = cpu_to_be16(5);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006536 reference_clock = amdgpu_asic_get_xclk(adev);
6537
6538 fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
6539 reference_clock) / 1600);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006540 fan_table.fdo_max = cpu_to_be16((u16)duty100);
6541
6542 tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6543 fan_table.temp_src = (uint8_t)tmp;
6544
Alex Deucher6861c832016-09-13 00:06:07 -04006545 ret = amdgpu_si_copy_bytes_to_smc(adev,
6546 si_pi->fan_table_start,
6547 (u8 *)(&fan_table),
6548 sizeof(fan_table),
6549 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006550
6551 if (ret) {
6552 DRM_ERROR("Failed to load fan table to the SMC.");
6553 adev->pm.dpm.fan.ucode_fan_control = false;
6554 }
6555
Tom St Denisad2473a2016-09-07 08:42:41 -04006556 return ret;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006557}
6558
6559static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
6560{
6561 struct si_power_info *si_pi = si_get_pi(adev);
6562 PPSMC_Result ret;
6563
Alex Deucher6861c832016-09-13 00:06:07 -04006564 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006565 if (ret == PPSMC_Result_OK) {
6566 si_pi->fan_is_controlled_by_smc = true;
6567 return 0;
6568 } else {
6569 return -EINVAL;
6570 }
6571}
6572
6573static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
6574{
6575 struct si_power_info *si_pi = si_get_pi(adev);
6576 PPSMC_Result ret;
6577
Alex Deucher6861c832016-09-13 00:06:07 -04006578 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006579
6580 if (ret == PPSMC_Result_OK) {
6581 si_pi->fan_is_controlled_by_smc = false;
6582 return 0;
6583 } else {
6584 return -EINVAL;
6585 }
6586}
6587
6588static int si_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
6589 u32 *speed)
6590{
6591 u32 duty, duty100;
6592 u64 tmp64;
6593
6594 if (adev->pm.no_fan)
6595 return -ENOENT;
6596
6597 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6598 duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6599
6600 if (duty100 == 0)
6601 return -EINVAL;
6602
6603 tmp64 = (u64)duty * 100;
6604 do_div(tmp64, duty100);
6605 *speed = (u32)tmp64;
6606
6607 if (*speed > 100)
6608 *speed = 100;
6609
6610 return 0;
6611}
6612
6613static int si_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
6614 u32 speed)
6615{
6616 struct si_power_info *si_pi = si_get_pi(adev);
6617 u32 tmp;
6618 u32 duty, duty100;
6619 u64 tmp64;
6620
6621 if (adev->pm.no_fan)
6622 return -ENOENT;
6623
6624 if (si_pi->fan_is_controlled_by_smc)
6625 return -EINVAL;
6626
6627 if (speed > 100)
6628 return -EINVAL;
6629
6630 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6631
6632 if (duty100 == 0)
6633 return -EINVAL;
6634
6635 tmp64 = (u64)speed * duty100;
6636 do_div(tmp64, 100);
6637 duty = (u32)tmp64;
6638
6639 tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6640 tmp |= FDO_STATIC_DUTY(duty);
6641 WREG32(CG_FDO_CTRL0, tmp);
6642
6643 return 0;
6644}
6645
6646static void si_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
6647{
6648 if (mode) {
6649 /* stop auto-manage */
6650 if (adev->pm.dpm.fan.ucode_fan_control)
6651 si_fan_ctrl_stop_smc_fan_control(adev);
6652 si_fan_ctrl_set_static_mode(adev, mode);
6653 } else {
6654 /* restart auto-manage */
6655 if (adev->pm.dpm.fan.ucode_fan_control)
6656 si_thermal_start_smc_fan_control(adev);
6657 else
6658 si_fan_ctrl_set_default_mode(adev);
6659 }
6660}
6661
6662static u32 si_dpm_get_fan_control_mode(struct amdgpu_device *adev)
6663{
6664 struct si_power_info *si_pi = si_get_pi(adev);
6665 u32 tmp;
6666
6667 if (si_pi->fan_is_controlled_by_smc)
6668 return 0;
6669
6670 tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6671 return (tmp >> FDO_PWM_MODE_SHIFT);
6672}
6673
6674#if 0
6675static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
6676 u32 *speed)
6677{
6678 u32 tach_period;
6679 u32 xclk = amdgpu_asic_get_xclk(adev);
6680
6681 if (adev->pm.no_fan)
6682 return -ENOENT;
6683
6684 if (adev->pm.fan_pulses_per_revolution == 0)
6685 return -ENOENT;
6686
6687 tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6688 if (tach_period == 0)
6689 return -ENOENT;
6690
6691 *speed = 60 * xclk * 10000 / tach_period;
6692
6693 return 0;
6694}
6695
6696static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
6697 u32 speed)
6698{
6699 u32 tach_period, tmp;
6700 u32 xclk = amdgpu_asic_get_xclk(adev);
6701
6702 if (adev->pm.no_fan)
6703 return -ENOENT;
6704
6705 if (adev->pm.fan_pulses_per_revolution == 0)
6706 return -ENOENT;
6707
6708 if ((speed < adev->pm.fan_min_rpm) ||
6709 (speed > adev->pm.fan_max_rpm))
6710 return -EINVAL;
6711
6712 if (adev->pm.dpm.fan.ucode_fan_control)
6713 si_fan_ctrl_stop_smc_fan_control(adev);
6714
6715 tach_period = 60 * xclk * 10000 / (8 * speed);
6716 tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6717 tmp |= TARGET_PERIOD(tach_period);
6718 WREG32(CG_TACH_CTRL, tmp);
6719
6720 si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
6721
6722 return 0;
6723}
6724#endif
6725
6726static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
6727{
6728 struct si_power_info *si_pi = si_get_pi(adev);
6729 u32 tmp;
6730
6731 if (!si_pi->fan_ctrl_is_in_default_mode) {
6732 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6733 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6734 WREG32(CG_FDO_CTRL2, tmp);
6735
6736 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6737 tmp |= TMIN(si_pi->t_min);
6738 WREG32(CG_FDO_CTRL2, tmp);
6739 si_pi->fan_ctrl_is_in_default_mode = true;
6740 }
6741}
6742
6743static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
6744{
6745 if (adev->pm.dpm.fan.ucode_fan_control) {
6746 si_fan_ctrl_start_smc_fan_control(adev);
6747 si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
6748 }
6749}
6750
6751static void si_thermal_initialize(struct amdgpu_device *adev)
6752{
6753 u32 tmp;
6754
6755 if (adev->pm.fan_pulses_per_revolution) {
6756 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6757 tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
6758 WREG32(CG_TACH_CTRL, tmp);
6759 }
6760
6761 tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6762 tmp |= TACH_PWM_RESP_RATE(0x28);
6763 WREG32(CG_FDO_CTRL2, tmp);
6764}
6765
6766static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
6767{
6768 int ret;
6769
6770 si_thermal_initialize(adev);
6771 ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6772 if (ret)
6773 return ret;
6774 ret = si_thermal_enable_alert(adev, true);
6775 if (ret)
6776 return ret;
6777 if (adev->pm.dpm.fan.ucode_fan_control) {
6778 ret = si_halt_smc(adev);
6779 if (ret)
6780 return ret;
6781 ret = si_thermal_setup_fan_table(adev);
6782 if (ret)
6783 return ret;
6784 ret = si_resume_smc(adev);
6785 if (ret)
6786 return ret;
6787 si_thermal_start_smc_fan_control(adev);
6788 }
6789
6790 return 0;
6791}
6792
6793static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
6794{
6795 if (!adev->pm.no_fan) {
6796 si_fan_ctrl_set_default_mode(adev);
6797 si_fan_ctrl_stop_smc_fan_control(adev);
6798 }
6799}
6800
6801static int si_dpm_enable(struct amdgpu_device *adev)
6802{
6803 struct rv7xx_power_info *pi = rv770_get_pi(adev);
6804 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6805 struct si_power_info *si_pi = si_get_pi(adev);
6806 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6807 int ret;
6808
Alex Deucher6861c832016-09-13 00:06:07 -04006809 if (amdgpu_si_is_smc_running(adev))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006810 return -EINVAL;
6811 if (pi->voltage_control || si_pi->voltage_control_svi2)
6812 si_enable_voltage_control(adev, true);
6813 if (pi->mvdd_control)
6814 si_get_mvdd_configuration(adev);
6815 if (pi->voltage_control || si_pi->voltage_control_svi2) {
6816 ret = si_construct_voltage_tables(adev);
6817 if (ret) {
6818 DRM_ERROR("si_construct_voltage_tables failed\n");
6819 return ret;
6820 }
6821 }
6822 if (eg_pi->dynamic_ac_timing) {
6823 ret = si_initialize_mc_reg_table(adev);
6824 if (ret)
6825 eg_pi->dynamic_ac_timing = false;
6826 }
6827 if (pi->dynamic_ss)
6828 si_enable_spread_spectrum(adev, true);
6829 if (pi->thermal_protection)
6830 si_enable_thermal_protection(adev, true);
6831 si_setup_bsp(adev);
6832 si_program_git(adev);
6833 si_program_tp(adev);
6834 si_program_tpp(adev);
6835 si_program_sstp(adev);
6836 si_enable_display_gap(adev);
6837 si_program_vc(adev);
6838 ret = si_upload_firmware(adev);
6839 if (ret) {
6840 DRM_ERROR("si_upload_firmware failed\n");
6841 return ret;
6842 }
6843 ret = si_process_firmware_header(adev);
6844 if (ret) {
6845 DRM_ERROR("si_process_firmware_header failed\n");
6846 return ret;
6847 }
6848 ret = si_initial_switch_from_arb_f0_to_f1(adev);
6849 if (ret) {
6850 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
6851 return ret;
6852 }
6853 ret = si_init_smc_table(adev);
6854 if (ret) {
6855 DRM_ERROR("si_init_smc_table failed\n");
6856 return ret;
6857 }
6858 ret = si_init_smc_spll_table(adev);
6859 if (ret) {
6860 DRM_ERROR("si_init_smc_spll_table failed\n");
6861 return ret;
6862 }
6863 ret = si_init_arb_table_index(adev);
6864 if (ret) {
6865 DRM_ERROR("si_init_arb_table_index failed\n");
6866 return ret;
6867 }
6868 if (eg_pi->dynamic_ac_timing) {
6869 ret = si_populate_mc_reg_table(adev, boot_ps);
6870 if (ret) {
6871 DRM_ERROR("si_populate_mc_reg_table failed\n");
6872 return ret;
6873 }
6874 }
6875 ret = si_initialize_smc_cac_tables(adev);
6876 if (ret) {
6877 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
6878 return ret;
6879 }
6880 ret = si_initialize_hardware_cac_manager(adev);
6881 if (ret) {
6882 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
6883 return ret;
6884 }
6885 ret = si_initialize_smc_dte_tables(adev);
6886 if (ret) {
6887 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
6888 return ret;
6889 }
6890 ret = si_populate_smc_tdp_limits(adev, boot_ps);
6891 if (ret) {
6892 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
6893 return ret;
6894 }
6895 ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
6896 if (ret) {
6897 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
6898 return ret;
6899 }
6900 si_program_response_times(adev);
6901 si_program_ds_registers(adev);
6902 si_dpm_start_smc(adev);
6903 ret = si_notify_smc_display_change(adev, false);
6904 if (ret) {
6905 DRM_ERROR("si_notify_smc_display_change failed\n");
6906 return ret;
6907 }
6908 si_enable_sclk_control(adev, true);
6909 si_start_dpm(adev);
6910
6911 si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006912 si_thermal_start_thermal_controller(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006913 ni_update_current_ps(adev, boot_ps);
6914
6915 return 0;
6916}
6917
6918static int si_set_temperature_range(struct amdgpu_device *adev)
6919{
6920 int ret;
6921
6922 ret = si_thermal_enable_alert(adev, false);
6923 if (ret)
6924 return ret;
6925 ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6926 if (ret)
6927 return ret;
6928 ret = si_thermal_enable_alert(adev, true);
6929 if (ret)
6930 return ret;
6931
6932 return ret;
6933}
6934
6935static void si_dpm_disable(struct amdgpu_device *adev)
6936{
6937 struct rv7xx_power_info *pi = rv770_get_pi(adev);
6938 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6939
Alex Deucher6861c832016-09-13 00:06:07 -04006940 if (!amdgpu_si_is_smc_running(adev))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006941 return;
6942 si_thermal_stop_thermal_controller(adev);
6943 si_disable_ulv(adev);
6944 si_clear_vc(adev);
6945 if (pi->thermal_protection)
6946 si_enable_thermal_protection(adev, false);
6947 si_enable_power_containment(adev, boot_ps, false);
6948 si_enable_smc_cac(adev, boot_ps, false);
6949 si_enable_spread_spectrum(adev, false);
6950 si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6951 si_stop_dpm(adev);
6952 si_reset_to_default(adev);
6953 si_dpm_stop_smc(adev);
6954 si_force_switch_to_arb_f0(adev);
6955
6956 ni_update_current_ps(adev, boot_ps);
6957}
6958
6959static int si_dpm_pre_set_power_state(struct amdgpu_device *adev)
6960{
6961 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6962 struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
6963 struct amdgpu_ps *new_ps = &requested_ps;
6964
6965 ni_update_requested_ps(adev, new_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006966 si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
6967
6968 return 0;
6969}
6970
6971static int si_power_control_set_level(struct amdgpu_device *adev)
6972{
6973 struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
6974 int ret;
6975
6976 ret = si_restrict_performance_levels_before_switch(adev);
6977 if (ret)
6978 return ret;
6979 ret = si_halt_smc(adev);
6980 if (ret)
6981 return ret;
6982 ret = si_populate_smc_tdp_limits(adev, new_ps);
6983 if (ret)
6984 return ret;
6985 ret = si_populate_smc_tdp_limits_2(adev, new_ps);
6986 if (ret)
6987 return ret;
6988 ret = si_resume_smc(adev);
6989 if (ret)
6990 return ret;
6991 ret = si_set_sw_state(adev);
6992 if (ret)
6993 return ret;
6994 return 0;
6995}
6996
6997static int si_dpm_set_power_state(struct amdgpu_device *adev)
6998{
6999 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7000 struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
7001 struct amdgpu_ps *old_ps = &eg_pi->current_rps;
7002 int ret;
7003
7004 ret = si_disable_ulv(adev);
7005 if (ret) {
7006 DRM_ERROR("si_disable_ulv failed\n");
7007 return ret;
7008 }
7009 ret = si_restrict_performance_levels_before_switch(adev);
7010 if (ret) {
7011 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
7012 return ret;
7013 }
7014 if (eg_pi->pcie_performance_request)
7015 si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
7016 ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
7017 ret = si_enable_power_containment(adev, new_ps, false);
7018 if (ret) {
7019 DRM_ERROR("si_enable_power_containment failed\n");
7020 return ret;
7021 }
7022 ret = si_enable_smc_cac(adev, new_ps, false);
7023 if (ret) {
7024 DRM_ERROR("si_enable_smc_cac failed\n");
7025 return ret;
7026 }
7027 ret = si_halt_smc(adev);
7028 if (ret) {
7029 DRM_ERROR("si_halt_smc failed\n");
7030 return ret;
7031 }
7032 ret = si_upload_sw_state(adev, new_ps);
7033 if (ret) {
7034 DRM_ERROR("si_upload_sw_state failed\n");
7035 return ret;
7036 }
7037 ret = si_upload_smc_data(adev);
7038 if (ret) {
7039 DRM_ERROR("si_upload_smc_data failed\n");
7040 return ret;
7041 }
7042 ret = si_upload_ulv_state(adev);
7043 if (ret) {
7044 DRM_ERROR("si_upload_ulv_state failed\n");
7045 return ret;
7046 }
7047 if (eg_pi->dynamic_ac_timing) {
7048 ret = si_upload_mc_reg_table(adev, new_ps);
7049 if (ret) {
7050 DRM_ERROR("si_upload_mc_reg_table failed\n");
7051 return ret;
7052 }
7053 }
7054 ret = si_program_memory_timing_parameters(adev, new_ps);
7055 if (ret) {
7056 DRM_ERROR("si_program_memory_timing_parameters failed\n");
7057 return ret;
7058 }
7059 si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
7060
7061 ret = si_resume_smc(adev);
7062 if (ret) {
7063 DRM_ERROR("si_resume_smc failed\n");
7064 return ret;
7065 }
7066 ret = si_set_sw_state(adev);
7067 if (ret) {
7068 DRM_ERROR("si_set_sw_state failed\n");
7069 return ret;
7070 }
7071 ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
7072 if (eg_pi->pcie_performance_request)
7073 si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
7074 ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
7075 if (ret) {
7076 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
7077 return ret;
7078 }
7079 ret = si_enable_smc_cac(adev, new_ps, true);
7080 if (ret) {
7081 DRM_ERROR("si_enable_smc_cac failed\n");
7082 return ret;
7083 }
7084 ret = si_enable_power_containment(adev, new_ps, true);
7085 if (ret) {
7086 DRM_ERROR("si_enable_power_containment failed\n");
7087 return ret;
7088 }
7089
7090 ret = si_power_control_set_level(adev);
7091 if (ret) {
7092 DRM_ERROR("si_power_control_set_level failed\n");
7093 return ret;
7094 }
7095
7096 return 0;
7097}
7098
7099static void si_dpm_post_set_power_state(struct amdgpu_device *adev)
7100{
7101 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7102 struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
7103
7104 ni_update_current_ps(adev, new_ps);
7105}
7106
7107#if 0
7108void si_dpm_reset_asic(struct amdgpu_device *adev)
7109{
7110 si_restrict_performance_levels_before_switch(adev);
7111 si_disable_ulv(adev);
7112 si_set_boot_state(adev);
7113}
7114#endif
7115
7116static void si_dpm_display_configuration_changed(struct amdgpu_device *adev)
7117{
7118 si_program_display_gap(adev);
7119}
7120
7121
7122static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
7123 struct amdgpu_ps *rps,
7124 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
7125 u8 table_rev)
7126{
7127 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
7128 rps->class = le16_to_cpu(non_clock_info->usClassification);
7129 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
7130
7131 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
7132 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
7133 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
7134 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
7135 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
7136 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
7137 } else {
7138 rps->vclk = 0;
7139 rps->dclk = 0;
7140 }
7141
7142 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
7143 adev->pm.dpm.boot_ps = rps;
7144 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
7145 adev->pm.dpm.uvd_ps = rps;
7146}
7147
7148static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
7149 struct amdgpu_ps *rps, int index,
7150 union pplib_clock_info *clock_info)
7151{
7152 struct rv7xx_power_info *pi = rv770_get_pi(adev);
7153 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7154 struct si_power_info *si_pi = si_get_pi(adev);
7155 struct si_ps *ps = si_get_ps(rps);
7156 u16 leakage_voltage;
7157 struct rv7xx_pl *pl = &ps->performance_levels[index];
7158 int ret;
7159
7160 ps->performance_level_count = index + 1;
7161
7162 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7163 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
7164 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7165 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
7166
7167 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
7168 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
7169 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
7170 pl->pcie_gen = r600_get_pcie_gen_support(adev,
7171 si_pi->sys_pcie_mask,
7172 si_pi->boot_pcie_gen,
7173 clock_info->si.ucPCIEGen);
7174
7175 /* patch up vddc if necessary */
7176 ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
7177 &leakage_voltage);
7178 if (ret == 0)
7179 pl->vddc = leakage_voltage;
7180
7181 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
7182 pi->acpi_vddc = pl->vddc;
7183 eg_pi->acpi_vddci = pl->vddci;
7184 si_pi->acpi_pcie_gen = pl->pcie_gen;
7185 }
7186
7187 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
7188 index == 0) {
7189 /* XXX disable for A0 tahiti */
7190 si_pi->ulv.supported = false;
7191 si_pi->ulv.pl = *pl;
7192 si_pi->ulv.one_pcie_lane_in_ulv = false;
7193 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
7194 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
7195 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
7196 }
7197
7198 if (pi->min_vddc_in_table > pl->vddc)
7199 pi->min_vddc_in_table = pl->vddc;
7200
7201 if (pi->max_vddc_in_table < pl->vddc)
7202 pi->max_vddc_in_table = pl->vddc;
7203
7204 /* patch up boot state */
7205 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
7206 u16 vddc, vddci, mvdd;
7207 amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
7208 pl->mclk = adev->clock.default_mclk;
7209 pl->sclk = adev->clock.default_sclk;
7210 pl->vddc = vddc;
7211 pl->vddci = vddci;
7212 si_pi->mvdd_bootup_value = mvdd;
7213 }
7214
7215 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
7216 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
7217 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
7218 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
7219 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
7220 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
7221 }
7222}
7223
7224union pplib_power_state {
Tom St Denis77d318a2016-09-06 09:45:43 -04007225 struct _ATOM_PPLIB_STATE v1;
7226 struct _ATOM_PPLIB_STATE_V2 v2;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007227};
7228
7229static int si_parse_power_table(struct amdgpu_device *adev)
7230{
7231 struct amdgpu_mode_info *mode_info = &adev->mode_info;
7232 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
7233 union pplib_power_state *power_state;
7234 int i, j, k, non_clock_array_index, clock_array_index;
7235 union pplib_clock_info *clock_info;
7236 struct _StateArray *state_array;
7237 struct _ClockInfoArray *clock_info_array;
7238 struct _NonClockInfoArray *non_clock_info_array;
7239 union power_info *power_info;
7240 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
Tom St Denis77d318a2016-09-06 09:45:43 -04007241 u16 data_offset;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007242 u8 frev, crev;
7243 u8 *power_state_offset;
7244 struct si_ps *ps;
7245
7246 if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
7247 &frev, &crev, &data_offset))
7248 return -EINVAL;
7249 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
7250
7251 amdgpu_add_thermal_controller(adev);
7252
7253 state_array = (struct _StateArray *)
7254 (mode_info->atom_context->bios + data_offset +
7255 le16_to_cpu(power_info->pplib.usStateArrayOffset));
7256 clock_info_array = (struct _ClockInfoArray *)
7257 (mode_info->atom_context->bios + data_offset +
7258 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
7259 non_clock_info_array = (struct _NonClockInfoArray *)
7260 (mode_info->atom_context->bios + data_offset +
7261 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
7262
7263 adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
7264 state_array->ucNumEntries, GFP_KERNEL);
7265 if (!adev->pm.dpm.ps)
7266 return -ENOMEM;
7267 power_state_offset = (u8 *)state_array->states;
7268 for (i = 0; i < state_array->ucNumEntries; i++) {
7269 u8 *idx;
7270 power_state = (union pplib_power_state *)power_state_offset;
7271 non_clock_array_index = power_state->v2.nonClockInfoIndex;
7272 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
7273 &non_clock_info_array->nonClockInfo[non_clock_array_index];
7274 ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
7275 if (ps == NULL) {
7276 kfree(adev->pm.dpm.ps);
7277 return -ENOMEM;
7278 }
7279 adev->pm.dpm.ps[i].ps_priv = ps;
7280 si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
7281 non_clock_info,
7282 non_clock_info_array->ucEntrySize);
7283 k = 0;
7284 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
7285 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
7286 clock_array_index = idx[j];
7287 if (clock_array_index >= clock_info_array->ucNumEntries)
7288 continue;
7289 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
7290 break;
7291 clock_info = (union pplib_clock_info *)
7292 ((u8 *)&clock_info_array->clockInfo[0] +
7293 (clock_array_index * clock_info_array->ucEntrySize));
7294 si_parse_pplib_clock_info(adev,
7295 &adev->pm.dpm.ps[i], k,
7296 clock_info);
7297 k++;
7298 }
7299 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
7300 }
7301 adev->pm.dpm.num_ps = state_array->ucNumEntries;
7302
7303 /* fill in the vce power states */
7304 for (i = 0; i < AMDGPU_MAX_VCE_LEVELS; i++) {
7305 u32 sclk, mclk;
7306 clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
7307 clock_info = (union pplib_clock_info *)
7308 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
7309 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7310 sclk |= clock_info->si.ucEngineClockHigh << 16;
7311 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7312 mclk |= clock_info->si.ucMemoryClockHigh << 16;
7313 adev->pm.dpm.vce_states[i].sclk = sclk;
7314 adev->pm.dpm.vce_states[i].mclk = mclk;
7315 }
7316
7317 return 0;
7318}
7319
7320static int si_dpm_init(struct amdgpu_device *adev)
7321{
7322 struct rv7xx_power_info *pi;
7323 struct evergreen_power_info *eg_pi;
7324 struct ni_power_info *ni_pi;
7325 struct si_power_info *si_pi;
7326 struct atom_clock_dividers dividers;
7327 int ret;
7328 u32 mask;
7329
7330 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
7331 if (si_pi == NULL)
7332 return -ENOMEM;
7333 adev->pm.dpm.priv = si_pi;
7334 ni_pi = &si_pi->ni;
7335 eg_pi = &ni_pi->eg;
7336 pi = &eg_pi->rv7xx;
7337
7338 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
7339 if (ret)
7340 si_pi->sys_pcie_mask = 0;
7341 else
7342 si_pi->sys_pcie_mask = mask;
7343 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
7344 si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
7345
7346 si_set_max_cu_value(adev);
7347
7348 rv770_get_max_vddc(adev);
7349 si_get_leakage_vddc(adev);
7350 si_patch_dependency_tables_based_on_leakage(adev);
7351
7352 pi->acpi_vddc = 0;
7353 eg_pi->acpi_vddci = 0;
7354 pi->min_vddc_in_table = 0;
7355 pi->max_vddc_in_table = 0;
7356
7357 ret = amdgpu_get_platform_caps(adev);
7358 if (ret)
7359 return ret;
7360
7361 ret = amdgpu_parse_extended_power_table(adev);
7362 if (ret)
7363 return ret;
7364
7365 ret = si_parse_power_table(adev);
7366 if (ret)
7367 return ret;
7368
7369 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
7370 kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
7371 if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
7372 amdgpu_free_extended_power_table(adev);
7373 return -ENOMEM;
7374 }
7375 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
7376 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
7377 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
7378 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
7379 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
7380 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
7381 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
7382 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
7383 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
7384
7385 if (adev->pm.dpm.voltage_response_time == 0)
7386 adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
7387 if (adev->pm.dpm.backbias_response_time == 0)
7388 adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
7389
7390 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
7391 0, false, &dividers);
7392 if (ret)
7393 pi->ref_div = dividers.ref_div + 1;
7394 else
7395 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
7396
7397 eg_pi->smu_uvd_hs = false;
7398
7399 pi->mclk_strobe_mode_threshold = 40000;
7400 if (si_is_special_1gb_platform(adev))
7401 pi->mclk_stutter_mode_threshold = 0;
7402 else
7403 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
7404 pi->mclk_edc_enable_threshold = 40000;
7405 eg_pi->mclk_edc_wr_enable_threshold = 40000;
7406
7407 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
7408
7409 pi->voltage_control =
7410 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7411 VOLTAGE_OBJ_GPIO_LUT);
7412 if (!pi->voltage_control) {
7413 si_pi->voltage_control_svi2 =
7414 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7415 VOLTAGE_OBJ_SVID2);
7416 if (si_pi->voltage_control_svi2)
7417 amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7418 &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
7419 }
7420
7421 pi->mvdd_control =
7422 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
7423 VOLTAGE_OBJ_GPIO_LUT);
7424
7425 eg_pi->vddci_control =
7426 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7427 VOLTAGE_OBJ_GPIO_LUT);
7428 if (!eg_pi->vddci_control)
7429 si_pi->vddci_control_svi2 =
7430 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7431 VOLTAGE_OBJ_SVID2);
7432
7433 si_pi->vddc_phase_shed_control =
7434 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7435 VOLTAGE_OBJ_PHASE_LUT);
7436
7437 rv770_get_engine_memory_ss(adev);
7438
7439 pi->asi = RV770_ASI_DFLT;
7440 pi->pasi = CYPRESS_HASI_DFLT;
7441 pi->vrc = SISLANDS_VRC_DFLT;
7442
7443 pi->gfx_clock_gating = true;
7444
7445 eg_pi->sclk_deep_sleep = true;
7446 si_pi->sclk_deep_sleep_above_low = false;
7447
7448 if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
7449 pi->thermal_protection = true;
7450 else
7451 pi->thermal_protection = false;
7452
7453 eg_pi->dynamic_ac_timing = true;
7454
7455 eg_pi->light_sleep = true;
7456#if defined(CONFIG_ACPI)
7457 eg_pi->pcie_performance_request =
7458 amdgpu_acpi_is_pcie_performance_request_supported(adev);
7459#else
7460 eg_pi->pcie_performance_request = false;
7461#endif
7462
7463 si_pi->sram_end = SMC_RAM_END;
7464
7465 adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7466 adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7467 adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7468 adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7469 adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7470 adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7471 adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7472
7473 si_initialize_powertune_defaults(adev);
7474
7475 /* make sure dc limits are valid */
7476 if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7477 (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7478 adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7479 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7480
7481 si_pi->fan_ctrl_is_in_default_mode = true;
7482
7483 return 0;
7484}
7485
7486static void si_dpm_fini(struct amdgpu_device *adev)
7487{
7488 int i;
7489
Tom St Denis9623e4b2016-09-06 09:42:55 -04007490 if (adev->pm.dpm.ps)
7491 for (i = 0; i < adev->pm.dpm.num_ps; i++)
7492 kfree(adev->pm.dpm.ps[i].ps_priv);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007493 kfree(adev->pm.dpm.ps);
7494 kfree(adev->pm.dpm.priv);
7495 kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7496 amdgpu_free_extended_power_table(adev);
7497}
7498
7499static void si_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
7500 struct seq_file *m)
7501{
7502 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7503 struct amdgpu_ps *rps = &eg_pi->current_rps;
7504 struct si_ps *ps = si_get_ps(rps);
7505 struct rv7xx_pl *pl;
7506 u32 current_index =
7507 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7508 CURRENT_STATE_INDEX_SHIFT;
7509
7510 if (current_index >= ps->performance_level_count) {
7511 seq_printf(m, "invalid dpm profile %d\n", current_index);
7512 } else {
7513 pl = &ps->performance_levels[current_index];
7514 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7515 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7516 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7517 }
7518}
7519
7520static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
7521 struct amdgpu_irq_src *source,
7522 unsigned type,
7523 enum amdgpu_interrupt_state state)
7524{
7525 u32 cg_thermal_int;
7526
7527 switch (type) {
7528 case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
7529 switch (state) {
7530 case AMDGPU_IRQ_STATE_DISABLE:
7531 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7532 cg_thermal_int |= THERM_INT_MASK_HIGH;
7533 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7534 break;
7535 case AMDGPU_IRQ_STATE_ENABLE:
7536 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7537 cg_thermal_int &= ~THERM_INT_MASK_HIGH;
7538 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7539 break;
7540 default:
7541 break;
7542 }
7543 break;
7544
7545 case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
7546 switch (state) {
7547 case AMDGPU_IRQ_STATE_DISABLE:
7548 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7549 cg_thermal_int |= THERM_INT_MASK_LOW;
7550 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7551 break;
7552 case AMDGPU_IRQ_STATE_ENABLE:
7553 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7554 cg_thermal_int &= ~THERM_INT_MASK_LOW;
7555 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7556 break;
7557 default:
7558 break;
7559 }
7560 break;
7561
7562 default:
7563 break;
7564 }
7565 return 0;
7566}
7567
7568static int si_dpm_process_interrupt(struct amdgpu_device *adev,
Alex Deuchera1047772016-09-12 23:46:06 -04007569 struct amdgpu_irq_src *source,
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007570 struct amdgpu_iv_entry *entry)
7571{
7572 bool queue_thermal = false;
7573
7574 if (entry == NULL)
7575 return -EINVAL;
7576
7577 switch (entry->src_id) {
7578 case 230: /* thermal low to high */
7579 DRM_DEBUG("IH: thermal low to high\n");
7580 adev->pm.dpm.thermal.high_to_low = false;
7581 queue_thermal = true;
7582 break;
7583 case 231: /* thermal high to low */
7584 DRM_DEBUG("IH: thermal high to low\n");
7585 adev->pm.dpm.thermal.high_to_low = true;
7586 queue_thermal = true;
7587 break;
7588 default:
7589 break;
7590 }
7591
7592 if (queue_thermal)
7593 schedule_work(&adev->pm.dpm.thermal.work);
7594
7595 return 0;
7596}
7597
7598static int si_dpm_late_init(void *handle)
7599{
7600 int ret;
7601 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7602
7603 if (!amdgpu_dpm)
7604 return 0;
7605
7606 /* init the sysfs and debugfs files late */
7607 ret = amdgpu_pm_sysfs_init(adev);
7608 if (ret)
7609 return ret;
7610
7611 ret = si_set_temperature_range(adev);
7612 if (ret)
7613 return ret;
7614#if 0 //TODO ?
7615 si_dpm_powergate_uvd(adev, true);
7616#endif
7617 return 0;
7618}
7619
7620/**
7621 * si_dpm_init_microcode - load ucode images from disk
7622 *
7623 * @adev: amdgpu_device pointer
7624 *
7625 * Use the firmware interface to load the ucode images into
7626 * the driver (not loaded into hw).
7627 * Returns 0 on success, error on failure.
7628 */
7629static int si_dpm_init_microcode(struct amdgpu_device *adev)
7630{
7631 const char *chip_name;
7632 char fw_name[30];
7633 int err;
7634
7635 DRM_DEBUG("\n");
7636 switch (adev->asic_type) {
7637 case CHIP_TAHITI:
7638 chip_name = "tahiti";
7639 break;
7640 case CHIP_PITCAIRN:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007641 if ((adev->pdev->revision == 0x81) ||
7642 (adev->pdev->device == 0x6810) ||
7643 (adev->pdev->device == 0x6811) ||
7644 (adev->pdev->device == 0x6816) ||
7645 (adev->pdev->device == 0x6817) ||
7646 (adev->pdev->device == 0x6806))
7647 chip_name = "pitcairn_k";
7648 else
7649 chip_name = "pitcairn";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007650 break;
7651 case CHIP_VERDE:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007652 if ((adev->pdev->revision == 0x81) ||
7653 (adev->pdev->revision == 0x83) ||
7654 (adev->pdev->revision == 0x87) ||
7655 (adev->pdev->device == 0x6820) ||
7656 (adev->pdev->device == 0x6821) ||
7657 (adev->pdev->device == 0x6822) ||
7658 (adev->pdev->device == 0x6823) ||
7659 (adev->pdev->device == 0x682A) ||
7660 (adev->pdev->device == 0x682B))
7661 chip_name = "verde_k";
7662 else
7663 chip_name = "verde";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007664 break;
7665 case CHIP_OLAND:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007666 if ((adev->pdev->revision == 0xC7) ||
7667 (adev->pdev->revision == 0x80) ||
7668 (adev->pdev->revision == 0x81) ||
7669 (adev->pdev->revision == 0x83) ||
7670 (adev->pdev->device == 0x6604) ||
7671 (adev->pdev->device == 0x6605))
7672 chip_name = "oland_k";
7673 else
7674 chip_name = "oland";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007675 break;
7676 case CHIP_HAINAN:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007677 if ((adev->pdev->revision == 0x81) ||
7678 (adev->pdev->revision == 0x83) ||
7679 (adev->pdev->revision == 0xC3) ||
7680 (adev->pdev->device == 0x6664) ||
7681 (adev->pdev->device == 0x6665) ||
7682 (adev->pdev->device == 0x6667))
7683 chip_name = "hainan_k";
7684 else
7685 chip_name = "hainan";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007686 break;
7687 default: BUG();
7688 }
7689
7690 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
7691 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
7692 if (err)
7693 goto out;
7694 err = amdgpu_ucode_validate(adev->pm.fw);
7695
7696out:
7697 if (err) {
Huang Rui84b77332016-08-31 13:23:18 +08007698 DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
7699 err, fw_name);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007700 release_firmware(adev->pm.fw);
7701 adev->pm.fw = NULL;
7702 }
7703 return err;
7704
7705}
7706
7707static int si_dpm_sw_init(void *handle)
7708{
7709 int ret;
7710 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7711
7712 ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
7713 if (ret)
7714 return ret;
7715
7716 ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
7717 if (ret)
7718 return ret;
7719
7720 /* default to balanced state */
7721 adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
7722 adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
7723 adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
7724 adev->pm.default_sclk = adev->clock.default_sclk;
7725 adev->pm.default_mclk = adev->clock.default_mclk;
7726 adev->pm.current_sclk = adev->clock.default_sclk;
7727 adev->pm.current_mclk = adev->clock.default_mclk;
7728 adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
7729
7730 if (amdgpu_dpm == 0)
7731 return 0;
7732
7733 ret = si_dpm_init_microcode(adev);
7734 if (ret)
7735 return ret;
7736
7737 INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
7738 mutex_lock(&adev->pm.mutex);
7739 ret = si_dpm_init(adev);
7740 if (ret)
7741 goto dpm_failed;
7742 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7743 if (amdgpu_dpm == 1)
7744 amdgpu_pm_print_power_states(adev);
7745 mutex_unlock(&adev->pm.mutex);
7746 DRM_INFO("amdgpu: dpm initialized\n");
7747
7748 return 0;
7749
7750dpm_failed:
7751 si_dpm_fini(adev);
7752 mutex_unlock(&adev->pm.mutex);
7753 DRM_ERROR("amdgpu: dpm initialization failed\n");
7754 return ret;
7755}
7756
7757static int si_dpm_sw_fini(void *handle)
7758{
7759 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7760
7761 mutex_lock(&adev->pm.mutex);
7762 amdgpu_pm_sysfs_fini(adev);
7763 si_dpm_fini(adev);
7764 mutex_unlock(&adev->pm.mutex);
7765
7766 return 0;
7767}
7768
7769static int si_dpm_hw_init(void *handle)
7770{
7771 int ret;
7772
7773 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7774
7775 if (!amdgpu_dpm)
7776 return 0;
7777
7778 mutex_lock(&adev->pm.mutex);
7779 si_dpm_setup_asic(adev);
7780 ret = si_dpm_enable(adev);
7781 if (ret)
7782 adev->pm.dpm_enabled = false;
7783 else
7784 adev->pm.dpm_enabled = true;
7785 mutex_unlock(&adev->pm.mutex);
7786
7787 return ret;
7788}
7789
7790static int si_dpm_hw_fini(void *handle)
7791{
7792 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7793
7794 if (adev->pm.dpm_enabled) {
7795 mutex_lock(&adev->pm.mutex);
7796 si_dpm_disable(adev);
7797 mutex_unlock(&adev->pm.mutex);
7798 }
7799
7800 return 0;
7801}
7802
7803static int si_dpm_suspend(void *handle)
7804{
7805 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7806
7807 if (adev->pm.dpm_enabled) {
7808 mutex_lock(&adev->pm.mutex);
7809 /* disable dpm */
7810 si_dpm_disable(adev);
7811 /* reset the power state */
7812 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7813 mutex_unlock(&adev->pm.mutex);
7814 }
7815 return 0;
7816}
7817
7818static int si_dpm_resume(void *handle)
7819{
7820 int ret;
7821 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7822
7823 if (adev->pm.dpm_enabled) {
7824 /* asic init will reset to the boot state */
7825 mutex_lock(&adev->pm.mutex);
7826 si_dpm_setup_asic(adev);
7827 ret = si_dpm_enable(adev);
7828 if (ret)
7829 adev->pm.dpm_enabled = false;
7830 else
7831 adev->pm.dpm_enabled = true;
7832 mutex_unlock(&adev->pm.mutex);
7833 if (adev->pm.dpm_enabled)
7834 amdgpu_pm_compute_clocks(adev);
7835 }
7836 return 0;
7837}
7838
7839static bool si_dpm_is_idle(void *handle)
7840{
7841 /* XXX */
7842 return true;
7843}
7844
7845static int si_dpm_wait_for_idle(void *handle)
7846{
7847 /* XXX */
7848 return 0;
7849}
7850
7851static int si_dpm_soft_reset(void *handle)
7852{
7853 return 0;
7854}
7855
7856static int si_dpm_set_clockgating_state(void *handle,
7857 enum amd_clockgating_state state)
7858{
7859 return 0;
7860}
7861
7862static int si_dpm_set_powergating_state(void *handle,
7863 enum amd_powergating_state state)
7864{
7865 return 0;
7866}
7867
7868/* get temperature in millidegrees */
7869static int si_dpm_get_temp(struct amdgpu_device *adev)
7870{
7871 u32 temp;
7872 int actual_temp = 0;
7873
7874 temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
7875 CTF_TEMP_SHIFT;
7876
7877 if (temp & 0x200)
7878 actual_temp = 255;
7879 else
7880 actual_temp = temp & 0x1ff;
7881
7882 actual_temp = (actual_temp * 1000);
7883
7884 return actual_temp;
7885}
7886
7887static u32 si_dpm_get_sclk(struct amdgpu_device *adev, bool low)
7888{
Tom St Denis77d318a2016-09-06 09:45:43 -04007889 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7890 struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007891
Tom St Denis77d318a2016-09-06 09:45:43 -04007892 if (low)
7893 return requested_state->performance_levels[0].sclk;
7894 else
7895 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007896}
7897
7898static u32 si_dpm_get_mclk(struct amdgpu_device *adev, bool low)
7899{
Tom St Denis77d318a2016-09-06 09:45:43 -04007900 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7901 struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007902
Tom St Denis77d318a2016-09-06 09:45:43 -04007903 if (low)
7904 return requested_state->performance_levels[0].mclk;
7905 else
7906 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007907}
7908
7909static void si_dpm_print_power_state(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04007910 struct amdgpu_ps *rps)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007911{
Tom St Denis77d318a2016-09-06 09:45:43 -04007912 struct si_ps *ps = si_get_ps(rps);
7913 struct rv7xx_pl *pl;
7914 int i;
7915
7916 amdgpu_dpm_print_class_info(rps->class, rps->class2);
7917 amdgpu_dpm_print_cap_info(rps->caps);
7918 DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7919 for (i = 0; i < ps->performance_level_count; i++) {
7920 pl = &ps->performance_levels[i];
7921 if (adev->asic_type >= CHIP_TAHITI)
7922 DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
Huang Rui84b77332016-08-31 13:23:18 +08007923 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
Tom St Denis77d318a2016-09-06 09:45:43 -04007924 else
7925 DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
Huang Rui84b77332016-08-31 13:23:18 +08007926 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
Tom St Denis77d318a2016-09-06 09:45:43 -04007927 }
7928 amdgpu_dpm_print_ps_status(adev, rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007929}
7930
7931static int si_dpm_early_init(void *handle)
7932{
7933
7934 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7935
7936 si_dpm_set_dpm_funcs(adev);
7937 si_dpm_set_irq_funcs(adev);
7938 return 0;
7939}
7940
7941
7942const struct amd_ip_funcs si_dpm_ip_funcs = {
7943 .name = "si_dpm",
7944 .early_init = si_dpm_early_init,
7945 .late_init = si_dpm_late_init,
7946 .sw_init = si_dpm_sw_init,
7947 .sw_fini = si_dpm_sw_fini,
7948 .hw_init = si_dpm_hw_init,
7949 .hw_fini = si_dpm_hw_fini,
7950 .suspend = si_dpm_suspend,
7951 .resume = si_dpm_resume,
7952 .is_idle = si_dpm_is_idle,
7953 .wait_for_idle = si_dpm_wait_for_idle,
7954 .soft_reset = si_dpm_soft_reset,
7955 .set_clockgating_state = si_dpm_set_clockgating_state,
7956 .set_powergating_state = si_dpm_set_powergating_state,
7957};
7958
7959static const struct amdgpu_dpm_funcs si_dpm_funcs = {
7960 .get_temperature = &si_dpm_get_temp,
7961 .pre_set_power_state = &si_dpm_pre_set_power_state,
7962 .set_power_state = &si_dpm_set_power_state,
7963 .post_set_power_state = &si_dpm_post_set_power_state,
7964 .display_configuration_changed = &si_dpm_display_configuration_changed,
7965 .get_sclk = &si_dpm_get_sclk,
7966 .get_mclk = &si_dpm_get_mclk,
7967 .print_power_state = &si_dpm_print_power_state,
7968 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
7969 .force_performance_level = &si_dpm_force_performance_level,
7970 .vblank_too_short = &si_dpm_vblank_too_short,
7971 .set_fan_control_mode = &si_dpm_set_fan_control_mode,
7972 .get_fan_control_mode = &si_dpm_get_fan_control_mode,
7973 .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
7974 .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
7975};
7976
7977static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev)
7978{
7979 if (adev->pm.funcs == NULL)
7980 adev->pm.funcs = &si_dpm_funcs;
7981}
7982
7983static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
7984 .set = si_dpm_set_interrupt_state,
7985 .process = si_dpm_process_interrupt,
7986};
7987
7988static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
7989{
7990 adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
7991 adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
7992}
7993