blob: 3bc9b67188751615169e40c5b627b11067933a99 [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorec97506a2014-02-27 20:32:43 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000035#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000036
37#define IXGBE_82599_MAX_TX_QUEUES 128
38#define IXGBE_82599_MAX_RX_QUEUES 128
39#define IXGBE_82599_RAR_ENTRIES 128
40#define IXGBE_82599_MC_TBL_SIZE 128
41#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000042#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000043
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000044static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
47static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
48 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000049 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000050static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
51 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000052 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000053static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000054static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
55 bool autoneg_wait_to_complete);
56static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000058 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
60 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000061 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000062static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000063static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
64 u8 dev_addr, u8 *data);
65static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
66 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080067static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
68static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000069
Don Skidmore0b2679d2013-02-21 03:00:04 +000070static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
71{
72 u32 fwsm, manc, factps;
73
74 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
75 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
76 return false;
77
78 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
79 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
80 return false;
81
82 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
83 if (factps & IXGBE_FACTPS_MNGCG)
84 return false;
85
86 return true;
87}
88
Don Skidmore7b25cdb2009-08-25 04:47:32 +000089static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000090{
91 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000092
Don Skidmore0b2679d2013-02-21 03:00:04 +000093 /* enable the laser control functions for SFP+ fiber
94 * and MNG not enabled
95 */
96 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
97 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000098 mac->ops.disable_tx_laser =
99 &ixgbe_disable_tx_laser_multispeed_fiber;
100 mac->ops.enable_tx_laser =
101 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000102 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000103 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000104 mac->ops.disable_tx_laser = NULL;
105 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000106 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000107 }
108
109 if (hw->phy.multispeed_fiber) {
110 /* Set up dual speed SFP+ support */
111 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
112 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000113 if ((mac->ops.get_media_type(hw) ==
114 ixgbe_media_type_backplane) &&
115 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000116 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
117 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000118 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
119 else
120 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121 }
122}
123
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000124static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000125{
126 s32 ret_val = 0;
127 u16 list_offset, data_offset, data_value;
128
129 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
130 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000131
132 hw->phy.ops.reset = NULL;
133
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000134 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
135 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000136 if (ret_val != 0)
137 goto setup_sfp_out;
138
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000139 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000140 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
141 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000142 if (ret_val != 0) {
143 ret_val = IXGBE_ERR_SWFW_SYNC;
144 goto setup_sfp_out;
145 }
146
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000147 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
148 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000149 while (data_value != 0xffff) {
150 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
151 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000152 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
153 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000154 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000155
156 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000157 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000158 /*
159 * Delay obtaining semaphore again to allow FW access,
160 * semaphore_delay is in ms usleep_range needs us.
161 */
162 usleep_range(hw->eeprom.semaphore_delay * 1000,
163 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000164
Don Skidmored7bbcd32012-10-24 06:19:01 +0000165 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800166 ret_val = hw->mac.ops.prot_autoc_write(hw,
167 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
168 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000169
170 if (ret_val) {
171 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000172 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
173 goto setup_sfp_out;
174 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000175 }
176
177setup_sfp_out:
178 return ret_val;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000179
180setup_sfp_err:
181 /* Release the semaphore */
182 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
183 /* Delay obtaining semaphore again to allow FW access,
184 * semaphore_delay is in ms usleep_range needs us.
185 */
186 usleep_range(hw->eeprom.semaphore_delay * 1000,
187 hw->eeprom.semaphore_delay * 2000);
188 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
189 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000190}
191
Don Skidmore429d6a32014-02-27 20:32:41 -0800192/**
193 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
194 * @hw: pointer to hardware structure
195 * @locked: Return the if we locked for this read.
196 * @reg_val: Value we read from AUTOC
197 *
198 * For this part (82599) we need to wrap read-modify-writes with a possible
199 * FW/SW lock. It is assumed this lock will be freed with the next
200 * prot_autoc_write_82599(). Note, that locked can only be true in cases
201 * where this function doesn't return an error.
202 **/
203static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
204 u32 *reg_val)
205{
206 s32 ret_val;
207
208 *locked = false;
209 /* If LESM is on then we need to hold the SW/FW semaphore. */
210 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
211 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
212 IXGBE_GSSR_MAC_CSR_SM);
213 if (!ret_val)
214 return IXGBE_ERR_SWFW_SYNC;
215
216 *locked = true;
217 }
218
219 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
220 return 0;
221}
222
223/**
224 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
225 * @hw: pointer to hardware structure
226 * @reg_val: value to write to AUTOC
227 * @locked: bool to indicate whether the SW/FW lock was already taken by
228 * previous proc_autoc_read_82599.
229 *
230 * This part (82599) may need to hold a the SW/FW lock around all writes to
231 * AUTOC. Likewise after a write we need to do a pipeline reset.
232 **/
233static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
234{
235 s32 ret_val = 0;
236
Don Skidmorec97506a2014-02-27 20:32:43 -0800237 /* Blocked by MNG FW so bail */
238 if (ixgbe_check_reset_blocked(hw))
239 goto out;
240
Don Skidmore429d6a32014-02-27 20:32:41 -0800241 /* We only need to get the lock if:
242 * - We didn't do it already (in the read part of a read-modify-write)
243 * - LESM is enabled.
244 */
245 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
246 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
247 IXGBE_GSSR_MAC_CSR_SM);
248 if (!ret_val)
249 return IXGBE_ERR_SWFW_SYNC;
250 }
251
252 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
253 ret_val = ixgbe_reset_pipeline_82599(hw);
254
Don Skidmorec97506a2014-02-27 20:32:43 -0800255out:
Don Skidmore429d6a32014-02-27 20:32:41 -0800256 /* Free the SW/FW semaphore as we either grabbed it here or
257 * already had it when this function was called.
258 */
259 if (locked)
260 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
261
262 return ret_val;
263}
264
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000265static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
266{
267 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000268
269 ixgbe_init_mac_link_ops_82599(hw);
270
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000271 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
272 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
273 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +0000274 mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000275 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
276 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000277 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000278
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000279 return 0;
280}
281
282/**
283 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
284 * @hw: pointer to hardware structure
285 *
286 * Initialize any function pointers that were not able to be
287 * set during get_invariants because the PHY/SFP type was
288 * not known. Perform the SFP init if necessary.
289 *
290 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000291static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000292{
293 struct ixgbe_mac_info *mac = &hw->mac;
294 struct ixgbe_phy_info *phy = &hw->phy;
295 s32 ret_val = 0;
Don Skidmore8f583322013-07-27 06:25:38 +0000296 u32 esdp;
297
298 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
299 /* Store flag indicating I2C bus access control unit. */
300 hw->phy.qsfp_shared_i2c_bus = true;
301
302 /* Initialize access to QSFP+ I2C bus */
303 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
304 esdp |= IXGBE_ESDP_SDP0_DIR;
305 esdp &= ~IXGBE_ESDP_SDP1_DIR;
306 esdp &= ~IXGBE_ESDP_SDP0;
307 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
308 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
309 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
310 IXGBE_WRITE_FLUSH(hw);
311
312 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
313 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
314 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000315
316 /* Identify the PHY or SFP module */
317 ret_val = phy->ops.identify(hw);
318
319 /* Setup function pointers based on detected SFP module and speeds */
320 ixgbe_init_mac_link_ops_82599(hw);
321
322 /* If copper media, overwrite with copper function pointers */
323 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
324 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000325 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800326 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000327 }
328
329 /* Set necessary function pointers based on phy type */
330 switch (hw->phy.type) {
331 case ixgbe_phy_tn:
332 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000333 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000334 phy->ops.get_firmware_version =
335 &ixgbe_get_phy_firmware_version_tnx;
336 break;
337 default:
338 break;
339 }
340
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000341 return ret_val;
342}
343
344/**
345 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
346 * @hw: pointer to hardware structure
347 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000348 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000349 *
350 * Determines the link capabilities by reading the AUTOC register.
351 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000352static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
353 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000354 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000355{
356 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000357 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000358
Don Skidmorecb836a92010-06-29 18:30:59 +0000359 /* Determine 1G link capabilities off of SFP+ type */
360 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000361 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000362 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
363 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000364 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
365 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000366 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000367 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000368 goto out;
369 }
370
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000371 /*
372 * Determine link capabilities based on the stored value of AUTOC,
373 * which represents EEPROM defaults. If AUTOC value has not been
374 * stored, use the current register value.
375 */
376 if (hw->mac.orig_link_settings_stored)
377 autoc = hw->mac.orig_autoc;
378 else
379 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
380
381 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000382 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
383 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000384 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000385 break;
386
387 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
388 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000389 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000390 break;
391
392 case IXGBE_AUTOC_LMS_1G_AN:
393 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000394 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000395 break;
396
397 case IXGBE_AUTOC_LMS_10G_SERIAL:
398 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000399 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000400 break;
401
402 case IXGBE_AUTOC_LMS_KX4_KX_KR:
403 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
404 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000405 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000406 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000407 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000408 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000409 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000410 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000411 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000412 break;
413
414 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
415 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000416 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000417 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000418 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000419 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000420 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000421 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000422 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000423 break;
424
425 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
426 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000427 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000428 break;
429
430 default:
431 status = IXGBE_ERR_LINK_SETUP;
432 goto out;
433 break;
434 }
435
436 if (hw->phy.multispeed_fiber) {
437 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000438 IXGBE_LINK_SPEED_1GB_FULL;
439
440 /* QSFP must not enable auto-negotiation */
441 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
442 *autoneg = false;
443 else
444 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000445 }
446
447out:
448 return status;
449}
450
451/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000452 * ixgbe_get_media_type_82599 - Get media type
453 * @hw: pointer to hardware structure
454 *
455 * Returns the media type (fiber, copper, backplane)
456 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000457static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000458{
459 enum ixgbe_media_type media_type;
460
461 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000462 switch (hw->phy.type) {
463 case ixgbe_phy_cu_unknown:
464 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000465 media_type = ixgbe_media_type_copper;
466 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000467 default:
468 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000469 }
470
471 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000472 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000473 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000474 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000475 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000476 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000477 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000478 /* Default device ID is mezzanine card KX/KX4 */
479 media_type = ixgbe_media_type_backplane;
480 break;
481 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000482 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000483 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000484 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000485 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000486 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000487 media_type = ixgbe_media_type_fiber;
488 break;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000489 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000490 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000491 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000492 case IXGBE_DEV_ID_82599_T3_LOM:
493 media_type = ixgbe_media_type_copper;
494 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000495 case IXGBE_DEV_ID_82599_LS:
496 media_type = ixgbe_media_type_fiber_lco;
497 break;
Don Skidmore8f583322013-07-27 06:25:38 +0000498 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
499 media_type = ixgbe_media_type_fiber_qsfp;
500 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000501 default:
502 media_type = ixgbe_media_type_unknown;
503 break;
504 }
505out:
506 return media_type;
507}
508
509/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000510 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
511 * @hw: pointer to hardware structure
512 *
513 * Disables link, should be called during D3 power down sequence.
514 *
Jacob Keller305f8ce2014-02-22 01:23:52 +0000515 **/
Jacob Kellerf4f10402013-06-25 07:59:23 +0000516static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
517{
518 u32 autoc2_reg;
519
520 if (!hw->mng_fw_enabled && !hw->wol_enabled) {
521 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
522 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
523 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
524 }
525}
526
527/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000528 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000529 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000530 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000531 *
532 * Configures link settings based on values in the ixgbe_hw struct.
533 * Restarts the link. Performs autonegotiation if needed.
534 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000535static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000536 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000537{
538 u32 autoc_reg;
539 u32 links_reg;
540 u32 i;
541 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000542 bool got_lock = false;
543
544 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
545 status = hw->mac.ops.acquire_swfw_sync(hw,
546 IXGBE_GSSR_MAC_CSR_SM);
547 if (status)
548 goto out;
549
550 got_lock = true;
551 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000552
553 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000554 ixgbe_reset_pipeline_82599(hw);
555
556 if (got_lock)
557 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000558
559 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000560 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000561 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000562 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
563 IXGBE_AUTOC_LMS_KX4_KX_KR ||
564 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
565 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
566 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
567 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
568 links_reg = 0; /* Just in case Autoneg time = 0 */
569 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
570 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
571 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
572 break;
573 msleep(100);
574 }
575 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
576 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
577 hw_dbg(hw, "Autoneg did not complete.\n");
578 }
579 }
580 }
581
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000582 /* Add delay to filter out noises during initial link setup */
583 msleep(50);
584
Don Skidmored7bbcd32012-10-24 06:19:01 +0000585out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000586 return status;
587}
588
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000589/**
590 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
591 * @hw: pointer to hardware structure
592 *
593 * The base drivers may require better control over SFP+ module
594 * PHY states. This includes selectively shutting down the Tx
595 * laser on the PHY, effectively halting physical link.
596 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000597static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000598{
599 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
600
Don Skidmorec97506a2014-02-27 20:32:43 -0800601 /* Blocked by MNG FW so bail */
602 if (ixgbe_check_reset_blocked(hw))
603 return;
604
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000605 /* Disable tx laser; allow 100us to go dark per spec */
606 esdp_reg |= IXGBE_ESDP_SDP3;
607 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
608 IXGBE_WRITE_FLUSH(hw);
609 udelay(100);
610}
611
612/**
613 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
614 * @hw: pointer to hardware structure
615 *
616 * The base drivers may require better control over SFP+ module
617 * PHY states. This includes selectively turning on the Tx
618 * laser on the PHY, effectively starting physical link.
619 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000620static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000621{
622 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
623
624 /* Enable tx laser; allow 100ms to light up */
625 esdp_reg &= ~IXGBE_ESDP_SDP3;
626 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
627 IXGBE_WRITE_FLUSH(hw);
628 msleep(100);
629}
630
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000631/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000632 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
633 * @hw: pointer to hardware structure
634 *
635 * When the driver changes the link speeds that it can support,
636 * it sets autotry_restart to true to indicate that we need to
637 * initiate a new autotry session with the link partner. To do
638 * so, we set the speed then disable and re-enable the tx laser, to
639 * alert the link partner that it also needs to restart autotry on its
640 * end. This is consistent with true clause 37 autoneg, which also
641 * involves a loss of signal.
642 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000643static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000644{
Don Skidmorec97506a2014-02-27 20:32:43 -0800645 /* Blocked by MNG FW so bail */
646 if (ixgbe_check_reset_blocked(hw))
647 return;
648
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000649 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000650 ixgbe_disable_tx_laser_multispeed_fiber(hw);
651 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000652 hw->mac.autotry_restart = false;
653 }
654}
655
656/**
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000657 * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber
658 * @hw: pointer to hardware structure
659 * @speed: link speed to set
660 *
661 * We set the module speed differently for fixed fiber. For other
662 * multi-speed devices we don't have an error value so here if we
663 * detect an error we just log it and exit.
664 */
665static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw,
666 ixgbe_link_speed speed)
667{
668 s32 status;
669 u8 rs, eeprom_data;
670
671 switch (speed) {
672 case IXGBE_LINK_SPEED_10GB_FULL:
673 /* one bit mask same as setting on */
674 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
675 break;
676 case IXGBE_LINK_SPEED_1GB_FULL:
677 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
678 break;
679 default:
680 hw_dbg(hw, "Invalid fixed module speed\n");
681 return;
682 }
683
684 /* Set RS0 */
685 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
686 IXGBE_I2C_EEPROM_DEV_ADDR2,
687 &eeprom_data);
688 if (status) {
689 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
690 goto out;
691 }
692
Don Skidmored3cec9272014-01-16 02:30:10 -0800693 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) | rs;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000694
695 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
696 IXGBE_I2C_EEPROM_DEV_ADDR2,
697 eeprom_data);
698 if (status) {
699 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
700 goto out;
701 }
702
703 /* Set RS1 */
704 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
705 IXGBE_I2C_EEPROM_DEV_ADDR2,
706 &eeprom_data);
707 if (status) {
708 hw_dbg(hw, "Failed to read Rx Rate Select RS1\n");
709 goto out;
710 }
711
712 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
713
714 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
715 IXGBE_I2C_EEPROM_DEV_ADDR2,
716 eeprom_data);
717 if (status) {
718 hw_dbg(hw, "Failed to write Rx Rate Select RS1\n");
719 goto out;
720 }
721out:
722 return;
723}
724
725/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000726 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000727 * @hw: pointer to hardware structure
728 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000729 * @autoneg_wait_to_complete: true when waiting for completion is needed
730 *
731 * Set the link speed in the AUTOC register and restarts link.
732 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000733static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000734 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000735 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000736{
737 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000738 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000739 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
740 u32 speedcnt = 0;
741 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000742 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000743 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000744 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000745
746 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000747 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000748 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000749 if (status != 0)
750 return status;
751
752 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000753
754 /*
755 * Try each speed one by one, highest priority first. We do this in
756 * software because 10gb fiber doesn't support speed autonegotiation.
757 */
758 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
759 speedcnt++;
760 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
761
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000762 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000763 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
764 false);
765 if (status != 0)
766 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000767
Emil Tantilov037c6d02011-02-25 07:49:39 +0000768 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000769 goto out;
770
771 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000772 switch (hw->phy.media_type) {
773 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000774 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
775 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
776 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000777 break;
778 case ixgbe_media_type_fiber_qsfp:
779 /* QSFP module automatically detects MAC link speed */
780 break;
781 default:
782 hw_dbg(hw, "Unexpected media type.\n");
783 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000784 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000785
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000786 /* Allow module to change analog characteristics (1G->10G) */
787 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000788
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000789 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000790 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000791 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000792 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000793 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000794
795 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000796 if (hw->mac.ops.flap_tx_laser)
797 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000798
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000799 /*
800 * Wait for the controller to acquire link. Per IEEE 802.3ap,
801 * Section 73.10.2, we may have to wait up to 500ms if KR is
802 * attempted. 82599 uses the same timing for 10g SFI.
803 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000804 for (i = 0; i < 5; i++) {
805 /* Wait for the link partner to also set speed */
806 msleep(100);
807
808 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000809 status = hw->mac.ops.check_link(hw, &link_speed,
810 &link_up, false);
811 if (status != 0)
812 return status;
813
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000814 if (link_up)
815 goto out;
816 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000817 }
818
819 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
820 speedcnt++;
821 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
822 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
823
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000824 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000825 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
826 false);
827 if (status != 0)
828 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000829
Emil Tantilov037c6d02011-02-25 07:49:39 +0000830 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000831 goto out;
832
833 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000834 switch (hw->phy.media_type) {
835 case ixgbe_media_type_fiber_fixed:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000836 ixgbe_set_fiber_fixed_speed(hw,
837 IXGBE_LINK_SPEED_1GB_FULL);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000838 break;
839 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000840 esdp_reg &= ~IXGBE_ESDP_SDP5;
841 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
842 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
843 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000844 break;
845 case ixgbe_media_type_fiber_qsfp:
846 /* QSFP module automatically detects MAC link speed */
847 break;
848 default:
849 hw_dbg(hw, "Unexpected media type.\n");
850 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000851 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000852
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000853 /* Allow module to change analog characteristics (10G->1G) */
854 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000855
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000856 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000857 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000858 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000859 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000860 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000861
862 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000863 if (hw->mac.ops.flap_tx_laser)
864 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000865
866 /* Wait for the link partner to also set speed */
867 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000868
869 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000870 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
871 false);
872 if (status != 0)
873 return status;
874
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000875 if (link_up)
876 goto out;
877 }
878
879 /*
880 * We didn't get link. Configure back to the highest speed we tried,
881 * (if there was more than one). We call ourselves back with just the
882 * single highest speed that the user requested.
883 */
884 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000885 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
886 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000887 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000888
889out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000890 /* Set autoneg_advertised value based on input link speed */
891 hw->phy.autoneg_advertised = 0;
892
893 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
894 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
895
896 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
897 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
898
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000899 return status;
900}
901
902/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000903 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
904 * @hw: pointer to hardware structure
905 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000906 * @autoneg_wait_to_complete: true when waiting for completion is needed
907 *
908 * Implements the Intel SmartSpeed algorithm.
909 **/
910static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000911 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000912 bool autoneg_wait_to_complete)
913{
914 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000915 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000916 s32 i, j;
917 bool link_up = false;
918 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000919
920 /* Set autoneg_advertised value based on input link speed */
921 hw->phy.autoneg_advertised = 0;
922
923 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
924 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
925
926 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
927 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
928
929 if (speed & IXGBE_LINK_SPEED_100_FULL)
930 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
931
932 /*
933 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
934 * autoneg advertisement if link is unable to be established at the
935 * highest negotiated rate. This can sometimes happen due to integrity
936 * issues with the physical media connection.
937 */
938
939 /* First, try to get link with full advertisement */
940 hw->phy.smart_speed_active = false;
941 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000942 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000943 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000944 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000945 goto out;
946
947 /*
948 * Wait for the controller to acquire link. Per IEEE 802.3ap,
949 * Section 73.10.2, we may have to wait up to 500ms if KR is
950 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
951 * Table 9 in the AN MAS.
952 */
953 for (i = 0; i < 5; i++) {
954 mdelay(100);
955
956 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000957 status = hw->mac.ops.check_link(hw, &link_speed,
958 &link_up, false);
959 if (status != 0)
960 goto out;
961
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000962 if (link_up)
963 goto out;
964 }
965 }
966
967 /*
968 * We didn't get link. If we advertised KR plus one of KX4/KX
969 * (or BX4/BX), then disable KR and try again.
970 */
971 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
972 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
973 goto out;
974
975 /* Turn SmartSpeed on to disable KR support */
976 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000977 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000978 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000979 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000980 goto out;
981
982 /*
983 * Wait for the controller to acquire link. 600ms will allow for
984 * the AN link_fail_inhibit_timer as well for multiple cycles of
985 * parallel detect, both 10g and 1g. This allows for the maximum
986 * connect attempts as defined in the AN MAS table 73-7.
987 */
988 for (i = 0; i < 6; i++) {
989 mdelay(100);
990
991 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000992 status = hw->mac.ops.check_link(hw, &link_speed,
993 &link_up, false);
994 if (status != 0)
995 goto out;
996
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000997 if (link_up)
998 goto out;
999 }
1000
1001 /* We didn't get link. Turn SmartSpeed back off. */
1002 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +00001003 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001004 autoneg_wait_to_complete);
1005
1006out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +00001007 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Jacob Keller305f8ce2014-02-22 01:23:52 +00001008 hw_dbg(hw, "Smartspeed has downgraded the link speed from the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001009 return status;
1010}
1011
1012/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001013 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001014 * @hw: pointer to hardware structure
1015 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001016 * @autoneg_wait_to_complete: true when waiting for completion is needed
1017 *
1018 * Set the link speed in the AUTOC register and restarts link.
1019 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +00001020static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +00001021 ixgbe_link_speed speed,
1022 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001023{
1024 s32 status = 0;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001025 u32 autoc, pma_pmd_1g, link_mode, start_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001026 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001027 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001028 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1029 u32 links_reg;
1030 u32 i;
1031 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Josh Hayfd0326f2012-12-15 03:28:30 +00001032 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001033
1034 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +00001035 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
1036 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00001037 if (status != 0)
1038 goto out;
1039
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001040 speed &= link_capabilities;
1041
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001042 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
1043 status = IXGBE_ERR_LINK_SETUP;
1044 goto out;
1045 }
1046
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001047 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
1048 if (hw->mac.orig_link_settings_stored)
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001049 autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001050 else
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001051 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1052
1053 orig_autoc = autoc;
Don Skidmore429d6a32014-02-27 20:32:41 -08001054 start_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001055 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
1056 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001057
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001058 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1059 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1060 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001061 /* Set KX4/KX/KR support according to speed requested */
1062 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +00001063 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001064 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001065 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001066 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
1067 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001068 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +00001069 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001070 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
1071 autoc |= IXGBE_AUTOC_KX_SUPP;
1072 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
1073 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
1074 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
1075 /* Switch from 1G SFI to 10G SFI if requested */
1076 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
1077 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
1078 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1079 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
1080 }
1081 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
1082 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
1083 /* Switch from 10G SFI to 1G SFI if requested */
1084 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1085 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
1086 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1087 if (autoneg)
1088 autoc |= IXGBE_AUTOC_LMS_1G_AN;
1089 else
1090 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
1091 }
1092 }
1093
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001094 if (autoc != start_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001095 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -08001096 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
1097 if (!status)
1098 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001099
1100 /* Only poll for autoneg to complete if specified to do so */
1101 if (autoneg_wait_to_complete) {
1102 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1103 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1104 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1105 links_reg = 0; /*Just in case Autoneg time=0*/
1106 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1107 links_reg =
1108 IXGBE_READ_REG(hw, IXGBE_LINKS);
1109 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1110 break;
1111 msleep(100);
1112 }
1113 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1114 status =
1115 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jacob Keller305f8ce2014-02-22 01:23:52 +00001116 hw_dbg(hw, "Autoneg did not complete.\n");
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001117 }
1118 }
1119 }
1120
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001121 /* Add delay to filter out noises during initial link setup */
1122 msleep(50);
1123 }
1124
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001125out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001126 return status;
1127}
1128
1129/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001130 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001131 * @hw: pointer to hardware structure
1132 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001133 * @autoneg_wait_to_complete: true if waiting is needed to complete
1134 *
1135 * Restarts link on PHY and MAC based on settings passed in.
1136 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001137static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1138 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001139 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001140{
1141 s32 status;
1142
1143 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001144 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001145 autoneg_wait_to_complete);
1146 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001147 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001148
1149 return status;
1150}
1151
1152/**
1153 * ixgbe_reset_hw_82599 - Perform hardware reset
1154 * @hw: pointer to hardware structure
1155 *
1156 * Resets the hardware by resetting the transmit and receive units, masks
1157 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1158 * reset.
1159 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001160static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001161{
Alexander Duyck8132b542011-07-15 07:29:44 +00001162 ixgbe_link_speed link_speed;
1163 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -08001164 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001165 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001166 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001167
1168 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001169 status = hw->mac.ops.stop_adapter(hw);
1170 if (status != 0)
1171 goto reset_hw_out;
1172
1173 /* flush pending Tx transactions */
1174 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001175
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001176 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001177
Emil Tantilov037c6d02011-02-25 07:49:39 +00001178 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001179 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001180
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001181 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1182 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001183
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001184 /* Setup SFP module if there is one present. */
1185 if (hw->phy.sfp_setup_needed) {
1186 status = hw->mac.ops.setup_sfp(hw);
1187 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001188 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001189
Emil Tantilov037c6d02011-02-25 07:49:39 +00001190 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1191 goto reset_hw_out;
1192
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001193 /* Reset PHY */
1194 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1195 hw->phy.ops.reset(hw);
1196
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001197 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -08001198 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001199
Emil Tantilova4297dc2011-02-14 08:45:13 +00001200mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001201 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001202 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1203 * If link reset is used when link is up, it might reset the PHY when
1204 * mng is using it. If link is down or the flag to force full link
1205 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001206 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001207 ctrl = IXGBE_CTRL_LNK_RST;
1208 if (!hw->force_full_reset) {
1209 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1210 if (link_up)
1211 ctrl = IXGBE_CTRL_RST;
1212 }
1213
1214 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1215 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001216 IXGBE_WRITE_FLUSH(hw);
1217
1218 /* Poll for reset bit to self-clear indicating reset is complete */
1219 for (i = 0; i < 10; i++) {
1220 udelay(1);
1221 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001222 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001223 break;
1224 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001225
1226 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001227 status = IXGBE_ERR_RESET_FAILED;
1228 hw_dbg(hw, "Reset polling failed to complete.\n");
1229 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001230
Alexander Duyck8132b542011-07-15 07:29:44 +00001231 msleep(50);
1232
Emil Tantilova4297dc2011-02-14 08:45:13 +00001233 /*
1234 * Double resets are required for recovery from certain error
1235 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001236 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001237 */
1238 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1239 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001240 goto mac_reset_top;
1241 }
1242
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001243 /*
1244 * Store the original AUTOC/AUTOC2 values if they have not been
1245 * stored off yet. Otherwise restore the stored original
1246 * values since the reset operation sets back to defaults.
1247 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001248 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001249 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001250
1251 /* Enable link if disabled in NVM */
1252 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1253 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1254 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1255 IXGBE_WRITE_FLUSH(hw);
1256 }
1257
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001258 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001259 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001260 hw->mac.orig_autoc2 = autoc2;
1261 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001262 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001263
1264 /* If MNG FW is running on a multi-speed device that
1265 * doesn't autoneg with out driver support we need to
1266 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001267 * Likewise if we support WoL we don't want change the
1268 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001269 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001270 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001271 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001272 hw->mac.orig_autoc =
1273 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1274 curr_lms;
1275
Don Skidmore429d6a32014-02-27 20:32:41 -08001276 if (autoc != hw->mac.orig_autoc) {
1277 status = hw->mac.ops.prot_autoc_write(hw,
1278 hw->mac.orig_autoc,
1279 false);
1280 if (!status)
1281 goto reset_hw_out;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001282 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001283
1284 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1285 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1286 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1287 autoc2 |= (hw->mac.orig_autoc2 &
1288 IXGBE_AUTOC2_UPPER_MASK);
1289 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1290 }
1291 }
1292
Emil Tantilov278675d2011-02-19 08:43:49 +00001293 /* Store the permanent mac address */
1294 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1295
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001296 /*
1297 * Store MAC address from RAR0, clear receive address registers, and
1298 * clear the multicast table. Also reset num_rar_entries to 128,
1299 * since we modify this value when programming the SAN MAC address.
1300 */
1301 hw->mac.num_rar_entries = 128;
1302 hw->mac.ops.init_rx_addrs(hw);
1303
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001304 /* Store the permanent SAN mac address */
1305 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1306
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001307 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001308 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001309 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1310 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1311
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001312 /* Save the SAN MAC RAR index */
1313 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1314
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001315 /* Reserve the last RAR for the SAN MAC address */
1316 hw->mac.num_rar_entries--;
1317 }
1318
Yi Zou383ff342009-10-28 18:23:57 +00001319 /* Store the alternative WWNN/WWPN prefix */
1320 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1321 &hw->mac.wwpn_prefix);
1322
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001323reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001324 return status;
1325}
1326
1327/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001328 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1329 * @hw: pointer to hardware structure
1330 **/
1331s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1332{
1333 int i;
1334 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1335 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1336
1337 /*
1338 * Before starting reinitialization process,
1339 * FDIRCMD.CMD must be zero.
1340 */
1341 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1342 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1343 IXGBE_FDIRCMD_CMD_MASK))
1344 break;
1345 udelay(10);
1346 }
1347 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001348 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001349 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001350 return IXGBE_ERR_FDIR_REINIT_FAILED;
1351 }
1352
1353 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1354 IXGBE_WRITE_FLUSH(hw);
1355 /*
1356 * 82599 adapters flow director init flow cannot be restarted,
1357 * Workaround 82599 silicon errata by performing the following steps
1358 * before re-writing the FDIRCTRL control register with the same value.
1359 * - write 1 to bit 8 of FDIRCMD register &
1360 * - write 0 to bit 8 of FDIRCMD register
1361 */
1362 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1363 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1364 IXGBE_FDIRCMD_CLEARHT));
1365 IXGBE_WRITE_FLUSH(hw);
1366 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1367 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1368 ~IXGBE_FDIRCMD_CLEARHT));
1369 IXGBE_WRITE_FLUSH(hw);
1370 /*
1371 * Clear FDIR Hash register to clear any leftover hashes
1372 * waiting to be programmed.
1373 */
1374 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1375 IXGBE_WRITE_FLUSH(hw);
1376
1377 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1378 IXGBE_WRITE_FLUSH(hw);
1379
1380 /* Poll init-done after we write FDIRCTRL register */
1381 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1382 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1383 IXGBE_FDIRCTRL_INIT_DONE)
1384 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001385 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001386 }
1387 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1388 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1389 return IXGBE_ERR_FDIR_REINIT_FAILED;
1390 }
1391
1392 /* Clear FDIR statistics registers (read to clear) */
1393 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1394 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1395 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1396 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1397 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1398
1399 return 0;
1400}
1401
1402/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001403 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1404 * @hw: pointer to hardware structure
1405 * @fdirctrl: value to write to flow director control register
1406 **/
1407static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1408{
1409 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001410
1411 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001412 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1413 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001414
1415 /*
1416 * Poll init-done after we write the register. Estimated times:
1417 * 10G: PBALLOC = 11b, timing is 60us
1418 * 1G: PBALLOC = 11b, timing is 600us
1419 * 100M: PBALLOC = 11b, timing is 6ms
1420 *
1421 * Multiple these timings by 4 if under full Rx load
1422 *
1423 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1424 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1425 * this might not finish in our poll time, but we can live with that
1426 * for now.
1427 */
1428 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1429 IXGBE_WRITE_FLUSH(hw);
1430 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1431 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1432 IXGBE_FDIRCTRL_INIT_DONE)
1433 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001434 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001435 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001436
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001437 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001438 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1439}
1440
1441/**
1442 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1443 * @hw: pointer to hardware structure
1444 * @fdirctrl: value to write to flow director control register, initially
1445 * contains just the value of the Rx packet buffer allocation
1446 **/
1447s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1448{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001449 /*
1450 * Continue setup of fdirctrl register bits:
1451 * Move the flexible bytes to use the ethertype - shift 6 words
1452 * Set the maximum length per hash bucket to 0xA filters
1453 * Send interrupt when 64 filters are left
1454 */
1455 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1456 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1457 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1458
1459 /* write hashes and fdirctrl register, poll for completion */
1460 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001461
1462 return 0;
1463}
1464
1465/**
1466 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1467 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001468 * @fdirctrl: value to write to flow director control register, initially
1469 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001470 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001471s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001472{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001473 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001474 * Continue setup of fdirctrl register bits:
1475 * Turn perfect match filtering on
1476 * Report hash in RSS field of Rx wb descriptor
1477 * Initialize the drop queue
1478 * Move the flexible bytes to use the ethertype - shift 6 words
1479 * Set the maximum length per hash bucket to 0xA filters
1480 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001481 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001482 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1483 IXGBE_FDIRCTRL_REPORT_STATUS |
1484 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1485 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1486 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1487 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001488
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001489 /* write hashes and fdirctrl register, poll for completion */
1490 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001491
1492 return 0;
1493}
1494
Alexander Duyck69830522011-01-06 14:29:58 +00001495/*
1496 * These defines allow us to quickly generate all of the necessary instructions
1497 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1498 * for values 0 through 15
1499 */
1500#define IXGBE_ATR_COMMON_HASH_KEY \
1501 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1502#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1503do { \
1504 u32 n = (_n); \
1505 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1506 common_hash ^= lo_hash_dword >> n; \
1507 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1508 bucket_hash ^= lo_hash_dword >> n; \
1509 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1510 sig_hash ^= lo_hash_dword << (16 - n); \
1511 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1512 common_hash ^= hi_hash_dword >> n; \
1513 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1514 bucket_hash ^= hi_hash_dword >> n; \
1515 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1516 sig_hash ^= hi_hash_dword << (16 - n); \
1517} while (0);
1518
1519/**
1520 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1521 * @stream: input bitstream to compute the hash on
1522 *
1523 * This function is almost identical to the function above but contains
1524 * several optomizations such as unwinding all of the loops, letting the
1525 * compiler work out all of the conditional ifs since the keys are static
1526 * defines, and computing two keys at once since the hashed dword stream
1527 * will be the same for both keys.
1528 **/
1529static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1530 union ixgbe_atr_hash_dword common)
1531{
1532 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1533 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1534
1535 /* record the flow_vm_vlan bits as they are a key part to the hash */
1536 flow_vm_vlan = ntohl(input.dword);
1537
1538 /* generate common hash dword */
1539 hi_hash_dword = ntohl(common.dword);
1540
1541 /* low dword is word swapped version of common */
1542 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1543
1544 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1545 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1546
1547 /* Process bits 0 and 16 */
1548 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1549
1550 /*
1551 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1552 * delay this because bit 0 of the stream should not be processed
1553 * so we do not add the vlan until after bit 0 was processed
1554 */
1555 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1556
1557 /* Process remaining 30 bit of the key */
1558 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1559 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1560 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1561 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1562 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1563 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1564 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1565 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1566 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1567 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1568 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1569 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1570 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1571 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1572 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1573
1574 /* combine common_hash result with signature and bucket hashes */
1575 bucket_hash ^= common_hash;
1576 bucket_hash &= IXGBE_ATR_HASH_MASK;
1577
1578 sig_hash ^= common_hash << 16;
1579 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1580
1581 /* return completed signature hash */
1582 return sig_hash ^ bucket_hash;
1583}
1584
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001585/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001586 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1587 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001588 * @input: unique input dword
1589 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001590 * @queue: queue index to direct traffic to
1591 **/
1592s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001593 union ixgbe_atr_hash_dword input,
1594 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001595 u8 queue)
1596{
1597 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001598 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001599
Alexander Duyck905e4a42011-01-06 14:29:57 +00001600 /*
1601 * Get the flow_type in order to program FDIRCMD properly
1602 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1603 */
Alexander Duyck69830522011-01-06 14:29:58 +00001604 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001605 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1606 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1607 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1608 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1609 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1610 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1611 break;
1612 default:
1613 hw_dbg(hw, " Error on flow type input\n");
1614 return IXGBE_ERR_CONFIG;
1615 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001616
Alexander Duyck905e4a42011-01-06 14:29:57 +00001617 /* configure FDIRCMD register */
1618 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1619 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001620 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001621 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001622
1623 /*
1624 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1625 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1626 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001627 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001628 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001629 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1630
Alexander Duyck69830522011-01-06 14:29:58 +00001631 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1632
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001633 return 0;
1634}
1635
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001636#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1637do { \
1638 u32 n = (_n); \
1639 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1640 bucket_hash ^= lo_hash_dword >> n; \
1641 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1642 bucket_hash ^= hi_hash_dword >> n; \
1643} while (0);
1644
1645/**
1646 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1647 * @atr_input: input bitstream to compute the hash on
1648 * @input_mask: mask for the input bitstream
1649 *
1650 * This function serves two main purposes. First it applys the input_mask
1651 * to the atr_input resulting in a cleaned up atr_input data stream.
1652 * Secondly it computes the hash and stores it in the bkt_hash field at
1653 * the end of the input byte stream. This way it will be available for
1654 * future use without needing to recompute the hash.
1655 **/
1656void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1657 union ixgbe_atr_input *input_mask)
1658{
1659
1660 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1661 u32 bucket_hash = 0;
1662
1663 /* Apply masks to input data */
1664 input->dword_stream[0] &= input_mask->dword_stream[0];
1665 input->dword_stream[1] &= input_mask->dword_stream[1];
1666 input->dword_stream[2] &= input_mask->dword_stream[2];
1667 input->dword_stream[3] &= input_mask->dword_stream[3];
1668 input->dword_stream[4] &= input_mask->dword_stream[4];
1669 input->dword_stream[5] &= input_mask->dword_stream[5];
1670 input->dword_stream[6] &= input_mask->dword_stream[6];
1671 input->dword_stream[7] &= input_mask->dword_stream[7];
1672 input->dword_stream[8] &= input_mask->dword_stream[8];
1673 input->dword_stream[9] &= input_mask->dword_stream[9];
1674 input->dword_stream[10] &= input_mask->dword_stream[10];
1675
1676 /* record the flow_vm_vlan bits as they are a key part to the hash */
1677 flow_vm_vlan = ntohl(input->dword_stream[0]);
1678
1679 /* generate common hash dword */
1680 hi_hash_dword = ntohl(input->dword_stream[1] ^
1681 input->dword_stream[2] ^
1682 input->dword_stream[3] ^
1683 input->dword_stream[4] ^
1684 input->dword_stream[5] ^
1685 input->dword_stream[6] ^
1686 input->dword_stream[7] ^
1687 input->dword_stream[8] ^
1688 input->dword_stream[9] ^
1689 input->dword_stream[10]);
1690
1691 /* low dword is word swapped version of common */
1692 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1693
1694 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1695 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1696
1697 /* Process bits 0 and 16 */
1698 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1699
1700 /*
1701 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1702 * delay this because bit 0 of the stream should not be processed
1703 * so we do not add the vlan until after bit 0 was processed
1704 */
1705 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1706
1707 /* Process remaining 30 bit of the key */
1708 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1709 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1710 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1711 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1712 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1713 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1714 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1715 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1716 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1717 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1718 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1719 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1720 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1721 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1722 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1723
1724 /*
1725 * Limit hash to 13 bits since max bucket count is 8K.
1726 * Store result at the end of the input stream.
1727 */
1728 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1729}
1730
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001731/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001732 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1733 * @input_mask: mask to be bit swapped
1734 *
1735 * The source and destination port masks for flow director are bit swapped
1736 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1737 * generate a correctly swapped value we need to bit swap the mask and that
1738 * is what is accomplished by this function.
1739 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001740static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001741{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001742 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001743 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001744 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001745 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1746 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1747 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1748 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1749}
1750
1751/*
1752 * These two macros are meant to address the fact that we have registers
1753 * that are either all or in part big-endian. As a result on big-endian
1754 * systems we will end up byte swapping the value to little-endian before
1755 * it is byte swapped again and written to the hardware in the original
1756 * big-endian format.
1757 */
1758#define IXGBE_STORE_AS_BE32(_value) \
1759 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1760 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1761
1762#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1763 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1764
1765#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001766 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001767
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001768s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1769 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001770{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001771 /* mask IPv6 since it is currently not supported */
1772 u32 fdirm = IXGBE_FDIRM_DIPv6;
1773 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001774
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001775 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001776 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1777 * are zero, then assume a full mask for that field. Also assume that
1778 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1779 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001780 *
1781 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1782 * point in time.
1783 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001784
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001785 /* verify bucket hash is cleared on hash generation */
1786 if (input_mask->formatted.bkt_hash)
1787 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1788
1789 /* Program FDIRM and verify partial masks */
1790 switch (input_mask->formatted.vm_pool & 0x7F) {
1791 case 0x0:
1792 fdirm |= IXGBE_FDIRM_POOL;
1793 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001794 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001795 default:
1796 hw_dbg(hw, " Error on vm pool mask\n");
1797 return IXGBE_ERR_CONFIG;
1798 }
1799
1800 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1801 case 0x0:
1802 fdirm |= IXGBE_FDIRM_L4P;
1803 if (input_mask->formatted.dst_port ||
1804 input_mask->formatted.src_port) {
1805 hw_dbg(hw, " Error on src/dst port mask\n");
1806 return IXGBE_ERR_CONFIG;
1807 }
1808 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001809 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001810 default:
1811 hw_dbg(hw, " Error on flow type mask\n");
1812 return IXGBE_ERR_CONFIG;
1813 }
1814
1815 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001816 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001817 /* mask VLAN ID, fall through to mask VLAN priority */
1818 fdirm |= IXGBE_FDIRM_VLANID;
1819 case 0x0FFF:
1820 /* mask VLAN priority */
1821 fdirm |= IXGBE_FDIRM_VLANP;
1822 break;
1823 case 0xE000:
1824 /* mask VLAN ID only, fall through */
1825 fdirm |= IXGBE_FDIRM_VLANID;
1826 case 0xEFFF:
1827 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001828 break;
1829 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001830 hw_dbg(hw, " Error on VLAN mask\n");
1831 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001832 }
1833
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001834 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1835 case 0x0000:
1836 /* Mask Flex Bytes, fall through */
1837 fdirm |= IXGBE_FDIRM_FLEX;
1838 case 0xFFFF:
1839 break;
1840 default:
1841 hw_dbg(hw, " Error on flexible byte mask\n");
1842 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001843 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001844
1845 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001846 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001847
Alexander Duyck45b9f502011-01-06 14:29:59 +00001848 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001849 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001850
1851 /* write both the same so that UDP and TCP use the same mask */
1852 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1853 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1854
1855 /* store source and destination IP masks (big-enian) */
1856 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001857 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001858 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001859 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001860
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001861 return 0;
1862}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001863
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001864s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1865 union ixgbe_atr_input *input,
1866 u16 soft_id, u8 queue)
1867{
1868 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1869
1870 /* currently IPv6 is not supported, must be programmed with 0 */
1871 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1872 input->formatted.src_ip[0]);
1873 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1874 input->formatted.src_ip[1]);
1875 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1876 input->formatted.src_ip[2]);
1877
1878 /* record the source address (big-endian) */
1879 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1880
1881 /* record the first 32 bits of the destination address (big-endian) */
1882 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001883
1884 /* record source and destination port (little-endian)*/
1885 fdirport = ntohs(input->formatted.dst_port);
1886 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1887 fdirport |= ntohs(input->formatted.src_port);
1888 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1889
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001890 /* record vlan (little-endian) and flex_bytes(big-endian) */
1891 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1892 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1893 fdirvlan |= ntohs(input->formatted.vlan_id);
1894 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001895
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001896 /* configure FDIRHASH register */
1897 fdirhash = input->formatted.bkt_hash;
1898 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1899 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1900
1901 /*
1902 * flush all previous writes to make certain registers are
1903 * programmed prior to issuing the command
1904 */
1905 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001906
1907 /* configure FDIRCMD register */
1908 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1909 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001910 if (queue == IXGBE_FDIR_DROP_QUEUE)
1911 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001912 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1913 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001914 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001915
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001916 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1917
1918 return 0;
1919}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001920
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001921s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1922 union ixgbe_atr_input *input,
1923 u16 soft_id)
1924{
1925 u32 fdirhash;
1926 u32 fdircmd = 0;
1927 u32 retry_count;
1928 s32 err = 0;
1929
1930 /* configure FDIRHASH register */
1931 fdirhash = input->formatted.bkt_hash;
1932 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1933 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1934
1935 /* flush hash to HW */
1936 IXGBE_WRITE_FLUSH(hw);
1937
1938 /* Query if filter is present */
1939 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1940
1941 for (retry_count = 10; retry_count; retry_count--) {
1942 /* allow 10us for query to process */
1943 udelay(10);
1944 /* verify query completed successfully */
1945 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1946 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1947 break;
1948 }
1949
1950 if (!retry_count)
1951 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1952
1953 /* if filter exists in hardware then remove it */
1954 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1955 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1956 IXGBE_WRITE_FLUSH(hw);
1957 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1958 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1959 }
1960
1961 return err;
1962}
1963
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001964/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001965 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1966 * @hw: pointer to hardware structure
1967 * @reg: analog register to read
1968 * @val: read value
1969 *
1970 * Performs read operation to Omer analog register specified.
1971 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001972static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001973{
1974 u32 core_ctl;
1975
1976 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1977 (reg << 8));
1978 IXGBE_WRITE_FLUSH(hw);
1979 udelay(10);
1980 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1981 *val = (u8)core_ctl;
1982
1983 return 0;
1984}
1985
1986/**
1987 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1988 * @hw: pointer to hardware structure
1989 * @reg: atlas register to write
1990 * @val: value to write
1991 *
1992 * Performs write operation to Omer analog register specified.
1993 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001994static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001995{
1996 u32 core_ctl;
1997
1998 core_ctl = (reg << 8) | val;
1999 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
2000 IXGBE_WRITE_FLUSH(hw);
2001 udelay(10);
2002
2003 return 0;
2004}
2005
2006/**
2007 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
2008 * @hw: pointer to hardware structure
2009 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002010 * Starts the hardware using the generic start_hw function
2011 * and the generation start_hw function.
2012 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002013 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002014static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002015{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002016 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002017
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002018 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002019 if (ret_val != 0)
2020 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002021
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002022 ret_val = ixgbe_start_hw_gen2(hw);
2023 if (ret_val != 0)
2024 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002025
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002026 /* We need to run link autotry after the driver loads */
2027 hw->mac.autotry_restart = true;
2028
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002029 if (ret_val == 0)
2030 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002031out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002032 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002033}
2034
2035/**
2036 * ixgbe_identify_phy_82599 - Get physical layer module
2037 * @hw: pointer to hardware structure
2038 *
2039 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002040 * If PHY already detected, maintains current PHY type in hw struct,
2041 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002042 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00002043static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002044{
2045 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002046
2047 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002048 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002049 if (status != 0) {
2050 /* 82599 10GBASE-T requires an external PHY */
2051 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
2052 goto out;
2053 else
Don Skidmore8f583322013-07-27 06:25:38 +00002054 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002055 }
2056
2057 /* Set PHY type none if no PHY detected */
2058 if (hw->phy.type == ixgbe_phy_unknown) {
2059 hw->phy.type = ixgbe_phy_none;
2060 status = 0;
2061 }
2062
2063 /* Return error if SFP module has been detected but is not supported */
2064 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
2065 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
2066
2067out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002068 return status;
2069}
2070
2071/**
2072 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
2073 * @hw: pointer to hardware structure
2074 *
2075 * Determines physical layer capabilities of the current configuration.
2076 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002077static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002078{
2079 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002080 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2081 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2082 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2083 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2084 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2085 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00002086 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00002087 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002088
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002089 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002090
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002091 switch (hw->phy.type) {
2092 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002093 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00002094 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002095 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00002096 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002097 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002098 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002099 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002100 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002101 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2102 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002103 default:
2104 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002105 }
2106
2107 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2108 case IXGBE_AUTOC_LMS_1G_AN:
2109 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2110 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2111 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2112 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2113 goto out;
2114 } else
2115 /* SFI mode so read SFP module */
2116 goto sfp_check;
2117 break;
2118 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2119 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2120 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2121 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2122 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00002123 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2124 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002125 goto out;
2126 break;
2127 case IXGBE_AUTOC_LMS_10G_SERIAL:
2128 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2129 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2130 goto out;
2131 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2132 goto sfp_check;
2133 break;
2134 case IXGBE_AUTOC_LMS_KX4_KX_KR:
2135 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2136 if (autoc & IXGBE_AUTOC_KX_SUPP)
2137 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2138 if (autoc & IXGBE_AUTOC_KX4_SUPP)
2139 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2140 if (autoc & IXGBE_AUTOC_KR_SUPP)
2141 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2142 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002143 break;
2144 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002145 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002146 break;
2147 }
2148
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002149sfp_check:
2150 /* SFP check must be done last since DA modules are sometimes used to
2151 * test KR mode - we need to id KR mode correctly before SFP module.
2152 * Call identify_sfp because the pluggable module may have changed */
2153 hw->phy.ops.identify_sfp(hw);
2154 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
2155 goto out;
2156
2157 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002158 case ixgbe_phy_sfp_passive_tyco:
2159 case ixgbe_phy_sfp_passive_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002160 case ixgbe_phy_qsfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002161 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
2162 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002163 case ixgbe_phy_sfp_ftl_active:
2164 case ixgbe_phy_sfp_active_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002165 case ixgbe_phy_qsfp_active_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002166 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
2167 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002168 case ixgbe_phy_sfp_avago:
2169 case ixgbe_phy_sfp_ftl:
2170 case ixgbe_phy_sfp_intel:
2171 case ixgbe_phy_sfp_unknown:
2172 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00002173 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
2174 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002175 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
2176 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2177 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2178 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2179 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00002180 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
2181 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002182 break;
Don Skidmore8f583322013-07-27 06:25:38 +00002183 case ixgbe_phy_qsfp_intel:
2184 case ixgbe_phy_qsfp_unknown:
2185 hw->phy.ops.read_i2c_eeprom(hw,
2186 IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g);
2187 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2188 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2189 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2190 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
2191 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002192 default:
2193 break;
2194 }
2195
2196out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002197 return physical_layer;
2198}
2199
2200/**
2201 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2202 * @hw: pointer to hardware structure
2203 * @regval: register value to write to RXCTRL
2204 *
2205 * Enables the Rx DMA unit for 82599
2206 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002207static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002208{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002209 /*
2210 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2211 * If traffic is incoming before we enable the Rx unit, it could hang
2212 * the Rx DMA unit. Therefore, make sure the security engine is
2213 * completely disabled prior to enabling the Rx unit.
2214 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002215 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002216
2217 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002218
2219 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002220
2221 return 0;
2222}
2223
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002224/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002225 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2226 * @hw: pointer to hardware structure
2227 *
2228 * Verifies that installed the firmware version is 0.6 or higher
2229 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2230 *
2231 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2232 * if the FW version is not supported.
2233 **/
2234static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2235{
2236 s32 status = IXGBE_ERR_EEPROM_VERSION;
2237 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002238 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002239 u16 fw_version = 0;
2240
2241 /* firmware check is only necessary for SFI devices */
2242 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2243 status = 0;
2244 goto fw_version_out;
2245 }
2246
2247 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002248 offset = IXGBE_FW_PTR;
2249 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
2250 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002251
2252 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2253 goto fw_version_out;
2254
2255 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002256 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
2257 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
2258 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002259
2260 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2261 goto fw_version_out;
2262
2263 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002264 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
2265 if (hw->eeprom.ops.read(hw, offset, &fw_version))
2266 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002267
2268 if (fw_version > 0x5)
2269 status = 0;
2270
2271fw_version_out:
2272 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002273
2274fw_version_err:
2275 hw_err(hw, "eeprom read at offset %d failed\n", offset);
2276 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002277}
2278
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002279/**
2280 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2281 * @hw: pointer to hardware structure
2282 *
2283 * Returns true if the LESM FW module is present and enabled. Otherwise
2284 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2285 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002286static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002287{
2288 bool lesm_enabled = false;
2289 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2290 s32 status;
2291
2292 /* get the offset to the Firmware Module block */
2293 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2294
2295 if ((status != 0) ||
2296 (fw_offset == 0) || (fw_offset == 0xFFFF))
2297 goto out;
2298
2299 /* get the offset to the LESM Parameters block */
2300 status = hw->eeprom.ops.read(hw, (fw_offset +
2301 IXGBE_FW_LESM_PARAMETERS_PTR),
2302 &fw_lesm_param_offset);
2303
2304 if ((status != 0) ||
2305 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2306 goto out;
2307
2308 /* get the lesm state word */
2309 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2310 IXGBE_FW_LESM_STATE_1),
2311 &fw_lesm_state);
2312
2313 if ((status == 0) &&
2314 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2315 lesm_enabled = true;
2316
2317out:
2318 return lesm_enabled;
2319}
2320
Emil Tantilov0665b092011-04-01 08:17:19 +00002321/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002322 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2323 * fastest available method
2324 *
2325 * @hw: pointer to hardware structure
2326 * @offset: offset of word in EEPROM to read
2327 * @words: number of words
2328 * @data: word(s) read from the EEPROM
2329 *
2330 * Retrieves 16 bit word(s) read from EEPROM
2331 **/
2332static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2333 u16 words, u16 *data)
2334{
2335 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2336 s32 ret_val = IXGBE_ERR_CONFIG;
2337
2338 /*
2339 * If EEPROM is detected and can be addressed using 14 bits,
2340 * use EERD otherwise use bit bang
2341 */
2342 if ((eeprom->type == ixgbe_eeprom_spi) &&
2343 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2344 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2345 data);
2346 else
2347 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2348 words,
2349 data);
2350
2351 return ret_val;
2352}
2353
2354/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002355 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2356 * fastest available method
2357 *
2358 * @hw: pointer to hardware structure
2359 * @offset: offset of word in the EEPROM to read
2360 * @data: word read from the EEPROM
2361 *
2362 * Reads a 16 bit word from the EEPROM
2363 **/
2364static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2365 u16 offset, u16 *data)
2366{
2367 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2368 s32 ret_val = IXGBE_ERR_CONFIG;
2369
2370 /*
2371 * If EEPROM is detected and can be addressed using 14 bits,
2372 * use EERD otherwise use bit bang
2373 */
2374 if ((eeprom->type == ixgbe_eeprom_spi) &&
2375 (offset <= IXGBE_EERD_MAX_ADDR))
2376 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2377 else
2378 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2379
2380 return ret_val;
2381}
2382
Don Skidmorede52a122012-09-11 06:58:19 +00002383/**
2384 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2385 *
2386 * @hw: pointer to hardware structure
2387 *
2388 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2389 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2390 * to AUTOC, so this function assumes the semaphore is held.
2391 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002392static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002393{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002394 s32 ret_val;
2395 u32 anlp1_reg = 0;
2396 u32 i, autoc_reg, autoc2_reg;
2397
2398 /* Enable link if disabled in NVM */
2399 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2400 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2401 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2402 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2403 IXGBE_WRITE_FLUSH(hw);
2404 }
Don Skidmorede52a122012-09-11 06:58:19 +00002405
Don Skidmore429d6a32014-02-27 20:32:41 -08002406 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002407 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2408
2409 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002410 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2411 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002412
2413 /* Wait for AN to leave state 0 */
2414 for (i = 0; i < 10; i++) {
2415 usleep_range(4000, 8000);
2416 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2417 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2418 break;
2419 }
2420
2421 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2422 hw_dbg(hw, "auto negotiation not completed\n");
2423 ret_val = IXGBE_ERR_RESET_FAILED;
2424 goto reset_pipeline_out;
2425 }
2426
2427 ret_val = 0;
2428
2429reset_pipeline_out:
2430 /* Write AUTOC register with original LMS field and Restart_AN */
2431 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2432 IXGBE_WRITE_FLUSH(hw);
2433
2434 return ret_val;
2435}
2436
Don Skidmore8f583322013-07-27 06:25:38 +00002437/**
2438 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2439 * @hw: pointer to hardware structure
2440 * @byte_offset: byte offset to read
2441 * @data: value read
2442 *
2443 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2444 * a specified device address.
2445 **/
2446static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2447 u8 dev_addr, u8 *data)
2448{
2449 u32 esdp;
2450 s32 status;
2451 s32 timeout = 200;
2452
2453 if (hw->phy.qsfp_shared_i2c_bus == true) {
2454 /* Acquire I2C bus ownership. */
2455 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2456 esdp |= IXGBE_ESDP_SDP0;
2457 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2458 IXGBE_WRITE_FLUSH(hw);
2459
2460 while (timeout) {
2461 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2462 if (esdp & IXGBE_ESDP_SDP1)
2463 break;
2464
2465 usleep_range(5000, 10000);
2466 timeout--;
2467 }
2468
2469 if (!timeout) {
2470 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2471 status = IXGBE_ERR_I2C;
2472 goto release_i2c_access;
2473 }
2474 }
2475
2476 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2477
2478release_i2c_access:
2479 if (hw->phy.qsfp_shared_i2c_bus == true) {
2480 /* Release I2C bus ownership. */
2481 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2482 esdp &= ~IXGBE_ESDP_SDP0;
2483 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2484 IXGBE_WRITE_FLUSH(hw);
2485 }
2486
2487 return status;
2488}
2489
2490/**
2491 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2492 * @hw: pointer to hardware structure
2493 * @byte_offset: byte offset to write
2494 * @data: value to write
2495 *
2496 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2497 * a specified device address.
2498 **/
2499static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2500 u8 dev_addr, u8 data)
2501{
2502 u32 esdp;
2503 s32 status;
2504 s32 timeout = 200;
2505
2506 if (hw->phy.qsfp_shared_i2c_bus == true) {
2507 /* Acquire I2C bus ownership. */
2508 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2509 esdp |= IXGBE_ESDP_SDP0;
2510 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2511 IXGBE_WRITE_FLUSH(hw);
2512
2513 while (timeout) {
2514 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2515 if (esdp & IXGBE_ESDP_SDP1)
2516 break;
2517
2518 usleep_range(5000, 10000);
2519 timeout--;
2520 }
2521
2522 if (!timeout) {
2523 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2524 status = IXGBE_ERR_I2C;
2525 goto release_i2c_access;
2526 }
2527 }
2528
2529 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2530
2531release_i2c_access:
2532 if (hw->phy.qsfp_shared_i2c_bus == true) {
2533 /* Release I2C bus ownership. */
2534 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2535 esdp &= ~IXGBE_ESDP_SDP0;
2536 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2537 IXGBE_WRITE_FLUSH(hw);
2538 }
2539
2540 return status;
2541}
2542
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002543static struct ixgbe_mac_operations mac_ops_82599 = {
2544 .init_hw = &ixgbe_init_hw_generic,
2545 .reset_hw = &ixgbe_reset_hw_82599,
2546 .start_hw = &ixgbe_start_hw_82599,
2547 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2548 .get_media_type = &ixgbe_get_media_type_82599,
2549 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2550 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002551 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2552 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002553 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002554 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002555 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002556 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002557 .stop_adapter = &ixgbe_stop_adapter_generic,
2558 .get_bus_info = &ixgbe_get_bus_info_generic,
2559 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2560 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2561 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002562 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002563 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002564 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002565 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002566 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2567 .led_on = &ixgbe_led_on_generic,
2568 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002569 .blink_led_start = &ixgbe_blink_led_start_generic,
2570 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002571 .set_rar = &ixgbe_set_rar_generic,
2572 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002573 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002574 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002575 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002576 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002577 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2578 .enable_mc = &ixgbe_enable_mc_generic,
2579 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002580 .clear_vfta = &ixgbe_clear_vfta_generic,
2581 .set_vfta = &ixgbe_set_vfta_generic,
2582 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002583 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002584 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002585 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002586 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2587 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002588 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2589 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002590 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2591 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002592 .mng_fw_enabled = &ixgbe_mng_enabled,
Don Skidmore429d6a32014-02-27 20:32:41 -08002593 .prot_autoc_read = &prot_autoc_read_82599,
2594 .prot_autoc_write = &prot_autoc_write_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002595};
2596
2597static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002598 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002599 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002600 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002601 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002602 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002603 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2604 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2605 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002606};
2607
2608static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002609 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002610 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002611 .init = &ixgbe_init_phy_ops_82599,
2612 .reset = &ixgbe_reset_phy_generic,
2613 .read_reg = &ixgbe_read_phy_reg_generic,
2614 .write_reg = &ixgbe_write_phy_reg_generic,
2615 .setup_link = &ixgbe_setup_phy_link_generic,
2616 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2617 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2618 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002619 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002620 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2621 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2622 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002623};
2624
2625struct ixgbe_info ixgbe_82599_info = {
2626 .mac = ixgbe_mac_82599EB,
2627 .get_invariants = &ixgbe_get_invariants_82599,
2628 .mac_ops = &mac_ops_82599,
2629 .eeprom_ops = &eeprom_ops_82599,
2630 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002631 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002632};