PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel 10 Gigabit PCI Express Linux driver |
Don Skidmore | 434c5e3 | 2013-01-08 05:02:28 +0000 | [diff] [blame] | 4 | Copyright(c) 1999 - 2013 Intel Corporation. |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
| 23 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 24 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 25 | |
| 26 | *******************************************************************************/ |
| 27 | |
| 28 | #include <linux/pci.h> |
| 29 | #include <linux/delay.h> |
| 30 | #include <linux/sched.h> |
| 31 | |
| 32 | #include "ixgbe.h" |
| 33 | #include "ixgbe_phy.h" |
Greg Rose | 096a58f | 2010-01-09 02:26:26 +0000 | [diff] [blame] | 34 | #include "ixgbe_mbx.h" |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 35 | |
| 36 | #define IXGBE_82599_MAX_TX_QUEUES 128 |
| 37 | #define IXGBE_82599_MAX_RX_QUEUES 128 |
| 38 | #define IXGBE_82599_RAR_ENTRIES 128 |
| 39 | #define IXGBE_82599_MC_TBL_SIZE 128 |
| 40 | #define IXGBE_82599_VFT_TBL_SIZE 128 |
John Fastabend | e09ad23 | 2011-04-04 04:29:41 +0000 | [diff] [blame] | 41 | #define IXGBE_82599_RX_PB_SIZE 512 |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 42 | |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 43 | static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw); |
| 44 | static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw); |
| 45 | static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw); |
| 46 | static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw, |
| 47 | ixgbe_link_speed speed, |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 48 | bool autoneg_wait_to_complete); |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 49 | static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw, |
| 50 | ixgbe_link_speed speed, |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 51 | bool autoneg_wait_to_complete); |
Jacob Keller | f4f1040 | 2013-06-25 07:59:23 +0000 | [diff] [blame^] | 52 | static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw); |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 53 | static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw, |
| 54 | bool autoneg_wait_to_complete); |
| 55 | static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 56 | ixgbe_link_speed speed, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 57 | bool autoneg_wait_to_complete); |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 58 | static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw, |
| 59 | ixgbe_link_speed speed, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 60 | bool autoneg_wait_to_complete); |
Peter P Waskiewicz Jr | 794caeb | 2009-06-04 16:02:24 +0000 | [diff] [blame] | 61 | static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw); |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 62 | static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset, |
| 63 | u8 dev_addr, u8 *data); |
| 64 | static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset, |
| 65 | u8 dev_addr, u8 data); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 66 | |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 67 | static bool ixgbe_mng_enabled(struct ixgbe_hw *hw) |
| 68 | { |
| 69 | u32 fwsm, manc, factps; |
| 70 | |
| 71 | fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM); |
| 72 | if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT) |
| 73 | return false; |
| 74 | |
| 75 | manc = IXGBE_READ_REG(hw, IXGBE_MANC); |
| 76 | if (!(manc & IXGBE_MANC_RCV_TCO_EN)) |
| 77 | return false; |
| 78 | |
| 79 | factps = IXGBE_READ_REG(hw, IXGBE_FACTPS); |
| 80 | if (factps & IXGBE_FACTPS_MNGCG) |
| 81 | return false; |
| 82 | |
| 83 | return true; |
| 84 | } |
| 85 | |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 86 | static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 87 | { |
| 88 | struct ixgbe_mac_info *mac = &hw->mac; |
Don Skidmore | c6ecf39 | 2010-12-03 03:31:51 +0000 | [diff] [blame] | 89 | |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 90 | /* enable the laser control functions for SFP+ fiber |
| 91 | * and MNG not enabled |
| 92 | */ |
| 93 | if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) && |
| 94 | !hw->mng_fw_enabled) { |
Peter Waskiewicz | 61fac74 | 2010-04-27 00:38:15 +0000 | [diff] [blame] | 95 | mac->ops.disable_tx_laser = |
| 96 | &ixgbe_disable_tx_laser_multispeed_fiber; |
| 97 | mac->ops.enable_tx_laser = |
| 98 | &ixgbe_enable_tx_laser_multispeed_fiber; |
Mallikarjuna R Chilakala | 1097cd1 | 2010-03-18 14:34:52 +0000 | [diff] [blame] | 99 | mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 100 | } else { |
Peter Waskiewicz | 61fac74 | 2010-04-27 00:38:15 +0000 | [diff] [blame] | 101 | mac->ops.disable_tx_laser = NULL; |
| 102 | mac->ops.enable_tx_laser = NULL; |
Mallikarjuna R Chilakala | 1097cd1 | 2010-03-18 14:34:52 +0000 | [diff] [blame] | 103 | mac->ops.flap_tx_laser = NULL; |
Don Skidmore | c6ecf39 | 2010-12-03 03:31:51 +0000 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | if (hw->phy.multispeed_fiber) { |
| 107 | /* Set up dual speed SFP+ support */ |
| 108 | mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber; |
| 109 | } else { |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 110 | if ((mac->ops.get_media_type(hw) == |
| 111 | ixgbe_media_type_backplane) && |
| 112 | (hw->phy.smart_speed == ixgbe_smart_speed_auto || |
Emil Tantilov | 0fa6d83 | 2011-03-18 08:18:32 +0000 | [diff] [blame] | 113 | hw->phy.smart_speed == ixgbe_smart_speed_on) && |
| 114 | !ixgbe_verify_lesm_fw_enabled_82599(hw)) |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 115 | mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed; |
| 116 | else |
| 117 | mac->ops.setup_link = &ixgbe_setup_mac_link_82599; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 118 | } |
| 119 | } |
| 120 | |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 121 | static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 122 | { |
| 123 | s32 ret_val = 0; |
| 124 | u16 list_offset, data_offset, data_value; |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 125 | bool got_lock = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 126 | |
| 127 | if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) { |
| 128 | ixgbe_init_mac_link_ops_82599(hw); |
PJ Waskiewicz | 553b449 | 2009-04-09 22:28:15 +0000 | [diff] [blame] | 129 | |
| 130 | hw->phy.ops.reset = NULL; |
| 131 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 132 | ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset, |
| 133 | &data_offset); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 134 | if (ret_val != 0) |
| 135 | goto setup_sfp_out; |
| 136 | |
Peter P Waskiewicz Jr | aa5aec8 | 2009-05-19 09:18:34 +0000 | [diff] [blame] | 137 | /* PHY config will finish before releasing the semaphore */ |
Don Skidmore | 5e65510 | 2011-02-25 01:58:04 +0000 | [diff] [blame] | 138 | ret_val = hw->mac.ops.acquire_swfw_sync(hw, |
| 139 | IXGBE_GSSR_MAC_CSR_SM); |
Peter P Waskiewicz Jr | aa5aec8 | 2009-05-19 09:18:34 +0000 | [diff] [blame] | 140 | if (ret_val != 0) { |
| 141 | ret_val = IXGBE_ERR_SWFW_SYNC; |
| 142 | goto setup_sfp_out; |
| 143 | } |
| 144 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 145 | hw->eeprom.ops.read(hw, ++data_offset, &data_value); |
| 146 | while (data_value != 0xffff) { |
| 147 | IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value); |
| 148 | IXGBE_WRITE_FLUSH(hw); |
| 149 | hw->eeprom.ops.read(hw, ++data_offset, &data_value); |
| 150 | } |
Peter P Waskiewicz Jr | aa5aec8 | 2009-05-19 09:18:34 +0000 | [diff] [blame] | 151 | |
| 152 | /* Release the semaphore */ |
Emil Tantilov | 6d980c3 | 2011-04-13 04:56:15 +0000 | [diff] [blame] | 153 | hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM); |
Don Skidmore | 032b432 | 2011-03-18 09:32:53 +0000 | [diff] [blame] | 154 | /* |
| 155 | * Delay obtaining semaphore again to allow FW access, |
| 156 | * semaphore_delay is in ms usleep_range needs us. |
| 157 | */ |
| 158 | usleep_range(hw->eeprom.semaphore_delay * 1000, |
| 159 | hw->eeprom.semaphore_delay * 2000); |
Don Skidmore | a7f5a5f | 2010-12-03 13:23:30 +0000 | [diff] [blame] | 160 | |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 161 | /* Need SW/FW semaphore around AUTOC writes if LESM on, |
| 162 | * likewise reset_pipeline requires lock as it also writes |
| 163 | * AUTOC. |
| 164 | */ |
| 165 | if (ixgbe_verify_lesm_fw_enabled_82599(hw)) { |
| 166 | ret_val = hw->mac.ops.acquire_swfw_sync(hw, |
| 167 | IXGBE_GSSR_MAC_CSR_SM); |
| 168 | if (ret_val) |
| 169 | goto setup_sfp_out; |
Don Skidmore | a7f5a5f | 2010-12-03 13:23:30 +0000 | [diff] [blame] | 170 | |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 171 | got_lock = true; |
Don Skidmore | a7f5a5f | 2010-12-03 13:23:30 +0000 | [diff] [blame] | 172 | } |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 173 | |
| 174 | /* Restart DSP and set SFI mode */ |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 175 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, ((hw->mac.orig_autoc) | |
| 176 | IXGBE_AUTOC_LMS_10G_SERIAL)); |
| 177 | hw->mac.cached_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 178 | ret_val = ixgbe_reset_pipeline_82599(hw); |
| 179 | |
| 180 | if (got_lock) { |
| 181 | hw->mac.ops.release_swfw_sync(hw, |
| 182 | IXGBE_GSSR_MAC_CSR_SM); |
| 183 | got_lock = false; |
| 184 | } |
| 185 | |
| 186 | if (ret_val) { |
| 187 | hw_dbg(hw, " sfp module setup not complete\n"); |
Don Skidmore | a7f5a5f | 2010-12-03 13:23:30 +0000 | [diff] [blame] | 188 | ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE; |
| 189 | goto setup_sfp_out; |
| 190 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 191 | } |
| 192 | |
| 193 | setup_sfp_out: |
| 194 | return ret_val; |
| 195 | } |
| 196 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 197 | static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw) |
| 198 | { |
| 199 | struct ixgbe_mac_info *mac = &hw->mac; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 200 | |
| 201 | ixgbe_init_mac_link_ops_82599(hw); |
| 202 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 203 | mac->mcft_size = IXGBE_82599_MC_TBL_SIZE; |
| 204 | mac->vft_size = IXGBE_82599_VFT_TBL_SIZE; |
| 205 | mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES; |
| 206 | mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES; |
| 207 | mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES; |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 208 | mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 209 | |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 210 | return 0; |
| 211 | } |
| 212 | |
| 213 | /** |
| 214 | * ixgbe_init_phy_ops_82599 - PHY/SFP specific init |
| 215 | * @hw: pointer to hardware structure |
| 216 | * |
| 217 | * Initialize any function pointers that were not able to be |
| 218 | * set during get_invariants because the PHY/SFP type was |
| 219 | * not known. Perform the SFP init if necessary. |
| 220 | * |
| 221 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 222 | static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 223 | { |
| 224 | struct ixgbe_mac_info *mac = &hw->mac; |
| 225 | struct ixgbe_phy_info *phy = &hw->phy; |
| 226 | s32 ret_val = 0; |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 227 | u32 esdp; |
| 228 | |
| 229 | if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) { |
| 230 | /* Store flag indicating I2C bus access control unit. */ |
| 231 | hw->phy.qsfp_shared_i2c_bus = true; |
| 232 | |
| 233 | /* Initialize access to QSFP+ I2C bus */ |
| 234 | esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 235 | esdp |= IXGBE_ESDP_SDP0_DIR; |
| 236 | esdp &= ~IXGBE_ESDP_SDP1_DIR; |
| 237 | esdp &= ~IXGBE_ESDP_SDP0; |
| 238 | esdp &= ~IXGBE_ESDP_SDP0_NATIVE; |
| 239 | esdp &= ~IXGBE_ESDP_SDP1_NATIVE; |
| 240 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp); |
| 241 | IXGBE_WRITE_FLUSH(hw); |
| 242 | |
| 243 | phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599; |
| 244 | phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599; |
| 245 | } |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 246 | |
| 247 | /* Identify the PHY or SFP module */ |
| 248 | ret_val = phy->ops.identify(hw); |
| 249 | |
| 250 | /* Setup function pointers based on detected SFP module and speeds */ |
| 251 | ixgbe_init_mac_link_ops_82599(hw); |
| 252 | |
| 253 | /* If copper media, overwrite with copper function pointers */ |
| 254 | if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) { |
| 255 | mac->ops.setup_link = &ixgbe_setup_copper_link_82599; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 256 | mac->ops.get_link_capabilities = |
Don Skidmore | a391f1d | 2010-11-16 19:27:15 -0800 | [diff] [blame] | 257 | &ixgbe_get_copper_link_capabilities_generic; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 258 | } |
| 259 | |
| 260 | /* Set necessary function pointers based on phy type */ |
| 261 | switch (hw->phy.type) { |
| 262 | case ixgbe_phy_tn: |
| 263 | phy->ops.check_link = &ixgbe_check_phy_link_tnx; |
Emil Tantilov | b57e35b | 2011-07-28 06:17:04 +0000 | [diff] [blame] | 264 | phy->ops.setup_link = &ixgbe_setup_phy_link_tnx; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 265 | phy->ops.get_firmware_version = |
| 266 | &ixgbe_get_phy_firmware_version_tnx; |
| 267 | break; |
| 268 | default: |
| 269 | break; |
| 270 | } |
| 271 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 272 | return ret_val; |
| 273 | } |
| 274 | |
| 275 | /** |
| 276 | * ixgbe_get_link_capabilities_82599 - Determines link capabilities |
| 277 | * @hw: pointer to hardware structure |
| 278 | * @speed: pointer to link speed |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 279 | * @autoneg: true when autoneg or autotry is enabled |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 280 | * |
| 281 | * Determines the link capabilities by reading the AUTOC register. |
| 282 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 283 | static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw, |
| 284 | ixgbe_link_speed *speed, |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 285 | bool *autoneg) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 286 | { |
| 287 | s32 status = 0; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 288 | u32 autoc = 0; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 289 | |
Don Skidmore | cb836a9 | 2010-06-29 18:30:59 +0000 | [diff] [blame] | 290 | /* Determine 1G link capabilities off of SFP+ type */ |
| 291 | if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 || |
Jacob Keller | a49fda3 | 2012-06-08 06:59:09 +0000 | [diff] [blame] | 292 | hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 || |
Don Skidmore | 345be20 | 2013-04-11 06:23:34 +0000 | [diff] [blame] | 293 | hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 || |
| 294 | hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 || |
Jacob Keller | a49fda3 | 2012-06-08 06:59:09 +0000 | [diff] [blame] | 295 | hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 || |
| 296 | hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) { |
Don Skidmore | cb836a9 | 2010-06-29 18:30:59 +0000 | [diff] [blame] | 297 | *speed = IXGBE_LINK_SPEED_1GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 298 | *autoneg = true; |
Don Skidmore | cb836a9 | 2010-06-29 18:30:59 +0000 | [diff] [blame] | 299 | goto out; |
| 300 | } |
| 301 | |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 302 | /* |
| 303 | * Determine link capabilities based on the stored value of AUTOC, |
| 304 | * which represents EEPROM defaults. If AUTOC value has not been |
| 305 | * stored, use the current register value. |
| 306 | */ |
| 307 | if (hw->mac.orig_link_settings_stored) |
| 308 | autoc = hw->mac.orig_autoc; |
| 309 | else |
| 310 | autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
| 311 | |
| 312 | switch (autoc & IXGBE_AUTOC_LMS_MASK) { |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 313 | case IXGBE_AUTOC_LMS_1G_LINK_NO_AN: |
| 314 | *speed = IXGBE_LINK_SPEED_1GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 315 | *autoneg = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 316 | break; |
| 317 | |
| 318 | case IXGBE_AUTOC_LMS_10G_LINK_NO_AN: |
| 319 | *speed = IXGBE_LINK_SPEED_10GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 320 | *autoneg = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 321 | break; |
| 322 | |
| 323 | case IXGBE_AUTOC_LMS_1G_AN: |
| 324 | *speed = IXGBE_LINK_SPEED_1GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 325 | *autoneg = true; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 326 | break; |
| 327 | |
| 328 | case IXGBE_AUTOC_LMS_10G_SERIAL: |
| 329 | *speed = IXGBE_LINK_SPEED_10GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 330 | *autoneg = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 331 | break; |
| 332 | |
| 333 | case IXGBE_AUTOC_LMS_KX4_KX_KR: |
| 334 | case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN: |
| 335 | *speed = IXGBE_LINK_SPEED_UNKNOWN; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 336 | if (autoc & IXGBE_AUTOC_KR_SUPP) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 337 | *speed |= IXGBE_LINK_SPEED_10GB_FULL; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 338 | if (autoc & IXGBE_AUTOC_KX4_SUPP) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 339 | *speed |= IXGBE_LINK_SPEED_10GB_FULL; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 340 | if (autoc & IXGBE_AUTOC_KX_SUPP) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 341 | *speed |= IXGBE_LINK_SPEED_1GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 342 | *autoneg = true; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 343 | break; |
| 344 | |
| 345 | case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII: |
| 346 | *speed = IXGBE_LINK_SPEED_100_FULL; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 347 | if (autoc & IXGBE_AUTOC_KR_SUPP) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 348 | *speed |= IXGBE_LINK_SPEED_10GB_FULL; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 349 | if (autoc & IXGBE_AUTOC_KX4_SUPP) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 350 | *speed |= IXGBE_LINK_SPEED_10GB_FULL; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 351 | if (autoc & IXGBE_AUTOC_KX_SUPP) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 352 | *speed |= IXGBE_LINK_SPEED_1GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 353 | *autoneg = true; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 354 | break; |
| 355 | |
| 356 | case IXGBE_AUTOC_LMS_SGMII_1G_100M: |
| 357 | *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 358 | *autoneg = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 359 | break; |
| 360 | |
| 361 | default: |
| 362 | status = IXGBE_ERR_LINK_SETUP; |
| 363 | goto out; |
| 364 | break; |
| 365 | } |
| 366 | |
| 367 | if (hw->phy.multispeed_fiber) { |
| 368 | *speed |= IXGBE_LINK_SPEED_10GB_FULL | |
| 369 | IXGBE_LINK_SPEED_1GB_FULL; |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 370 | *autoneg = true; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | out: |
| 374 | return status; |
| 375 | } |
| 376 | |
| 377 | /** |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 378 | * ixgbe_get_media_type_82599 - Get media type |
| 379 | * @hw: pointer to hardware structure |
| 380 | * |
| 381 | * Returns the media type (fiber, copper, backplane) |
| 382 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 383 | static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 384 | { |
| 385 | enum ixgbe_media_type media_type; |
| 386 | |
| 387 | /* Detect if there is a copper PHY attached. */ |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 388 | switch (hw->phy.type) { |
| 389 | case ixgbe_phy_cu_unknown: |
| 390 | case ixgbe_phy_tn: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 391 | media_type = ixgbe_media_type_copper; |
| 392 | goto out; |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 393 | default: |
| 394 | break; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | switch (hw->device_id) { |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 398 | case IXGBE_DEV_ID_82599_KX4: |
Don Skidmore | dbfec66 | 2009-10-02 08:58:25 +0000 | [diff] [blame] | 399 | case IXGBE_DEV_ID_82599_KX4_MEZZ: |
Don Skidmore | 312eb93 | 2009-10-02 08:58:04 +0000 | [diff] [blame] | 400 | case IXGBE_DEV_ID_82599_COMBO_BACKPLANE: |
Don Skidmore | 74757d4 | 2009-12-08 07:22:23 +0000 | [diff] [blame] | 401 | case IXGBE_DEV_ID_82599_KR: |
Don Skidmore | dbffcb2 | 2010-12-03 03:32:34 +0000 | [diff] [blame] | 402 | case IXGBE_DEV_ID_82599_BACKPLANE_FCOE: |
Peter P Waskiewicz Jr | 1fcf03e | 2009-05-17 20:58:04 +0000 | [diff] [blame] | 403 | case IXGBE_DEV_ID_82599_XAUI_LOM: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 404 | /* Default device ID is mezzanine card KX/KX4 */ |
| 405 | media_type = ixgbe_media_type_backplane; |
| 406 | break; |
| 407 | case IXGBE_DEV_ID_82599_SFP: |
Don Skidmore | dbffcb2 | 2010-12-03 03:32:34 +0000 | [diff] [blame] | 408 | case IXGBE_DEV_ID_82599_SFP_FCOE: |
Don Skidmore | 38ad1c8 | 2009-10-08 15:35:58 +0000 | [diff] [blame] | 409 | case IXGBE_DEV_ID_82599_SFP_EM: |
Emil Tantilov | 4c40ef0 | 2011-03-24 07:06:02 +0000 | [diff] [blame] | 410 | case IXGBE_DEV_ID_82599_SFP_SF2: |
Emil Tantilov | 9e791e4 | 2011-11-04 06:43:29 +0000 | [diff] [blame] | 411 | case IXGBE_DEV_ID_82599_SFP_SF_QP: |
Emil Tantilov | 7d14528 | 2011-09-08 08:30:14 +0000 | [diff] [blame] | 412 | case IXGBE_DEV_ID_82599EN_SFP: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 413 | media_type = ixgbe_media_type_fiber; |
| 414 | break; |
Peter P Waskiewicz Jr | 8911184f | 2009-09-14 07:47:49 +0000 | [diff] [blame] | 415 | case IXGBE_DEV_ID_82599_CX4: |
Peter P Waskiewicz Jr | 6b1be19 | 2009-09-14 07:48:10 +0000 | [diff] [blame] | 416 | media_type = ixgbe_media_type_cx4; |
Peter P Waskiewicz Jr | 8911184f | 2009-09-14 07:47:49 +0000 | [diff] [blame] | 417 | break; |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 418 | case IXGBE_DEV_ID_82599_T3_LOM: |
| 419 | media_type = ixgbe_media_type_copper; |
| 420 | break; |
Don Skidmore | 4f6290c | 2011-05-14 06:36:35 +0000 | [diff] [blame] | 421 | case IXGBE_DEV_ID_82599_LS: |
| 422 | media_type = ixgbe_media_type_fiber_lco; |
| 423 | break; |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 424 | case IXGBE_DEV_ID_82599_QSFP_SF_QP: |
| 425 | media_type = ixgbe_media_type_fiber_qsfp; |
| 426 | break; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 427 | default: |
| 428 | media_type = ixgbe_media_type_unknown; |
| 429 | break; |
| 430 | } |
| 431 | out: |
| 432 | return media_type; |
| 433 | } |
| 434 | |
| 435 | /** |
Jacob Keller | f4f1040 | 2013-06-25 07:59:23 +0000 | [diff] [blame^] | 436 | * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3 |
| 437 | * @hw: pointer to hardware structure |
| 438 | * |
| 439 | * Disables link, should be called during D3 power down sequence. |
| 440 | * |
| 441 | */ |
| 442 | static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw) |
| 443 | { |
| 444 | u32 autoc2_reg; |
| 445 | |
| 446 | if (!hw->mng_fw_enabled && !hw->wol_enabled) { |
| 447 | autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2); |
| 448 | autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK; |
| 449 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg); |
| 450 | } |
| 451 | } |
| 452 | |
| 453 | /** |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 454 | * ixgbe_start_mac_link_82599 - Setup MAC link settings |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 455 | * @hw: pointer to hardware structure |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 456 | * @autoneg_wait_to_complete: true when waiting for completion is needed |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 457 | * |
| 458 | * Configures link settings based on values in the ixgbe_hw struct. |
| 459 | * Restarts the link. Performs autonegotiation if needed. |
| 460 | **/ |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 461 | static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 462 | bool autoneg_wait_to_complete) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 463 | { |
| 464 | u32 autoc_reg; |
| 465 | u32 links_reg; |
| 466 | u32 i; |
| 467 | s32 status = 0; |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 468 | bool got_lock = false; |
| 469 | |
| 470 | if (ixgbe_verify_lesm_fw_enabled_82599(hw)) { |
| 471 | status = hw->mac.ops.acquire_swfw_sync(hw, |
| 472 | IXGBE_GSSR_MAC_CSR_SM); |
| 473 | if (status) |
| 474 | goto out; |
| 475 | |
| 476 | got_lock = true; |
| 477 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 478 | |
| 479 | /* Restart link */ |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 480 | ixgbe_reset_pipeline_82599(hw); |
| 481 | |
| 482 | if (got_lock) |
| 483 | hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 484 | |
| 485 | /* Only poll for autoneg to complete if specified to do so */ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 486 | if (autoneg_wait_to_complete) { |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 487 | autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 488 | if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) == |
| 489 | IXGBE_AUTOC_LMS_KX4_KX_KR || |
| 490 | (autoc_reg & IXGBE_AUTOC_LMS_MASK) == |
| 491 | IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN || |
| 492 | (autoc_reg & IXGBE_AUTOC_LMS_MASK) == |
| 493 | IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) { |
| 494 | links_reg = 0; /* Just in case Autoneg time = 0 */ |
| 495 | for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) { |
| 496 | links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS); |
| 497 | if (links_reg & IXGBE_LINKS_KX_AN_COMP) |
| 498 | break; |
| 499 | msleep(100); |
| 500 | } |
| 501 | if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) { |
| 502 | status = IXGBE_ERR_AUTONEG_NOT_COMPLETE; |
| 503 | hw_dbg(hw, "Autoneg did not complete.\n"); |
| 504 | } |
| 505 | } |
| 506 | } |
| 507 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 508 | /* Add delay to filter out noises during initial link setup */ |
| 509 | msleep(50); |
| 510 | |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 511 | out: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 512 | return status; |
| 513 | } |
| 514 | |
Emil Tantilov | 8c7bea3 | 2011-02-19 08:43:44 +0000 | [diff] [blame] | 515 | /** |
| 516 | * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser |
| 517 | * @hw: pointer to hardware structure |
| 518 | * |
| 519 | * The base drivers may require better control over SFP+ module |
| 520 | * PHY states. This includes selectively shutting down the Tx |
| 521 | * laser on the PHY, effectively halting physical link. |
| 522 | **/ |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 523 | static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw) |
Peter Waskiewicz | 61fac74 | 2010-04-27 00:38:15 +0000 | [diff] [blame] | 524 | { |
| 525 | u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 526 | |
| 527 | /* Disable tx laser; allow 100us to go dark per spec */ |
| 528 | esdp_reg |= IXGBE_ESDP_SDP3; |
| 529 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg); |
| 530 | IXGBE_WRITE_FLUSH(hw); |
| 531 | udelay(100); |
| 532 | } |
| 533 | |
| 534 | /** |
| 535 | * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser |
| 536 | * @hw: pointer to hardware structure |
| 537 | * |
| 538 | * The base drivers may require better control over SFP+ module |
| 539 | * PHY states. This includes selectively turning on the Tx |
| 540 | * laser on the PHY, effectively starting physical link. |
| 541 | **/ |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 542 | static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw) |
Peter Waskiewicz | 61fac74 | 2010-04-27 00:38:15 +0000 | [diff] [blame] | 543 | { |
| 544 | u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 545 | |
| 546 | /* Enable tx laser; allow 100ms to light up */ |
| 547 | esdp_reg &= ~IXGBE_ESDP_SDP3; |
| 548 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg); |
| 549 | IXGBE_WRITE_FLUSH(hw); |
| 550 | msleep(100); |
| 551 | } |
| 552 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 553 | /** |
Mallikarjuna R Chilakala | 1097cd1 | 2010-03-18 14:34:52 +0000 | [diff] [blame] | 554 | * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser |
| 555 | * @hw: pointer to hardware structure |
| 556 | * |
| 557 | * When the driver changes the link speeds that it can support, |
| 558 | * it sets autotry_restart to true to indicate that we need to |
| 559 | * initiate a new autotry session with the link partner. To do |
| 560 | * so, we set the speed then disable and re-enable the tx laser, to |
| 561 | * alert the link partner that it also needs to restart autotry on its |
| 562 | * end. This is consistent with true clause 37 autoneg, which also |
| 563 | * involves a loss of signal. |
| 564 | **/ |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 565 | static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw) |
Mallikarjuna R Chilakala | 1097cd1 | 2010-03-18 14:34:52 +0000 | [diff] [blame] | 566 | { |
Mallikarjuna R Chilakala | 1097cd1 | 2010-03-18 14:34:52 +0000 | [diff] [blame] | 567 | if (hw->mac.autotry_restart) { |
Peter Waskiewicz | 61fac74 | 2010-04-27 00:38:15 +0000 | [diff] [blame] | 568 | ixgbe_disable_tx_laser_multispeed_fiber(hw); |
| 569 | ixgbe_enable_tx_laser_multispeed_fiber(hw); |
Mallikarjuna R Chilakala | 1097cd1 | 2010-03-18 14:34:52 +0000 | [diff] [blame] | 570 | hw->mac.autotry_restart = false; |
| 571 | } |
| 572 | } |
| 573 | |
| 574 | /** |
Don Skidmore | 4e8e1bc | 2013-07-31 02:17:40 +0000 | [diff] [blame] | 575 | * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber |
| 576 | * @hw: pointer to hardware structure |
| 577 | * @speed: link speed to set |
| 578 | * |
| 579 | * We set the module speed differently for fixed fiber. For other |
| 580 | * multi-speed devices we don't have an error value so here if we |
| 581 | * detect an error we just log it and exit. |
| 582 | */ |
| 583 | static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw, |
| 584 | ixgbe_link_speed speed) |
| 585 | { |
| 586 | s32 status; |
| 587 | u8 rs, eeprom_data; |
| 588 | |
| 589 | switch (speed) { |
| 590 | case IXGBE_LINK_SPEED_10GB_FULL: |
| 591 | /* one bit mask same as setting on */ |
| 592 | rs = IXGBE_SFF_SOFT_RS_SELECT_10G; |
| 593 | break; |
| 594 | case IXGBE_LINK_SPEED_1GB_FULL: |
| 595 | rs = IXGBE_SFF_SOFT_RS_SELECT_1G; |
| 596 | break; |
| 597 | default: |
| 598 | hw_dbg(hw, "Invalid fixed module speed\n"); |
| 599 | return; |
| 600 | } |
| 601 | |
| 602 | /* Set RS0 */ |
| 603 | status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB, |
| 604 | IXGBE_I2C_EEPROM_DEV_ADDR2, |
| 605 | &eeprom_data); |
| 606 | if (status) { |
| 607 | hw_dbg(hw, "Failed to read Rx Rate Select RS0\n"); |
| 608 | goto out; |
| 609 | } |
| 610 | |
| 611 | eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs; |
| 612 | |
| 613 | status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB, |
| 614 | IXGBE_I2C_EEPROM_DEV_ADDR2, |
| 615 | eeprom_data); |
| 616 | if (status) { |
| 617 | hw_dbg(hw, "Failed to write Rx Rate Select RS0\n"); |
| 618 | goto out; |
| 619 | } |
| 620 | |
| 621 | /* Set RS1 */ |
| 622 | status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB, |
| 623 | IXGBE_I2C_EEPROM_DEV_ADDR2, |
| 624 | &eeprom_data); |
| 625 | if (status) { |
| 626 | hw_dbg(hw, "Failed to read Rx Rate Select RS1\n"); |
| 627 | goto out; |
| 628 | } |
| 629 | |
| 630 | eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs; |
| 631 | |
| 632 | status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB, |
| 633 | IXGBE_I2C_EEPROM_DEV_ADDR2, |
| 634 | eeprom_data); |
| 635 | if (status) { |
| 636 | hw_dbg(hw, "Failed to write Rx Rate Select RS1\n"); |
| 637 | goto out; |
| 638 | } |
| 639 | out: |
| 640 | return; |
| 641 | } |
| 642 | |
| 643 | /** |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 644 | * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 645 | * @hw: pointer to hardware structure |
| 646 | * @speed: new link speed |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 647 | * @autoneg_wait_to_complete: true when waiting for completion is needed |
| 648 | * |
| 649 | * Set the link speed in the AUTOC register and restarts link. |
| 650 | **/ |
John Fastabend | b32c8dc | 2011-04-12 02:44:55 +0000 | [diff] [blame] | 651 | static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 652 | ixgbe_link_speed speed, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 653 | bool autoneg_wait_to_complete) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 654 | { |
| 655 | s32 status = 0; |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 656 | ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 657 | ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN; |
| 658 | u32 speedcnt = 0; |
| 659 | u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP); |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 660 | u32 i = 0; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 661 | bool link_up = false; |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 662 | bool autoneg = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 663 | |
| 664 | /* Mask off requested but non-supported speeds */ |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 665 | status = hw->mac.ops.get_link_capabilities(hw, &link_speed, |
Josh Hay | 3d29226 | 2012-12-15 03:28:19 +0000 | [diff] [blame] | 666 | &autoneg); |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 667 | if (status != 0) |
| 668 | return status; |
| 669 | |
| 670 | speed &= link_speed; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 671 | |
| 672 | /* |
| 673 | * Try each speed one by one, highest priority first. We do this in |
| 674 | * software because 10gb fiber doesn't support speed autonegotiation. |
| 675 | */ |
| 676 | if (speed & IXGBE_LINK_SPEED_10GB_FULL) { |
| 677 | speedcnt++; |
| 678 | highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL; |
| 679 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 680 | /* If we already have link at this speed, just jump out */ |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 681 | status = hw->mac.ops.check_link(hw, &link_speed, &link_up, |
| 682 | false); |
| 683 | if (status != 0) |
| 684 | return status; |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 685 | |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 686 | if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up) |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 687 | goto out; |
| 688 | |
| 689 | /* Set the module link speed */ |
Don Skidmore | 4e8e1bc | 2013-07-31 02:17:40 +0000 | [diff] [blame] | 690 | if (hw->phy.media_type == ixgbe_media_type_fiber_fixed) { |
| 691 | ixgbe_set_fiber_fixed_speed(hw, |
| 692 | IXGBE_LINK_SPEED_10GB_FULL); |
| 693 | } else { |
| 694 | esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5); |
| 695 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg); |
| 696 | IXGBE_WRITE_FLUSH(hw); |
| 697 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 698 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 699 | /* Allow module to change analog characteristics (1G->10G) */ |
| 700 | msleep(40); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 701 | |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 702 | status = ixgbe_setup_mac_link_82599(hw, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 703 | IXGBE_LINK_SPEED_10GB_FULL, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 704 | autoneg_wait_to_complete); |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 705 | if (status != 0) |
Mallikarjuna R Chilakala | c3c7432 | 2009-09-01 13:50:14 +0000 | [diff] [blame] | 706 | return status; |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 707 | |
| 708 | /* Flap the tx laser if it has not already been done */ |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 709 | if (hw->mac.ops.flap_tx_laser) |
| 710 | hw->mac.ops.flap_tx_laser(hw); |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 711 | |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 712 | /* |
| 713 | * Wait for the controller to acquire link. Per IEEE 802.3ap, |
| 714 | * Section 73.10.2, we may have to wait up to 500ms if KR is |
| 715 | * attempted. 82599 uses the same timing for 10g SFI. |
| 716 | */ |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 717 | for (i = 0; i < 5; i++) { |
| 718 | /* Wait for the link partner to also set speed */ |
| 719 | msleep(100); |
| 720 | |
| 721 | /* If we have link, just jump out */ |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 722 | status = hw->mac.ops.check_link(hw, &link_speed, |
| 723 | &link_up, false); |
| 724 | if (status != 0) |
| 725 | return status; |
| 726 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 727 | if (link_up) |
| 728 | goto out; |
| 729 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 730 | } |
| 731 | |
| 732 | if (speed & IXGBE_LINK_SPEED_1GB_FULL) { |
| 733 | speedcnt++; |
| 734 | if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN) |
| 735 | highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL; |
| 736 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 737 | /* If we already have link at this speed, just jump out */ |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 738 | status = hw->mac.ops.check_link(hw, &link_speed, &link_up, |
| 739 | false); |
| 740 | if (status != 0) |
| 741 | return status; |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 742 | |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 743 | if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up) |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 744 | goto out; |
| 745 | |
| 746 | /* Set the module link speed */ |
Don Skidmore | 4e8e1bc | 2013-07-31 02:17:40 +0000 | [diff] [blame] | 747 | if (hw->phy.media_type == ixgbe_media_type_fiber_fixed) { |
| 748 | ixgbe_set_fiber_fixed_speed(hw, |
| 749 | IXGBE_LINK_SPEED_1GB_FULL); |
| 750 | } else { |
| 751 | esdp_reg &= ~IXGBE_ESDP_SDP5; |
| 752 | esdp_reg |= IXGBE_ESDP_SDP5_DIR; |
| 753 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg); |
| 754 | IXGBE_WRITE_FLUSH(hw); |
| 755 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 756 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 757 | /* Allow module to change analog characteristics (10G->1G) */ |
| 758 | msleep(40); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 759 | |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 760 | status = ixgbe_setup_mac_link_82599(hw, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 761 | IXGBE_LINK_SPEED_1GB_FULL, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 762 | autoneg_wait_to_complete); |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 763 | if (status != 0) |
Mallikarjuna R Chilakala | c3c7432 | 2009-09-01 13:50:14 +0000 | [diff] [blame] | 764 | return status; |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 765 | |
| 766 | /* Flap the tx laser if it has not already been done */ |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 767 | if (hw->mac.ops.flap_tx_laser) |
| 768 | hw->mac.ops.flap_tx_laser(hw); |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 769 | |
| 770 | /* Wait for the link partner to also set speed */ |
| 771 | msleep(100); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 772 | |
| 773 | /* If we have link, just jump out */ |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 774 | status = hw->mac.ops.check_link(hw, &link_speed, &link_up, |
| 775 | false); |
| 776 | if (status != 0) |
| 777 | return status; |
| 778 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 779 | if (link_up) |
| 780 | goto out; |
| 781 | } |
| 782 | |
| 783 | /* |
| 784 | * We didn't get link. Configure back to the highest speed we tried, |
| 785 | * (if there was more than one). We call ourselves back with just the |
| 786 | * single highest speed that the user requested. |
| 787 | */ |
| 788 | if (speedcnt > 1) |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 789 | status = ixgbe_setup_mac_link_multispeed_fiber(hw, |
| 790 | highest_link_speed, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 791 | autoneg_wait_to_complete); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 792 | |
| 793 | out: |
Mallikarjuna R Chilakala | c3c7432 | 2009-09-01 13:50:14 +0000 | [diff] [blame] | 794 | /* Set autoneg_advertised value based on input link speed */ |
| 795 | hw->phy.autoneg_advertised = 0; |
| 796 | |
| 797 | if (speed & IXGBE_LINK_SPEED_10GB_FULL) |
| 798 | hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL; |
| 799 | |
| 800 | if (speed & IXGBE_LINK_SPEED_1GB_FULL) |
| 801 | hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL; |
| 802 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 803 | return status; |
| 804 | } |
| 805 | |
| 806 | /** |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 807 | * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed |
| 808 | * @hw: pointer to hardware structure |
| 809 | * @speed: new link speed |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 810 | * @autoneg_wait_to_complete: true when waiting for completion is needed |
| 811 | * |
| 812 | * Implements the Intel SmartSpeed algorithm. |
| 813 | **/ |
| 814 | static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw, |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 815 | ixgbe_link_speed speed, |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 816 | bool autoneg_wait_to_complete) |
| 817 | { |
| 818 | s32 status = 0; |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 819 | ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN; |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 820 | s32 i, j; |
| 821 | bool link_up = false; |
| 822 | u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 823 | |
| 824 | /* Set autoneg_advertised value based on input link speed */ |
| 825 | hw->phy.autoneg_advertised = 0; |
| 826 | |
| 827 | if (speed & IXGBE_LINK_SPEED_10GB_FULL) |
| 828 | hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL; |
| 829 | |
| 830 | if (speed & IXGBE_LINK_SPEED_1GB_FULL) |
| 831 | hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL; |
| 832 | |
| 833 | if (speed & IXGBE_LINK_SPEED_100_FULL) |
| 834 | hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL; |
| 835 | |
| 836 | /* |
| 837 | * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the |
| 838 | * autoneg advertisement if link is unable to be established at the |
| 839 | * highest negotiated rate. This can sometimes happen due to integrity |
| 840 | * issues with the physical media connection. |
| 841 | */ |
| 842 | |
| 843 | /* First, try to get link with full advertisement */ |
| 844 | hw->phy.smart_speed_active = false; |
| 845 | for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) { |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 846 | status = ixgbe_setup_mac_link_82599(hw, speed, |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 847 | autoneg_wait_to_complete); |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 848 | if (status != 0) |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 849 | goto out; |
| 850 | |
| 851 | /* |
| 852 | * Wait for the controller to acquire link. Per IEEE 802.3ap, |
| 853 | * Section 73.10.2, we may have to wait up to 500ms if KR is |
| 854 | * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per |
| 855 | * Table 9 in the AN MAS. |
| 856 | */ |
| 857 | for (i = 0; i < 5; i++) { |
| 858 | mdelay(100); |
| 859 | |
| 860 | /* If we have link, just jump out */ |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 861 | status = hw->mac.ops.check_link(hw, &link_speed, |
| 862 | &link_up, false); |
| 863 | if (status != 0) |
| 864 | goto out; |
| 865 | |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 866 | if (link_up) |
| 867 | goto out; |
| 868 | } |
| 869 | } |
| 870 | |
| 871 | /* |
| 872 | * We didn't get link. If we advertised KR plus one of KX4/KX |
| 873 | * (or BX4/BX), then disable KR and try again. |
| 874 | */ |
| 875 | if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) || |
| 876 | ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0)) |
| 877 | goto out; |
| 878 | |
| 879 | /* Turn SmartSpeed on to disable KR support */ |
| 880 | hw->phy.smart_speed_active = true; |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 881 | status = ixgbe_setup_mac_link_82599(hw, speed, |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 882 | autoneg_wait_to_complete); |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 883 | if (status != 0) |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 884 | goto out; |
| 885 | |
| 886 | /* |
| 887 | * Wait for the controller to acquire link. 600ms will allow for |
| 888 | * the AN link_fail_inhibit_timer as well for multiple cycles of |
| 889 | * parallel detect, both 10g and 1g. This allows for the maximum |
| 890 | * connect attempts as defined in the AN MAS table 73-7. |
| 891 | */ |
| 892 | for (i = 0; i < 6; i++) { |
| 893 | mdelay(100); |
| 894 | |
| 895 | /* If we have link, just jump out */ |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 896 | status = hw->mac.ops.check_link(hw, &link_speed, |
| 897 | &link_up, false); |
| 898 | if (status != 0) |
| 899 | goto out; |
| 900 | |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 901 | if (link_up) |
| 902 | goto out; |
| 903 | } |
| 904 | |
| 905 | /* We didn't get link. Turn SmartSpeed back off. */ |
| 906 | hw->phy.smart_speed_active = false; |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 907 | status = ixgbe_setup_mac_link_82599(hw, speed, |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 908 | autoneg_wait_to_complete); |
| 909 | |
| 910 | out: |
Anjali Singhai | c4ee6a5 | 2010-04-27 11:31:25 +0000 | [diff] [blame] | 911 | if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL)) |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 912 | hw_dbg(hw, "Smartspeed has downgraded the link speed from " |
Emil Tantilov | 849c454 | 2010-06-03 16:53:41 +0000 | [diff] [blame] | 913 | "the maximum advertised\n"); |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 914 | return status; |
| 915 | } |
| 916 | |
| 917 | /** |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 918 | * ixgbe_setup_mac_link_82599 - Set MAC link speed |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 919 | * @hw: pointer to hardware structure |
| 920 | * @speed: new link speed |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 921 | * @autoneg_wait_to_complete: true when waiting for completion is needed |
| 922 | * |
| 923 | * Set the link speed in the AUTOC register and restarts link. |
| 924 | **/ |
Emil Tantilov | 5d5b7c3 | 2010-10-12 22:20:59 +0000 | [diff] [blame] | 925 | static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw, |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 926 | ixgbe_link_speed speed, |
| 927 | bool autoneg_wait_to_complete) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 928 | { |
| 929 | s32 status = 0; |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 930 | u32 autoc, pma_pmd_1g, link_mode, start_autoc; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 931 | u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2); |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 932 | u32 orig_autoc = 0; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 933 | u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK; |
| 934 | u32 links_reg; |
| 935 | u32 i; |
| 936 | ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN; |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 937 | bool got_lock = false; |
Josh Hay | fd0326f | 2012-12-15 03:28:30 +0000 | [diff] [blame] | 938 | bool autoneg = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 939 | |
| 940 | /* Check to see if speed passed in is supported. */ |
Don Skidmore | 9cdcf09 | 2012-02-17 07:38:13 +0000 | [diff] [blame] | 941 | status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities, |
| 942 | &autoneg); |
Emil Tantilov | 0b0c2b3 | 2011-02-26 06:40:16 +0000 | [diff] [blame] | 943 | if (status != 0) |
| 944 | goto out; |
| 945 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 946 | speed &= link_capabilities; |
| 947 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 948 | if (speed == IXGBE_LINK_SPEED_UNKNOWN) { |
| 949 | status = IXGBE_ERR_LINK_SETUP; |
| 950 | goto out; |
| 951 | } |
| 952 | |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 953 | /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/ |
| 954 | if (hw->mac.orig_link_settings_stored) |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 955 | autoc = hw->mac.orig_autoc; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 956 | else |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 957 | autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
| 958 | |
| 959 | orig_autoc = autoc; |
| 960 | start_autoc = hw->mac.cached_autoc; |
| 961 | link_mode = autoc & IXGBE_AUTOC_LMS_MASK; |
| 962 | pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK; |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 963 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 964 | if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR || |
| 965 | link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN || |
| 966 | link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) { |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 967 | /* Set KX4/KX/KR support according to speed requested */ |
| 968 | autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP); |
Emil Tantilov | 55461dd | 2012-08-10 07:35:14 +0000 | [diff] [blame] | 969 | if (speed & IXGBE_LINK_SPEED_10GB_FULL) { |
PJ Waskiewicz | 1eb99d5 | 2009-04-09 22:28:33 +0000 | [diff] [blame] | 970 | if (orig_autoc & IXGBE_AUTOC_KX4_SUPP) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 971 | autoc |= IXGBE_AUTOC_KX4_SUPP; |
Don Skidmore | cd7e1f0 | 2009-10-08 15:36:22 +0000 | [diff] [blame] | 972 | if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) && |
| 973 | (hw->phy.smart_speed_active == false)) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 974 | autoc |= IXGBE_AUTOC_KR_SUPP; |
Emil Tantilov | 55461dd | 2012-08-10 07:35:14 +0000 | [diff] [blame] | 975 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 976 | if (speed & IXGBE_LINK_SPEED_1GB_FULL) |
| 977 | autoc |= IXGBE_AUTOC_KX_SUPP; |
| 978 | } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) && |
| 979 | (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN || |
| 980 | link_mode == IXGBE_AUTOC_LMS_1G_AN)) { |
| 981 | /* Switch from 1G SFI to 10G SFI if requested */ |
| 982 | if ((speed == IXGBE_LINK_SPEED_10GB_FULL) && |
| 983 | (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) { |
| 984 | autoc &= ~IXGBE_AUTOC_LMS_MASK; |
| 985 | autoc |= IXGBE_AUTOC_LMS_10G_SERIAL; |
| 986 | } |
| 987 | } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) && |
| 988 | (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) { |
| 989 | /* Switch from 10G SFI to 1G SFI if requested */ |
| 990 | if ((speed == IXGBE_LINK_SPEED_1GB_FULL) && |
| 991 | (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) { |
| 992 | autoc &= ~IXGBE_AUTOC_LMS_MASK; |
| 993 | if (autoneg) |
| 994 | autoc |= IXGBE_AUTOC_LMS_1G_AN; |
| 995 | else |
| 996 | autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN; |
| 997 | } |
| 998 | } |
| 999 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 1000 | if (autoc != start_autoc) { |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 1001 | /* Need SW/FW semaphore around AUTOC writes if LESM is on, |
| 1002 | * likewise reset_pipeline requires us to hold this lock as |
| 1003 | * it also writes to AUTOC. |
| 1004 | */ |
| 1005 | if (ixgbe_verify_lesm_fw_enabled_82599(hw)) { |
| 1006 | status = hw->mac.ops.acquire_swfw_sync(hw, |
| 1007 | IXGBE_GSSR_MAC_CSR_SM); |
| 1008 | if (status != 0) |
| 1009 | goto out; |
| 1010 | |
| 1011 | got_lock = true; |
| 1012 | } |
| 1013 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1014 | /* Restart link */ |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1015 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc); |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 1016 | hw->mac.cached_autoc = autoc; |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 1017 | ixgbe_reset_pipeline_82599(hw); |
| 1018 | |
| 1019 | if (got_lock) |
| 1020 | hw->mac.ops.release_swfw_sync(hw, |
| 1021 | IXGBE_GSSR_MAC_CSR_SM); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1022 | |
| 1023 | /* Only poll for autoneg to complete if specified to do so */ |
| 1024 | if (autoneg_wait_to_complete) { |
| 1025 | if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR || |
| 1026 | link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN || |
| 1027 | link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) { |
| 1028 | links_reg = 0; /*Just in case Autoneg time=0*/ |
| 1029 | for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) { |
| 1030 | links_reg = |
| 1031 | IXGBE_READ_REG(hw, IXGBE_LINKS); |
| 1032 | if (links_reg & IXGBE_LINKS_KX_AN_COMP) |
| 1033 | break; |
| 1034 | msleep(100); |
| 1035 | } |
| 1036 | if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) { |
| 1037 | status = |
| 1038 | IXGBE_ERR_AUTONEG_NOT_COMPLETE; |
| 1039 | hw_dbg(hw, "Autoneg did not " |
| 1040 | "complete.\n"); |
| 1041 | } |
| 1042 | } |
| 1043 | } |
| 1044 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1045 | /* Add delay to filter out noises during initial link setup */ |
| 1046 | msleep(50); |
| 1047 | } |
| 1048 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 1049 | out: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1050 | return status; |
| 1051 | } |
| 1052 | |
| 1053 | /** |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 1054 | * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1055 | * @hw: pointer to hardware structure |
| 1056 | * @speed: new link speed |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1057 | * @autoneg_wait_to_complete: true if waiting is needed to complete |
| 1058 | * |
| 1059 | * Restarts link on PHY and MAC based on settings passed in. |
| 1060 | **/ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 1061 | static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw, |
| 1062 | ixgbe_link_speed speed, |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 1063 | bool autoneg_wait_to_complete) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1064 | { |
| 1065 | s32 status; |
| 1066 | |
| 1067 | /* Setup the PHY according to input speed */ |
Josh Hay | 99b7664 | 2012-12-15 03:28:24 +0000 | [diff] [blame] | 1068 | status = hw->phy.ops.setup_link_speed(hw, speed, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1069 | autoneg_wait_to_complete); |
| 1070 | /* Set up MAC */ |
Mallikarjuna R Chilakala | 8620a10 | 2009-09-01 13:49:35 +0000 | [diff] [blame] | 1071 | ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1072 | |
| 1073 | return status; |
| 1074 | } |
| 1075 | |
| 1076 | /** |
| 1077 | * ixgbe_reset_hw_82599 - Perform hardware reset |
| 1078 | * @hw: pointer to hardware structure |
| 1079 | * |
| 1080 | * Resets the hardware by resetting the transmit and receive units, masks |
| 1081 | * and clears all interrupts, perform a PHY reset, and perform a link (MAC) |
| 1082 | * reset. |
| 1083 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 1084 | static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1085 | { |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1086 | ixgbe_link_speed link_speed; |
| 1087 | s32 status; |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 1088 | u32 ctrl, i, autoc2; |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 1089 | u32 curr_lms; |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1090 | bool link_up = false; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1091 | |
| 1092 | /* Call adapter stop to disable tx/rx and clear interrupts */ |
Emil Tantilov | ff9d1a5 | 2011-08-16 04:35:11 +0000 | [diff] [blame] | 1093 | status = hw->mac.ops.stop_adapter(hw); |
| 1094 | if (status != 0) |
| 1095 | goto reset_hw_out; |
| 1096 | |
| 1097 | /* flush pending Tx transactions */ |
| 1098 | ixgbe_clear_tx_pending(hw); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1099 | |
PJ Waskiewicz | 553b449 | 2009-04-09 22:28:15 +0000 | [diff] [blame] | 1100 | /* PHY ops must be identified and initialized prior to reset */ |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 1101 | |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 1102 | /* Identify PHY and related function pointers */ |
PJ Waskiewicz | 553b449 | 2009-04-09 22:28:15 +0000 | [diff] [blame] | 1103 | status = hw->phy.ops.init(hw); |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 1104 | |
PJ Waskiewicz | 553b449 | 2009-04-09 22:28:15 +0000 | [diff] [blame] | 1105 | if (status == IXGBE_ERR_SFP_NOT_SUPPORTED) |
| 1106 | goto reset_hw_out; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 1107 | |
PJ Waskiewicz | 553b449 | 2009-04-09 22:28:15 +0000 | [diff] [blame] | 1108 | /* Setup SFP module if there is one present. */ |
| 1109 | if (hw->phy.sfp_setup_needed) { |
| 1110 | status = hw->mac.ops.setup_sfp(hw); |
| 1111 | hw->phy.sfp_setup_needed = false; |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 1112 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1113 | |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 1114 | if (status == IXGBE_ERR_SFP_NOT_SUPPORTED) |
| 1115 | goto reset_hw_out; |
| 1116 | |
PJ Waskiewicz | 553b449 | 2009-04-09 22:28:15 +0000 | [diff] [blame] | 1117 | /* Reset PHY */ |
| 1118 | if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL) |
| 1119 | hw->phy.ops.reset(hw); |
| 1120 | |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 1121 | /* remember AUTOC from before we reset */ |
| 1122 | if (hw->mac.cached_autoc) |
| 1123 | curr_lms = hw->mac.cached_autoc & IXGBE_AUTOC_LMS_MASK; |
| 1124 | else |
| 1125 | curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & |
| 1126 | IXGBE_AUTOC_LMS_MASK; |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 1127 | |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 1128 | mac_reset_top: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1129 | /* |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1130 | * Issue global reset to the MAC. Needs to be SW reset if link is up. |
| 1131 | * If link reset is used when link is up, it might reset the PHY when |
| 1132 | * mng is using it. If link is down or the flag to force full link |
| 1133 | * reset is set, then perform link reset. |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1134 | */ |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1135 | ctrl = IXGBE_CTRL_LNK_RST; |
| 1136 | if (!hw->force_full_reset) { |
| 1137 | hw->mac.ops.check_link(hw, &link_speed, &link_up, false); |
| 1138 | if (link_up) |
| 1139 | ctrl = IXGBE_CTRL_RST; |
| 1140 | } |
| 1141 | |
| 1142 | ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL); |
| 1143 | IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1144 | IXGBE_WRITE_FLUSH(hw); |
| 1145 | |
| 1146 | /* Poll for reset bit to self-clear indicating reset is complete */ |
| 1147 | for (i = 0; i < 10; i++) { |
| 1148 | udelay(1); |
| 1149 | ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL); |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1150 | if (!(ctrl & IXGBE_CTRL_RST_MASK)) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1151 | break; |
| 1152 | } |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1153 | |
| 1154 | if (ctrl & IXGBE_CTRL_RST_MASK) { |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1155 | status = IXGBE_ERR_RESET_FAILED; |
| 1156 | hw_dbg(hw, "Reset polling failed to complete.\n"); |
| 1157 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1158 | |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1159 | msleep(50); |
| 1160 | |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 1161 | /* |
| 1162 | * Double resets are required for recovery from certain error |
| 1163 | * conditions. Between resets, it is necessary to stall to allow time |
Alexander Duyck | 8132b54 | 2011-07-15 07:29:44 +0000 | [diff] [blame] | 1164 | * for any pending HW events to complete. |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 1165 | */ |
| 1166 | if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) { |
| 1167 | hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED; |
Emil Tantilov | a4297dc | 2011-02-14 08:45:13 +0000 | [diff] [blame] | 1168 | goto mac_reset_top; |
| 1169 | } |
| 1170 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1171 | /* |
| 1172 | * Store the original AUTOC/AUTOC2 values if they have not been |
| 1173 | * stored off yet. Otherwise restore the stored original |
| 1174 | * values since the reset operation sets back to defaults. |
| 1175 | */ |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 1176 | hw->mac.cached_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1177 | autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2); |
Emil Tantilov | 46d5ced | 2013-04-12 08:36:47 +0000 | [diff] [blame] | 1178 | |
| 1179 | /* Enable link if disabled in NVM */ |
| 1180 | if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) { |
| 1181 | autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK; |
| 1182 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2); |
| 1183 | IXGBE_WRITE_FLUSH(hw); |
| 1184 | } |
| 1185 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1186 | if (hw->mac.orig_link_settings_stored == false) { |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 1187 | hw->mac.orig_autoc = hw->mac.cached_autoc; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1188 | hw->mac.orig_autoc2 = autoc2; |
| 1189 | hw->mac.orig_link_settings_stored = true; |
Jesse Brandeburg | 4df1046 | 2009-03-13 22:15:31 +0000 | [diff] [blame] | 1190 | } else { |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 1191 | |
| 1192 | /* If MNG FW is running on a multi-speed device that |
| 1193 | * doesn't autoneg with out driver support we need to |
| 1194 | * leave LMS in the state it was before we MAC reset. |
Don Skidmore | b8f8363 | 2013-02-28 08:08:44 +0000 | [diff] [blame] | 1195 | * Likewise if we support WoL we don't want change the |
| 1196 | * LMS state either. |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 1197 | */ |
Don Skidmore | b8f8363 | 2013-02-28 08:08:44 +0000 | [diff] [blame] | 1198 | if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) || |
Jacob Keller | 6b92b0b | 2013-04-13 05:40:37 +0000 | [diff] [blame] | 1199 | hw->wol_enabled) |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 1200 | hw->mac.orig_autoc = |
| 1201 | (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) | |
| 1202 | curr_lms; |
| 1203 | |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 1204 | if (hw->mac.cached_autoc != hw->mac.orig_autoc) { |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 1205 | /* Need SW/FW semaphore around AUTOC writes if LESM is |
| 1206 | * on, likewise reset_pipeline requires us to hold |
| 1207 | * this lock as it also writes to AUTOC. |
| 1208 | */ |
| 1209 | bool got_lock = false; |
| 1210 | if (ixgbe_verify_lesm_fw_enabled_82599(hw)) { |
| 1211 | status = hw->mac.ops.acquire_swfw_sync(hw, |
| 1212 | IXGBE_GSSR_MAC_CSR_SM); |
| 1213 | if (status) |
| 1214 | goto reset_hw_out; |
| 1215 | |
| 1216 | got_lock = true; |
| 1217 | } |
| 1218 | |
| 1219 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc); |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 1220 | hw->mac.cached_autoc = hw->mac.orig_autoc; |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 1221 | ixgbe_reset_pipeline_82599(hw); |
| 1222 | |
| 1223 | if (got_lock) |
| 1224 | hw->mac.ops.release_swfw_sync(hw, |
| 1225 | IXGBE_GSSR_MAC_CSR_SM); |
| 1226 | } |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1227 | |
| 1228 | if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) != |
| 1229 | (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) { |
| 1230 | autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK; |
| 1231 | autoc2 |= (hw->mac.orig_autoc2 & |
| 1232 | IXGBE_AUTOC2_UPPER_MASK); |
| 1233 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2); |
| 1234 | } |
| 1235 | } |
| 1236 | |
Emil Tantilov | 278675d | 2011-02-19 08:43:49 +0000 | [diff] [blame] | 1237 | /* Store the permanent mac address */ |
| 1238 | hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr); |
| 1239 | |
Waskiewicz Jr, Peter P | aca6bee | 2009-05-17 12:32:48 +0000 | [diff] [blame] | 1240 | /* |
| 1241 | * Store MAC address from RAR0, clear receive address registers, and |
| 1242 | * clear the multicast table. Also reset num_rar_entries to 128, |
| 1243 | * since we modify this value when programming the SAN MAC address. |
| 1244 | */ |
| 1245 | hw->mac.num_rar_entries = 128; |
| 1246 | hw->mac.ops.init_rx_addrs(hw); |
| 1247 | |
PJ Waskiewicz | 0365e6e | 2009-05-17 12:32:25 +0000 | [diff] [blame] | 1248 | /* Store the permanent SAN mac address */ |
| 1249 | hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr); |
| 1250 | |
Waskiewicz Jr, Peter P | aca6bee | 2009-05-17 12:32:48 +0000 | [diff] [blame] | 1251 | /* Add the SAN MAC address to the RAR only if it's a valid address */ |
Joe Perches | f8ebc68 | 2012-10-24 17:19:02 +0000 | [diff] [blame] | 1252 | if (is_valid_ether_addr(hw->mac.san_addr)) { |
Waskiewicz Jr, Peter P | aca6bee | 2009-05-17 12:32:48 +0000 | [diff] [blame] | 1253 | hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1, |
| 1254 | hw->mac.san_addr, 0, IXGBE_RAH_AV); |
| 1255 | |
Alexander Duyck | 7fa7c9d | 2012-05-05 05:32:52 +0000 | [diff] [blame] | 1256 | /* Save the SAN MAC RAR index */ |
| 1257 | hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1; |
| 1258 | |
Waskiewicz Jr, Peter P | aca6bee | 2009-05-17 12:32:48 +0000 | [diff] [blame] | 1259 | /* Reserve the last RAR for the SAN MAC address */ |
| 1260 | hw->mac.num_rar_entries--; |
| 1261 | } |
| 1262 | |
Yi Zou | 383ff34 | 2009-10-28 18:23:57 +0000 | [diff] [blame] | 1263 | /* Store the alternative WWNN/WWPN prefix */ |
| 1264 | hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix, |
| 1265 | &hw->mac.wwpn_prefix); |
| 1266 | |
PJ Waskiewicz | 04f165e | 2009-04-09 22:27:57 +0000 | [diff] [blame] | 1267 | reset_hw_out: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1268 | return status; |
| 1269 | } |
| 1270 | |
| 1271 | /** |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1272 | * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables. |
| 1273 | * @hw: pointer to hardware structure |
| 1274 | **/ |
| 1275 | s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw) |
| 1276 | { |
| 1277 | int i; |
| 1278 | u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL); |
| 1279 | fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE; |
| 1280 | |
| 1281 | /* |
| 1282 | * Before starting reinitialization process, |
| 1283 | * FDIRCMD.CMD must be zero. |
| 1284 | */ |
| 1285 | for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) { |
| 1286 | if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) & |
| 1287 | IXGBE_FDIRCMD_CMD_MASK)) |
| 1288 | break; |
| 1289 | udelay(10); |
| 1290 | } |
| 1291 | if (i >= IXGBE_FDIRCMD_CMD_POLL) { |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1292 | hw_dbg(hw, "Flow Director previous command isn't complete, " |
Frans Pop | d6dbee8 | 2010-03-24 07:57:35 +0000 | [diff] [blame] | 1293 | "aborting table re-initialization.\n"); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1294 | return IXGBE_ERR_FDIR_REINIT_FAILED; |
| 1295 | } |
| 1296 | |
| 1297 | IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0); |
| 1298 | IXGBE_WRITE_FLUSH(hw); |
| 1299 | /* |
| 1300 | * 82599 adapters flow director init flow cannot be restarted, |
| 1301 | * Workaround 82599 silicon errata by performing the following steps |
| 1302 | * before re-writing the FDIRCTRL control register with the same value. |
| 1303 | * - write 1 to bit 8 of FDIRCMD register & |
| 1304 | * - write 0 to bit 8 of FDIRCMD register |
| 1305 | */ |
| 1306 | IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, |
| 1307 | (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) | |
| 1308 | IXGBE_FDIRCMD_CLEARHT)); |
| 1309 | IXGBE_WRITE_FLUSH(hw); |
| 1310 | IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, |
| 1311 | (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) & |
| 1312 | ~IXGBE_FDIRCMD_CLEARHT)); |
| 1313 | IXGBE_WRITE_FLUSH(hw); |
| 1314 | /* |
| 1315 | * Clear FDIR Hash register to clear any leftover hashes |
| 1316 | * waiting to be programmed. |
| 1317 | */ |
| 1318 | IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00); |
| 1319 | IXGBE_WRITE_FLUSH(hw); |
| 1320 | |
| 1321 | IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl); |
| 1322 | IXGBE_WRITE_FLUSH(hw); |
| 1323 | |
| 1324 | /* Poll init-done after we write FDIRCTRL register */ |
| 1325 | for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) { |
| 1326 | if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) & |
| 1327 | IXGBE_FDIRCTRL_INIT_DONE) |
| 1328 | break; |
Emil Tantilov | 4a97df0 | 2012-09-20 03:33:51 +0000 | [diff] [blame] | 1329 | usleep_range(1000, 2000); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1330 | } |
| 1331 | if (i >= IXGBE_FDIR_INIT_DONE_POLL) { |
| 1332 | hw_dbg(hw, "Flow Director Signature poll time exceeded!\n"); |
| 1333 | return IXGBE_ERR_FDIR_REINIT_FAILED; |
| 1334 | } |
| 1335 | |
| 1336 | /* Clear FDIR statistics registers (read to clear) */ |
| 1337 | IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT); |
| 1338 | IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT); |
| 1339 | IXGBE_READ_REG(hw, IXGBE_FDIRMATCH); |
| 1340 | IXGBE_READ_REG(hw, IXGBE_FDIRMISS); |
| 1341 | IXGBE_READ_REG(hw, IXGBE_FDIRLEN); |
| 1342 | |
| 1343 | return 0; |
| 1344 | } |
| 1345 | |
| 1346 | /** |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1347 | * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers |
| 1348 | * @hw: pointer to hardware structure |
| 1349 | * @fdirctrl: value to write to flow director control register |
| 1350 | **/ |
| 1351 | static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl) |
| 1352 | { |
| 1353 | int i; |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1354 | |
| 1355 | /* Prime the keys for hashing */ |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1356 | IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY); |
| 1357 | IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1358 | |
| 1359 | /* |
| 1360 | * Poll init-done after we write the register. Estimated times: |
| 1361 | * 10G: PBALLOC = 11b, timing is 60us |
| 1362 | * 1G: PBALLOC = 11b, timing is 600us |
| 1363 | * 100M: PBALLOC = 11b, timing is 6ms |
| 1364 | * |
| 1365 | * Multiple these timings by 4 if under full Rx load |
| 1366 | * |
| 1367 | * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for |
| 1368 | * 1 msec per poll time. If we're at line rate and drop to 100M, then |
| 1369 | * this might not finish in our poll time, but we can live with that |
| 1370 | * for now. |
| 1371 | */ |
| 1372 | IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl); |
| 1373 | IXGBE_WRITE_FLUSH(hw); |
| 1374 | for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) { |
| 1375 | if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) & |
| 1376 | IXGBE_FDIRCTRL_INIT_DONE) |
| 1377 | break; |
Don Skidmore | 032b432 | 2011-03-18 09:32:53 +0000 | [diff] [blame] | 1378 | usleep_range(1000, 2000); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1379 | } |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1380 | |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1381 | if (i >= IXGBE_FDIR_INIT_DONE_POLL) |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1382 | hw_dbg(hw, "Flow Director poll time exceeded!\n"); |
| 1383 | } |
| 1384 | |
| 1385 | /** |
| 1386 | * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters |
| 1387 | * @hw: pointer to hardware structure |
| 1388 | * @fdirctrl: value to write to flow director control register, initially |
| 1389 | * contains just the value of the Rx packet buffer allocation |
| 1390 | **/ |
| 1391 | s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl) |
| 1392 | { |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1393 | /* |
| 1394 | * Continue setup of fdirctrl register bits: |
| 1395 | * Move the flexible bytes to use the ethertype - shift 6 words |
| 1396 | * Set the maximum length per hash bucket to 0xA filters |
| 1397 | * Send interrupt when 64 filters are left |
| 1398 | */ |
| 1399 | fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) | |
| 1400 | (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) | |
| 1401 | (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT); |
| 1402 | |
| 1403 | /* write hashes and fdirctrl register, poll for completion */ |
| 1404 | ixgbe_fdir_enable_82599(hw, fdirctrl); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1405 | |
| 1406 | return 0; |
| 1407 | } |
| 1408 | |
| 1409 | /** |
| 1410 | * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters |
| 1411 | * @hw: pointer to hardware structure |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1412 | * @fdirctrl: value to write to flow director control register, initially |
| 1413 | * contains just the value of the Rx packet buffer allocation |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1414 | **/ |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1415 | s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl) |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1416 | { |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1417 | /* |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1418 | * Continue setup of fdirctrl register bits: |
| 1419 | * Turn perfect match filtering on |
| 1420 | * Report hash in RSS field of Rx wb descriptor |
| 1421 | * Initialize the drop queue |
| 1422 | * Move the flexible bytes to use the ethertype - shift 6 words |
| 1423 | * Set the maximum length per hash bucket to 0xA filters |
| 1424 | * Send interrupt when 64 (0x4 * 16) filters are left |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1425 | */ |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1426 | fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH | |
| 1427 | IXGBE_FDIRCTRL_REPORT_STATUS | |
| 1428 | (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) | |
| 1429 | (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) | |
| 1430 | (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) | |
| 1431 | (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1432 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1433 | /* write hashes and fdirctrl register, poll for completion */ |
| 1434 | ixgbe_fdir_enable_82599(hw, fdirctrl); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1435 | |
| 1436 | return 0; |
| 1437 | } |
| 1438 | |
Alexander Duyck | 6983052 | 2011-01-06 14:29:58 +0000 | [diff] [blame] | 1439 | /* |
| 1440 | * These defines allow us to quickly generate all of the necessary instructions |
| 1441 | * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION |
| 1442 | * for values 0 through 15 |
| 1443 | */ |
| 1444 | #define IXGBE_ATR_COMMON_HASH_KEY \ |
| 1445 | (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY) |
| 1446 | #define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \ |
| 1447 | do { \ |
| 1448 | u32 n = (_n); \ |
| 1449 | if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \ |
| 1450 | common_hash ^= lo_hash_dword >> n; \ |
| 1451 | else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \ |
| 1452 | bucket_hash ^= lo_hash_dword >> n; \ |
| 1453 | else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \ |
| 1454 | sig_hash ^= lo_hash_dword << (16 - n); \ |
| 1455 | if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \ |
| 1456 | common_hash ^= hi_hash_dword >> n; \ |
| 1457 | else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \ |
| 1458 | bucket_hash ^= hi_hash_dword >> n; \ |
| 1459 | else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \ |
| 1460 | sig_hash ^= hi_hash_dword << (16 - n); \ |
| 1461 | } while (0); |
| 1462 | |
| 1463 | /** |
| 1464 | * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash |
| 1465 | * @stream: input bitstream to compute the hash on |
| 1466 | * |
| 1467 | * This function is almost identical to the function above but contains |
| 1468 | * several optomizations such as unwinding all of the loops, letting the |
| 1469 | * compiler work out all of the conditional ifs since the keys are static |
| 1470 | * defines, and computing two keys at once since the hashed dword stream |
| 1471 | * will be the same for both keys. |
| 1472 | **/ |
| 1473 | static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input, |
| 1474 | union ixgbe_atr_hash_dword common) |
| 1475 | { |
| 1476 | u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan; |
| 1477 | u32 sig_hash = 0, bucket_hash = 0, common_hash = 0; |
| 1478 | |
| 1479 | /* record the flow_vm_vlan bits as they are a key part to the hash */ |
| 1480 | flow_vm_vlan = ntohl(input.dword); |
| 1481 | |
| 1482 | /* generate common hash dword */ |
| 1483 | hi_hash_dword = ntohl(common.dword); |
| 1484 | |
| 1485 | /* low dword is word swapped version of common */ |
| 1486 | lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16); |
| 1487 | |
| 1488 | /* apply flow ID/VM pool/VLAN ID bits to hash words */ |
| 1489 | hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16); |
| 1490 | |
| 1491 | /* Process bits 0 and 16 */ |
| 1492 | IXGBE_COMPUTE_SIG_HASH_ITERATION(0); |
| 1493 | |
| 1494 | /* |
| 1495 | * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to |
| 1496 | * delay this because bit 0 of the stream should not be processed |
| 1497 | * so we do not add the vlan until after bit 0 was processed |
| 1498 | */ |
| 1499 | lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16); |
| 1500 | |
| 1501 | /* Process remaining 30 bit of the key */ |
| 1502 | IXGBE_COMPUTE_SIG_HASH_ITERATION(1); |
| 1503 | IXGBE_COMPUTE_SIG_HASH_ITERATION(2); |
| 1504 | IXGBE_COMPUTE_SIG_HASH_ITERATION(3); |
| 1505 | IXGBE_COMPUTE_SIG_HASH_ITERATION(4); |
| 1506 | IXGBE_COMPUTE_SIG_HASH_ITERATION(5); |
| 1507 | IXGBE_COMPUTE_SIG_HASH_ITERATION(6); |
| 1508 | IXGBE_COMPUTE_SIG_HASH_ITERATION(7); |
| 1509 | IXGBE_COMPUTE_SIG_HASH_ITERATION(8); |
| 1510 | IXGBE_COMPUTE_SIG_HASH_ITERATION(9); |
| 1511 | IXGBE_COMPUTE_SIG_HASH_ITERATION(10); |
| 1512 | IXGBE_COMPUTE_SIG_HASH_ITERATION(11); |
| 1513 | IXGBE_COMPUTE_SIG_HASH_ITERATION(12); |
| 1514 | IXGBE_COMPUTE_SIG_HASH_ITERATION(13); |
| 1515 | IXGBE_COMPUTE_SIG_HASH_ITERATION(14); |
| 1516 | IXGBE_COMPUTE_SIG_HASH_ITERATION(15); |
| 1517 | |
| 1518 | /* combine common_hash result with signature and bucket hashes */ |
| 1519 | bucket_hash ^= common_hash; |
| 1520 | bucket_hash &= IXGBE_ATR_HASH_MASK; |
| 1521 | |
| 1522 | sig_hash ^= common_hash << 16; |
| 1523 | sig_hash &= IXGBE_ATR_HASH_MASK << 16; |
| 1524 | |
| 1525 | /* return completed signature hash */ |
| 1526 | return sig_hash ^ bucket_hash; |
| 1527 | } |
| 1528 | |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1529 | /** |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1530 | * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter |
| 1531 | * @hw: pointer to hardware structure |
Alexander Duyck | 6983052 | 2011-01-06 14:29:58 +0000 | [diff] [blame] | 1532 | * @input: unique input dword |
| 1533 | * @common: compressed common input dword |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1534 | * @queue: queue index to direct traffic to |
| 1535 | **/ |
| 1536 | s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw, |
Alexander Duyck | 6983052 | 2011-01-06 14:29:58 +0000 | [diff] [blame] | 1537 | union ixgbe_atr_hash_dword input, |
| 1538 | union ixgbe_atr_hash_dword common, |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1539 | u8 queue) |
| 1540 | { |
| 1541 | u64 fdirhashcmd; |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1542 | u32 fdircmd; |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1543 | |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1544 | /* |
| 1545 | * Get the flow_type in order to program FDIRCMD properly |
| 1546 | * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6 |
| 1547 | */ |
Alexander Duyck | 6983052 | 2011-01-06 14:29:58 +0000 | [diff] [blame] | 1548 | switch (input.formatted.flow_type) { |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1549 | case IXGBE_ATR_FLOW_TYPE_TCPV4: |
| 1550 | case IXGBE_ATR_FLOW_TYPE_UDPV4: |
| 1551 | case IXGBE_ATR_FLOW_TYPE_SCTPV4: |
| 1552 | case IXGBE_ATR_FLOW_TYPE_TCPV6: |
| 1553 | case IXGBE_ATR_FLOW_TYPE_UDPV6: |
| 1554 | case IXGBE_ATR_FLOW_TYPE_SCTPV6: |
| 1555 | break; |
| 1556 | default: |
| 1557 | hw_dbg(hw, " Error on flow type input\n"); |
| 1558 | return IXGBE_ERR_CONFIG; |
| 1559 | } |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1560 | |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1561 | /* configure FDIRCMD register */ |
| 1562 | fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE | |
| 1563 | IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN; |
Alexander Duyck | 6983052 | 2011-01-06 14:29:58 +0000 | [diff] [blame] | 1564 | fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT; |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1565 | fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT; |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1566 | |
| 1567 | /* |
| 1568 | * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits |
| 1569 | * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH. |
| 1570 | */ |
Alexander Duyck | 905e4a4 | 2011-01-06 14:29:57 +0000 | [diff] [blame] | 1571 | fdirhashcmd = (u64)fdircmd << 32; |
Alexander Duyck | 6983052 | 2011-01-06 14:29:58 +0000 | [diff] [blame] | 1572 | fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1573 | IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd); |
| 1574 | |
Alexander Duyck | 6983052 | 2011-01-06 14:29:58 +0000 | [diff] [blame] | 1575 | hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd); |
| 1576 | |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1577 | return 0; |
| 1578 | } |
| 1579 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1580 | #define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \ |
| 1581 | do { \ |
| 1582 | u32 n = (_n); \ |
| 1583 | if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \ |
| 1584 | bucket_hash ^= lo_hash_dword >> n; \ |
| 1585 | if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \ |
| 1586 | bucket_hash ^= hi_hash_dword >> n; \ |
| 1587 | } while (0); |
| 1588 | |
| 1589 | /** |
| 1590 | * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash |
| 1591 | * @atr_input: input bitstream to compute the hash on |
| 1592 | * @input_mask: mask for the input bitstream |
| 1593 | * |
| 1594 | * This function serves two main purposes. First it applys the input_mask |
| 1595 | * to the atr_input resulting in a cleaned up atr_input data stream. |
| 1596 | * Secondly it computes the hash and stores it in the bkt_hash field at |
| 1597 | * the end of the input byte stream. This way it will be available for |
| 1598 | * future use without needing to recompute the hash. |
| 1599 | **/ |
| 1600 | void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input, |
| 1601 | union ixgbe_atr_input *input_mask) |
| 1602 | { |
| 1603 | |
| 1604 | u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan; |
| 1605 | u32 bucket_hash = 0; |
| 1606 | |
| 1607 | /* Apply masks to input data */ |
| 1608 | input->dword_stream[0] &= input_mask->dword_stream[0]; |
| 1609 | input->dword_stream[1] &= input_mask->dword_stream[1]; |
| 1610 | input->dword_stream[2] &= input_mask->dword_stream[2]; |
| 1611 | input->dword_stream[3] &= input_mask->dword_stream[3]; |
| 1612 | input->dword_stream[4] &= input_mask->dword_stream[4]; |
| 1613 | input->dword_stream[5] &= input_mask->dword_stream[5]; |
| 1614 | input->dword_stream[6] &= input_mask->dword_stream[6]; |
| 1615 | input->dword_stream[7] &= input_mask->dword_stream[7]; |
| 1616 | input->dword_stream[8] &= input_mask->dword_stream[8]; |
| 1617 | input->dword_stream[9] &= input_mask->dword_stream[9]; |
| 1618 | input->dword_stream[10] &= input_mask->dword_stream[10]; |
| 1619 | |
| 1620 | /* record the flow_vm_vlan bits as they are a key part to the hash */ |
| 1621 | flow_vm_vlan = ntohl(input->dword_stream[0]); |
| 1622 | |
| 1623 | /* generate common hash dword */ |
| 1624 | hi_hash_dword = ntohl(input->dword_stream[1] ^ |
| 1625 | input->dword_stream[2] ^ |
| 1626 | input->dword_stream[3] ^ |
| 1627 | input->dword_stream[4] ^ |
| 1628 | input->dword_stream[5] ^ |
| 1629 | input->dword_stream[6] ^ |
| 1630 | input->dword_stream[7] ^ |
| 1631 | input->dword_stream[8] ^ |
| 1632 | input->dword_stream[9] ^ |
| 1633 | input->dword_stream[10]); |
| 1634 | |
| 1635 | /* low dword is word swapped version of common */ |
| 1636 | lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16); |
| 1637 | |
| 1638 | /* apply flow ID/VM pool/VLAN ID bits to hash words */ |
| 1639 | hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16); |
| 1640 | |
| 1641 | /* Process bits 0 and 16 */ |
| 1642 | IXGBE_COMPUTE_BKT_HASH_ITERATION(0); |
| 1643 | |
| 1644 | /* |
| 1645 | * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to |
| 1646 | * delay this because bit 0 of the stream should not be processed |
| 1647 | * so we do not add the vlan until after bit 0 was processed |
| 1648 | */ |
| 1649 | lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16); |
| 1650 | |
| 1651 | /* Process remaining 30 bit of the key */ |
| 1652 | IXGBE_COMPUTE_BKT_HASH_ITERATION(1); |
| 1653 | IXGBE_COMPUTE_BKT_HASH_ITERATION(2); |
| 1654 | IXGBE_COMPUTE_BKT_HASH_ITERATION(3); |
| 1655 | IXGBE_COMPUTE_BKT_HASH_ITERATION(4); |
| 1656 | IXGBE_COMPUTE_BKT_HASH_ITERATION(5); |
| 1657 | IXGBE_COMPUTE_BKT_HASH_ITERATION(6); |
| 1658 | IXGBE_COMPUTE_BKT_HASH_ITERATION(7); |
| 1659 | IXGBE_COMPUTE_BKT_HASH_ITERATION(8); |
| 1660 | IXGBE_COMPUTE_BKT_HASH_ITERATION(9); |
| 1661 | IXGBE_COMPUTE_BKT_HASH_ITERATION(10); |
| 1662 | IXGBE_COMPUTE_BKT_HASH_ITERATION(11); |
| 1663 | IXGBE_COMPUTE_BKT_HASH_ITERATION(12); |
| 1664 | IXGBE_COMPUTE_BKT_HASH_ITERATION(13); |
| 1665 | IXGBE_COMPUTE_BKT_HASH_ITERATION(14); |
| 1666 | IXGBE_COMPUTE_BKT_HASH_ITERATION(15); |
| 1667 | |
| 1668 | /* |
| 1669 | * Limit hash to 13 bits since max bucket count is 8K. |
| 1670 | * Store result at the end of the input stream. |
| 1671 | */ |
| 1672 | input->formatted.bkt_hash = bucket_hash & 0x1FFF; |
| 1673 | } |
| 1674 | |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1675 | /** |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1676 | * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks |
| 1677 | * @input_mask: mask to be bit swapped |
| 1678 | * |
| 1679 | * The source and destination port masks for flow director are bit swapped |
| 1680 | * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to |
| 1681 | * generate a correctly swapped value we need to bit swap the mask and that |
| 1682 | * is what is accomplished by this function. |
| 1683 | **/ |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1684 | static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask) |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1685 | { |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1686 | u32 mask = ntohs(input_mask->formatted.dst_port); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1687 | mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT; |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1688 | mask |= ntohs(input_mask->formatted.src_port); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1689 | mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1); |
| 1690 | mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2); |
| 1691 | mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4); |
| 1692 | return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8); |
| 1693 | } |
| 1694 | |
| 1695 | /* |
| 1696 | * These two macros are meant to address the fact that we have registers |
| 1697 | * that are either all or in part big-endian. As a result on big-endian |
| 1698 | * systems we will end up byte swapping the value to little-endian before |
| 1699 | * it is byte swapped again and written to the hardware in the original |
| 1700 | * big-endian format. |
| 1701 | */ |
| 1702 | #define IXGBE_STORE_AS_BE32(_value) \ |
| 1703 | (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \ |
| 1704 | (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24)) |
| 1705 | |
| 1706 | #define IXGBE_WRITE_REG_BE32(a, reg, value) \ |
| 1707 | IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value))) |
| 1708 | |
| 1709 | #define IXGBE_STORE_AS_BE16(_value) \ |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1710 | ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8)) |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1711 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1712 | s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw, |
| 1713 | union ixgbe_atr_input *input_mask) |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1714 | { |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1715 | /* mask IPv6 since it is currently not supported */ |
| 1716 | u32 fdirm = IXGBE_FDIRM_DIPv6; |
| 1717 | u32 fdirtcpm; |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1718 | |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1719 | /* |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1720 | * Program the relevant mask registers. If src/dst_port or src/dst_addr |
| 1721 | * are zero, then assume a full mask for that field. Also assume that |
| 1722 | * a VLAN of 0 is unspecified, so mask that out as well. L4type |
| 1723 | * cannot be masked out in this implementation. |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1724 | * |
| 1725 | * This also assumes IPv4 only. IPv6 masking isn't supported at this |
| 1726 | * point in time. |
| 1727 | */ |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1728 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1729 | /* verify bucket hash is cleared on hash generation */ |
| 1730 | if (input_mask->formatted.bkt_hash) |
| 1731 | hw_dbg(hw, " bucket hash should always be 0 in mask\n"); |
| 1732 | |
| 1733 | /* Program FDIRM and verify partial masks */ |
| 1734 | switch (input_mask->formatted.vm_pool & 0x7F) { |
| 1735 | case 0x0: |
| 1736 | fdirm |= IXGBE_FDIRM_POOL; |
| 1737 | case 0x7F: |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1738 | break; |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1739 | default: |
| 1740 | hw_dbg(hw, " Error on vm pool mask\n"); |
| 1741 | return IXGBE_ERR_CONFIG; |
| 1742 | } |
| 1743 | |
| 1744 | switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) { |
| 1745 | case 0x0: |
| 1746 | fdirm |= IXGBE_FDIRM_L4P; |
| 1747 | if (input_mask->formatted.dst_port || |
| 1748 | input_mask->formatted.src_port) { |
| 1749 | hw_dbg(hw, " Error on src/dst port mask\n"); |
| 1750 | return IXGBE_ERR_CONFIG; |
| 1751 | } |
| 1752 | case IXGBE_ATR_L4TYPE_MASK: |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1753 | break; |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1754 | default: |
| 1755 | hw_dbg(hw, " Error on flow type mask\n"); |
| 1756 | return IXGBE_ERR_CONFIG; |
| 1757 | } |
| 1758 | |
| 1759 | switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) { |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1760 | case 0x0000: |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1761 | /* mask VLAN ID, fall through to mask VLAN priority */ |
| 1762 | fdirm |= IXGBE_FDIRM_VLANID; |
| 1763 | case 0x0FFF: |
| 1764 | /* mask VLAN priority */ |
| 1765 | fdirm |= IXGBE_FDIRM_VLANP; |
| 1766 | break; |
| 1767 | case 0xE000: |
| 1768 | /* mask VLAN ID only, fall through */ |
| 1769 | fdirm |= IXGBE_FDIRM_VLANID; |
| 1770 | case 0xEFFF: |
| 1771 | /* no VLAN fields masked */ |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1772 | break; |
| 1773 | default: |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1774 | hw_dbg(hw, " Error on VLAN mask\n"); |
| 1775 | return IXGBE_ERR_CONFIG; |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1776 | } |
| 1777 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1778 | switch (input_mask->formatted.flex_bytes & 0xFFFF) { |
| 1779 | case 0x0000: |
| 1780 | /* Mask Flex Bytes, fall through */ |
| 1781 | fdirm |= IXGBE_FDIRM_FLEX; |
| 1782 | case 0xFFFF: |
| 1783 | break; |
| 1784 | default: |
| 1785 | hw_dbg(hw, " Error on flexible byte mask\n"); |
| 1786 | return IXGBE_ERR_CONFIG; |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1787 | } |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1788 | |
| 1789 | /* Now mask VM pool and destination IPv6 - bits 5 and 2 */ |
Peter Waskiewicz | 9a713e7 | 2010-02-10 16:07:54 +0000 | [diff] [blame] | 1790 | IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm); |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1791 | |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1792 | /* store the TCP/UDP port masks, bit reversed from port layout */ |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1793 | fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1794 | |
| 1795 | /* write both the same so that UDP and TCP use the same mask */ |
| 1796 | IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm); |
| 1797 | IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm); |
| 1798 | |
| 1799 | /* store source and destination IP masks (big-enian) */ |
| 1800 | IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M, |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1801 | ~input_mask->formatted.src_ip[0]); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1802 | IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M, |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1803 | ~input_mask->formatted.dst_ip[0]); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1804 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1805 | return 0; |
| 1806 | } |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1807 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1808 | s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw, |
| 1809 | union ixgbe_atr_input *input, |
| 1810 | u16 soft_id, u8 queue) |
| 1811 | { |
| 1812 | u32 fdirport, fdirvlan, fdirhash, fdircmd; |
| 1813 | |
| 1814 | /* currently IPv6 is not supported, must be programmed with 0 */ |
| 1815 | IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0), |
| 1816 | input->formatted.src_ip[0]); |
| 1817 | IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1), |
| 1818 | input->formatted.src_ip[1]); |
| 1819 | IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2), |
| 1820 | input->formatted.src_ip[2]); |
| 1821 | |
| 1822 | /* record the source address (big-endian) */ |
| 1823 | IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]); |
| 1824 | |
| 1825 | /* record the first 32 bits of the destination address (big-endian) */ |
| 1826 | IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1827 | |
| 1828 | /* record source and destination port (little-endian)*/ |
| 1829 | fdirport = ntohs(input->formatted.dst_port); |
| 1830 | fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT; |
| 1831 | fdirport |= ntohs(input->formatted.src_port); |
| 1832 | IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport); |
| 1833 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1834 | /* record vlan (little-endian) and flex_bytes(big-endian) */ |
| 1835 | fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes); |
| 1836 | fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT; |
| 1837 | fdirvlan |= ntohs(input->formatted.vlan_id); |
| 1838 | IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1839 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1840 | /* configure FDIRHASH register */ |
| 1841 | fdirhash = input->formatted.bkt_hash; |
| 1842 | fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT; |
| 1843 | IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash); |
| 1844 | |
| 1845 | /* |
| 1846 | * flush all previous writes to make certain registers are |
| 1847 | * programmed prior to issuing the command |
| 1848 | */ |
| 1849 | IXGBE_WRITE_FLUSH(hw); |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1850 | |
| 1851 | /* configure FDIRCMD register */ |
| 1852 | fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE | |
| 1853 | IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN; |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1854 | if (queue == IXGBE_FDIR_DROP_QUEUE) |
| 1855 | fdircmd |= IXGBE_FDIRCMD_DROP; |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1856 | fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT; |
| 1857 | fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT; |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1858 | fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT; |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1859 | |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1860 | IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd); |
| 1861 | |
| 1862 | return 0; |
| 1863 | } |
Alexander Duyck | 45b9f50 | 2011-01-06 14:29:59 +0000 | [diff] [blame] | 1864 | |
Alexander Duyck | c04f6ca | 2011-05-11 07:18:36 +0000 | [diff] [blame] | 1865 | s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw, |
| 1866 | union ixgbe_atr_input *input, |
| 1867 | u16 soft_id) |
| 1868 | { |
| 1869 | u32 fdirhash; |
| 1870 | u32 fdircmd = 0; |
| 1871 | u32 retry_count; |
| 1872 | s32 err = 0; |
| 1873 | |
| 1874 | /* configure FDIRHASH register */ |
| 1875 | fdirhash = input->formatted.bkt_hash; |
| 1876 | fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT; |
| 1877 | IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash); |
| 1878 | |
| 1879 | /* flush hash to HW */ |
| 1880 | IXGBE_WRITE_FLUSH(hw); |
| 1881 | |
| 1882 | /* Query if filter is present */ |
| 1883 | IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT); |
| 1884 | |
| 1885 | for (retry_count = 10; retry_count; retry_count--) { |
| 1886 | /* allow 10us for query to process */ |
| 1887 | udelay(10); |
| 1888 | /* verify query completed successfully */ |
| 1889 | fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD); |
| 1890 | if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK)) |
| 1891 | break; |
| 1892 | } |
| 1893 | |
| 1894 | if (!retry_count) |
| 1895 | err = IXGBE_ERR_FDIR_REINIT_FAILED; |
| 1896 | |
| 1897 | /* if filter exists in hardware then remove it */ |
| 1898 | if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) { |
| 1899 | IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash); |
| 1900 | IXGBE_WRITE_FLUSH(hw); |
| 1901 | IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, |
| 1902 | IXGBE_FDIRCMD_CMD_REMOVE_FLOW); |
| 1903 | } |
| 1904 | |
| 1905 | return err; |
| 1906 | } |
| 1907 | |
Peter P Waskiewicz Jr | ffff477 | 2009-06-04 16:01:25 +0000 | [diff] [blame] | 1908 | /** |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1909 | * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register |
| 1910 | * @hw: pointer to hardware structure |
| 1911 | * @reg: analog register to read |
| 1912 | * @val: read value |
| 1913 | * |
| 1914 | * Performs read operation to Omer analog register specified. |
| 1915 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 1916 | static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1917 | { |
| 1918 | u32 core_ctl; |
| 1919 | |
| 1920 | IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD | |
| 1921 | (reg << 8)); |
| 1922 | IXGBE_WRITE_FLUSH(hw); |
| 1923 | udelay(10); |
| 1924 | core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL); |
| 1925 | *val = (u8)core_ctl; |
| 1926 | |
| 1927 | return 0; |
| 1928 | } |
| 1929 | |
| 1930 | /** |
| 1931 | * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register |
| 1932 | * @hw: pointer to hardware structure |
| 1933 | * @reg: atlas register to write |
| 1934 | * @val: value to write |
| 1935 | * |
| 1936 | * Performs write operation to Omer analog register specified. |
| 1937 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 1938 | static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1939 | { |
| 1940 | u32 core_ctl; |
| 1941 | |
| 1942 | core_ctl = (reg << 8) | val; |
| 1943 | IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl); |
| 1944 | IXGBE_WRITE_FLUSH(hw); |
| 1945 | udelay(10); |
| 1946 | |
| 1947 | return 0; |
| 1948 | } |
| 1949 | |
| 1950 | /** |
| 1951 | * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx |
| 1952 | * @hw: pointer to hardware structure |
| 1953 | * |
Emil Tantilov | 7184b7c | 2011-03-18 08:18:22 +0000 | [diff] [blame] | 1954 | * Starts the hardware using the generic start_hw function |
| 1955 | * and the generation start_hw function. |
| 1956 | * Then performs revision-specific operations, if any. |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1957 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 1958 | static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1959 | { |
Emil Tantilov | 7184b7c | 2011-03-18 08:18:22 +0000 | [diff] [blame] | 1960 | s32 ret_val = 0; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1961 | |
Peter P Waskiewicz Jr | 794caeb | 2009-06-04 16:02:24 +0000 | [diff] [blame] | 1962 | ret_val = ixgbe_start_hw_generic(hw); |
Emil Tantilov | 7184b7c | 2011-03-18 08:18:22 +0000 | [diff] [blame] | 1963 | if (ret_val != 0) |
| 1964 | goto out; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1965 | |
Emil Tantilov | 7184b7c | 2011-03-18 08:18:22 +0000 | [diff] [blame] | 1966 | ret_val = ixgbe_start_hw_gen2(hw); |
| 1967 | if (ret_val != 0) |
| 1968 | goto out; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1969 | |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 1970 | /* We need to run link autotry after the driver loads */ |
| 1971 | hw->mac.autotry_restart = true; |
John Fastabend | e09ad23 | 2011-04-04 04:29:41 +0000 | [diff] [blame] | 1972 | hw->mac.rx_pb_size = IXGBE_82599_RX_PB_SIZE; |
Peter P Waskiewicz Jr | 50ac58b | 2009-06-04 11:10:53 +0000 | [diff] [blame] | 1973 | |
Peter P Waskiewicz Jr | 794caeb | 2009-06-04 16:02:24 +0000 | [diff] [blame] | 1974 | if (ret_val == 0) |
| 1975 | ret_val = ixgbe_verify_fw_version_82599(hw); |
Emil Tantilov | 7184b7c | 2011-03-18 08:18:22 +0000 | [diff] [blame] | 1976 | out: |
Peter P Waskiewicz Jr | 794caeb | 2009-06-04 16:02:24 +0000 | [diff] [blame] | 1977 | return ret_val; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1978 | } |
| 1979 | |
| 1980 | /** |
| 1981 | * ixgbe_identify_phy_82599 - Get physical layer module |
| 1982 | * @hw: pointer to hardware structure |
| 1983 | * |
| 1984 | * Determines the physical layer module found on the current adapter. |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 1985 | * If PHY already detected, maintains current PHY type in hw struct, |
| 1986 | * otherwise executes the PHY detection routine. |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1987 | **/ |
Emil Tantilov | d6cd8e0 | 2011-03-16 01:58:20 +0000 | [diff] [blame] | 1988 | static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1989 | { |
| 1990 | s32 status = IXGBE_ERR_PHY_ADDR_INVALID; |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 1991 | |
| 1992 | /* Detect PHY if not unknown - returns success if already detected. */ |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 1993 | status = ixgbe_identify_phy_generic(hw); |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 1994 | if (status != 0) { |
| 1995 | /* 82599 10GBASE-T requires an external PHY */ |
| 1996 | if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) |
| 1997 | goto out; |
| 1998 | else |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 1999 | status = ixgbe_identify_module_generic(hw); |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 2000 | } |
| 2001 | |
| 2002 | /* Set PHY type none if no PHY detected */ |
| 2003 | if (hw->phy.type == ixgbe_phy_unknown) { |
| 2004 | hw->phy.type = ixgbe_phy_none; |
| 2005 | status = 0; |
| 2006 | } |
| 2007 | |
| 2008 | /* Return error if SFP module has been detected but is not supported */ |
| 2009 | if (hw->phy.type == ixgbe_phy_sfp_unsupported) |
| 2010 | status = IXGBE_ERR_SFP_NOT_SUPPORTED; |
| 2011 | |
| 2012 | out: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2013 | return status; |
| 2014 | } |
| 2015 | |
| 2016 | /** |
| 2017 | * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type |
| 2018 | * @hw: pointer to hardware structure |
| 2019 | * |
| 2020 | * Determines physical layer capabilities of the current configuration. |
| 2021 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 2022 | static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2023 | { |
| 2024 | u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN; |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2025 | u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); |
| 2026 | u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2); |
| 2027 | u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK; |
| 2028 | u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK; |
| 2029 | u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK; |
| 2030 | u16 ext_ability = 0; |
PJ Waskiewicz | 1339b9e | 2009-03-13 22:12:29 +0000 | [diff] [blame] | 2031 | u8 comp_codes_10g = 0; |
Don Skidmore | cb836a9 | 2010-06-29 18:30:59 +0000 | [diff] [blame] | 2032 | u8 comp_codes_1g = 0; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2033 | |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2034 | hw->phy.ops.identify(hw); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2035 | |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 2036 | switch (hw->phy.type) { |
| 2037 | case ixgbe_phy_tn: |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 2038 | case ixgbe_phy_cu_unknown: |
Ben Hutchings | 6b73e10 | 2009-04-29 08:08:58 +0000 | [diff] [blame] | 2039 | hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD, |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 2040 | &ext_ability); |
Ben Hutchings | 6b73e10 | 2009-04-29 08:08:58 +0000 | [diff] [blame] | 2041 | if (ext_ability & MDIO_PMA_EXTABLE_10GBT) |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2042 | physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T; |
Ben Hutchings | 6b73e10 | 2009-04-29 08:08:58 +0000 | [diff] [blame] | 2043 | if (ext_ability & MDIO_PMA_EXTABLE_1000BT) |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2044 | physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T; |
Ben Hutchings | 6b73e10 | 2009-04-29 08:08:58 +0000 | [diff] [blame] | 2045 | if (ext_ability & MDIO_PMA_EXTABLE_100BTX) |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2046 | physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX; |
| 2047 | goto out; |
Emil Tantilov | 21cc5b4 | 2011-02-12 10:52:07 +0000 | [diff] [blame] | 2048 | default: |
| 2049 | break; |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2050 | } |
| 2051 | |
| 2052 | switch (autoc & IXGBE_AUTOC_LMS_MASK) { |
| 2053 | case IXGBE_AUTOC_LMS_1G_AN: |
| 2054 | case IXGBE_AUTOC_LMS_1G_LINK_NO_AN: |
| 2055 | if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) { |
| 2056 | physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX | |
| 2057 | IXGBE_PHYSICAL_LAYER_1000BASE_BX; |
| 2058 | goto out; |
| 2059 | } else |
| 2060 | /* SFI mode so read SFP module */ |
| 2061 | goto sfp_check; |
| 2062 | break; |
| 2063 | case IXGBE_AUTOC_LMS_10G_LINK_NO_AN: |
| 2064 | if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4) |
| 2065 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4; |
| 2066 | else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4) |
| 2067 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4; |
Peter P Waskiewicz Jr | 1fcf03e | 2009-05-17 20:58:04 +0000 | [diff] [blame] | 2068 | else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI) |
| 2069 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI; |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2070 | goto out; |
| 2071 | break; |
| 2072 | case IXGBE_AUTOC_LMS_10G_SERIAL: |
| 2073 | if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) { |
| 2074 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR; |
| 2075 | goto out; |
| 2076 | } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) |
| 2077 | goto sfp_check; |
| 2078 | break; |
| 2079 | case IXGBE_AUTOC_LMS_KX4_KX_KR: |
| 2080 | case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN: |
| 2081 | if (autoc & IXGBE_AUTOC_KX_SUPP) |
| 2082 | physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX; |
| 2083 | if (autoc & IXGBE_AUTOC_KX4_SUPP) |
| 2084 | physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4; |
| 2085 | if (autoc & IXGBE_AUTOC_KR_SUPP) |
| 2086 | physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR; |
| 2087 | goto out; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2088 | break; |
| 2089 | default: |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2090 | goto out; |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2091 | break; |
| 2092 | } |
| 2093 | |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2094 | sfp_check: |
| 2095 | /* SFP check must be done last since DA modules are sometimes used to |
| 2096 | * test KR mode - we need to id KR mode correctly before SFP module. |
| 2097 | * Call identify_sfp because the pluggable module may have changed */ |
| 2098 | hw->phy.ops.identify_sfp(hw); |
| 2099 | if (hw->phy.sfp_type == ixgbe_sfp_type_not_present) |
| 2100 | goto out; |
| 2101 | |
| 2102 | switch (hw->phy.type) { |
Don Skidmore | ea0a04d | 2010-05-18 16:00:13 +0000 | [diff] [blame] | 2103 | case ixgbe_phy_sfp_passive_tyco: |
| 2104 | case ixgbe_phy_sfp_passive_unknown: |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 2105 | case ixgbe_phy_qsfp_passive_unknown: |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2106 | physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU; |
| 2107 | break; |
Don Skidmore | ea0a04d | 2010-05-18 16:00:13 +0000 | [diff] [blame] | 2108 | case ixgbe_phy_sfp_ftl_active: |
| 2109 | case ixgbe_phy_sfp_active_unknown: |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 2110 | case ixgbe_phy_qsfp_active_unknown: |
Don Skidmore | ea0a04d | 2010-05-18 16:00:13 +0000 | [diff] [blame] | 2111 | physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA; |
| 2112 | break; |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2113 | case ixgbe_phy_sfp_avago: |
| 2114 | case ixgbe_phy_sfp_ftl: |
| 2115 | case ixgbe_phy_sfp_intel: |
| 2116 | case ixgbe_phy_sfp_unknown: |
| 2117 | hw->phy.ops.read_i2c_eeprom(hw, |
Don Skidmore | cb836a9 | 2010-06-29 18:30:59 +0000 | [diff] [blame] | 2118 | IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g); |
| 2119 | hw->phy.ops.read_i2c_eeprom(hw, |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2120 | IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g); |
| 2121 | if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE) |
| 2122 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR; |
| 2123 | else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE) |
| 2124 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR; |
Don Skidmore | cb836a9 | 2010-06-29 18:30:59 +0000 | [diff] [blame] | 2125 | else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE) |
| 2126 | physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T; |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2127 | break; |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 2128 | case ixgbe_phy_qsfp_intel: |
| 2129 | case ixgbe_phy_qsfp_unknown: |
| 2130 | hw->phy.ops.read_i2c_eeprom(hw, |
| 2131 | IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g); |
| 2132 | if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE) |
| 2133 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR; |
| 2134 | else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE) |
| 2135 | physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR; |
| 2136 | break; |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2137 | default: |
| 2138 | break; |
| 2139 | } |
| 2140 | |
| 2141 | out: |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2142 | return physical_layer; |
| 2143 | } |
| 2144 | |
| 2145 | /** |
| 2146 | * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599 |
| 2147 | * @hw: pointer to hardware structure |
| 2148 | * @regval: register value to write to RXCTRL |
| 2149 | * |
| 2150 | * Enables the Rx DMA unit for 82599 |
| 2151 | **/ |
Don Skidmore | 7b25cdb | 2009-08-25 04:47:32 +0000 | [diff] [blame] | 2152 | static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval) |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2153 | { |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2154 | /* |
| 2155 | * Workaround for 82599 silicon errata when enabling the Rx datapath. |
| 2156 | * If traffic is incoming before we enable the Rx unit, it could hang |
| 2157 | * the Rx DMA unit. Therefore, make sure the security engine is |
| 2158 | * completely disabled prior to enabling the Rx unit. |
| 2159 | */ |
Atita Shirwaikar | d2f5e7f | 2012-02-18 02:58:58 +0000 | [diff] [blame] | 2160 | hw->mac.ops.disable_rx_buff(hw); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2161 | |
| 2162 | IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval); |
Atita Shirwaikar | d2f5e7f | 2012-02-18 02:58:58 +0000 | [diff] [blame] | 2163 | |
| 2164 | hw->mac.ops.enable_rx_buff(hw); |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2165 | |
| 2166 | return 0; |
| 2167 | } |
| 2168 | |
Peter P Waskiewicz Jr | 0419305 | 2009-04-09 22:28:50 +0000 | [diff] [blame] | 2169 | /** |
Peter P Waskiewicz Jr | 794caeb | 2009-06-04 16:02:24 +0000 | [diff] [blame] | 2170 | * ixgbe_verify_fw_version_82599 - verify fw version for 82599 |
| 2171 | * @hw: pointer to hardware structure |
| 2172 | * |
| 2173 | * Verifies that installed the firmware version is 0.6 or higher |
| 2174 | * for SFI devices. All 82599 SFI devices should have version 0.6 or higher. |
| 2175 | * |
| 2176 | * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or |
| 2177 | * if the FW version is not supported. |
| 2178 | **/ |
| 2179 | static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw) |
| 2180 | { |
| 2181 | s32 status = IXGBE_ERR_EEPROM_VERSION; |
| 2182 | u16 fw_offset, fw_ptp_cfg_offset; |
| 2183 | u16 fw_version = 0; |
| 2184 | |
| 2185 | /* firmware check is only necessary for SFI devices */ |
| 2186 | if (hw->phy.media_type != ixgbe_media_type_fiber) { |
| 2187 | status = 0; |
| 2188 | goto fw_version_out; |
| 2189 | } |
| 2190 | |
| 2191 | /* get the offset to the Firmware Module block */ |
| 2192 | hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset); |
| 2193 | |
| 2194 | if ((fw_offset == 0) || (fw_offset == 0xFFFF)) |
| 2195 | goto fw_version_out; |
| 2196 | |
| 2197 | /* get the offset to the Pass Through Patch Configuration block */ |
| 2198 | hw->eeprom.ops.read(hw, (fw_offset + |
| 2199 | IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR), |
| 2200 | &fw_ptp_cfg_offset); |
| 2201 | |
| 2202 | if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF)) |
| 2203 | goto fw_version_out; |
| 2204 | |
| 2205 | /* get the firmware version */ |
| 2206 | hw->eeprom.ops.read(hw, (fw_ptp_cfg_offset + |
| 2207 | IXGBE_FW_PATCH_VERSION_4), |
| 2208 | &fw_version); |
| 2209 | |
| 2210 | if (fw_version > 0x5) |
| 2211 | status = 0; |
| 2212 | |
| 2213 | fw_version_out: |
| 2214 | return status; |
| 2215 | } |
| 2216 | |
Emil Tantilov | 0fa6d83 | 2011-03-18 08:18:32 +0000 | [diff] [blame] | 2217 | /** |
| 2218 | * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state. |
| 2219 | * @hw: pointer to hardware structure |
| 2220 | * |
| 2221 | * Returns true if the LESM FW module is present and enabled. Otherwise |
| 2222 | * returns false. Smart Speed must be disabled if LESM FW module is enabled. |
| 2223 | **/ |
Don Skidmore | d7bbcd3 | 2012-10-24 06:19:01 +0000 | [diff] [blame] | 2224 | bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw) |
Emil Tantilov | 0fa6d83 | 2011-03-18 08:18:32 +0000 | [diff] [blame] | 2225 | { |
| 2226 | bool lesm_enabled = false; |
| 2227 | u16 fw_offset, fw_lesm_param_offset, fw_lesm_state; |
| 2228 | s32 status; |
| 2229 | |
| 2230 | /* get the offset to the Firmware Module block */ |
| 2231 | status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset); |
| 2232 | |
| 2233 | if ((status != 0) || |
| 2234 | (fw_offset == 0) || (fw_offset == 0xFFFF)) |
| 2235 | goto out; |
| 2236 | |
| 2237 | /* get the offset to the LESM Parameters block */ |
| 2238 | status = hw->eeprom.ops.read(hw, (fw_offset + |
| 2239 | IXGBE_FW_LESM_PARAMETERS_PTR), |
| 2240 | &fw_lesm_param_offset); |
| 2241 | |
| 2242 | if ((status != 0) || |
| 2243 | (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF)) |
| 2244 | goto out; |
| 2245 | |
| 2246 | /* get the lesm state word */ |
| 2247 | status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset + |
| 2248 | IXGBE_FW_LESM_STATE_1), |
| 2249 | &fw_lesm_state); |
| 2250 | |
| 2251 | if ((status == 0) && |
| 2252 | (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED)) |
| 2253 | lesm_enabled = true; |
| 2254 | |
| 2255 | out: |
| 2256 | return lesm_enabled; |
| 2257 | } |
| 2258 | |
Emil Tantilov | 0665b09 | 2011-04-01 08:17:19 +0000 | [diff] [blame] | 2259 | /** |
Emil Tantilov | 68c7005 | 2011-04-20 08:49:06 +0000 | [diff] [blame] | 2260 | * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using |
| 2261 | * fastest available method |
| 2262 | * |
| 2263 | * @hw: pointer to hardware structure |
| 2264 | * @offset: offset of word in EEPROM to read |
| 2265 | * @words: number of words |
| 2266 | * @data: word(s) read from the EEPROM |
| 2267 | * |
| 2268 | * Retrieves 16 bit word(s) read from EEPROM |
| 2269 | **/ |
| 2270 | static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset, |
| 2271 | u16 words, u16 *data) |
| 2272 | { |
| 2273 | struct ixgbe_eeprom_info *eeprom = &hw->eeprom; |
| 2274 | s32 ret_val = IXGBE_ERR_CONFIG; |
| 2275 | |
| 2276 | /* |
| 2277 | * If EEPROM is detected and can be addressed using 14 bits, |
| 2278 | * use EERD otherwise use bit bang |
| 2279 | */ |
| 2280 | if ((eeprom->type == ixgbe_eeprom_spi) && |
| 2281 | (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR)) |
| 2282 | ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words, |
| 2283 | data); |
| 2284 | else |
| 2285 | ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset, |
| 2286 | words, |
| 2287 | data); |
| 2288 | |
| 2289 | return ret_val; |
| 2290 | } |
| 2291 | |
| 2292 | /** |
Emil Tantilov | 0665b09 | 2011-04-01 08:17:19 +0000 | [diff] [blame] | 2293 | * ixgbe_read_eeprom_82599 - Read EEPROM word using |
| 2294 | * fastest available method |
| 2295 | * |
| 2296 | * @hw: pointer to hardware structure |
| 2297 | * @offset: offset of word in the EEPROM to read |
| 2298 | * @data: word read from the EEPROM |
| 2299 | * |
| 2300 | * Reads a 16 bit word from the EEPROM |
| 2301 | **/ |
| 2302 | static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw, |
| 2303 | u16 offset, u16 *data) |
| 2304 | { |
| 2305 | struct ixgbe_eeprom_info *eeprom = &hw->eeprom; |
| 2306 | s32 ret_val = IXGBE_ERR_CONFIG; |
| 2307 | |
| 2308 | /* |
| 2309 | * If EEPROM is detected and can be addressed using 14 bits, |
| 2310 | * use EERD otherwise use bit bang |
| 2311 | */ |
| 2312 | if ((eeprom->type == ixgbe_eeprom_spi) && |
| 2313 | (offset <= IXGBE_EERD_MAX_ADDR)) |
| 2314 | ret_val = ixgbe_read_eerd_generic(hw, offset, data); |
| 2315 | else |
| 2316 | ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data); |
| 2317 | |
| 2318 | return ret_val; |
| 2319 | } |
| 2320 | |
Don Skidmore | de52a12 | 2012-09-11 06:58:19 +0000 | [diff] [blame] | 2321 | /** |
| 2322 | * ixgbe_reset_pipeline_82599 - perform pipeline reset |
| 2323 | * |
| 2324 | * @hw: pointer to hardware structure |
| 2325 | * |
| 2326 | * Reset pipeline by asserting Restart_AN together with LMS change to ensure |
| 2327 | * full pipeline reset. Note - We must hold the SW/FW semaphore before writing |
| 2328 | * to AUTOC, so this function assumes the semaphore is held. |
| 2329 | **/ |
| 2330 | s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw) |
| 2331 | { |
Emil Tantilov | 46d5ced | 2013-04-12 08:36:47 +0000 | [diff] [blame] | 2332 | s32 ret_val; |
| 2333 | u32 anlp1_reg = 0; |
| 2334 | u32 i, autoc_reg, autoc2_reg; |
| 2335 | |
| 2336 | /* Enable link if disabled in NVM */ |
| 2337 | autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2); |
| 2338 | if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) { |
| 2339 | autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK; |
| 2340 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg); |
| 2341 | IXGBE_WRITE_FLUSH(hw); |
| 2342 | } |
Don Skidmore | de52a12 | 2012-09-11 06:58:19 +0000 | [diff] [blame] | 2343 | |
Emil Tantilov | 5e82f2f | 2013-04-12 08:36:42 +0000 | [diff] [blame] | 2344 | autoc_reg = hw->mac.cached_autoc; |
Don Skidmore | de52a12 | 2012-09-11 06:58:19 +0000 | [diff] [blame] | 2345 | autoc_reg |= IXGBE_AUTOC_AN_RESTART; |
| 2346 | |
| 2347 | /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */ |
| 2348 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg ^ IXGBE_AUTOC_LMS_1G_AN); |
| 2349 | |
| 2350 | /* Wait for AN to leave state 0 */ |
| 2351 | for (i = 0; i < 10; i++) { |
| 2352 | usleep_range(4000, 8000); |
| 2353 | anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1); |
| 2354 | if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK) |
| 2355 | break; |
| 2356 | } |
| 2357 | |
| 2358 | if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) { |
| 2359 | hw_dbg(hw, "auto negotiation not completed\n"); |
| 2360 | ret_val = IXGBE_ERR_RESET_FAILED; |
| 2361 | goto reset_pipeline_out; |
| 2362 | } |
| 2363 | |
| 2364 | ret_val = 0; |
| 2365 | |
| 2366 | reset_pipeline_out: |
| 2367 | /* Write AUTOC register with original LMS field and Restart_AN */ |
| 2368 | IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg); |
| 2369 | IXGBE_WRITE_FLUSH(hw); |
| 2370 | |
| 2371 | return ret_val; |
| 2372 | } |
| 2373 | |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 2374 | /** |
| 2375 | * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C |
| 2376 | * @hw: pointer to hardware structure |
| 2377 | * @byte_offset: byte offset to read |
| 2378 | * @data: value read |
| 2379 | * |
| 2380 | * Performs byte read operation to SFP module's EEPROM over I2C interface at |
| 2381 | * a specified device address. |
| 2382 | **/ |
| 2383 | static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset, |
| 2384 | u8 dev_addr, u8 *data) |
| 2385 | { |
| 2386 | u32 esdp; |
| 2387 | s32 status; |
| 2388 | s32 timeout = 200; |
| 2389 | |
| 2390 | if (hw->phy.qsfp_shared_i2c_bus == true) { |
| 2391 | /* Acquire I2C bus ownership. */ |
| 2392 | esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 2393 | esdp |= IXGBE_ESDP_SDP0; |
| 2394 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp); |
| 2395 | IXGBE_WRITE_FLUSH(hw); |
| 2396 | |
| 2397 | while (timeout) { |
| 2398 | esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 2399 | if (esdp & IXGBE_ESDP_SDP1) |
| 2400 | break; |
| 2401 | |
| 2402 | usleep_range(5000, 10000); |
| 2403 | timeout--; |
| 2404 | } |
| 2405 | |
| 2406 | if (!timeout) { |
| 2407 | hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n"); |
| 2408 | status = IXGBE_ERR_I2C; |
| 2409 | goto release_i2c_access; |
| 2410 | } |
| 2411 | } |
| 2412 | |
| 2413 | status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data); |
| 2414 | |
| 2415 | release_i2c_access: |
| 2416 | if (hw->phy.qsfp_shared_i2c_bus == true) { |
| 2417 | /* Release I2C bus ownership. */ |
| 2418 | esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 2419 | esdp &= ~IXGBE_ESDP_SDP0; |
| 2420 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp); |
| 2421 | IXGBE_WRITE_FLUSH(hw); |
| 2422 | } |
| 2423 | |
| 2424 | return status; |
| 2425 | } |
| 2426 | |
| 2427 | /** |
| 2428 | * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C |
| 2429 | * @hw: pointer to hardware structure |
| 2430 | * @byte_offset: byte offset to write |
| 2431 | * @data: value to write |
| 2432 | * |
| 2433 | * Performs byte write operation to SFP module's EEPROM over I2C interface at |
| 2434 | * a specified device address. |
| 2435 | **/ |
| 2436 | static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset, |
| 2437 | u8 dev_addr, u8 data) |
| 2438 | { |
| 2439 | u32 esdp; |
| 2440 | s32 status; |
| 2441 | s32 timeout = 200; |
| 2442 | |
| 2443 | if (hw->phy.qsfp_shared_i2c_bus == true) { |
| 2444 | /* Acquire I2C bus ownership. */ |
| 2445 | esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 2446 | esdp |= IXGBE_ESDP_SDP0; |
| 2447 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp); |
| 2448 | IXGBE_WRITE_FLUSH(hw); |
| 2449 | |
| 2450 | while (timeout) { |
| 2451 | esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 2452 | if (esdp & IXGBE_ESDP_SDP1) |
| 2453 | break; |
| 2454 | |
| 2455 | usleep_range(5000, 10000); |
| 2456 | timeout--; |
| 2457 | } |
| 2458 | |
| 2459 | if (!timeout) { |
| 2460 | hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n"); |
| 2461 | status = IXGBE_ERR_I2C; |
| 2462 | goto release_i2c_access; |
| 2463 | } |
| 2464 | } |
| 2465 | |
| 2466 | status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data); |
| 2467 | |
| 2468 | release_i2c_access: |
| 2469 | if (hw->phy.qsfp_shared_i2c_bus == true) { |
| 2470 | /* Release I2C bus ownership. */ |
| 2471 | esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); |
| 2472 | esdp &= ~IXGBE_ESDP_SDP0; |
| 2473 | IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp); |
| 2474 | IXGBE_WRITE_FLUSH(hw); |
| 2475 | } |
| 2476 | |
| 2477 | return status; |
| 2478 | } |
| 2479 | |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2480 | static struct ixgbe_mac_operations mac_ops_82599 = { |
| 2481 | .init_hw = &ixgbe_init_hw_generic, |
| 2482 | .reset_hw = &ixgbe_reset_hw_82599, |
| 2483 | .start_hw = &ixgbe_start_hw_82599, |
| 2484 | .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic, |
| 2485 | .get_media_type = &ixgbe_get_media_type_82599, |
| 2486 | .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599, |
| 2487 | .enable_rx_dma = &ixgbe_enable_rx_dma_82599, |
Atita Shirwaikar | d2f5e7f | 2012-02-18 02:58:58 +0000 | [diff] [blame] | 2488 | .disable_rx_buff = &ixgbe_disable_rx_buff_generic, |
| 2489 | .enable_rx_buff = &ixgbe_enable_rx_buff_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2490 | .get_mac_addr = &ixgbe_get_mac_addr_generic, |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 2491 | .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic, |
Emil Tantilov | b776d10 | 2011-03-31 09:36:18 +0000 | [diff] [blame] | 2492 | .get_device_caps = &ixgbe_get_device_caps_generic, |
Don Skidmore | a391f1d | 2010-11-16 19:27:15 -0800 | [diff] [blame] | 2493 | .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2494 | .stop_adapter = &ixgbe_stop_adapter_generic, |
| 2495 | .get_bus_info = &ixgbe_get_bus_info_generic, |
| 2496 | .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie, |
| 2497 | .read_analog_reg8 = &ixgbe_read_analog_reg8_82599, |
| 2498 | .write_analog_reg8 = &ixgbe_write_analog_reg8_82599, |
Jacob Keller | f4f1040 | 2013-06-25 07:59:23 +0000 | [diff] [blame^] | 2499 | .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2500 | .setup_link = &ixgbe_setup_mac_link_82599, |
John Fastabend | 80605c65 | 2011-05-02 12:34:10 +0000 | [diff] [blame] | 2501 | .set_rxpba = &ixgbe_set_rxpba_generic, |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 2502 | .check_link = &ixgbe_check_mac_link_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2503 | .get_link_capabilities = &ixgbe_get_link_capabilities_82599, |
| 2504 | .led_on = &ixgbe_led_on_generic, |
| 2505 | .led_off = &ixgbe_led_off_generic, |
PJ Waskiewicz | 87c1201 | 2009-04-08 13:20:31 +0000 | [diff] [blame] | 2506 | .blink_led_start = &ixgbe_blink_led_start_generic, |
| 2507 | .blink_led_stop = &ixgbe_blink_led_stop_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2508 | .set_rar = &ixgbe_set_rar_generic, |
| 2509 | .clear_rar = &ixgbe_clear_rar_generic, |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 2510 | .set_vmdq = &ixgbe_set_vmdq_generic, |
Alexander Duyck | 7fa7c9d | 2012-05-05 05:32:52 +0000 | [diff] [blame] | 2511 | .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic, |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 2512 | .clear_vmdq = &ixgbe_clear_vmdq_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2513 | .init_rx_addrs = &ixgbe_init_rx_addrs_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2514 | .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic, |
| 2515 | .enable_mc = &ixgbe_enable_mc_generic, |
| 2516 | .disable_mc = &ixgbe_disable_mc_generic, |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 2517 | .clear_vfta = &ixgbe_clear_vfta_generic, |
| 2518 | .set_vfta = &ixgbe_set_vfta_generic, |
| 2519 | .fc_enable = &ixgbe_fc_enable_generic, |
Emil Tantilov | 9612de9 | 2011-05-07 07:40:20 +0000 | [diff] [blame] | 2520 | .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic, |
Mallikarjuna R Chilakala | 21ce849 | 2010-05-13 17:33:41 +0000 | [diff] [blame] | 2521 | .init_uta_tables = &ixgbe_init_uta_tables_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2522 | .setup_sfp = &ixgbe_setup_sfp_modules_82599, |
Greg Rose | a985b6c3 | 2010-11-18 03:02:52 +0000 | [diff] [blame] | 2523 | .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing, |
| 2524 | .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing, |
Don Skidmore | 5e65510 | 2011-02-25 01:58:04 +0000 | [diff] [blame] | 2525 | .acquire_swfw_sync = &ixgbe_acquire_swfw_sync, |
| 2526 | .release_swfw_sync = &ixgbe_release_swfw_sync, |
Don Skidmore | 3ca8bc6 | 2012-04-12 00:33:31 +0000 | [diff] [blame] | 2527 | .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic, |
| 2528 | .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic, |
Don Skidmore | 0b2679d | 2013-02-21 03:00:04 +0000 | [diff] [blame] | 2529 | .mng_fw_enabled = &ixgbe_mng_enabled, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2530 | }; |
| 2531 | |
| 2532 | static struct ixgbe_eeprom_operations eeprom_ops_82599 = { |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 2533 | .init_params = &ixgbe_init_eeprom_params_generic, |
Emil Tantilov | 0665b09 | 2011-04-01 08:17:19 +0000 | [diff] [blame] | 2534 | .read = &ixgbe_read_eeprom_82599, |
Emil Tantilov | 68c7005 | 2011-04-20 08:49:06 +0000 | [diff] [blame] | 2535 | .read_buffer = &ixgbe_read_eeprom_buffer_82599, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 2536 | .write = &ixgbe_write_eeprom_generic, |
Emil Tantilov | 68c7005 | 2011-04-20 08:49:06 +0000 | [diff] [blame] | 2537 | .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 2538 | .calc_checksum = &ixgbe_calc_eeprom_checksum_generic, |
| 2539 | .validate_checksum = &ixgbe_validate_eeprom_checksum_generic, |
| 2540 | .update_checksum = &ixgbe_update_eeprom_checksum_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2541 | }; |
| 2542 | |
| 2543 | static struct ixgbe_phy_operations phy_ops_82599 = { |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 2544 | .identify = &ixgbe_identify_phy_82599, |
Don Skidmore | 8f58332 | 2013-07-27 06:25:38 +0000 | [diff] [blame] | 2545 | .identify_sfp = &ixgbe_identify_module_generic, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 2546 | .init = &ixgbe_init_phy_ops_82599, |
| 2547 | .reset = &ixgbe_reset_phy_generic, |
| 2548 | .read_reg = &ixgbe_read_phy_reg_generic, |
| 2549 | .write_reg = &ixgbe_write_phy_reg_generic, |
| 2550 | .setup_link = &ixgbe_setup_phy_link_generic, |
| 2551 | .setup_link_speed = &ixgbe_setup_phy_link_speed_generic, |
| 2552 | .read_i2c_byte = &ixgbe_read_i2c_byte_generic, |
| 2553 | .write_i2c_byte = &ixgbe_write_i2c_byte_generic, |
Emil Tantilov | 07ce870 | 2012-12-19 07:14:17 +0000 | [diff] [blame] | 2554 | .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic, |
Emil Tantilov | 037c6d0 | 2011-02-25 07:49:39 +0000 | [diff] [blame] | 2555 | .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic, |
| 2556 | .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic, |
| 2557 | .check_overtemp = &ixgbe_tn_check_overtemp, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2558 | }; |
| 2559 | |
| 2560 | struct ixgbe_info ixgbe_82599_info = { |
| 2561 | .mac = ixgbe_mac_82599EB, |
| 2562 | .get_invariants = &ixgbe_get_invariants_82599, |
| 2563 | .mac_ops = &mac_ops_82599, |
| 2564 | .eeprom_ops = &eeprom_ops_82599, |
| 2565 | .phy_ops = &phy_ops_82599, |
Don Skidmore | a391f1d | 2010-11-16 19:27:15 -0800 | [diff] [blame] | 2566 | .mbx_ops = &mbx_ops_generic, |
PJ Waskiewicz | 11afc1b | 2009-02-27 15:44:30 +0000 | [diff] [blame] | 2567 | }; |