blob: b48c80ec4e5b1d4e2bbe43ea5ca93a90183585c4 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/io.h>
36#include <linux/delay.h>
37#include <linux/dma-mapping.h>
38#include <linux/errno.h>
39#include <linux/kernel.h>
40#include <linux/mutex.h>
41#include <linux/pci.h>
42#include <linux/slab.h>
43#include <linux/string.h>
Yuval Mintza91eb522016-06-03 14:35:32 +030044#include <linux/vmalloc.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020045#include <linux/etherdevice.h>
46#include <linux/qed/qed_chain.h>
47#include <linux/qed/qed_if.h>
48#include "qed.h"
49#include "qed_cxt.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040050#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_dev_api.h"
Arun Easi1e128c82017-02-15 06:28:22 -080052#include "qed_fcoe.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_hsi.h"
54#include "qed_hw.h"
55#include "qed_init_ops.h"
56#include "qed_int.h"
Yuval Mintzfc831822016-12-01 00:21:06 -080057#include "qed_iscsi.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030058#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
Yuval Mintz1d6cff42016-12-01 00:21:07 -080060#include "qed_ooo.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020061#include "qed_reg_addr.h"
62#include "qed_sp.h"
Yuval Mintz32a47e72016-05-11 16:36:12 +030063#include "qed_sriov.h"
Yuval Mintz0b55e272016-05-11 16:36:15 +030064#include "qed_vf.h"
Ram Amrani51ff1722016-10-01 21:59:57 +030065#include "qed_roce.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020066
Wei Yongjun0caf5b22016-08-02 13:49:00 +000067static DEFINE_SPINLOCK(qm_lock);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040068
Ram Amrani51ff1722016-10-01 21:59:57 +030069#define QED_MIN_DPIS (4)
70#define QED_MIN_PWM_REGION (QED_WID_SIZE * QED_MIN_DPIS)
71
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020072/* API common to all protocols */
Ram Amranic2035ee2016-03-02 20:26:00 +020073enum BAR_ID {
74 BAR_ID_0, /* used for GRC */
75 BAR_ID_1 /* Used for doorbells */
76};
77
Yuval Mintz1a635e42016-08-15 10:42:43 +030078static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn, enum BAR_ID bar_id)
Ram Amranic2035ee2016-03-02 20:26:00 +020079{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030080 u32 bar_reg = (bar_id == BAR_ID_0 ?
81 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
82 u32 val;
Ram Amranic2035ee2016-03-02 20:26:00 +020083
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030084 if (IS_VF(p_hwfn->cdev))
85 return 1 << 17;
86
87 val = qed_rd(p_hwfn, p_hwfn->p_main_ptt, bar_reg);
Ram Amranic2035ee2016-03-02 20:26:00 +020088 if (val)
89 return 1 << (val + 15);
90
91 /* Old MFW initialized above registered only conditionally */
92 if (p_hwfn->cdev->num_hwfns > 1) {
93 DP_INFO(p_hwfn,
94 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
95 return BAR_ID_0 ? 256 * 1024 : 512 * 1024;
96 } else {
97 DP_INFO(p_hwfn,
98 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
99 return 512 * 1024;
100 }
101}
102
Yuval Mintz1a635e42016-08-15 10:42:43 +0300103void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200104{
105 u32 i;
106
107 cdev->dp_level = dp_level;
108 cdev->dp_module = dp_module;
109 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
110 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
111
112 p_hwfn->dp_level = dp_level;
113 p_hwfn->dp_module = dp_module;
114 }
115}
116
117void qed_init_struct(struct qed_dev *cdev)
118{
119 u8 i;
120
121 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
122 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
123
124 p_hwfn->cdev = cdev;
125 p_hwfn->my_id = i;
126 p_hwfn->b_active = false;
127
128 mutex_init(&p_hwfn->dmae_info.mutex);
129 }
130
131 /* hwfn 0 is always active */
132 cdev->hwfns[0].b_active = true;
133
134 /* set the default cache alignment to 128 */
135 cdev->cache_shift = 7;
136}
137
138static void qed_qm_info_free(struct qed_hwfn *p_hwfn)
139{
140 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
141
142 kfree(qm_info->qm_pq_params);
143 qm_info->qm_pq_params = NULL;
144 kfree(qm_info->qm_vport_params);
145 qm_info->qm_vport_params = NULL;
146 kfree(qm_info->qm_port_params);
147 qm_info->qm_port_params = NULL;
Manish Choprabcd197c2016-04-26 10:56:08 -0400148 kfree(qm_info->wfq_data);
149 qm_info->wfq_data = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200150}
151
152void qed_resc_free(struct qed_dev *cdev)
153{
154 int i;
155
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300156 if (IS_VF(cdev))
157 return;
158
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200159 kfree(cdev->fw_data);
160 cdev->fw_data = NULL;
161
162 kfree(cdev->reset_stats);
163
164 for_each_hwfn(cdev, i) {
165 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
166
167 qed_cxt_mngr_free(p_hwfn);
168 qed_qm_info_free(p_hwfn);
169 qed_spq_free(p_hwfn);
170 qed_eq_free(p_hwfn, p_hwfn->p_eq);
171 qed_consq_free(p_hwfn, p_hwfn->p_consq);
172 qed_int_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300173#ifdef CONFIG_QED_LL2
174 qed_ll2_free(p_hwfn, p_hwfn->p_ll2_info);
175#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800176 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
177 qed_fcoe_free(p_hwfn, p_hwfn->p_fcoe_info);
178
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800179 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Yuval Mintzfc831822016-12-01 00:21:06 -0800180 qed_iscsi_free(p_hwfn, p_hwfn->p_iscsi_info);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800181 qed_ooo_free(p_hwfn, p_hwfn->p_ooo_info);
182 }
Yuval Mintz32a47e72016-05-11 16:36:12 +0300183 qed_iov_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184 qed_dmae_info_free(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400185 qed_dcbx_info_free(p_hwfn, p_hwfn->p_dcbx_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200186 }
187}
188
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300189/******************** QM initialization *******************/
190#define ACTIVE_TCS_BMAP 0x9f
191#define ACTIVE_TCS_BMAP_4PORT_K2 0xf
192
193/* determines the physical queue flags for a given PF. */
194static u32 qed_get_pq_flags(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200195{
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300196 u32 flags;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200197
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300198 /* common flags */
199 flags = PQ_FLAGS_LB;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200200
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300201 /* feature flags */
202 if (IS_QED_SRIOV(p_hwfn->cdev))
203 flags |= PQ_FLAGS_VFS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200204
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300205 /* protocol flags */
206 switch (p_hwfn->hw_info.personality) {
207 case QED_PCI_ETH:
208 flags |= PQ_FLAGS_MCOS;
209 break;
210 case QED_PCI_FCOE:
211 flags |= PQ_FLAGS_OFLD;
212 break;
213 case QED_PCI_ISCSI:
214 flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD;
215 break;
216 case QED_PCI_ETH_ROCE:
217 flags |= PQ_FLAGS_MCOS | PQ_FLAGS_OFLD | PQ_FLAGS_LLT;
218 break;
219 default:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200220 DP_ERR(p_hwfn,
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300221 "unknown personality %d\n", p_hwfn->hw_info.personality);
222 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200223 }
224
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300225 return flags;
226}
227
228/* Getters for resource amounts necessary for qm initialization */
229u8 qed_init_qm_get_num_tcs(struct qed_hwfn *p_hwfn)
230{
231 return p_hwfn->hw_info.num_hw_tc;
232}
233
234u16 qed_init_qm_get_num_vfs(struct qed_hwfn *p_hwfn)
235{
236 return IS_QED_SRIOV(p_hwfn->cdev) ?
237 p_hwfn->cdev->p_iov_info->total_vfs : 0;
238}
239
240#define NUM_DEFAULT_RLS 1
241
242u16 qed_init_qm_get_num_pf_rls(struct qed_hwfn *p_hwfn)
243{
244 u16 num_pf_rls, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
245
246 /* num RLs can't exceed resource amount of rls or vports */
247 num_pf_rls = (u16) min_t(u32, RESC_NUM(p_hwfn, QED_RL),
248 RESC_NUM(p_hwfn, QED_VPORT));
249
250 /* Make sure after we reserve there's something left */
251 if (num_pf_rls < num_vfs + NUM_DEFAULT_RLS)
252 return 0;
253
254 /* subtract rls necessary for VFs and one default one for the PF */
255 num_pf_rls -= num_vfs + NUM_DEFAULT_RLS;
256
257 return num_pf_rls;
258}
259
260u16 qed_init_qm_get_num_vports(struct qed_hwfn *p_hwfn)
261{
262 u32 pq_flags = qed_get_pq_flags(p_hwfn);
263
264 /* all pqs share the same vport, except for vfs and pf_rl pqs */
265 return (!!(PQ_FLAGS_RLS & pq_flags)) *
266 qed_init_qm_get_num_pf_rls(p_hwfn) +
267 (!!(PQ_FLAGS_VFS & pq_flags)) *
268 qed_init_qm_get_num_vfs(p_hwfn) + 1;
269}
270
271/* calc amount of PQs according to the requested flags */
272u16 qed_init_qm_get_num_pqs(struct qed_hwfn *p_hwfn)
273{
274 u32 pq_flags = qed_get_pq_flags(p_hwfn);
275
276 return (!!(PQ_FLAGS_RLS & pq_flags)) *
277 qed_init_qm_get_num_pf_rls(p_hwfn) +
278 (!!(PQ_FLAGS_MCOS & pq_flags)) *
279 qed_init_qm_get_num_tcs(p_hwfn) +
280 (!!(PQ_FLAGS_LB & pq_flags)) + (!!(PQ_FLAGS_OOO & pq_flags)) +
281 (!!(PQ_FLAGS_ACK & pq_flags)) + (!!(PQ_FLAGS_OFLD & pq_flags)) +
282 (!!(PQ_FLAGS_LLT & pq_flags)) +
283 (!!(PQ_FLAGS_VFS & pq_flags)) * qed_init_qm_get_num_vfs(p_hwfn);
284}
285
286/* initialize the top level QM params */
287static void qed_init_qm_params(struct qed_hwfn *p_hwfn)
288{
289 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
290 bool four_port;
291
292 /* pq and vport bases for this PF */
293 qm_info->start_pq = (u16) RESC_START(p_hwfn, QED_PQ);
294 qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT);
295
296 /* rate limiting and weighted fair queueing are always enabled */
297 qm_info->vport_rl_en = 1;
298 qm_info->vport_wfq_en = 1;
299
300 /* TC config is different for AH 4 port */
301 four_port = p_hwfn->cdev->num_ports_in_engines == MAX_NUM_PORTS_K2;
302
303 /* in AH 4 port we have fewer TCs per port */
304 qm_info->max_phys_tcs_per_port = four_port ? NUM_PHYS_TCS_4PORT_K2 :
305 NUM_OF_PHYS_TCS;
306
307 /* unless MFW indicated otherwise, ooo_tc == 3 for
308 * AH 4-port and 4 otherwise.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200309 */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300310 if (!qm_info->ooo_tc)
311 qm_info->ooo_tc = four_port ? DCBX_TCP_OOO_K2_4PORT_TC :
312 DCBX_TCP_OOO_TC;
313}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200314
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300315/* initialize qm vport params */
316static void qed_init_qm_vport_params(struct qed_hwfn *p_hwfn)
317{
318 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
319 u8 i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200320
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300321 /* all vports participate in weighted fair queueing */
322 for (i = 0; i < qed_init_qm_get_num_vports(p_hwfn); i++)
323 qm_info->qm_vport_params[i].vport_wfq = 1;
324}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200325
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300326/* initialize qm port params */
327static void qed_init_qm_port_params(struct qed_hwfn *p_hwfn)
328{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200329 /* Initialize qm port parameters */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300330 u8 i, active_phys_tcs, num_ports = p_hwfn->cdev->num_ports_in_engines;
331
332 /* indicate how ooo and high pri traffic is dealt with */
333 active_phys_tcs = num_ports == MAX_NUM_PORTS_K2 ?
334 ACTIVE_TCS_BMAP_4PORT_K2 :
335 ACTIVE_TCS_BMAP;
336
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200337 for (i = 0; i < num_ports; i++) {
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300338 struct init_qm_port_params *p_qm_port =
339 &p_hwfn->qm_info.qm_port_params[i];
340
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200341 p_qm_port->active = 1;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300342 p_qm_port->active_phys_tcs = active_phys_tcs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200343 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
344 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
345 }
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300346}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200347
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300348/* Reset the params which must be reset for qm init. QM init may be called as
349 * a result of flows other than driver load (e.g. dcbx renegotiation). Other
350 * params may be affected by the init but would simply recalculate to the same
351 * values. The allocations made for QM init, ports, vports, pqs and vfqs are not
352 * affected as these amounts stay the same.
353 */
354static void qed_init_qm_reset_params(struct qed_hwfn *p_hwfn)
355{
356 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200357
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300358 qm_info->num_pqs = 0;
359 qm_info->num_vports = 0;
360 qm_info->num_pf_rls = 0;
361 qm_info->num_vf_pqs = 0;
362 qm_info->first_vf_pq = 0;
363 qm_info->first_mcos_pq = 0;
364 qm_info->first_rl_pq = 0;
365}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200366
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300367static void qed_init_qm_advance_vport(struct qed_hwfn *p_hwfn)
368{
369 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
370
371 qm_info->num_vports++;
372
373 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
374 DP_ERR(p_hwfn,
375 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
376 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
377}
378
379/* initialize a single pq and manage qm_info resources accounting.
380 * The pq_init_flags param determines whether the PQ is rate limited
381 * (for VF or PF) and whether a new vport is allocated to the pq or not
382 * (i.e. vport will be shared).
383 */
384
385/* flags for pq init */
386#define PQ_INIT_SHARE_VPORT (1 << 0)
387#define PQ_INIT_PF_RL (1 << 1)
388#define PQ_INIT_VF_RL (1 << 2)
389
390/* defines for pq init */
391#define PQ_INIT_DEFAULT_WRR_GROUP 1
392#define PQ_INIT_DEFAULT_TC 0
393#define PQ_INIT_OFLD_TC (p_hwfn->hw_info.offload_tc)
394
395static void qed_init_qm_pq(struct qed_hwfn *p_hwfn,
396 struct qed_qm_info *qm_info,
397 u8 tc, u32 pq_init_flags)
398{
399 u16 pq_idx = qm_info->num_pqs, max_pq = qed_init_qm_get_num_pqs(p_hwfn);
400
401 if (pq_idx > max_pq)
402 DP_ERR(p_hwfn,
403 "pq overflow! pq %d, max pq %d\n", pq_idx, max_pq);
404
405 /* init pq params */
406 qm_info->qm_pq_params[pq_idx].vport_id = qm_info->start_vport +
407 qm_info->num_vports;
408 qm_info->qm_pq_params[pq_idx].tc_id = tc;
409 qm_info->qm_pq_params[pq_idx].wrr_group = PQ_INIT_DEFAULT_WRR_GROUP;
410 qm_info->qm_pq_params[pq_idx].rl_valid =
411 (pq_init_flags & PQ_INIT_PF_RL || pq_init_flags & PQ_INIT_VF_RL);
412
413 /* qm params accounting */
414 qm_info->num_pqs++;
415 if (!(pq_init_flags & PQ_INIT_SHARE_VPORT))
416 qm_info->num_vports++;
417
418 if (pq_init_flags & PQ_INIT_PF_RL)
419 qm_info->num_pf_rls++;
420
421 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
422 DP_ERR(p_hwfn,
423 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
424 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
425
426 if (qm_info->num_pf_rls > qed_init_qm_get_num_pf_rls(p_hwfn))
427 DP_ERR(p_hwfn,
428 "rl overflow! qm_info->num_pf_rls %d, qm_init_get_num_pf_rls() %d\n",
429 qm_info->num_pf_rls, qed_init_qm_get_num_pf_rls(p_hwfn));
430}
431
432/* get pq index according to PQ_FLAGS */
433static u16 *qed_init_qm_get_idx_from_flags(struct qed_hwfn *p_hwfn,
434 u32 pq_flags)
435{
436 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
437
438 /* Can't have multiple flags set here */
439 if (bitmap_weight((unsigned long *)&pq_flags, sizeof(pq_flags)) > 1)
440 goto err;
441
442 switch (pq_flags) {
443 case PQ_FLAGS_RLS:
444 return &qm_info->first_rl_pq;
445 case PQ_FLAGS_MCOS:
446 return &qm_info->first_mcos_pq;
447 case PQ_FLAGS_LB:
448 return &qm_info->pure_lb_pq;
449 case PQ_FLAGS_OOO:
450 return &qm_info->ooo_pq;
451 case PQ_FLAGS_ACK:
452 return &qm_info->pure_ack_pq;
453 case PQ_FLAGS_OFLD:
454 return &qm_info->offload_pq;
455 case PQ_FLAGS_LLT:
456 return &qm_info->low_latency_pq;
457 case PQ_FLAGS_VFS:
458 return &qm_info->first_vf_pq;
459 default:
460 goto err;
461 }
462
463err:
464 DP_ERR(p_hwfn, "BAD pq flags %d\n", pq_flags);
465 return NULL;
466}
467
468/* save pq index in qm info */
469static void qed_init_qm_set_idx(struct qed_hwfn *p_hwfn,
470 u32 pq_flags, u16 pq_val)
471{
472 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
473
474 *base_pq_idx = p_hwfn->qm_info.start_pq + pq_val;
475}
476
477/* get tx pq index, with the PQ TX base already set (ready for context init) */
478u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags)
479{
480 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
481
482 return *base_pq_idx + CM_TX_PQ_BASE;
483}
484
485u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc)
486{
487 u8 max_tc = qed_init_qm_get_num_tcs(p_hwfn);
488
489 if (tc > max_tc)
490 DP_ERR(p_hwfn, "tc %d must be smaller than %d\n", tc, max_tc);
491
492 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_MCOS) + tc;
493}
494
495u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf)
496{
497 u16 max_vf = qed_init_qm_get_num_vfs(p_hwfn);
498
499 if (vf > max_vf)
500 DP_ERR(p_hwfn, "vf %d must be smaller than %d\n", vf, max_vf);
501
502 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_VFS) + vf;
503}
504
505u16 qed_get_cm_pq_idx_rl(struct qed_hwfn *p_hwfn, u8 rl)
506{
507 u16 max_rl = qed_init_qm_get_num_pf_rls(p_hwfn);
508
509 if (rl > max_rl)
510 DP_ERR(p_hwfn, "rl %d must be smaller than %d\n", rl, max_rl);
511
512 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_RLS) + rl;
513}
514
515/* Functions for creating specific types of pqs */
516static void qed_init_qm_lb_pq(struct qed_hwfn *p_hwfn)
517{
518 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
519
520 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LB))
521 return;
522
523 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LB, qm_info->num_pqs);
524 qed_init_qm_pq(p_hwfn, qm_info, PURE_LB_TC, PQ_INIT_SHARE_VPORT);
525}
526
527static void qed_init_qm_ooo_pq(struct qed_hwfn *p_hwfn)
528{
529 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
530
531 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OOO))
532 return;
533
534 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OOO, qm_info->num_pqs);
535 qed_init_qm_pq(p_hwfn, qm_info, qm_info->ooo_tc, PQ_INIT_SHARE_VPORT);
536}
537
538static void qed_init_qm_pure_ack_pq(struct qed_hwfn *p_hwfn)
539{
540 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
541
542 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_ACK))
543 return;
544
545 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_ACK, qm_info->num_pqs);
546 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
547}
548
549static void qed_init_qm_offload_pq(struct qed_hwfn *p_hwfn)
550{
551 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
552
553 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OFLD))
554 return;
555
556 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OFLD, qm_info->num_pqs);
557 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
558}
559
560static void qed_init_qm_low_latency_pq(struct qed_hwfn *p_hwfn)
561{
562 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
563
564 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LLT))
565 return;
566
567 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LLT, qm_info->num_pqs);
568 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
569}
570
571static void qed_init_qm_mcos_pqs(struct qed_hwfn *p_hwfn)
572{
573 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
574 u8 tc_idx;
575
576 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_MCOS))
577 return;
578
579 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_MCOS, qm_info->num_pqs);
580 for (tc_idx = 0; tc_idx < qed_init_qm_get_num_tcs(p_hwfn); tc_idx++)
581 qed_init_qm_pq(p_hwfn, qm_info, tc_idx, PQ_INIT_SHARE_VPORT);
582}
583
584static void qed_init_qm_vf_pqs(struct qed_hwfn *p_hwfn)
585{
586 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
587 u16 vf_idx, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
588
589 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_VFS))
590 return;
591
592 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_VFS, qm_info->num_pqs);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300593 qm_info->num_vf_pqs = num_vfs;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300594 for (vf_idx = 0; vf_idx < num_vfs; vf_idx++)
595 qed_init_qm_pq(p_hwfn,
596 qm_info, PQ_INIT_DEFAULT_TC, PQ_INIT_VF_RL);
597}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200598
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300599static void qed_init_qm_rl_pqs(struct qed_hwfn *p_hwfn)
600{
601 u16 pf_rls_idx, num_pf_rls = qed_init_qm_get_num_pf_rls(p_hwfn);
602 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400603
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300604 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_RLS))
605 return;
606
607 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_RLS, qm_info->num_pqs);
608 for (pf_rls_idx = 0; pf_rls_idx < num_pf_rls; pf_rls_idx++)
609 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_PF_RL);
610}
611
612static void qed_init_qm_pq_params(struct qed_hwfn *p_hwfn)
613{
614 /* rate limited pqs, must come first (FW assumption) */
615 qed_init_qm_rl_pqs(p_hwfn);
616
617 /* pqs for multi cos */
618 qed_init_qm_mcos_pqs(p_hwfn);
619
620 /* pure loopback pq */
621 qed_init_qm_lb_pq(p_hwfn);
622
623 /* out of order pq */
624 qed_init_qm_ooo_pq(p_hwfn);
625
626 /* pure ack pq */
627 qed_init_qm_pure_ack_pq(p_hwfn);
628
629 /* pq for offloaded protocol */
630 qed_init_qm_offload_pq(p_hwfn);
631
632 /* low latency pq */
633 qed_init_qm_low_latency_pq(p_hwfn);
634
635 /* done sharing vports */
636 qed_init_qm_advance_vport(p_hwfn);
637
638 /* pqs for vfs */
639 qed_init_qm_vf_pqs(p_hwfn);
640}
641
642/* compare values of getters against resources amounts */
643static int qed_init_qm_sanity(struct qed_hwfn *p_hwfn)
644{
645 if (qed_init_qm_get_num_vports(p_hwfn) > RESC_NUM(p_hwfn, QED_VPORT)) {
646 DP_ERR(p_hwfn, "requested amount of vports exceeds resource\n");
647 return -EINVAL;
648 }
649
650 if (qed_init_qm_get_num_pqs(p_hwfn) > RESC_NUM(p_hwfn, QED_PQ)) {
651 DP_ERR(p_hwfn, "requested amount of pqs exceeds resource\n");
652 return -EINVAL;
653 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200654
655 return 0;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300656}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200657
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300658static void qed_dp_init_qm_params(struct qed_hwfn *p_hwfn)
659{
660 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
661 struct init_qm_vport_params *vport;
662 struct init_qm_port_params *port;
663 struct init_qm_pq_params *pq;
664 int i, tc;
665
666 /* top level params */
667 DP_VERBOSE(p_hwfn,
668 NETIF_MSG_HW,
669 "qm init top level params: start_pq %d, start_vport %d, pure_lb_pq %d, offload_pq %d, pure_ack_pq %d\n",
670 qm_info->start_pq,
671 qm_info->start_vport,
672 qm_info->pure_lb_pq,
673 qm_info->offload_pq, qm_info->pure_ack_pq);
674 DP_VERBOSE(p_hwfn,
675 NETIF_MSG_HW,
676 "ooo_pq %d, first_vf_pq %d, num_pqs %d, num_vf_pqs %d, num_vports %d, max_phys_tcs_per_port %d\n",
677 qm_info->ooo_pq,
678 qm_info->first_vf_pq,
679 qm_info->num_pqs,
680 qm_info->num_vf_pqs,
681 qm_info->num_vports, qm_info->max_phys_tcs_per_port);
682 DP_VERBOSE(p_hwfn,
683 NETIF_MSG_HW,
684 "pf_rl_en %d, pf_wfq_en %d, vport_rl_en %d, vport_wfq_en %d, pf_wfq %d, pf_rl %d, num_pf_rls %d, pq_flags %x\n",
685 qm_info->pf_rl_en,
686 qm_info->pf_wfq_en,
687 qm_info->vport_rl_en,
688 qm_info->vport_wfq_en,
689 qm_info->pf_wfq,
690 qm_info->pf_rl,
691 qm_info->num_pf_rls, qed_get_pq_flags(p_hwfn));
692
693 /* port table */
694 for (i = 0; i < p_hwfn->cdev->num_ports_in_engines; i++) {
695 port = &(qm_info->qm_port_params[i]);
696 DP_VERBOSE(p_hwfn,
697 NETIF_MSG_HW,
698 "port idx %d, active %d, active_phys_tcs %d, num_pbf_cmd_lines %d, num_btb_blocks %d, reserved %d\n",
699 i,
700 port->active,
701 port->active_phys_tcs,
702 port->num_pbf_cmd_lines,
703 port->num_btb_blocks, port->reserved);
704 }
705
706 /* vport table */
707 for (i = 0; i < qm_info->num_vports; i++) {
708 vport = &(qm_info->qm_vport_params[i]);
709 DP_VERBOSE(p_hwfn,
710 NETIF_MSG_HW,
711 "vport idx %d, vport_rl %d, wfq %d, first_tx_pq_id [ ",
712 qm_info->start_vport + i,
713 vport->vport_rl, vport->vport_wfq);
714 for (tc = 0; tc < NUM_OF_TCS; tc++)
715 DP_VERBOSE(p_hwfn,
716 NETIF_MSG_HW,
717 "%d ", vport->first_tx_pq_id[tc]);
718 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "]\n");
719 }
720
721 /* pq table */
722 for (i = 0; i < qm_info->num_pqs; i++) {
723 pq = &(qm_info->qm_pq_params[i]);
724 DP_VERBOSE(p_hwfn,
725 NETIF_MSG_HW,
726 "pq idx %d, vport_id %d, tc %d, wrr_grp %d, rl_valid %d\n",
727 qm_info->start_pq + i,
728 pq->vport_id,
729 pq->tc_id, pq->wrr_group, pq->rl_valid);
730 }
731}
732
733static void qed_init_qm_info(struct qed_hwfn *p_hwfn)
734{
735 /* reset params required for init run */
736 qed_init_qm_reset_params(p_hwfn);
737
738 /* init QM top level params */
739 qed_init_qm_params(p_hwfn);
740
741 /* init QM port params */
742 qed_init_qm_port_params(p_hwfn);
743
744 /* init QM vport params */
745 qed_init_qm_vport_params(p_hwfn);
746
747 /* init QM physical queue params */
748 qed_init_qm_pq_params(p_hwfn);
749
750 /* display all that init */
751 qed_dp_init_qm_params(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200752}
753
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400754/* This function reconfigures the QM pf on the fly.
755 * For this purpose we:
756 * 1. reconfigure the QM database
757 * 2. set new values to runtime arrat
758 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
759 * 4. activate init tool in QM_PF stage
760 * 5. send an sdm_qm_cmd through rbc interface to release the QM
761 */
762int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
763{
764 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
765 bool b_rc;
766 int rc;
767
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400768 /* initialize qed's qm data structure */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300769 qed_init_qm_info(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400770
771 /* stop PF's qm queues */
772 spin_lock_bh(&qm_lock);
773 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
774 qm_info->start_pq, qm_info->num_pqs);
775 spin_unlock_bh(&qm_lock);
776 if (!b_rc)
777 return -EINVAL;
778
779 /* clear the QM_PF runtime phase leftovers from previous init */
780 qed_init_clear_rt_data(p_hwfn);
781
782 /* prepare QM portion of runtime array */
783 qed_qm_init_pf(p_hwfn);
784
785 /* activate init tool on runtime array */
786 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
787 p_hwfn->hw_info.hw_mode);
788 if (rc)
789 return rc;
790
791 /* start PF's qm queues */
792 spin_lock_bh(&qm_lock);
793 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
794 qm_info->start_pq, qm_info->num_pqs);
795 spin_unlock_bh(&qm_lock);
796 if (!b_rc)
797 return -EINVAL;
798
799 return 0;
800}
801
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300802static int qed_alloc_qm_data(struct qed_hwfn *p_hwfn)
803{
804 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
805 int rc;
806
807 rc = qed_init_qm_sanity(p_hwfn);
808 if (rc)
809 goto alloc_err;
810
811 qm_info->qm_pq_params = kzalloc(sizeof(*qm_info->qm_pq_params) *
812 qed_init_qm_get_num_pqs(p_hwfn),
813 GFP_KERNEL);
814 if (!qm_info->qm_pq_params)
815 goto alloc_err;
816
817 qm_info->qm_vport_params = kzalloc(sizeof(*qm_info->qm_vport_params) *
818 qed_init_qm_get_num_vports(p_hwfn),
819 GFP_KERNEL);
820 if (!qm_info->qm_vport_params)
821 goto alloc_err;
822
823 qm_info->qm_port_params = kzalloc(sizeof(qm_info->qm_port_params) *
824 p_hwfn->cdev->num_ports_in_engines,
825 GFP_KERNEL);
826 if (!qm_info->qm_port_params)
827 goto alloc_err;
828
829 qm_info->wfq_data = kzalloc(sizeof(*qm_info->wfq_data) *
830 qed_init_qm_get_num_vports(p_hwfn),
831 GFP_KERNEL);
832 if (!qm_info->wfq_data)
833 goto alloc_err;
834
835 return 0;
836
837alloc_err:
838 DP_NOTICE(p_hwfn, "Failed to allocate memory for QM params\n");
839 qed_qm_info_free(p_hwfn);
840 return -ENOMEM;
841}
842
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200843int qed_resc_alloc(struct qed_dev *cdev)
844{
Yuval Mintzfc831822016-12-01 00:21:06 -0800845 struct qed_iscsi_info *p_iscsi_info;
Arun Easi1e128c82017-02-15 06:28:22 -0800846 struct qed_fcoe_info *p_fcoe_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800847 struct qed_ooo_info *p_ooo_info;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300848#ifdef CONFIG_QED_LL2
849 struct qed_ll2_info *p_ll2_info;
850#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200851 struct qed_consq *p_consq;
852 struct qed_eq *p_eq;
853 int i, rc = 0;
854
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300855 if (IS_VF(cdev))
856 return rc;
857
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200858 cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL);
859 if (!cdev->fw_data)
860 return -ENOMEM;
861
862 for_each_hwfn(cdev, i) {
863 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300864 u32 n_eqes, num_cons;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200865
866 /* First allocate the context manager structure */
867 rc = qed_cxt_mngr_alloc(p_hwfn);
868 if (rc)
869 goto alloc_err;
870
871 /* Set the HW cid/tid numbers (in the contest manager)
872 * Must be done prior to any further computations.
873 */
874 rc = qed_cxt_set_pf_params(p_hwfn);
875 if (rc)
876 goto alloc_err;
877
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300878 rc = qed_alloc_qm_data(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200879 if (rc)
880 goto alloc_err;
881
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300882 /* init qm info */
883 qed_init_qm_info(p_hwfn);
884
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200885 /* Compute the ILT client partition */
886 rc = qed_cxt_cfg_ilt_compute(p_hwfn);
887 if (rc)
888 goto alloc_err;
889
890 /* CID map / ILT shadow table / T2
891 * The talbes sizes are determined by the computations above
892 */
893 rc = qed_cxt_tables_alloc(p_hwfn);
894 if (rc)
895 goto alloc_err;
896
897 /* SPQ, must follow ILT because initializes SPQ context */
898 rc = qed_spq_alloc(p_hwfn);
899 if (rc)
900 goto alloc_err;
901
902 /* SP status block allocation */
903 p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn,
904 RESERVED_PTT_DPC);
905
906 rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
907 if (rc)
908 goto alloc_err;
909
Yuval Mintz32a47e72016-05-11 16:36:12 +0300910 rc = qed_iov_alloc(p_hwfn);
911 if (rc)
912 goto alloc_err;
913
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200914 /* EQ */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300915 n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain);
916 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
917 num_cons = qed_cxt_get_proto_cid_count(p_hwfn,
918 PROTOCOLID_ROCE,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300919 NULL) * 2;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300920 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
921 } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
922 num_cons =
923 qed_cxt_get_proto_cid_count(p_hwfn,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300924 PROTOCOLID_ISCSI,
925 NULL);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300926 n_eqes += 2 * num_cons;
927 }
928
929 if (n_eqes > 0xFFFF) {
930 DP_ERR(p_hwfn,
931 "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n",
932 n_eqes, 0xFFFF);
Wei Yongjun1b4985b2016-08-02 00:55:34 +0000933 rc = -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200934 goto alloc_err;
Dan Carpenter9b15acb2015-11-05 11:41:28 +0300935 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300936
937 p_eq = qed_eq_alloc(p_hwfn, (u16) n_eqes);
938 if (!p_eq)
939 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200940 p_hwfn->p_eq = p_eq;
941
942 p_consq = qed_consq_alloc(p_hwfn);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300943 if (!p_consq)
944 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200945 p_hwfn->p_consq = p_consq;
946
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300947#ifdef CONFIG_QED_LL2
948 if (p_hwfn->using_ll2) {
949 p_ll2_info = qed_ll2_alloc(p_hwfn);
950 if (!p_ll2_info)
951 goto alloc_no_mem;
952 p_hwfn->p_ll2_info = p_ll2_info;
953 }
954#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800955
956 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
957 p_fcoe_info = qed_fcoe_alloc(p_hwfn);
958 if (!p_fcoe_info)
959 goto alloc_no_mem;
960 p_hwfn->p_fcoe_info = p_fcoe_info;
961 }
962
Yuval Mintzfc831822016-12-01 00:21:06 -0800963 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
964 p_iscsi_info = qed_iscsi_alloc(p_hwfn);
965 if (!p_iscsi_info)
966 goto alloc_no_mem;
967 p_hwfn->p_iscsi_info = p_iscsi_info;
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800968 p_ooo_info = qed_ooo_alloc(p_hwfn);
969 if (!p_ooo_info)
970 goto alloc_no_mem;
971 p_hwfn->p_ooo_info = p_ooo_info;
Yuval Mintzfc831822016-12-01 00:21:06 -0800972 }
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300973
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200974 /* DMA info initialization */
975 rc = qed_dmae_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700976 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200977 goto alloc_err;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400978
979 /* DCBX initialization */
980 rc = qed_dcbx_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700981 if (rc)
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400982 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200983 }
984
985 cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -0700986 if (!cdev->reset_stats)
Yuval Mintz83aeb932016-08-15 10:42:44 +0300987 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200988
989 return 0;
990
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300991alloc_no_mem:
992 rc = -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200993alloc_err:
994 qed_resc_free(cdev);
995 return rc;
996}
997
998void qed_resc_setup(struct qed_dev *cdev)
999{
1000 int i;
1001
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001002 if (IS_VF(cdev))
1003 return;
1004
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001005 for_each_hwfn(cdev, i) {
1006 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1007
1008 qed_cxt_mngr_setup(p_hwfn);
1009 qed_spq_setup(p_hwfn);
1010 qed_eq_setup(p_hwfn, p_hwfn->p_eq);
1011 qed_consq_setup(p_hwfn, p_hwfn->p_consq);
1012
1013 /* Read shadow of current MFW mailbox */
1014 qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
1015 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
1016 p_hwfn->mcp_info->mfw_mb_cur,
1017 p_hwfn->mcp_info->mfw_mb_length);
1018
1019 qed_int_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz32a47e72016-05-11 16:36:12 +03001020
1021 qed_iov_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001022#ifdef CONFIG_QED_LL2
1023 if (p_hwfn->using_ll2)
1024 qed_ll2_setup(p_hwfn, p_hwfn->p_ll2_info);
1025#endif
Arun Easi1e128c82017-02-15 06:28:22 -08001026 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
1027 qed_fcoe_setup(p_hwfn, p_hwfn->p_fcoe_info);
1028
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001029 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Yuval Mintzfc831822016-12-01 00:21:06 -08001030 qed_iscsi_setup(p_hwfn, p_hwfn->p_iscsi_info);
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001031 qed_ooo_setup(p_hwfn, p_hwfn->p_ooo_info);
1032 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001033 }
1034}
1035
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001036#define FINAL_CLEANUP_POLL_CNT (100)
1037#define FINAL_CLEANUP_POLL_TIME (10)
1038int qed_final_cleanup(struct qed_hwfn *p_hwfn,
Yuval Mintz0b55e272016-05-11 16:36:15 +03001039 struct qed_ptt *p_ptt, u16 id, bool is_vf)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001040{
1041 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
1042 int rc = -EBUSY;
1043
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001044 addr = GTT_BAR0_MAP_REG_USDM_RAM +
1045 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001046
Yuval Mintz0b55e272016-05-11 16:36:15 +03001047 if (is_vf)
1048 id += 0x10;
1049
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001050 command |= X_FINAL_CLEANUP_AGG_INT <<
1051 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
1052 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
1053 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
1054 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001055
1056 /* Make sure notification is not set before initiating final cleanup */
1057 if (REG_RD(p_hwfn, addr)) {
Yuval Mintz1a635e42016-08-15 10:42:43 +03001058 DP_NOTICE(p_hwfn,
1059 "Unexpected; Found final cleanup notification before initiating final cleanup\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001060 REG_WR(p_hwfn, addr, 0);
1061 }
1062
1063 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1064 "Sending final cleanup for PFVF[%d] [Command %08x\n]",
1065 id, command);
1066
1067 qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
1068
1069 /* Poll until completion */
1070 while (!REG_RD(p_hwfn, addr) && count--)
1071 msleep(FINAL_CLEANUP_POLL_TIME);
1072
1073 if (REG_RD(p_hwfn, addr))
1074 rc = 0;
1075 else
1076 DP_NOTICE(p_hwfn,
1077 "Failed to receive FW final cleanup notification\n");
1078
1079 /* Cleanup afterwards */
1080 REG_WR(p_hwfn, addr, 0);
1081
1082 return rc;
1083}
1084
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001085static int qed_calc_hw_mode(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001086{
1087 int hw_mode = 0;
1088
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001089 if (QED_IS_BB_B0(p_hwfn->cdev)) {
1090 hw_mode |= 1 << MODE_BB;
1091 } else if (QED_IS_AH(p_hwfn->cdev)) {
1092 hw_mode |= 1 << MODE_K2;
1093 } else {
1094 DP_NOTICE(p_hwfn, "Unknown chip type %#x\n",
1095 p_hwfn->cdev->type);
1096 return -EINVAL;
1097 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001098
1099 switch (p_hwfn->cdev->num_ports_in_engines) {
1100 case 1:
1101 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
1102 break;
1103 case 2:
1104 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
1105 break;
1106 case 4:
1107 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
1108 break;
1109 default:
1110 DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n",
1111 p_hwfn->cdev->num_ports_in_engines);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001112 return -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001113 }
1114
1115 switch (p_hwfn->cdev->mf_mode) {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001116 case QED_MF_DEFAULT:
1117 case QED_MF_NPAR:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001118 hw_mode |= 1 << MODE_MF_SI;
1119 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001120 case QED_MF_OVLAN:
1121 hw_mode |= 1 << MODE_MF_SD;
1122 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001123 default:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001124 DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
1125 hw_mode |= 1 << MODE_MF_SI;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001126 }
1127
1128 hw_mode |= 1 << MODE_ASIC;
1129
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001130 if (p_hwfn->cdev->num_hwfns > 1)
1131 hw_mode |= 1 << MODE_100G;
1132
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001133 p_hwfn->hw_info.hw_mode = hw_mode;
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001134
1135 DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP),
1136 "Configuring function for hw_mode: 0x%08x\n",
1137 p_hwfn->hw_info.hw_mode);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001138
1139 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001140}
1141
1142/* Init run time data for all PFs on an engine. */
1143static void qed_init_cau_rt_data(struct qed_dev *cdev)
1144{
1145 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
1146 int i, sb_id;
1147
1148 for_each_hwfn(cdev, i) {
1149 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1150 struct qed_igu_info *p_igu_info;
1151 struct qed_igu_block *p_block;
1152 struct cau_sb_entry sb_entry;
1153
1154 p_igu_info = p_hwfn->hw_info.p_igu_info;
1155
1156 for (sb_id = 0; sb_id < QED_MAPPING_MEMORY_SIZE(cdev);
1157 sb_id++) {
1158 p_block = &p_igu_info->igu_map.igu_blocks[sb_id];
1159 if (!p_block->is_pf)
1160 continue;
1161
1162 qed_init_cau_sb_entry(p_hwfn, &sb_entry,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001163 p_block->function_id, 0, 0);
1164 STORE_RT_REG_AGG(p_hwfn, offset + sb_id * 2, sb_entry);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001165 }
1166 }
1167}
1168
1169static int qed_hw_init_common(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001170 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001171{
1172 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
1173 struct qed_qm_common_rt_init_params params;
1174 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001175 u8 vf_id, max_num_vfs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001176 u16 num_pfs, pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001177 u32 concrete_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001178 int rc = 0;
1179
1180 qed_init_cau_rt_data(cdev);
1181
1182 /* Program GTT windows */
1183 qed_gtt_init(p_hwfn);
1184
1185 if (p_hwfn->mcp_info) {
1186 if (p_hwfn->mcp_info->func_info.bandwidth_max)
1187 qm_info->pf_rl_en = 1;
1188 if (p_hwfn->mcp_info->func_info.bandwidth_min)
1189 qm_info->pf_wfq_en = 1;
1190 }
1191
1192 memset(&params, 0, sizeof(params));
1193 params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engines;
1194 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
1195 params.pf_rl_en = qm_info->pf_rl_en;
1196 params.pf_wfq_en = qm_info->pf_wfq_en;
1197 params.vport_rl_en = qm_info->vport_rl_en;
1198 params.vport_wfq_en = qm_info->vport_wfq_en;
1199 params.port_params = qm_info->qm_port_params;
1200
1201 qed_qm_common_rt_init(p_hwfn, &params);
1202
1203 qed_cxt_hw_init_common(p_hwfn);
1204
1205 /* Close gate from NIG to BRB/Storm; By default they are open, but
1206 * we close them to prevent NIG from passing data to reset blocks.
1207 * Should have been done in the ENGINE phase, but init-tool lacks
1208 * proper port-pretend capabilities.
1209 */
1210 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
1211 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
1212 qed_port_pretend(p_hwfn, p_ptt, p_hwfn->port_id ^ 1);
1213 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_BRB_OUT_EN, 0);
1214 qed_wr(p_hwfn, p_ptt, NIG_REG_STORM_OUT_EN, 0);
1215 qed_port_unpretend(p_hwfn, p_ptt);
1216
1217 rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001218 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001219 return rc;
1220
1221 qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
1222 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
1223
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001224 if (QED_IS_BB(p_hwfn->cdev)) {
1225 num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev);
1226 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
1227 qed_fid_pretend(p_hwfn, p_ptt, pf_id);
1228 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1229 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1230 }
1231 /* pretend to original PF */
1232 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1233 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001234
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001235 max_num_vfs = QED_IS_AH(cdev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB;
1236 for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001237 concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id);
1238 qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid);
1239 qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001240 qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
1241 qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
1242 qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001243 }
1244 /* pretend to original PF */
1245 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1246
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001247 return rc;
1248}
1249
Ram Amrani51ff1722016-10-01 21:59:57 +03001250static int
1251qed_hw_init_dpi_size(struct qed_hwfn *p_hwfn,
1252 struct qed_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
1253{
1254 u32 dpi_page_size_1, dpi_page_size_2, dpi_page_size;
1255 u32 dpi_bit_shift, dpi_count;
1256 u32 min_dpis;
1257
1258 /* Calculate DPI size */
1259 dpi_page_size_1 = QED_WID_SIZE * n_cpus;
1260 dpi_page_size_2 = max_t(u32, QED_WID_SIZE, PAGE_SIZE);
1261 dpi_page_size = max_t(u32, dpi_page_size_1, dpi_page_size_2);
1262 dpi_page_size = roundup_pow_of_two(dpi_page_size);
1263 dpi_bit_shift = ilog2(dpi_page_size / 4096);
1264
1265 dpi_count = pwm_region_size / dpi_page_size;
1266
1267 min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
1268 min_dpis = max_t(u32, QED_MIN_DPIS, min_dpis);
1269
1270 p_hwfn->dpi_size = dpi_page_size;
1271 p_hwfn->dpi_count = dpi_count;
1272
1273 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
1274
1275 if (dpi_count < min_dpis)
1276 return -EINVAL;
1277
1278 return 0;
1279}
1280
1281enum QED_ROCE_EDPM_MODE {
1282 QED_ROCE_EDPM_MODE_ENABLE = 0,
1283 QED_ROCE_EDPM_MODE_FORCE_ON = 1,
1284 QED_ROCE_EDPM_MODE_DISABLE = 2,
1285};
1286
1287static int
1288qed_hw_init_pf_doorbell_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1289{
1290 u32 pwm_regsize, norm_regsize;
1291 u32 non_pwm_conn, min_addr_reg1;
1292 u32 db_bar_size, n_cpus;
1293 u32 roce_edpm_mode;
1294 u32 pf_dems_shift;
1295 int rc = 0;
1296 u8 cond;
1297
1298 db_bar_size = qed_hw_bar_size(p_hwfn, BAR_ID_1);
1299 if (p_hwfn->cdev->num_hwfns > 1)
1300 db_bar_size /= 2;
1301
1302 /* Calculate doorbell regions */
1303 non_pwm_conn = qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
1304 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
1305 NULL) +
1306 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
1307 NULL);
1308 norm_regsize = roundup(QED_PF_DEMS_SIZE * non_pwm_conn, 4096);
1309 min_addr_reg1 = norm_regsize / 4096;
1310 pwm_regsize = db_bar_size - norm_regsize;
1311
1312 /* Check that the normal and PWM sizes are valid */
1313 if (db_bar_size < norm_regsize) {
1314 DP_ERR(p_hwfn->cdev,
1315 "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
1316 db_bar_size, norm_regsize);
1317 return -EINVAL;
1318 }
1319
1320 if (pwm_regsize < QED_MIN_PWM_REGION) {
1321 DP_ERR(p_hwfn->cdev,
1322 "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
1323 pwm_regsize,
1324 QED_MIN_PWM_REGION, db_bar_size, norm_regsize);
1325 return -EINVAL;
1326 }
1327
1328 /* Calculate number of DPIs */
1329 roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
1330 if ((roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE) ||
1331 ((roce_edpm_mode == QED_ROCE_EDPM_MODE_FORCE_ON))) {
1332 /* Either EDPM is mandatory, or we are attempting to allocate a
1333 * WID per CPU.
1334 */
Ram Amranic2dedf82017-02-20 22:43:33 +02001335 n_cpus = num_present_cpus();
Ram Amrani51ff1722016-10-01 21:59:57 +03001336 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1337 }
1338
1339 cond = (rc && (roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE)) ||
1340 (roce_edpm_mode == QED_ROCE_EDPM_MODE_DISABLE);
1341 if (cond || p_hwfn->dcbx_no_edpm) {
1342 /* Either EDPM is disabled from user configuration, or it is
1343 * disabled via DCBx, or it is not mandatory and we failed to
1344 * allocated a WID per CPU.
1345 */
1346 n_cpus = 1;
1347 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1348
1349 if (cond)
1350 qed_rdma_dpm_bar(p_hwfn, p_ptt);
1351 }
1352
1353 DP_INFO(p_hwfn,
1354 "doorbell bar: normal_region_size=%d, pwm_region_size=%d, dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
1355 norm_regsize,
1356 pwm_regsize,
1357 p_hwfn->dpi_size,
1358 p_hwfn->dpi_count,
1359 ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ?
1360 "disabled" : "enabled");
1361
1362 if (rc) {
1363 DP_ERR(p_hwfn,
1364 "Failed to allocate enough DPIs. Allocated %d but the current minimum is %d.\n",
1365 p_hwfn->dpi_count,
1366 p_hwfn->pf_params.rdma_pf_params.min_dpis);
1367 return -EINVAL;
1368 }
1369
1370 p_hwfn->dpi_start_offset = norm_regsize;
1371
1372 /* DEMS size is configured log2 of DWORDs, hence the division by 4 */
1373 pf_dems_shift = ilog2(QED_PF_DEMS_SIZE / 4);
1374 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
1375 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
1376
1377 return 0;
1378}
1379
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001380static int qed_hw_init_port(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001381 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001382{
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001383 return qed_init_run(p_hwfn, p_ptt, PHASE_PORT,
1384 p_hwfn->port_id, hw_mode);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001385}
1386
1387static int qed_hw_init_pf(struct qed_hwfn *p_hwfn,
1388 struct qed_ptt *p_ptt,
Manish Chopra464f6642016-04-14 01:38:29 -04001389 struct qed_tunn_start_params *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001390 int hw_mode,
1391 bool b_hw_start,
1392 enum qed_int_mode int_mode,
1393 bool allow_npar_tx_switch)
1394{
1395 u8 rel_pf_id = p_hwfn->rel_pf_id;
1396 int rc = 0;
1397
1398 if (p_hwfn->mcp_info) {
1399 struct qed_mcp_function_info *p_info;
1400
1401 p_info = &p_hwfn->mcp_info->func_info;
1402 if (p_info->bandwidth_min)
1403 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
1404
1405 /* Update rate limit once we'll actually have a link */
Manish Chopra4b01e512016-04-26 10:56:09 -04001406 p_hwfn->qm_info.pf_rl = 100000;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001407 }
1408
1409 qed_cxt_hw_init_pf(p_hwfn);
1410
1411 qed_int_igu_init_rt(p_hwfn);
1412
1413 /* Set VLAN in NIG if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001414 if (hw_mode & BIT(MODE_MF_SD)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001415 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n");
1416 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
1417 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
1418 p_hwfn->hw_info.ovlan);
1419 }
1420
1421 /* Enable classification by MAC if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001422 if (hw_mode & BIT(MODE_MF_SI)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001423 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
1424 "Configuring TAGMAC_CLS_TYPE\n");
1425 STORE_RT_REG(p_hwfn,
1426 NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1);
1427 }
1428
1429 /* Protocl Configuration */
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001430 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
1431 (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0);
Arun Easi1e128c82017-02-15 06:28:22 -08001432 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
1433 (p_hwfn->hw_info.personality == QED_PCI_FCOE) ? 1 : 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001434 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
1435
1436 /* Cleanup chip from previous driver if such remains exist */
Yuval Mintz0b55e272016-05-11 16:36:15 +03001437 rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001438 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001439 return rc;
1440
1441 /* PF Init sequence */
1442 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
1443 if (rc)
1444 return rc;
1445
1446 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
1447 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
1448 if (rc)
1449 return rc;
1450
1451 /* Pure runtime initializations - directly to the HW */
1452 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
1453
Ram Amrani51ff1722016-10-01 21:59:57 +03001454 rc = qed_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
1455 if (rc)
1456 return rc;
1457
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001458 if (b_hw_start) {
1459 /* enable interrupts */
1460 qed_int_igu_enable(p_hwfn, p_ptt, int_mode);
1461
1462 /* send function start command */
Yuval Mintz831bfb0e2016-05-11 16:36:25 +03001463 rc = qed_sp_pf_start(p_hwfn, p_tunn, p_hwfn->cdev->mf_mode,
1464 allow_npar_tx_switch);
Arun Easi1e128c82017-02-15 06:28:22 -08001465 if (rc) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001466 DP_NOTICE(p_hwfn, "Function start ramrod failed\n");
Arun Easi1e128c82017-02-15 06:28:22 -08001467 return rc;
1468 }
1469 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
1470 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1, BIT(2));
1471 qed_wr(p_hwfn, p_ptt,
1472 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
1473 0x100);
1474 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001475 }
1476 return rc;
1477}
1478
1479static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn,
1480 struct qed_ptt *p_ptt,
1481 u8 enable)
1482{
1483 u32 delay_idx = 0, val, set_val = enable ? 1 : 0;
1484
1485 /* Change PF in PXP */
1486 qed_wr(p_hwfn, p_ptt,
1487 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
1488
1489 /* wait until value is set - try for 1 second every 50us */
1490 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
1491 val = qed_rd(p_hwfn, p_ptt,
1492 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1493 if (val == set_val)
1494 break;
1495
1496 usleep_range(50, 60);
1497 }
1498
1499 if (val != set_val) {
1500 DP_NOTICE(p_hwfn,
1501 "PFID_ENABLE_MASTER wasn't changed after a second\n");
1502 return -EAGAIN;
1503 }
1504
1505 return 0;
1506}
1507
1508static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn,
1509 struct qed_ptt *p_main_ptt)
1510{
1511 /* Read shadow of current MFW mailbox */
1512 qed_mcp_read_mb(p_hwfn, p_main_ptt);
1513 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001514 p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001515}
1516
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001517static void
1518qed_fill_load_req_params(struct qed_load_req_params *p_load_req,
1519 struct qed_drv_load_params *p_drv_load)
1520{
1521 memset(p_load_req, 0, sizeof(*p_load_req));
1522
1523 p_load_req->drv_role = p_drv_load->is_crash_kernel ?
1524 QED_DRV_ROLE_KDUMP : QED_DRV_ROLE_OS;
1525 p_load_req->timeout_val = p_drv_load->mfw_timeout_val;
1526 p_load_req->avoid_eng_reset = p_drv_load->avoid_eng_reset;
1527 p_load_req->override_force_load = p_drv_load->override_force_load;
1528}
1529
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001530int qed_hw_init(struct qed_dev *cdev, struct qed_hw_init_params *p_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001531{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001532 struct qed_load_req_params load_req_params;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001533 u32 load_code, param, drv_mb_param;
1534 bool b_default_mtu = true;
1535 struct qed_hwfn *p_hwfn;
1536 int rc = 0, mfw_rc, i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001537
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001538 if ((p_params->int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +03001539 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
1540 return -EINVAL;
1541 }
1542
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001543 if (IS_PF(cdev)) {
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001544 rc = qed_init_fw_data(cdev, p_params->bin_fw_data);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001545 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001546 return rc;
1547 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001548
1549 for_each_hwfn(cdev, i) {
1550 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1551
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001552 /* If management didn't provide a default, set one of our own */
1553 if (!p_hwfn->hw_info.mtu) {
1554 p_hwfn->hw_info.mtu = 1500;
1555 b_default_mtu = false;
1556 }
1557
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001558 if (IS_VF(cdev)) {
1559 p_hwfn->b_int_enabled = 1;
1560 continue;
1561 }
1562
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001563 /* Enable DMAE in PXP */
1564 rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true);
1565
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001566 rc = qed_calc_hw_mode(p_hwfn);
1567 if (rc)
1568 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001569
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001570 qed_fill_load_req_params(&load_req_params,
1571 p_params->p_drv_load_params);
1572 rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt,
1573 &load_req_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001574 if (rc) {
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001575 DP_NOTICE(p_hwfn, "Failed sending a LOAD_REQ command\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001576 return rc;
1577 }
1578
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001579 load_code = load_req_params.load_code;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001580 DP_VERBOSE(p_hwfn, QED_MSG_SP,
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001581 "Load request was sent. Load code: 0x%x\n",
1582 load_code);
1583
1584 qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001585
1586 p_hwfn->first_on_engine = (load_code ==
1587 FW_MSG_CODE_DRV_LOAD_ENGINE);
1588
1589 switch (load_code) {
1590 case FW_MSG_CODE_DRV_LOAD_ENGINE:
1591 rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
1592 p_hwfn->hw_info.hw_mode);
1593 if (rc)
1594 break;
1595 /* Fall into */
1596 case FW_MSG_CODE_DRV_LOAD_PORT:
1597 rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
1598 p_hwfn->hw_info.hw_mode);
1599 if (rc)
1600 break;
1601
1602 /* Fall into */
1603 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
1604 rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001605 p_params->p_tunn,
1606 p_hwfn->hw_info.hw_mode,
1607 p_params->b_hw_start,
1608 p_params->int_mode,
1609 p_params->allow_npar_tx_switch);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001610 break;
1611 default:
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001612 DP_NOTICE(p_hwfn,
1613 "Unexpected load code [0x%08x]", load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001614 rc = -EINVAL;
1615 break;
1616 }
1617
1618 if (rc)
1619 DP_NOTICE(p_hwfn,
1620 "init phase failed for loadcode 0x%x (rc %d)\n",
1621 load_code, rc);
1622
1623 /* ACK mfw regardless of success or failure of initialization */
1624 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1625 DRV_MSG_CODE_LOAD_DONE,
1626 0, &load_code, &param);
1627 if (rc)
1628 return rc;
1629 if (mfw_rc) {
1630 DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n");
1631 return mfw_rc;
1632 }
1633
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001634 /* send DCBX attention request command */
1635 DP_VERBOSE(p_hwfn,
1636 QED_MSG_DCB,
1637 "sending phony dcbx set command to trigger DCBx attention handling\n");
1638 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1639 DRV_MSG_CODE_SET_DCBX,
1640 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT,
1641 &load_code, &param);
1642 if (mfw_rc) {
1643 DP_NOTICE(p_hwfn,
1644 "Failed to send DCBX attention request\n");
1645 return mfw_rc;
1646 }
1647
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001648 p_hwfn->hw_init_done = true;
1649 }
1650
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001651 if (IS_PF(cdev)) {
1652 p_hwfn = QED_LEADING_HWFN(cdev);
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001653 drv_mb_param = STORM_FW_VERSION;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001654 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1655 DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
1656 drv_mb_param, &load_code, &param);
1657 if (rc)
1658 DP_INFO(p_hwfn, "Failed to update firmware version\n");
1659
1660 if (!b_default_mtu) {
1661 rc = qed_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
1662 p_hwfn->hw_info.mtu);
1663 if (rc)
1664 DP_INFO(p_hwfn,
1665 "Failed to update default mtu\n");
1666 }
1667
1668 rc = qed_mcp_ov_update_driver_state(p_hwfn,
1669 p_hwfn->p_main_ptt,
1670 QED_OV_DRIVER_STATE_DISABLED);
1671 if (rc)
1672 DP_INFO(p_hwfn, "Failed to update driver state\n");
1673
1674 rc = qed_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt,
1675 QED_OV_ESWITCH_VEB);
1676 if (rc)
1677 DP_INFO(p_hwfn, "Failed to update eswitch mode\n");
1678 }
1679
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001680 return 0;
1681}
1682
1683#define QED_HW_STOP_RETRY_LIMIT (10)
Yuval Mintz1a635e42016-08-15 10:42:43 +03001684static void qed_hw_timers_stop(struct qed_dev *cdev,
1685 struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001686{
1687 int i;
1688
1689 /* close timers */
1690 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
1691 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
1692
1693 for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) {
1694 if ((!qed_rd(p_hwfn, p_ptt,
1695 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
Yuval Mintz1a635e42016-08-15 10:42:43 +03001696 (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
Yuval Mintz8c925c42016-03-02 20:26:03 +02001697 break;
1698
1699 /* Dependent on number of connection/tasks, possibly
1700 * 1ms sleep is required between polls
1701 */
1702 usleep_range(1000, 2000);
1703 }
1704
1705 if (i < QED_HW_STOP_RETRY_LIMIT)
1706 return;
1707
1708 DP_NOTICE(p_hwfn,
1709 "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
1710 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
1711 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
1712}
1713
1714void qed_hw_timers_stop_all(struct qed_dev *cdev)
1715{
1716 int j;
1717
1718 for_each_hwfn(cdev, j) {
1719 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1720 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1721
1722 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
1723 }
1724}
1725
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001726int qed_hw_stop(struct qed_dev *cdev)
1727{
Tomer Tayar12263372017-03-28 15:12:50 +03001728 struct qed_hwfn *p_hwfn;
1729 struct qed_ptt *p_ptt;
1730 int rc, rc2 = 0;
Yuval Mintz8c925c42016-03-02 20:26:03 +02001731 int j;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001732
1733 for_each_hwfn(cdev, j) {
Tomer Tayar12263372017-03-28 15:12:50 +03001734 p_hwfn = &cdev->hwfns[j];
1735 p_ptt = p_hwfn->p_main_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001736
1737 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n");
1738
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001739 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001740 qed_vf_pf_int_cleanup(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +03001741 rc = qed_vf_pf_reset(p_hwfn);
1742 if (rc) {
1743 DP_NOTICE(p_hwfn,
1744 "qed_vf_pf_reset failed. rc = %d.\n",
1745 rc);
1746 rc2 = -EINVAL;
1747 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001748 continue;
1749 }
1750
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001751 /* mark the hw as uninitialized... */
1752 p_hwfn->hw_init_done = false;
1753
Tomer Tayar12263372017-03-28 15:12:50 +03001754 /* Send unload command to MCP */
1755 rc = qed_mcp_unload_req(p_hwfn, p_ptt);
1756 if (rc) {
Yuval Mintz8c925c42016-03-02 20:26:03 +02001757 DP_NOTICE(p_hwfn,
Tomer Tayar12263372017-03-28 15:12:50 +03001758 "Failed sending a UNLOAD_REQ command. rc = %d.\n",
1759 rc);
1760 rc2 = -EINVAL;
1761 }
1762
1763 qed_slowpath_irq_sync(p_hwfn);
1764
1765 /* After this point no MFW attentions are expected, e.g. prevent
1766 * race between pf stop and dcbx pf update.
1767 */
1768 rc = qed_sp_pf_stop(p_hwfn);
1769 if (rc) {
1770 DP_NOTICE(p_hwfn,
1771 "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n",
1772 rc);
1773 rc2 = -EINVAL;
1774 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001775
1776 qed_wr(p_hwfn, p_ptt,
1777 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1778
1779 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1780 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1781 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1782 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1783 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1784
Yuval Mintz8c925c42016-03-02 20:26:03 +02001785 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001786
1787 /* Disable Attention Generation */
1788 qed_int_igu_disable_int(p_hwfn, p_ptt);
1789
1790 qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
1791 qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
1792
1793 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
1794
1795 /* Need to wait 1ms to guarantee SBs are cleared */
1796 usleep_range(1000, 2000);
Tomer Tayar12263372017-03-28 15:12:50 +03001797
1798 /* Disable PF in HW blocks */
1799 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0);
1800 qed_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0);
1801
1802 qed_mcp_unload_done(p_hwfn, p_ptt);
1803 if (rc) {
1804 DP_NOTICE(p_hwfn,
1805 "Failed sending a UNLOAD_DONE command. rc = %d.\n",
1806 rc);
1807 rc2 = -EINVAL;
1808 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001809 }
1810
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001811 if (IS_PF(cdev)) {
Tomer Tayar12263372017-03-28 15:12:50 +03001812 p_hwfn = QED_LEADING_HWFN(cdev);
1813 p_ptt = QED_LEADING_HWFN(cdev)->p_main_ptt;
1814
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001815 /* Disable DMAE in PXP - in CMT, this should only be done for
1816 * first hw-function, and only after all transactions have
1817 * stopped for all active hw-functions.
1818 */
Tomer Tayar12263372017-03-28 15:12:50 +03001819 rc = qed_change_pci_hwfn(p_hwfn, p_ptt, false);
1820 if (rc) {
1821 DP_NOTICE(p_hwfn,
1822 "qed_change_pci_hwfn failed. rc = %d.\n", rc);
1823 rc2 = -EINVAL;
1824 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001825 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001826
Tomer Tayar12263372017-03-28 15:12:50 +03001827 return rc2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001828}
1829
Manish Chopracee4d262015-10-26 11:02:28 +02001830void qed_hw_stop_fastpath(struct qed_dev *cdev)
1831{
Yuval Mintz8c925c42016-03-02 20:26:03 +02001832 int j;
Manish Chopracee4d262015-10-26 11:02:28 +02001833
1834 for_each_hwfn(cdev, j) {
1835 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001836 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1837
1838 if (IS_VF(cdev)) {
1839 qed_vf_pf_int_cleanup(p_hwfn);
1840 continue;
1841 }
Manish Chopracee4d262015-10-26 11:02:28 +02001842
1843 DP_VERBOSE(p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001844 NETIF_MSG_IFDOWN, "Shutting down the fastpath\n");
Manish Chopracee4d262015-10-26 11:02:28 +02001845
1846 qed_wr(p_hwfn, p_ptt,
1847 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1848
1849 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1850 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1851 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1852 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1853 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1854
Manish Chopracee4d262015-10-26 11:02:28 +02001855 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
1856
1857 /* Need to wait 1ms to guarantee SBs are cleared */
1858 usleep_range(1000, 2000);
1859 }
1860}
1861
1862void qed_hw_start_fastpath(struct qed_hwfn *p_hwfn)
1863{
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001864 if (IS_VF(p_hwfn->cdev))
1865 return;
1866
Manish Chopracee4d262015-10-26 11:02:28 +02001867 /* Re-open incoming traffic */
1868 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1869 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
1870}
1871
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001872/* Free hwfn memory and resources acquired in hw_hwfn_prepare */
1873static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn)
1874{
1875 qed_ptt_pool_free(p_hwfn);
1876 kfree(p_hwfn->hw_info.p_igu_info);
1877}
1878
1879/* Setup bar access */
Yuval Mintz12e09c62016-03-02 20:26:01 +02001880static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001881{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001882 /* clear indirect access */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001883 if (QED_IS_AH(p_hwfn->cdev)) {
1884 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1885 PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0);
1886 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1887 PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0);
1888 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1889 PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0);
1890 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1891 PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0);
1892 } else {
1893 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1894 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
1895 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1896 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
1897 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1898 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
1899 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1900 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
1901 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001902
1903 /* Clean Previous errors if such exist */
1904 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001905 PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001906
1907 /* enable internal target-read */
1908 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1909 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001910}
1911
1912static void get_function_id(struct qed_hwfn *p_hwfn)
1913{
1914 /* ME Register */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001915 p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn,
1916 PXP_PF_ME_OPAQUE_ADDR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001917
1918 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
1919
1920 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
1921 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1922 PXP_CONCRETE_FID_PFID);
1923 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
1924 PXP_CONCRETE_FID_PORT);
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001925
1926 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
1927 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
1928 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001929}
1930
Yuval Mintz25c089d2015-10-26 11:02:26 +02001931static void qed_hw_set_feat(struct qed_hwfn *p_hwfn)
1932{
1933 u32 *feat_num = p_hwfn->hw_info.feat_num;
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001934 struct qed_sb_cnt_info sb_cnt_info;
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001935 u32 non_l2_sbs = 0;
Yuval Mintz25c089d2015-10-26 11:02:26 +02001936
Yuval Mintz0189efb2016-10-13 22:57:02 +03001937 if (IS_ENABLED(CONFIG_QED_RDMA) &&
1938 p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
1939 /* Roce CNQ each requires: 1 status block + 1 CNQ. We divide
1940 * the status blocks equally between L2 / RoCE but with
1941 * consideration as to how many l2 queues / cnqs we have.
1942 */
Ram Amrani51ff1722016-10-01 21:59:57 +03001943 feat_num[QED_RDMA_CNQ] =
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001944 min_t(u32, RESC_NUM(p_hwfn, QED_SB) / 2,
Ram Amrani51ff1722016-10-01 21:59:57 +03001945 RESC_NUM(p_hwfn, QED_RDMA_CNQ_RAM));
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001946
1947 non_l2_sbs = feat_num[QED_RDMA_CNQ];
Ram Amrani51ff1722016-10-01 21:59:57 +03001948 }
Yuval Mintz0189efb2016-10-13 22:57:02 +03001949
Mintz, Yuvaldec26532017-03-23 15:50:20 +02001950 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
1951 p_hwfn->hw_info.personality == QED_PCI_ETH) {
1952 /* Start by allocating VF queues, then PF's */
1953 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
1954 qed_int_get_num_sbs(p_hwfn, &sb_cnt_info);
1955 feat_num[QED_VF_L2_QUE] = min_t(u32,
1956 RESC_NUM(p_hwfn, QED_L2_QUEUE),
1957 sb_cnt_info.sb_iov_cnt);
1958 feat_num[QED_PF_L2_QUE] = min_t(u32,
1959 RESC_NUM(p_hwfn, QED_SB) -
1960 non_l2_sbs,
1961 RESC_NUM(p_hwfn,
1962 QED_L2_QUEUE) -
1963 FEAT_NUM(p_hwfn,
1964 QED_VF_L2_QUE));
1965 }
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001966
1967 DP_VERBOSE(p_hwfn,
1968 NETIF_MSG_PROBE,
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001969 "#PF_L2_QUEUES=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d #SBS=%d\n",
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02001970 (int)FEAT_NUM(p_hwfn, QED_PF_L2_QUE),
1971 (int)FEAT_NUM(p_hwfn, QED_VF_L2_QUE),
1972 (int)FEAT_NUM(p_hwfn, QED_RDMA_CNQ),
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02001973 RESC_NUM(p_hwfn, QED_SB));
Yuval Mintz25c089d2015-10-26 11:02:26 +02001974}
1975
Tomer Tayar9c8517c2017-03-28 15:12:55 +03001976const char *qed_hw_get_resc_name(enum qed_resources res_id)
Tomer Tayar2edbff82016-10-31 07:14:27 +02001977{
1978 switch (res_id) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02001979 case QED_L2_QUEUE:
1980 return "L2_QUEUE";
1981 case QED_VPORT:
1982 return "VPORT";
1983 case QED_RSS_ENG:
1984 return "RSS_ENG";
1985 case QED_PQ:
1986 return "PQ";
1987 case QED_RL:
1988 return "RL";
1989 case QED_MAC:
1990 return "MAC";
1991 case QED_VLAN:
1992 return "VLAN";
1993 case QED_RDMA_CNQ_RAM:
1994 return "RDMA_CNQ_RAM";
1995 case QED_ILT:
1996 return "ILT";
1997 case QED_LL2_QUEUE:
1998 return "LL2_QUEUE";
1999 case QED_CMDQS_CQS:
2000 return "CMDQS_CQS";
2001 case QED_RDMA_STATS_QUEUE:
2002 return "RDMA_STATS_QUEUE";
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002003 case QED_BDQ:
2004 return "BDQ";
2005 case QED_SB:
2006 return "SB";
Tomer Tayar2edbff82016-10-31 07:14:27 +02002007 default:
2008 return "UNKNOWN_RESOURCE";
2009 }
2010}
2011
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002012static int
2013__qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn,
2014 struct qed_ptt *p_ptt,
2015 enum qed_resources res_id,
2016 u32 resc_max_val, u32 *p_mcp_resp)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002017{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002018 int rc;
2019
2020 rc = qed_mcp_set_resc_max_val(p_hwfn, p_ptt, res_id,
2021 resc_max_val, p_mcp_resp);
2022 if (rc) {
2023 DP_NOTICE(p_hwfn,
2024 "MFW response failure for a max value setting of resource %d [%s]\n",
2025 res_id, qed_hw_get_resc_name(res_id));
2026 return rc;
2027 }
2028
2029 if (*p_mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK)
2030 DP_INFO(p_hwfn,
2031 "Failed to set the max value of resource %d [%s]. mcp_resp = 0x%08x.\n",
2032 res_id, qed_hw_get_resc_name(res_id), *p_mcp_resp);
2033
2034 return 0;
2035}
2036
2037static int
2038qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2039{
2040 bool b_ah = QED_IS_AH(p_hwfn->cdev);
2041 u32 resc_max_val, mcp_resp;
2042 u8 res_id;
2043 int rc;
2044
2045 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2046 switch (res_id) {
2047 case QED_LL2_QUEUE:
2048 resc_max_val = MAX_NUM_LL2_RX_QUEUES;
2049 break;
2050 case QED_RDMA_CNQ_RAM:
2051 /* No need for a case for QED_CMDQS_CQS since
2052 * CNQ/CMDQS are the same resource.
2053 */
2054 resc_max_val = NUM_OF_CMDQS_CQS;
2055 break;
2056 case QED_RDMA_STATS_QUEUE:
2057 resc_max_val = b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2
2058 : RDMA_NUM_STATISTIC_COUNTERS_BB;
2059 break;
2060 case QED_BDQ:
2061 resc_max_val = BDQ_NUM_RESOURCES;
2062 break;
2063 default:
2064 continue;
2065 }
2066
2067 rc = __qed_hw_set_soft_resc_size(p_hwfn, p_ptt, res_id,
2068 resc_max_val, &mcp_resp);
2069 if (rc)
2070 return rc;
2071
2072 /* There's no point to continue to the next resource if the
2073 * command is not supported by the MFW.
2074 * We do continue if the command is supported but the resource
2075 * is unknown to the MFW. Such a resource will be later
2076 * configured with the default allocation values.
2077 */
2078 if (mcp_resp == FW_MSG_CODE_UNSUPPORTED)
2079 return -EINVAL;
2080 }
2081
2082 return 0;
2083}
2084
2085static
2086int qed_hw_get_dflt_resc(struct qed_hwfn *p_hwfn,
2087 enum qed_resources res_id,
2088 u32 *p_resc_num, u32 *p_resc_start)
2089{
2090 u8 num_funcs = p_hwfn->num_funcs_on_engine;
2091 bool b_ah = QED_IS_AH(p_hwfn->cdev);
2092 struct qed_sb_cnt_info sb_cnt_info;
2093
2094 switch (res_id) {
2095 case QED_L2_QUEUE:
2096 *p_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2 :
2097 MAX_NUM_L2_QUEUES_BB) / num_funcs;
2098 break;
2099 case QED_VPORT:
2100 *p_resc_num = (b_ah ? MAX_NUM_VPORTS_K2 :
2101 MAX_NUM_VPORTS_BB) / num_funcs;
2102 break;
2103 case QED_RSS_ENG:
2104 *p_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2 :
2105 ETH_RSS_ENGINE_NUM_BB) / num_funcs;
2106 break;
2107 case QED_PQ:
2108 *p_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2 :
2109 MAX_QM_TX_QUEUES_BB) / num_funcs;
2110 *p_resc_num &= ~0x7; /* The granularity of the PQs is 8 */
2111 break;
2112 case QED_RL:
2113 *p_resc_num = MAX_QM_GLOBAL_RLS / num_funcs;
2114 break;
2115 case QED_MAC:
2116 case QED_VLAN:
2117 /* Each VFC resource can accommodate both a MAC and a VLAN */
2118 *p_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
2119 break;
2120 case QED_ILT:
2121 *p_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2 :
2122 PXP_NUM_ILT_RECORDS_BB) / num_funcs;
2123 break;
2124 case QED_LL2_QUEUE:
2125 *p_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs;
2126 break;
2127 case QED_RDMA_CNQ_RAM:
2128 case QED_CMDQS_CQS:
2129 /* CNQ/CMDQS are the same resource */
2130 *p_resc_num = NUM_OF_CMDQS_CQS / num_funcs;
2131 break;
2132 case QED_RDMA_STATS_QUEUE:
2133 *p_resc_num = (b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2 :
2134 RDMA_NUM_STATISTIC_COUNTERS_BB) / num_funcs;
2135 break;
2136 case QED_BDQ:
2137 if (p_hwfn->hw_info.personality != QED_PCI_ISCSI &&
2138 p_hwfn->hw_info.personality != QED_PCI_FCOE)
2139 *p_resc_num = 0;
2140 else
2141 *p_resc_num = 1;
2142 break;
2143 case QED_SB:
2144 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
2145 qed_int_get_num_sbs(p_hwfn, &sb_cnt_info);
2146 *p_resc_num = sb_cnt_info.sb_cnt;
2147 break;
2148 default:
2149 return -EINVAL;
2150 }
2151
2152 switch (res_id) {
2153 case QED_BDQ:
2154 if (!*p_resc_num)
2155 *p_resc_start = 0;
2156 else if (p_hwfn->cdev->num_ports_in_engines == 4)
2157 *p_resc_start = p_hwfn->port_id;
2158 else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI)
2159 *p_resc_start = p_hwfn->port_id;
2160 else if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
2161 *p_resc_start = p_hwfn->port_id + 2;
2162 break;
2163 default:
2164 *p_resc_start = *p_resc_num * p_hwfn->enabled_func_idx;
2165 break;
2166 }
2167
2168 return 0;
2169}
2170
2171static int __qed_hw_set_resc_info(struct qed_hwfn *p_hwfn,
2172 enum qed_resources res_id)
2173{
2174 u32 dflt_resc_num = 0, dflt_resc_start = 0;
2175 u32 mcp_resp, *p_resc_num, *p_resc_start;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002176 int rc;
2177
2178 p_resc_num = &RESC_NUM(p_hwfn, res_id);
2179 p_resc_start = &RESC_START(p_hwfn, res_id);
2180
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002181 rc = qed_hw_get_dflt_resc(p_hwfn, res_id, &dflt_resc_num,
2182 &dflt_resc_start);
2183 if (rc) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02002184 DP_ERR(p_hwfn,
2185 "Failed to get default amount for resource %d [%s]\n",
2186 res_id, qed_hw_get_resc_name(res_id));
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002187 return rc;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002188 }
2189
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002190 rc = qed_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, res_id,
2191 &mcp_resp, p_resc_num, p_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002192 if (rc) {
2193 DP_NOTICE(p_hwfn,
2194 "MFW response failure for an allocation request for resource %d [%s]\n",
2195 res_id, qed_hw_get_resc_name(res_id));
2196 return rc;
2197 }
2198
2199 /* Default driver values are applied in the following cases:
2200 * - The resource allocation MB command is not supported by the MFW
2201 * - There is an internal error in the MFW while processing the request
2202 * - The resource ID is unknown to the MFW
2203 */
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002204 if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) {
2205 DP_INFO(p_hwfn,
2206 "Failed to receive allocation info for resource %d [%s]. mcp_resp = 0x%x. Applying default values [%d,%d].\n",
2207 res_id,
2208 qed_hw_get_resc_name(res_id),
2209 mcp_resp, dflt_resc_num, dflt_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002210 *p_resc_num = dflt_resc_num;
2211 *p_resc_start = dflt_resc_start;
2212 goto out;
2213 }
2214
2215 /* Special handling for status blocks; Would be revised in future */
2216 if (res_id == QED_SB) {
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002217 *p_resc_num -= 1;
2218 *p_resc_start -= p_hwfn->enabled_func_idx;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002219 }
Tomer Tayar2edbff82016-10-31 07:14:27 +02002220out:
2221 /* PQs have to divide by 8 [that's the HW granularity].
2222 * Reduce number so it would fit.
2223 */
2224 if ((res_id == QED_PQ) && ((*p_resc_num % 8) || (*p_resc_start % 8))) {
2225 DP_INFO(p_hwfn,
2226 "PQs need to align by 8; Number %08x --> %08x, Start %08x --> %08x\n",
2227 *p_resc_num,
2228 (*p_resc_num) & ~0x7,
2229 *p_resc_start, (*p_resc_start) & ~0x7);
2230 *p_resc_num &= ~0x7;
2231 *p_resc_start &= ~0x7;
2232 }
2233
2234 return 0;
2235}
2236
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002237static int qed_hw_set_resc_info(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002238{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002239 int rc;
2240 u8 res_id;
2241
2242 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2243 rc = __qed_hw_set_resc_info(p_hwfn, res_id);
2244 if (rc)
2245 return rc;
2246 }
2247
2248 return 0;
2249}
2250
2251#define QED_RESC_ALLOC_LOCK_RETRY_CNT 10
2252#define QED_RESC_ALLOC_LOCK_RETRY_INTVL_US 10000 /* 10 msec */
2253
2254static int qed_hw_get_resc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2255{
2256 struct qed_resc_unlock_params resc_unlock_params;
2257 struct qed_resc_lock_params resc_lock_params;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002258 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002259 u8 res_id;
2260 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002261
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002262 /* Setting the max values of the soft resources and the following
2263 * resources allocation queries should be atomic. Since several PFs can
2264 * run in parallel - a resource lock is needed.
2265 * If either the resource lock or resource set value commands are not
2266 * supported - skip the the max values setting, release the lock if
2267 * needed, and proceed to the queries. Other failures, including a
2268 * failure to acquire the lock, will cause this function to fail.
2269 */
2270 memset(&resc_lock_params, 0, sizeof(resc_lock_params));
2271 resc_lock_params.resource = QED_RESC_LOCK_RESC_ALLOC;
2272 resc_lock_params.retry_num = QED_RESC_ALLOC_LOCK_RETRY_CNT;
2273 resc_lock_params.retry_interval = QED_RESC_ALLOC_LOCK_RETRY_INTVL_US;
2274 resc_lock_params.sleep_b4_retry = true;
2275 memset(&resc_unlock_params, 0, sizeof(resc_unlock_params));
2276 resc_unlock_params.resource = QED_RESC_LOCK_RESC_ALLOC;
2277
2278 rc = qed_mcp_resc_lock(p_hwfn, p_ptt, &resc_lock_params);
2279 if (rc && rc != -EINVAL) {
2280 return rc;
2281 } else if (rc == -EINVAL) {
2282 DP_INFO(p_hwfn,
2283 "Skip the max values setting of the soft resources since the resource lock is not supported by the MFW\n");
2284 } else if (!rc && !resc_lock_params.b_granted) {
2285 DP_NOTICE(p_hwfn,
2286 "Failed to acquire the resource lock for the resource allocation commands\n");
2287 return -EBUSY;
2288 } else {
2289 rc = qed_hw_set_soft_resc_size(p_hwfn, p_ptt);
2290 if (rc && rc != -EINVAL) {
2291 DP_NOTICE(p_hwfn,
2292 "Failed to set the max values of the soft resources\n");
2293 goto unlock_and_exit;
2294 } else if (rc == -EINVAL) {
2295 DP_INFO(p_hwfn,
2296 "Skip the max values setting of the soft resources since it is not supported by the MFW\n");
2297 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt,
2298 &resc_unlock_params);
2299 if (rc)
2300 DP_INFO(p_hwfn,
2301 "Failed to release the resource lock for the resource allocation commands\n");
2302 }
2303 }
2304
2305 rc = qed_hw_set_resc_info(p_hwfn);
2306 if (rc)
2307 goto unlock_and_exit;
2308
2309 if (resc_lock_params.b_granted && !resc_unlock_params.b_released) {
2310 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002311 if (rc)
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002312 DP_INFO(p_hwfn,
2313 "Failed to release the resource lock for the resource allocation commands\n");
Tomer Tayar2edbff82016-10-31 07:14:27 +02002314 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002315
2316 /* Sanity for ILT */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002317 if ((b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_K2)) ||
2318 (!b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB))) {
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002319 DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n",
2320 RESC_START(p_hwfn, QED_ILT),
2321 RESC_END(p_hwfn, QED_ILT) - 1);
2322 return -EINVAL;
2323 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002324
Yuval Mintz25c089d2015-10-26 11:02:26 +02002325 qed_hw_set_feat(p_hwfn);
2326
Tomer Tayar2edbff82016-10-31 07:14:27 +02002327 for (res_id = 0; res_id < QED_MAX_RESC; res_id++)
2328 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, "%s = %d start = %d\n",
2329 qed_hw_get_resc_name(res_id),
2330 RESC_NUM(p_hwfn, res_id),
2331 RESC_START(p_hwfn, res_id));
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002332
2333 return 0;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002334
2335unlock_and_exit:
2336 if (resc_lock_params.b_granted && !resc_unlock_params.b_released)
2337 qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
2338 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002339}
2340
Yuval Mintz1a635e42016-08-15 10:42:43 +03002341static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002342{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002343 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
Arun Easi1e128c82017-02-15 06:28:22 -08002344 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002345 struct qed_mcp_link_params *link;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002346
2347 /* Read global nvm_cfg address */
2348 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
2349
2350 /* Verify MCP has initialized it */
2351 if (!nvm_cfg_addr) {
2352 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
2353 return -EINVAL;
2354 }
2355
2356 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
2357 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
2358
Yuval Mintzcc875c22015-10-26 11:02:31 +02002359 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2360 offsetof(struct nvm_cfg1, glob) +
2361 offsetof(struct nvm_cfg1_glob, core_cfg);
2362
2363 core_cfg = qed_rd(p_hwfn, p_ptt, addr);
2364
2365 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
2366 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002367 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002368 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G;
2369 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002370 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002371 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G;
2372 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002373 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002374 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G;
2375 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002376 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002377 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F;
2378 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002379 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002380 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E;
2381 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002382 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002383 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G;
2384 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002385 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002386 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G;
2387 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002388 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002389 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G;
2390 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002391 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
2392 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X10G;
2393 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002394 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002395 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G;
2396 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002397 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
2398 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X25G;
2399 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002400 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002401 DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002402 break;
2403 }
2404
Yuval Mintzcc875c22015-10-26 11:02:31 +02002405 /* Read default link configuration */
2406 link = &p_hwfn->mcp_info->link_input;
2407 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2408 offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
2409 link_temp = qed_rd(p_hwfn, p_ptt,
2410 port_cfg_addr +
2411 offsetof(struct nvm_cfg1_port, speed_cap_mask));
Yuval Mintz83aeb932016-08-15 10:42:44 +03002412 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
2413 link->speed.advertised_speeds = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002414
Yuval Mintz83aeb932016-08-15 10:42:44 +03002415 link_temp = link->speed.advertised_speeds;
2416 p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002417
2418 link_temp = qed_rd(p_hwfn, p_ptt,
2419 port_cfg_addr +
2420 offsetof(struct nvm_cfg1_port, link_settings));
2421 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
2422 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
2423 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
2424 link->speed.autoneg = true;
2425 break;
2426 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
2427 link->speed.forced_speed = 1000;
2428 break;
2429 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
2430 link->speed.forced_speed = 10000;
2431 break;
2432 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
2433 link->speed.forced_speed = 25000;
2434 break;
2435 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
2436 link->speed.forced_speed = 40000;
2437 break;
2438 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
2439 link->speed.forced_speed = 50000;
2440 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002441 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002442 link->speed.forced_speed = 100000;
2443 break;
2444 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002445 DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002446 }
2447
2448 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
2449 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
2450 link->pause.autoneg = !!(link_temp &
2451 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
2452 link->pause.forced_rx = !!(link_temp &
2453 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
2454 link->pause.forced_tx = !!(link_temp &
2455 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
2456 link->loopback_mode = 0;
2457
2458 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2459 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n",
2460 link->speed.forced_speed, link->speed.advertised_speeds,
2461 link->speed.autoneg, link->pause.autoneg);
2462
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002463 /* Read Multi-function information from shmem */
2464 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2465 offsetof(struct nvm_cfg1, glob) +
2466 offsetof(struct nvm_cfg1_glob, generic_cont0);
2467
2468 generic_cont0 = qed_rd(p_hwfn, p_ptt, addr);
2469
2470 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
2471 NVM_CFG1_GLOB_MF_MODE_OFFSET;
2472
2473 switch (mf_mode) {
2474 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002475 p_hwfn->cdev->mf_mode = QED_MF_OVLAN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002476 break;
2477 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002478 p_hwfn->cdev->mf_mode = QED_MF_NPAR;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002479 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002480 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
2481 p_hwfn->cdev->mf_mode = QED_MF_DEFAULT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002482 break;
2483 }
2484 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
2485 p_hwfn->cdev->mf_mode);
2486
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002487 /* Read Multi-function information from shmem */
2488 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2489 offsetof(struct nvm_cfg1, glob) +
2490 offsetof(struct nvm_cfg1_glob, device_capabilities);
2491
2492 device_capabilities = qed_rd(p_hwfn, p_ptt, addr);
2493 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
2494 __set_bit(QED_DEV_CAP_ETH,
2495 &p_hwfn->hw_info.device_capabilities);
Arun Easi1e128c82017-02-15 06:28:22 -08002496 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
2497 __set_bit(QED_DEV_CAP_FCOE,
2498 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03002499 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
2500 __set_bit(QED_DEV_CAP_ISCSI,
2501 &p_hwfn->hw_info.device_capabilities);
2502 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
2503 __set_bit(QED_DEV_CAP_ROCE,
2504 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002505
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002506 return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
2507}
2508
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002509static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2510{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002511 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
2512 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002513 struct qed_dev *cdev = p_hwfn->cdev;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002514
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002515 num_funcs = QED_IS_AH(cdev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002516
2517 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
2518 * in the other bits are selected.
2519 * Bits 1-15 are for functions 1-15, respectively, and their value is
2520 * '0' only for enabled functions (function 0 always exists and
2521 * enabled).
2522 * In case of CMT, only the "even" functions are enabled, and thus the
2523 * number of functions for both hwfns is learnt from the same bits.
2524 */
2525 reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE);
2526
2527 if (reg_function_hide & 0x1) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002528 if (QED_IS_BB(cdev)) {
2529 if (QED_PATH_ID(p_hwfn) && cdev->num_hwfns == 1) {
2530 num_funcs = 0;
2531 eng_mask = 0xaaaa;
2532 } else {
2533 num_funcs = 1;
2534 eng_mask = 0x5554;
2535 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002536 } else {
2537 num_funcs = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002538 eng_mask = 0xfffe;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002539 }
2540
2541 /* Get the number of the enabled functions on the engine */
2542 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
2543 while (tmp) {
2544 if (tmp & 0x1)
2545 num_funcs++;
2546 tmp >>= 0x1;
2547 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002548
2549 /* Get the PF index within the enabled functions */
2550 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
2551 tmp = reg_function_hide & eng_mask & low_pfs_mask;
2552 while (tmp) {
2553 if (tmp & 0x1)
2554 enabled_func_idx--;
2555 tmp >>= 0x1;
2556 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002557 }
2558
2559 p_hwfn->num_funcs_on_engine = num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002560 p_hwfn->enabled_func_idx = enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002561
2562 DP_VERBOSE(p_hwfn,
2563 NETIF_MSG_PROBE,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002564 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002565 p_hwfn->rel_pf_id,
2566 p_hwfn->abs_pf_id,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002567 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002568}
2569
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002570static void qed_hw_info_port_num_bb(struct qed_hwfn *p_hwfn,
2571 struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002572{
2573 u32 port_mode;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002574
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002575 port_mode = qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB_B0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002576
2577 if (port_mode < 3) {
2578 p_hwfn->cdev->num_ports_in_engines = 1;
2579 } else if (port_mode <= 5) {
2580 p_hwfn->cdev->num_ports_in_engines = 2;
2581 } else {
2582 DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n",
2583 p_hwfn->cdev->num_ports_in_engines);
2584
2585 /* Default num_ports_in_engines to something */
2586 p_hwfn->cdev->num_ports_in_engines = 1;
2587 }
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002588}
2589
2590static void qed_hw_info_port_num_ah(struct qed_hwfn *p_hwfn,
2591 struct qed_ptt *p_ptt)
2592{
2593 u32 port;
2594 int i;
2595
2596 p_hwfn->cdev->num_ports_in_engines = 0;
2597
2598 for (i = 0; i < MAX_NUM_PORTS_K2; i++) {
2599 port = qed_rd(p_hwfn, p_ptt,
2600 CNIG_REG_NIG_PORT0_CONF_K2 + (i * 4));
2601 if (port & 1)
2602 p_hwfn->cdev->num_ports_in_engines++;
2603 }
2604
2605 if (!p_hwfn->cdev->num_ports_in_engines) {
2606 DP_NOTICE(p_hwfn, "All NIG ports are inactive\n");
2607
2608 /* Default num_ports_in_engine to something */
2609 p_hwfn->cdev->num_ports_in_engines = 1;
2610 }
2611}
2612
2613static void qed_hw_info_port_num(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2614{
2615 if (QED_IS_BB(p_hwfn->cdev))
2616 qed_hw_info_port_num_bb(p_hwfn, p_ptt);
2617 else
2618 qed_hw_info_port_num_ah(p_hwfn, p_ptt);
2619}
2620
2621static int
2622qed_get_hw_info(struct qed_hwfn *p_hwfn,
2623 struct qed_ptt *p_ptt,
2624 enum qed_pci_personality personality)
2625{
2626 int rc;
2627
2628 /* Since all information is common, only first hwfns should do this */
2629 if (IS_LEAD_HWFN(p_hwfn)) {
2630 rc = qed_iov_hw_info(p_hwfn);
2631 if (rc)
2632 return rc;
2633 }
2634
2635 qed_hw_info_port_num(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002636
2637 qed_hw_get_nvm_info(p_hwfn, p_ptt);
2638
2639 rc = qed_int_igu_read_cam(p_hwfn, p_ptt);
2640 if (rc)
2641 return rc;
2642
2643 if (qed_mcp_is_init(p_hwfn))
2644 ether_addr_copy(p_hwfn->hw_info.hw_mac_addr,
2645 p_hwfn->mcp_info->func_info.mac);
2646 else
2647 eth_random_addr(p_hwfn->hw_info.hw_mac_addr);
2648
2649 if (qed_mcp_is_init(p_hwfn)) {
2650 if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET)
2651 p_hwfn->hw_info.ovlan =
2652 p_hwfn->mcp_info->func_info.ovlan;
2653
2654 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
2655 }
2656
2657 if (qed_mcp_is_init(p_hwfn)) {
2658 enum qed_pci_personality protocol;
2659
2660 protocol = p_hwfn->mcp_info->func_info.protocol;
2661 p_hwfn->hw_info.personality = protocol;
2662 }
2663
Ariel Eliorb5a9ee72017-04-03 12:21:09 +03002664 p_hwfn->hw_info.num_hw_tc = NUM_PHYS_TCS_4PORT_K2;
2665 p_hwfn->hw_info.num_active_tc = 1;
2666
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002667 qed_get_num_funcs(p_hwfn, p_ptt);
2668
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002669 if (qed_mcp_is_init(p_hwfn))
2670 p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
2671
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002672 return qed_hw_get_resc(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002673}
2674
Yuval Mintz12e09c62016-03-02 20:26:01 +02002675static int qed_get_dev_info(struct qed_dev *cdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002676{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002677 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002678 u16 device_id_mask;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002679 u32 tmp;
2680
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002681 /* Read Vendor Id / Device Id */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002682 pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id);
2683 pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id);
2684
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002685 /* Determine type */
2686 device_id_mask = cdev->device_id & QED_DEV_ID_MASK;
2687 switch (device_id_mask) {
2688 case QED_DEV_ID_MASK_BB:
2689 cdev->type = QED_DEV_TYPE_BB;
2690 break;
2691 case QED_DEV_ID_MASK_AH:
2692 cdev->type = QED_DEV_TYPE_AH;
2693 break;
2694 default:
2695 DP_NOTICE(p_hwfn, "Unknown device id 0x%x\n", cdev->device_id);
2696 return -EBUSY;
2697 }
2698
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002699 cdev->chip_num = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002700 MISCS_REG_CHIP_NUM);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002701 cdev->chip_rev = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002702 MISCS_REG_CHIP_REV);
2703 MASK_FIELD(CHIP_REV, cdev->chip_rev);
2704
2705 /* Learn number of HW-functions */
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002706 tmp = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002707 MISCS_REG_CMT_ENABLED_FOR_PAIR);
2708
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002709 if (tmp & (1 << p_hwfn->rel_pf_id)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002710 DP_NOTICE(cdev->hwfns, "device in CMT mode\n");
2711 cdev->num_hwfns = 2;
2712 } else {
2713 cdev->num_hwfns = 1;
2714 }
2715
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002716 cdev->chip_bond_id = qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002717 MISCS_REG_CHIP_TEST_REG) >> 4;
2718 MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002719 cdev->chip_metal = (u16)qed_rd(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002720 MISCS_REG_CHIP_METAL);
2721 MASK_FIELD(CHIP_METAL, cdev->chip_metal);
2722
2723 DP_INFO(cdev->hwfns,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002724 "Chip details - %s %c%d, Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n",
2725 QED_IS_BB(cdev) ? "BB" : "AH",
2726 'A' + cdev->chip_rev,
2727 (int)cdev->chip_metal,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002728 cdev->chip_num, cdev->chip_rev,
2729 cdev->chip_bond_id, cdev->chip_metal);
Yuval Mintz12e09c62016-03-02 20:26:01 +02002730
2731 if (QED_IS_BB(cdev) && CHIP_REV_IS_A0(cdev)) {
2732 DP_NOTICE(cdev->hwfns,
2733 "The chip type/rev (BB A0) is not supported!\n");
2734 return -EINVAL;
2735 }
2736
2737 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002738}
2739
2740static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn,
2741 void __iomem *p_regview,
2742 void __iomem *p_doorbells,
2743 enum qed_pci_personality personality)
2744{
2745 int rc = 0;
2746
2747 /* Split PCI bars evenly between hwfns */
2748 p_hwfn->regview = p_regview;
2749 p_hwfn->doorbells = p_doorbells;
2750
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002751 if (IS_VF(p_hwfn->cdev))
2752 return qed_vf_hw_prepare(p_hwfn);
2753
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002754 /* Validate that chip access is feasible */
2755 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
2756 DP_ERR(p_hwfn,
2757 "Reading the ME register returns all Fs; Preventing further chip access\n");
2758 return -EINVAL;
2759 }
2760
2761 get_function_id(p_hwfn);
2762
Yuval Mintz12e09c62016-03-02 20:26:01 +02002763 /* Allocate PTT pool */
2764 rc = qed_ptt_pool_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002765 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002766 goto err0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002767
Yuval Mintz12e09c62016-03-02 20:26:01 +02002768 /* Allocate the main PTT */
2769 p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
2770
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002771 /* First hwfn learns basic information, e.g., number of hwfns */
Yuval Mintz12e09c62016-03-02 20:26:01 +02002772 if (!p_hwfn->my_id) {
2773 rc = qed_get_dev_info(p_hwfn->cdev);
Yuval Mintz1a635e42016-08-15 10:42:43 +03002774 if (rc)
Yuval Mintz12e09c62016-03-02 20:26:01 +02002775 goto err1;
2776 }
2777
2778 qed_hw_hwfn_prepare(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002779
2780 /* Initialize MCP structure */
2781 rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
2782 if (rc) {
2783 DP_NOTICE(p_hwfn, "Failed initializing mcp command\n");
2784 goto err1;
2785 }
2786
2787 /* Read the device configuration information from the HW and SHMEM */
2788 rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality);
2789 if (rc) {
2790 DP_NOTICE(p_hwfn, "Failed to get HW information\n");
2791 goto err2;
2792 }
2793
Mintz, Yuval18a69e32017-03-28 15:12:53 +03002794 /* Sending a mailbox to the MFW should be done after qed_get_hw_info()
2795 * is called as it sets the ports number in an engine.
2796 */
2797 if (IS_LEAD_HWFN(p_hwfn)) {
2798 rc = qed_mcp_initiate_pf_flr(p_hwfn, p_hwfn->p_main_ptt);
2799 if (rc)
2800 DP_NOTICE(p_hwfn, "Failed to initiate PF FLR\n");
2801 }
2802
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002803 /* Allocate the init RT array and initialize the init-ops engine */
2804 rc = qed_init_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002805 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002806 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002807
2808 return rc;
2809err2:
Yuval Mintz32a47e72016-05-11 16:36:12 +03002810 if (IS_LEAD_HWFN(p_hwfn))
2811 qed_iov_free_hw_info(p_hwfn->cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002812 qed_mcp_free(p_hwfn);
2813err1:
2814 qed_hw_hwfn_free(p_hwfn);
2815err0:
2816 return rc;
2817}
2818
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002819int qed_hw_prepare(struct qed_dev *cdev,
2820 int personality)
2821{
Ariel Eliorc78df142015-12-07 06:25:58 -05002822 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2823 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002824
2825 /* Store the precompiled init data ptrs */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002826 if (IS_PF(cdev))
2827 qed_init_iro_array(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002828
2829 /* Initialize the first hwfn - will learn number of hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002830 rc = qed_hw_prepare_single(p_hwfn,
2831 cdev->regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002832 cdev->doorbells, personality);
2833 if (rc)
2834 return rc;
2835
Ariel Eliorc78df142015-12-07 06:25:58 -05002836 personality = p_hwfn->hw_info.personality;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002837
2838 /* Initialize the rest of the hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002839 if (cdev->num_hwfns > 1) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002840 void __iomem *p_regview, *p_doorbell;
Ariel Eliorc78df142015-12-07 06:25:58 -05002841 u8 __iomem *addr;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002842
Ariel Eliorc78df142015-12-07 06:25:58 -05002843 /* adjust bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02002844 addr = cdev->regview + qed_hw_bar_size(p_hwfn, BAR_ID_0) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002845 p_regview = addr;
2846
2847 /* adjust doorbell bar offset for second engine */
Ram Amranic2035ee2016-03-02 20:26:00 +02002848 addr = cdev->doorbells + qed_hw_bar_size(p_hwfn, BAR_ID_1) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002849 p_doorbell = addr;
2850
2851 /* prepare second hw function */
2852 rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002853 p_doorbell, personality);
Ariel Eliorc78df142015-12-07 06:25:58 -05002854
2855 /* in case of error, need to free the previously
2856 * initiliazed hwfn 0.
2857 */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002858 if (rc) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002859 if (IS_PF(cdev)) {
2860 qed_init_free(p_hwfn);
2861 qed_mcp_free(p_hwfn);
2862 qed_hw_hwfn_free(p_hwfn);
2863 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002864 }
2865 }
2866
Ariel Eliorc78df142015-12-07 06:25:58 -05002867 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002868}
2869
2870void qed_hw_remove(struct qed_dev *cdev)
2871{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002872 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002873 int i;
2874
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002875 if (IS_PF(cdev))
2876 qed_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
2877 QED_OV_DRIVER_STATE_NOT_LOADED);
2878
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002879 for_each_hwfn(cdev, i) {
2880 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2881
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002882 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03002883 qed_vf_pf_release(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002884 continue;
2885 }
2886
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002887 qed_init_free(p_hwfn);
2888 qed_hw_hwfn_free(p_hwfn);
2889 qed_mcp_free(p_hwfn);
2890 }
Yuval Mintz32a47e72016-05-11 16:36:12 +03002891
2892 qed_iov_free_hw_info(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002893}
2894
Yuval Mintza91eb522016-06-03 14:35:32 +03002895static void qed_chain_free_next_ptr(struct qed_dev *cdev,
2896 struct qed_chain *p_chain)
2897{
2898 void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL;
2899 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
2900 struct qed_chain_next *p_next;
2901 u32 size, i;
2902
2903 if (!p_virt)
2904 return;
2905
2906 size = p_chain->elem_size * p_chain->usable_per_page;
2907
2908 for (i = 0; i < p_chain->page_cnt; i++) {
2909 if (!p_virt)
2910 break;
2911
2912 p_next = (struct qed_chain_next *)((u8 *)p_virt + size);
2913 p_virt_next = p_next->next_virt;
2914 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
2915
2916 dma_free_coherent(&cdev->pdev->dev,
2917 QED_CHAIN_PAGE_SIZE, p_virt, p_phys);
2918
2919 p_virt = p_virt_next;
2920 p_phys = p_phys_next;
2921 }
2922}
2923
2924static void qed_chain_free_single(struct qed_dev *cdev,
2925 struct qed_chain *p_chain)
2926{
2927 if (!p_chain->p_virt_addr)
2928 return;
2929
2930 dma_free_coherent(&cdev->pdev->dev,
2931 QED_CHAIN_PAGE_SIZE,
2932 p_chain->p_virt_addr, p_chain->p_phys_addr);
2933}
2934
2935static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
2936{
2937 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
2938 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002939 u8 *p_pbl_virt = p_chain->pbl_sp.p_virt_table;
Yuval Mintza91eb522016-06-03 14:35:32 +03002940
2941 if (!pp_virt_addr_tbl)
2942 return;
2943
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002944 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03002945 goto out;
2946
2947 for (i = 0; i < page_cnt; i++) {
2948 if (!pp_virt_addr_tbl[i])
2949 break;
2950
2951 dma_free_coherent(&cdev->pdev->dev,
2952 QED_CHAIN_PAGE_SIZE,
2953 pp_virt_addr_tbl[i],
2954 *(dma_addr_t *)p_pbl_virt);
2955
2956 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
2957 }
2958
2959 pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
2960 dma_free_coherent(&cdev->pdev->dev,
2961 pbl_size,
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02002962 p_chain->pbl_sp.p_virt_table,
2963 p_chain->pbl_sp.p_phys_table);
Yuval Mintza91eb522016-06-03 14:35:32 +03002964out:
2965 vfree(p_chain->pbl.pp_virt_addr_tbl);
2966}
2967
2968void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain)
2969{
2970 switch (p_chain->mode) {
2971 case QED_CHAIN_MODE_NEXT_PTR:
2972 qed_chain_free_next_ptr(cdev, p_chain);
2973 break;
2974 case QED_CHAIN_MODE_SINGLE:
2975 qed_chain_free_single(cdev, p_chain);
2976 break;
2977 case QED_CHAIN_MODE_PBL:
2978 qed_chain_free_pbl(cdev, p_chain);
2979 break;
2980 }
2981}
2982
2983static int
2984qed_chain_alloc_sanity_check(struct qed_dev *cdev,
2985 enum qed_chain_cnt_type cnt_type,
2986 size_t elem_size, u32 page_cnt)
2987{
2988 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
2989
2990 /* The actual chain size can be larger than the maximal possible value
2991 * after rounding up the requested elements number to pages, and after
2992 * taking into acount the unusuable elements (next-ptr elements).
2993 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
2994 * size/capacity fields are of a u32 type.
2995 */
2996 if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 &&
Tomer Tayar3ef310a2017-03-14 15:25:59 +02002997 chain_size > ((u32)U16_MAX + 1)) ||
2998 (cnt_type == QED_CHAIN_CNT_TYPE_U32 && chain_size > U32_MAX)) {
Yuval Mintza91eb522016-06-03 14:35:32 +03002999 DP_NOTICE(cdev,
3000 "The actual chain size (0x%llx) is larger than the maximal possible value\n",
3001 chain_size);
3002 return -EINVAL;
3003 }
3004
3005 return 0;
3006}
3007
3008static int
3009qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain)
3010{
3011 void *p_virt = NULL, *p_virt_prev = NULL;
3012 dma_addr_t p_phys = 0;
3013 u32 i;
3014
3015 for (i = 0; i < p_chain->page_cnt; i++) {
3016 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3017 QED_CHAIN_PAGE_SIZE,
3018 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003019 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003020 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003021
3022 if (i == 0) {
3023 qed_chain_init_mem(p_chain, p_virt, p_phys);
3024 qed_chain_reset(p_chain);
3025 } else {
3026 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3027 p_virt, p_phys);
3028 }
3029
3030 p_virt_prev = p_virt;
3031 }
3032 /* Last page's next element should point to the beginning of the
3033 * chain.
3034 */
3035 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3036 p_chain->p_virt_addr,
3037 p_chain->p_phys_addr);
3038
3039 return 0;
3040}
3041
3042static int
3043qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain)
3044{
3045 dma_addr_t p_phys = 0;
3046 void *p_virt = NULL;
3047
3048 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3049 QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003050 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003051 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003052
3053 qed_chain_init_mem(p_chain, p_virt, p_phys);
3054 qed_chain_reset(p_chain);
3055
3056 return 0;
3057}
3058
3059static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
3060{
3061 u32 page_cnt = p_chain->page_cnt, size, i;
3062 dma_addr_t p_phys = 0, p_pbl_phys = 0;
3063 void **pp_virt_addr_tbl = NULL;
3064 u8 *p_pbl_virt = NULL;
3065 void *p_virt = NULL;
3066
3067 size = page_cnt * sizeof(*pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003068 pp_virt_addr_tbl = vzalloc(size);
3069 if (!pp_virt_addr_tbl)
Yuval Mintza91eb522016-06-03 14:35:32 +03003070 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003071
3072 /* The allocation of the PBL table is done with its full size, since it
3073 * is expected to be successive.
3074 * qed_chain_init_pbl_mem() is called even in a case of an allocation
3075 * failure, since pp_virt_addr_tbl was previously allocated, and it
3076 * should be saved to allow its freeing during the error flow.
3077 */
3078 size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
3079 p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev,
3080 size, &p_pbl_phys, GFP_KERNEL);
3081 qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
3082 pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003083 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003084 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003085
3086 for (i = 0; i < page_cnt; i++) {
3087 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3088 QED_CHAIN_PAGE_SIZE,
3089 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003090 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003091 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003092
3093 if (i == 0) {
3094 qed_chain_init_mem(p_chain, p_virt, p_phys);
3095 qed_chain_reset(p_chain);
3096 }
3097
3098 /* Fill the PBL table with the physical address of the page */
3099 *(dma_addr_t *)p_pbl_virt = p_phys;
3100 /* Keep the virtual address of the page */
3101 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
3102
3103 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
3104 }
3105
3106 return 0;
3107}
3108
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003109int qed_chain_alloc(struct qed_dev *cdev,
3110 enum qed_chain_use_mode intended_use,
3111 enum qed_chain_mode mode,
Yuval Mintza91eb522016-06-03 14:35:32 +03003112 enum qed_chain_cnt_type cnt_type,
3113 u32 num_elems, size_t elem_size, struct qed_chain *p_chain)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003114{
Yuval Mintza91eb522016-06-03 14:35:32 +03003115 u32 page_cnt;
3116 int rc = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003117
3118 if (mode == QED_CHAIN_MODE_SINGLE)
3119 page_cnt = 1;
3120 else
3121 page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
3122
Yuval Mintza91eb522016-06-03 14:35:32 +03003123 rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt);
3124 if (rc) {
3125 DP_NOTICE(cdev,
Joe Perches2591c282016-09-04 14:24:03 -07003126 "Cannot allocate a chain with the given arguments:\n");
3127 DP_NOTICE(cdev,
Yuval Mintza91eb522016-06-03 14:35:32 +03003128 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
3129 intended_use, mode, cnt_type, num_elems, elem_size);
3130 return rc;
3131 }
3132
3133 qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use,
3134 mode, cnt_type);
3135
3136 switch (mode) {
3137 case QED_CHAIN_MODE_NEXT_PTR:
3138 rc = qed_chain_alloc_next_ptr(cdev, p_chain);
3139 break;
3140 case QED_CHAIN_MODE_SINGLE:
3141 rc = qed_chain_alloc_single(cdev, p_chain);
3142 break;
3143 case QED_CHAIN_MODE_PBL:
3144 rc = qed_chain_alloc_pbl(cdev, p_chain);
3145 break;
3146 }
3147 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003148 goto nomem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003149
3150 return 0;
3151
3152nomem:
Yuval Mintza91eb522016-06-03 14:35:32 +03003153 qed_chain_free(cdev, p_chain);
3154 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003155}
3156
Yuval Mintza91eb522016-06-03 14:35:32 +03003157int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003158{
3159 if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) {
3160 u16 min, max;
3161
Yuval Mintza91eb522016-06-03 14:35:32 +03003162 min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE);
Manish Chopracee4d262015-10-26 11:02:28 +02003163 max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE);
3164 DP_NOTICE(p_hwfn,
3165 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
3166 src_id, min, max);
3167
3168 return -EINVAL;
3169 }
3170
3171 *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id;
3172
3173 return 0;
3174}
3175
Yuval Mintz1a635e42016-08-15 10:42:43 +03003176int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003177{
3178 if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) {
3179 u8 min, max;
3180
3181 min = (u8)RESC_START(p_hwfn, QED_VPORT);
3182 max = min + RESC_NUM(p_hwfn, QED_VPORT);
3183 DP_NOTICE(p_hwfn,
3184 "vport id [%d] is not valid, available indices [%d - %d]\n",
3185 src_id, min, max);
3186
3187 return -EINVAL;
3188 }
3189
3190 *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id;
3191
3192 return 0;
3193}
3194
Yuval Mintz1a635e42016-08-15 10:42:43 +03003195int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003196{
3197 if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) {
3198 u8 min, max;
3199
3200 min = (u8)RESC_START(p_hwfn, QED_RSS_ENG);
3201 max = min + RESC_NUM(p_hwfn, QED_RSS_ENG);
3202 DP_NOTICE(p_hwfn,
3203 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
3204 src_id, min, max);
3205
3206 return -EINVAL;
3207 }
3208
3209 *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id;
3210
3211 return 0;
3212}
Manish Choprabcd197c2016-04-26 10:56:08 -04003213
Yuval Mintz0a7fb112016-10-01 21:59:55 +03003214static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low,
3215 u8 *p_filter)
3216{
3217 *p_high = p_filter[1] | (p_filter[0] << 8);
3218 *p_low = p_filter[5] | (p_filter[4] << 8) |
3219 (p_filter[3] << 16) | (p_filter[2] << 24);
3220}
3221
3222int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn,
3223 struct qed_ptt *p_ptt, u8 *p_filter)
3224{
3225 u32 high = 0, low = 0, en;
3226 int i;
3227
3228 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3229 return 0;
3230
3231 qed_llh_mac_to_filter(&high, &low, p_filter);
3232
3233 /* Find a free entry and utilize it */
3234 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3235 en = qed_rd(p_hwfn, p_ptt,
3236 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3237 if (en)
3238 continue;
3239 qed_wr(p_hwfn, p_ptt,
3240 NIG_REG_LLH_FUNC_FILTER_VALUE +
3241 2 * i * sizeof(u32), low);
3242 qed_wr(p_hwfn, p_ptt,
3243 NIG_REG_LLH_FUNC_FILTER_VALUE +
3244 (2 * i + 1) * sizeof(u32), high);
3245 qed_wr(p_hwfn, p_ptt,
3246 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3247 qed_wr(p_hwfn, p_ptt,
3248 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3249 i * sizeof(u32), 0);
3250 qed_wr(p_hwfn, p_ptt,
3251 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3252 break;
3253 }
3254 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3255 DP_NOTICE(p_hwfn,
3256 "Failed to find an empty LLH filter to utilize\n");
3257 return -EINVAL;
3258 }
3259
3260 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3261 "mac: %pM is added at %d\n",
3262 p_filter, i);
3263
3264 return 0;
3265}
3266
3267void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn,
3268 struct qed_ptt *p_ptt, u8 *p_filter)
3269{
3270 u32 high = 0, low = 0;
3271 int i;
3272
3273 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3274 return;
3275
3276 qed_llh_mac_to_filter(&high, &low, p_filter);
3277
3278 /* Find the entry and clean it */
3279 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3280 if (qed_rd(p_hwfn, p_ptt,
3281 NIG_REG_LLH_FUNC_FILTER_VALUE +
3282 2 * i * sizeof(u32)) != low)
3283 continue;
3284 if (qed_rd(p_hwfn, p_ptt,
3285 NIG_REG_LLH_FUNC_FILTER_VALUE +
3286 (2 * i + 1) * sizeof(u32)) != high)
3287 continue;
3288
3289 qed_wr(p_hwfn, p_ptt,
3290 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3291 qed_wr(p_hwfn, p_ptt,
3292 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3293 qed_wr(p_hwfn, p_ptt,
3294 NIG_REG_LLH_FUNC_FILTER_VALUE +
3295 (2 * i + 1) * sizeof(u32), 0);
3296
3297 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3298 "mac: %pM is removed from %d\n",
3299 p_filter, i);
3300 break;
3301 }
3302 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3303 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3304}
3305
Arun Easi1e128c82017-02-15 06:28:22 -08003306int
3307qed_llh_add_protocol_filter(struct qed_hwfn *p_hwfn,
3308 struct qed_ptt *p_ptt,
3309 u16 source_port_or_eth_type,
3310 u16 dest_port, enum qed_llh_port_filter_type_t type)
3311{
3312 u32 high = 0, low = 0, en;
3313 int i;
3314
3315 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3316 return 0;
3317
3318 switch (type) {
3319 case QED_LLH_FILTER_ETHERTYPE:
3320 high = source_port_or_eth_type;
3321 break;
3322 case QED_LLH_FILTER_TCP_SRC_PORT:
3323 case QED_LLH_FILTER_UDP_SRC_PORT:
3324 low = source_port_or_eth_type << 16;
3325 break;
3326 case QED_LLH_FILTER_TCP_DEST_PORT:
3327 case QED_LLH_FILTER_UDP_DEST_PORT:
3328 low = dest_port;
3329 break;
3330 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3331 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3332 low = (source_port_or_eth_type << 16) | dest_port;
3333 break;
3334 default:
3335 DP_NOTICE(p_hwfn,
3336 "Non valid LLH protocol filter type %d\n", type);
3337 return -EINVAL;
3338 }
3339 /* Find a free entry and utilize it */
3340 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3341 en = qed_rd(p_hwfn, p_ptt,
3342 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3343 if (en)
3344 continue;
3345 qed_wr(p_hwfn, p_ptt,
3346 NIG_REG_LLH_FUNC_FILTER_VALUE +
3347 2 * i * sizeof(u32), low);
3348 qed_wr(p_hwfn, p_ptt,
3349 NIG_REG_LLH_FUNC_FILTER_VALUE +
3350 (2 * i + 1) * sizeof(u32), high);
3351 qed_wr(p_hwfn, p_ptt,
3352 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 1);
3353 qed_wr(p_hwfn, p_ptt,
3354 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3355 i * sizeof(u32), 1 << type);
3356 qed_wr(p_hwfn, p_ptt,
3357 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3358 break;
3359 }
3360 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3361 DP_NOTICE(p_hwfn,
3362 "Failed to find an empty LLH filter to utilize\n");
3363 return -EINVAL;
3364 }
3365 switch (type) {
3366 case QED_LLH_FILTER_ETHERTYPE:
3367 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3368 "ETH type %x is added at %d\n",
3369 source_port_or_eth_type, i);
3370 break;
3371 case QED_LLH_FILTER_TCP_SRC_PORT:
3372 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3373 "TCP src port %x is added at %d\n",
3374 source_port_or_eth_type, i);
3375 break;
3376 case QED_LLH_FILTER_UDP_SRC_PORT:
3377 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3378 "UDP src port %x is added at %d\n",
3379 source_port_or_eth_type, i);
3380 break;
3381 case QED_LLH_FILTER_TCP_DEST_PORT:
3382 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3383 "TCP dst port %x is added at %d\n", dest_port, i);
3384 break;
3385 case QED_LLH_FILTER_UDP_DEST_PORT:
3386 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3387 "UDP dst port %x is added at %d\n", dest_port, i);
3388 break;
3389 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3390 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3391 "TCP src/dst ports %x/%x are added at %d\n",
3392 source_port_or_eth_type, dest_port, i);
3393 break;
3394 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3395 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3396 "UDP src/dst ports %x/%x are added at %d\n",
3397 source_port_or_eth_type, dest_port, i);
3398 break;
3399 }
3400 return 0;
3401}
3402
3403void
3404qed_llh_remove_protocol_filter(struct qed_hwfn *p_hwfn,
3405 struct qed_ptt *p_ptt,
3406 u16 source_port_or_eth_type,
3407 u16 dest_port,
3408 enum qed_llh_port_filter_type_t type)
3409{
3410 u32 high = 0, low = 0;
3411 int i;
3412
3413 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3414 return;
3415
3416 switch (type) {
3417 case QED_LLH_FILTER_ETHERTYPE:
3418 high = source_port_or_eth_type;
3419 break;
3420 case QED_LLH_FILTER_TCP_SRC_PORT:
3421 case QED_LLH_FILTER_UDP_SRC_PORT:
3422 low = source_port_or_eth_type << 16;
3423 break;
3424 case QED_LLH_FILTER_TCP_DEST_PORT:
3425 case QED_LLH_FILTER_UDP_DEST_PORT:
3426 low = dest_port;
3427 break;
3428 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3429 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3430 low = (source_port_or_eth_type << 16) | dest_port;
3431 break;
3432 default:
3433 DP_NOTICE(p_hwfn,
3434 "Non valid LLH protocol filter type %d\n", type);
3435 return;
3436 }
3437
3438 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3439 if (!qed_rd(p_hwfn, p_ptt,
3440 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)))
3441 continue;
3442 if (!qed_rd(p_hwfn, p_ptt,
3443 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32)))
3444 continue;
3445 if (!(qed_rd(p_hwfn, p_ptt,
3446 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3447 i * sizeof(u32)) & BIT(type)))
3448 continue;
3449 if (qed_rd(p_hwfn, p_ptt,
3450 NIG_REG_LLH_FUNC_FILTER_VALUE +
3451 2 * i * sizeof(u32)) != low)
3452 continue;
3453 if (qed_rd(p_hwfn, p_ptt,
3454 NIG_REG_LLH_FUNC_FILTER_VALUE +
3455 (2 * i + 1) * sizeof(u32)) != high)
3456 continue;
3457
3458 qed_wr(p_hwfn, p_ptt,
3459 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3460 qed_wr(p_hwfn, p_ptt,
3461 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3462 qed_wr(p_hwfn, p_ptt,
3463 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3464 i * sizeof(u32), 0);
3465 qed_wr(p_hwfn, p_ptt,
3466 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3467 qed_wr(p_hwfn, p_ptt,
3468 NIG_REG_LLH_FUNC_FILTER_VALUE +
3469 (2 * i + 1) * sizeof(u32), 0);
3470 break;
3471 }
3472
3473 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3474 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3475}
3476
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003477static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3478 u32 hw_addr, void *p_eth_qzone,
3479 size_t eth_qzone_size, u8 timeset)
3480{
3481 struct coalescing_timeset *p_coal_timeset;
3482
3483 if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) {
3484 DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n");
3485 return -EINVAL;
3486 }
3487
3488 p_coal_timeset = p_eth_qzone;
3489 memset(p_coal_timeset, 0, eth_qzone_size);
3490 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
3491 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
3492 qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
3493
3494 return 0;
3495}
3496
3497int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3498 u16 coalesce, u8 qid, u16 sb_id)
3499{
3500 struct ustorm_eth_queue_zone eth_qzone;
3501 u8 timeset, timer_res;
3502 u16 fw_qid = 0;
3503 u32 address;
3504 int rc;
3505
3506 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3507 if (coalesce <= 0x7F) {
3508 timer_res = 0;
3509 } else if (coalesce <= 0xFF) {
3510 timer_res = 1;
3511 } else if (coalesce <= 0x1FF) {
3512 timer_res = 2;
3513 } else {
3514 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3515 return -EINVAL;
3516 }
3517 timeset = (u8)(coalesce >> timer_res);
3518
3519 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
3520 if (rc)
3521 return rc;
3522
3523 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false);
3524 if (rc)
3525 goto out;
3526
3527 address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3528
3529 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3530 sizeof(struct ustorm_eth_queue_zone), timeset);
3531 if (rc)
3532 goto out;
3533
3534 p_hwfn->cdev->rx_coalesce_usecs = coalesce;
3535out:
3536 return rc;
3537}
3538
3539int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3540 u16 coalesce, u8 qid, u16 sb_id)
3541{
3542 struct xstorm_eth_queue_zone eth_qzone;
3543 u8 timeset, timer_res;
3544 u16 fw_qid = 0;
3545 u32 address;
3546 int rc;
3547
3548 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3549 if (coalesce <= 0x7F) {
3550 timer_res = 0;
3551 } else if (coalesce <= 0xFF) {
3552 timer_res = 1;
3553 } else if (coalesce <= 0x1FF) {
3554 timer_res = 2;
3555 } else {
3556 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3557 return -EINVAL;
3558 }
3559 timeset = (u8)(coalesce >> timer_res);
3560
3561 rc = qed_fw_l2_queue(p_hwfn, (u16)qid, &fw_qid);
3562 if (rc)
3563 return rc;
3564
3565 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true);
3566 if (rc)
3567 goto out;
3568
3569 address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3570
3571 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3572 sizeof(struct xstorm_eth_queue_zone), timeset);
3573 if (rc)
3574 goto out;
3575
3576 p_hwfn->cdev->tx_coalesce_usecs = coalesce;
3577out:
3578 return rc;
3579}
3580
Manish Choprabcd197c2016-04-26 10:56:08 -04003581/* Calculate final WFQ values for all vports and configure them.
3582 * After this configuration each vport will have
3583 * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT)
3584 */
3585static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3586 struct qed_ptt *p_ptt,
3587 u32 min_pf_rate)
3588{
3589 struct init_qm_vport_params *vport_params;
3590 int i;
3591
3592 vport_params = p_hwfn->qm_info.qm_vport_params;
3593
3594 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3595 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3596
3597 vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) /
3598 min_pf_rate;
3599 qed_init_vport_wfq(p_hwfn, p_ptt,
3600 vport_params[i].first_tx_pq_id,
3601 vport_params[i].vport_wfq);
3602 }
3603}
3604
3605static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn,
3606 u32 min_pf_rate)
3607
3608{
3609 int i;
3610
3611 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
3612 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
3613}
3614
3615static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3616 struct qed_ptt *p_ptt,
3617 u32 min_pf_rate)
3618{
3619 struct init_qm_vport_params *vport_params;
3620 int i;
3621
3622 vport_params = p_hwfn->qm_info.qm_vport_params;
3623
3624 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3625 qed_init_wfq_default_param(p_hwfn, min_pf_rate);
3626 qed_init_vport_wfq(p_hwfn, p_ptt,
3627 vport_params[i].first_tx_pq_id,
3628 vport_params[i].vport_wfq);
3629 }
3630}
3631
3632/* This function performs several validations for WFQ
3633 * configuration and required min rate for a given vport
3634 * 1. req_rate must be greater than one percent of min_pf_rate.
3635 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
3636 * rates to get less than one percent of min_pf_rate.
3637 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
3638 */
3639static int qed_init_wfq_param(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03003640 u16 vport_id, u32 req_rate, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003641{
3642 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
3643 int non_requested_count = 0, req_count = 0, i, num_vports;
3644
3645 num_vports = p_hwfn->qm_info.num_vports;
3646
3647 /* Accounting for the vports which are configured for WFQ explicitly */
3648 for (i = 0; i < num_vports; i++) {
3649 u32 tmp_speed;
3650
3651 if ((i != vport_id) &&
3652 p_hwfn->qm_info.wfq_data[i].configured) {
3653 req_count++;
3654 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3655 total_req_min_rate += tmp_speed;
3656 }
3657 }
3658
3659 /* Include current vport data as well */
3660 req_count++;
3661 total_req_min_rate += req_rate;
3662 non_requested_count = num_vports - req_count;
3663
3664 if (req_rate < min_pf_rate / QED_WFQ_UNIT) {
3665 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3666 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3667 vport_id, req_rate, min_pf_rate);
3668 return -EINVAL;
3669 }
3670
3671 if (num_vports > QED_WFQ_UNIT) {
3672 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3673 "Number of vports is greater than %d\n",
3674 QED_WFQ_UNIT);
3675 return -EINVAL;
3676 }
3677
3678 if (total_req_min_rate > min_pf_rate) {
3679 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3680 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
3681 total_req_min_rate, min_pf_rate);
3682 return -EINVAL;
3683 }
3684
3685 total_left_rate = min_pf_rate - total_req_min_rate;
3686
3687 left_rate_per_vp = total_left_rate / non_requested_count;
3688 if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) {
3689 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3690 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3691 left_rate_per_vp, min_pf_rate);
3692 return -EINVAL;
3693 }
3694
3695 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
3696 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
3697
3698 for (i = 0; i < num_vports; i++) {
3699 if (p_hwfn->qm_info.wfq_data[i].configured)
3700 continue;
3701
3702 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
3703 }
3704
3705 return 0;
3706}
3707
Yuval Mintz733def62016-05-11 16:36:22 +03003708static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn,
3709 struct qed_ptt *p_ptt, u16 vp_id, u32 rate)
3710{
3711 struct qed_mcp_link_state *p_link;
3712 int rc = 0;
3713
3714 p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output;
3715
3716 if (!p_link->min_pf_rate) {
3717 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
3718 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
3719 return rc;
3720 }
3721
3722 rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
3723
Yuval Mintz1a635e42016-08-15 10:42:43 +03003724 if (!rc)
Yuval Mintz733def62016-05-11 16:36:22 +03003725 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt,
3726 p_link->min_pf_rate);
3727 else
3728 DP_NOTICE(p_hwfn,
3729 "Validation failed while configuring min rate\n");
3730
3731 return rc;
3732}
3733
Manish Choprabcd197c2016-04-26 10:56:08 -04003734static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn,
3735 struct qed_ptt *p_ptt,
3736 u32 min_pf_rate)
3737{
3738 bool use_wfq = false;
3739 int rc = 0;
3740 u16 i;
3741
3742 /* Validate all pre configured vports for wfq */
3743 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3744 u32 rate;
3745
3746 if (!p_hwfn->qm_info.wfq_data[i].configured)
3747 continue;
3748
3749 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
3750 use_wfq = true;
3751
3752 rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
3753 if (rc) {
3754 DP_NOTICE(p_hwfn,
3755 "WFQ validation failed while configuring min rate\n");
3756 break;
3757 }
3758 }
3759
3760 if (!rc && use_wfq)
3761 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3762 else
3763 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3764
3765 return rc;
3766}
3767
Yuval Mintz733def62016-05-11 16:36:22 +03003768/* Main API for qed clients to configure vport min rate.
3769 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
3770 * rate - Speed in Mbps needs to be assigned to a given vport.
3771 */
3772int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate)
3773{
3774 int i, rc = -EINVAL;
3775
3776 /* Currently not supported; Might change in future */
3777 if (cdev->num_hwfns > 1) {
3778 DP_NOTICE(cdev,
3779 "WFQ configuration is not supported for this device\n");
3780 return rc;
3781 }
3782
3783 for_each_hwfn(cdev, i) {
3784 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3785 struct qed_ptt *p_ptt;
3786
3787 p_ptt = qed_ptt_acquire(p_hwfn);
3788 if (!p_ptt)
3789 return -EBUSY;
3790
3791 rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
3792
Yuval Mintzd572c432016-07-27 14:45:23 +03003793 if (rc) {
Yuval Mintz733def62016-05-11 16:36:22 +03003794 qed_ptt_release(p_hwfn, p_ptt);
3795 return rc;
3796 }
3797
3798 qed_ptt_release(p_hwfn, p_ptt);
3799 }
3800
3801 return rc;
3802}
3803
Manish Choprabcd197c2016-04-26 10:56:08 -04003804/* API to configure WFQ from mcp link change */
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003805void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
3806 struct qed_ptt *p_ptt, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003807{
3808 int i;
3809
Yuval Mintz3e7cfce2016-05-26 11:01:24 +03003810 if (cdev->num_hwfns > 1) {
3811 DP_VERBOSE(cdev,
3812 NETIF_MSG_LINK,
3813 "WFQ configuration is not supported for this device\n");
3814 return;
3815 }
3816
Manish Choprabcd197c2016-04-26 10:56:08 -04003817 for_each_hwfn(cdev, i) {
3818 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3819
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003820 __qed_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
Manish Choprabcd197c2016-04-26 10:56:08 -04003821 min_pf_rate);
3822 }
3823}
Manish Chopra4b01e512016-04-26 10:56:09 -04003824
3825int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn,
3826 struct qed_ptt *p_ptt,
3827 struct qed_mcp_link_state *p_link,
3828 u8 max_bw)
3829{
3830 int rc = 0;
3831
3832 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
3833
3834 if (!p_link->line_speed && (max_bw != 100))
3835 return rc;
3836
3837 p_link->speed = (p_link->line_speed * max_bw) / 100;
3838 p_hwfn->qm_info.pf_rl = p_link->speed;
3839
3840 /* Since the limiter also affects Tx-switched traffic, we don't want it
3841 * to limit such traffic in case there's no actual limit.
3842 * In that case, set limit to imaginary high boundary.
3843 */
3844 if (max_bw == 100)
3845 p_hwfn->qm_info.pf_rl = 100000;
3846
3847 rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
3848 p_hwfn->qm_info.pf_rl);
3849
3850 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3851 "Configured MAX bandwidth to be %08x Mb/sec\n",
3852 p_link->speed);
3853
3854 return rc;
3855}
3856
3857/* Main API to configure PF max bandwidth where bw range is [1 - 100] */
3858int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw)
3859{
3860 int i, rc = -EINVAL;
3861
3862 if (max_bw < 1 || max_bw > 100) {
3863 DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n");
3864 return rc;
3865 }
3866
3867 for_each_hwfn(cdev, i) {
3868 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3869 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3870 struct qed_mcp_link_state *p_link;
3871 struct qed_ptt *p_ptt;
3872
3873 p_link = &p_lead->mcp_info->link_output;
3874
3875 p_ptt = qed_ptt_acquire(p_hwfn);
3876 if (!p_ptt)
3877 return -EBUSY;
3878
3879 rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt,
3880 p_link, max_bw);
3881
3882 qed_ptt_release(p_hwfn, p_ptt);
3883
3884 if (rc)
3885 break;
3886 }
3887
3888 return rc;
3889}
Manish Chopraa64b02d2016-04-26 10:56:10 -04003890
3891int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn,
3892 struct qed_ptt *p_ptt,
3893 struct qed_mcp_link_state *p_link,
3894 u8 min_bw)
3895{
3896 int rc = 0;
3897
3898 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
3899 p_hwfn->qm_info.pf_wfq = min_bw;
3900
3901 if (!p_link->line_speed)
3902 return rc;
3903
3904 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
3905
3906 rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
3907
3908 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3909 "Configured MIN bandwidth to be %d Mb/sec\n",
3910 p_link->min_pf_rate);
3911
3912 return rc;
3913}
3914
3915/* Main API to configure PF min bandwidth where bw range is [1-100] */
3916int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw)
3917{
3918 int i, rc = -EINVAL;
3919
3920 if (min_bw < 1 || min_bw > 100) {
3921 DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n");
3922 return rc;
3923 }
3924
3925 for_each_hwfn(cdev, i) {
3926 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3927 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3928 struct qed_mcp_link_state *p_link;
3929 struct qed_ptt *p_ptt;
3930
3931 p_link = &p_lead->mcp_info->link_output;
3932
3933 p_ptt = qed_ptt_acquire(p_hwfn);
3934 if (!p_ptt)
3935 return -EBUSY;
3936
3937 rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt,
3938 p_link, min_bw);
3939 if (rc) {
3940 qed_ptt_release(p_hwfn, p_ptt);
3941 return rc;
3942 }
3943
3944 if (p_link->min_pf_rate) {
3945 u32 min_rate = p_link->min_pf_rate;
3946
3947 rc = __qed_configure_vp_wfq_on_link_change(p_hwfn,
3948 p_ptt,
3949 min_rate);
3950 }
3951
3952 qed_ptt_release(p_hwfn, p_ptt);
3953 }
3954
3955 return rc;
3956}
Yuval Mintz733def62016-05-11 16:36:22 +03003957
3958void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3959{
3960 struct qed_mcp_link_state *p_link;
3961
3962 p_link = &p_hwfn->mcp_info->link_output;
3963
3964 if (p_link->min_pf_rate)
3965 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt,
3966 p_link->min_pf_rate);
3967
3968 memset(p_hwfn->qm_info.wfq_data, 0,
3969 sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports);
3970}
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02003971
3972int qed_device_num_engines(struct qed_dev *cdev)
3973{
3974 return QED_IS_BB(cdev) ? 2 : 1;
3975}