blob: e29f6ebe9f39d0047abce6e010b9e577a1db14bc [file] [log] [blame]
Sascha Hauer6c7b068502012-03-07 21:01:28 +01001#ifndef __MACH_IMX_CLK_H
2#define __MACH_IMX_CLK_H
3
4#include <linux/spinlock.h>
5#include <linux/clk-provider.h>
Sascha Hauer3a84d172012-09-11 08:50:00 +02006
7extern spinlock_t imx_ccm_lock;
Sascha Hauer6c7b068502012-03-07 21:01:28 +01008
Liu Yingdfd87142013-07-04 17:57:17 +08009extern void imx_cscmr1_fixup(u32 *val);
10
Sascha Hauer2af9e6d2012-03-09 09:11:55 +010011struct clk *imx_clk_pllv1(const char *name, const char *parent,
Sascha Hauer6c7b068502012-03-07 21:01:28 +010012 void __iomem *base);
13
Sascha Hauera547b812012-03-19 12:36:10 +010014struct clk *imx_clk_pllv2(const char *name, const char *parent,
15 void __iomem *base);
16
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080017enum imx_pllv3_type {
18 IMX_PLLV3_GENERIC,
19 IMX_PLLV3_SYS,
20 IMX_PLLV3_USB,
21 IMX_PLLV3_AV,
22 IMX_PLLV3_ENET,
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080023};
24
25struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name,
Sascha Hauer2b254692012-11-22 10:18:41 +010026 const char *parent_name, void __iomem *base, u32 div_mask);
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080027
Sascha Hauerb75c0152011-04-19 08:33:45 +020028struct clk *clk_register_gate2(struct device *dev, const char *name,
29 const char *parent_name, unsigned long flags,
30 void __iomem *reg, u8 bit_idx,
Shawn Guof9f28cd2014-04-19 10:58:22 +080031 u8 clk_gate_flags, spinlock_t *lock,
32 unsigned int *share_count);
Sascha Hauerb75c0152011-04-19 08:33:45 +020033
Martin Fuzzey75f83d02013-04-23 20:16:59 +080034struct clk * imx_obtain_fixed_clock(
35 const char *name, unsigned long rate);
36
Sascha Hauerb75c0152011-04-19 08:33:45 +020037static inline struct clk *imx_clk_gate2(const char *name, const char *parent,
38 void __iomem *reg, u8 shift)
39{
40 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
Shawn Guof9f28cd2014-04-19 10:58:22 +080041 shift, 0, &imx_ccm_lock, NULL);
42}
43
44static inline struct clk *imx_clk_gate2_shared(const char *name,
45 const char *parent, void __iomem *reg, u8 shift,
46 unsigned int *share_count)
47{
48 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
49 shift, 0, &imx_ccm_lock, share_count);
Sascha Hauerb75c0152011-04-19 08:33:45 +020050}
51
Shawn Guoa10bd672012-04-04 16:07:53 +080052struct clk *imx_clk_pfd(const char *name, const char *parent_name,
53 void __iomem *reg, u8 idx);
54
Shawn Guo32af7a82012-04-04 16:20:56 +080055struct clk *imx_clk_busy_divider(const char *name, const char *parent_name,
56 void __iomem *reg, u8 shift, u8 width,
57 void __iomem *busy_reg, u8 busy_shift);
58
59struct clk *imx_clk_busy_mux(const char *name, void __iomem *reg, u8 shift,
60 u8 width, void __iomem *busy_reg, u8 busy_shift,
61 const char **parent_names, int num_parents);
62
Liu Yingcbe7fc82013-07-04 17:22:26 +080063struct clk *imx_clk_fixup_divider(const char *name, const char *parent,
64 void __iomem *reg, u8 shift, u8 width,
65 void (*fixup)(u32 *val));
66
Liu Yinga49e6c42013-07-04 17:35:46 +080067struct clk *imx_clk_fixup_mux(const char *name, void __iomem *reg,
68 u8 shift, u8 width, const char **parents,
69 int num_parents, void (*fixup)(u32 *val));
70
Sascha Hauer6c7b068502012-03-07 21:01:28 +010071static inline struct clk *imx_clk_fixed(const char *name, int rate)
72{
73 return clk_register_fixed_rate(NULL, name, NULL, CLK_IS_ROOT, rate);
74}
75
76static inline struct clk *imx_clk_divider(const char *name, const char *parent,
77 void __iomem *reg, u8 shift, u8 width)
78{
79 return clk_register_divider(NULL, name, parent, CLK_SET_RATE_PARENT,
80 reg, shift, width, 0, &imx_ccm_lock);
81}
82
Philipp Zabel3ce92172013-03-27 18:30:40 +010083static inline struct clk *imx_clk_divider_flags(const char *name,
84 const char *parent, void __iomem *reg, u8 shift, u8 width,
85 unsigned long flags)
86{
87 return clk_register_divider(NULL, name, parent, flags,
88 reg, shift, width, 0, &imx_ccm_lock);
89}
90
Sascha Hauer6c7b068502012-03-07 21:01:28 +010091static inline struct clk *imx_clk_gate(const char *name, const char *parent,
92 void __iomem *reg, u8 shift)
93{
94 return clk_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
95 shift, 0, &imx_ccm_lock);
96}
97
98static inline struct clk *imx_clk_mux(const char *name, void __iomem *reg,
99 u8 shift, u8 width, const char **parents, int num_parents)
100{
James Hogan819c1de2013-07-29 12:25:01 +0100101 return clk_register_mux(NULL, name, parents, num_parents,
102 CLK_SET_RATE_NO_REPARENT, reg, shift,
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100103 width, 0, &imx_ccm_lock);
104}
105
Philipp Zabel3ce92172013-03-27 18:30:40 +0100106static inline struct clk *imx_clk_mux_flags(const char *name,
107 void __iomem *reg, u8 shift, u8 width, const char **parents,
108 int num_parents, unsigned long flags)
109{
110 return clk_register_mux(NULL, name, parents, num_parents,
James Hogan819c1de2013-07-29 12:25:01 +0100111 flags | CLK_SET_RATE_NO_REPARENT, reg, shift, width, 0,
Philipp Zabel3ce92172013-03-27 18:30:40 +0100112 &imx_ccm_lock);
113}
114
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100115static inline struct clk *imx_clk_fixed_factor(const char *name,
116 const char *parent, unsigned int mult, unsigned int div)
117{
118 return clk_register_fixed_factor(NULL, name, parent,
119 CLK_SET_RATE_PARENT, mult, div);
120}
121
122#endif