blob: e4d018b2fe9fae488aa9dc0a6bcb72e61ff14c85 [file] [log] [blame]
Andrew Victor65dbf342006-04-02 19:18:51 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/at91_mci.c - ATMEL AT91 MCI Driver
Andrew Victor65dbf342006-04-02 19:18:51 +01003 *
4 * Copyright (C) 2005 Cougar Creek Computing Devices Ltd, All Rights Reserved
5 *
6 * Copyright (C) 2006 Malcolm Noyes
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13/*
Andrew Victor99eeb8d2006-12-11 12:40:23 +010014 This is the AT91 MCI driver that has been tested with both MMC cards
Andrew Victor65dbf342006-04-02 19:18:51 +010015 and SD-cards. Boards that support write protect are now supported.
16 The CCAT91SBC001 board does not support SD cards.
17
18 The three entry points are at91_mci_request, at91_mci_set_ios
19 and at91_mci_get_ro.
20
21 SET IOS
22 This configures the device to put it into the correct mode and clock speed
23 required.
24
25 MCI REQUEST
26 MCI request processes the commands sent in the mmc_request structure. This
27 can consist of a processing command and a stop command in the case of
28 multiple block transfers.
29
30 There are three main types of request, commands, reads and writes.
31
32 Commands are straight forward. The command is submitted to the controller and
33 the request function returns. When the controller generates an interrupt to indicate
34 the command is finished, the response to the command are read and the mmc_request_done
35 function called to end the request.
36
37 Reads and writes work in a similar manner to normal commands but involve the PDC (DMA)
38 controller to manage the transfers.
39
40 A read is done from the controller directly to the scatterlist passed in from the request.
Andrew Victor99eeb8d2006-12-11 12:40:23 +010041 Due to a bug in the AT91RM9200 controller, when a read is completed, all the words are byte
42 swapped in the scatterlist buffers. AT91SAM926x are not affected by this bug.
Andrew Victor65dbf342006-04-02 19:18:51 +010043
44 The sequence of read interrupts is: ENDRX, RXBUFF, CMDRDY
45
46 A write is slightly different in that the bytes to write are read from the scatterlist
47 into a dma memory buffer (this is in case the source buffer should be read only). The
48 entire write buffer is then done from this single dma memory buffer.
49
50 The sequence of write interrupts is: ENDTX, TXBUFE, NOTBUSY, CMDRDY
51
52 GET RO
53 Gets the status of the write protect pin, if available.
54*/
55
Andrew Victor65dbf342006-04-02 19:18:51 +010056#include <linux/module.h>
57#include <linux/moduleparam.h>
58#include <linux/init.h>
59#include <linux/ioport.h>
60#include <linux/platform_device.h>
61#include <linux/interrupt.h>
62#include <linux/blkdev.h>
63#include <linux/delay.h>
64#include <linux/err.h>
65#include <linux/dma-mapping.h>
66#include <linux/clk.h>
Andrew Victor93a3ddc2007-02-08 11:31:22 +010067#include <linux/atmel_pdc.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010068
69#include <linux/mmc/host.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010070
71#include <asm/io.h>
72#include <asm/irq.h>
David Brownell6e996ee2008-02-04 18:12:48 +010073#include <asm/gpio.h>
74
Andrew Victor65dbf342006-04-02 19:18:51 +010075#include <asm/mach/mmc.h>
76#include <asm/arch/board.h>
Andrew Victor99eeb8d2006-12-11 12:40:23 +010077#include <asm/arch/cpu.h>
Andrew Victor55d8bae2006-11-30 17:16:43 +010078#include <asm/arch/at91_mci.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010079
80#define DRIVER_NAME "at91_mci"
81
Andrew Victordf05a302006-10-23 14:50:09 +020082#define FL_SENT_COMMAND (1 << 0)
83#define FL_SENT_STOP (1 << 1)
Andrew Victor65dbf342006-04-02 19:18:51 +010084
Andrew Victordf05a302006-10-23 14:50:09 +020085#define AT91_MCI_ERRORS (AT91_MCI_RINDE | AT91_MCI_RDIRE | AT91_MCI_RCRCE \
86 | AT91_MCI_RENDE | AT91_MCI_RTOE | AT91_MCI_DCRCE \
Nicolas Ferre37b758e2007-08-08 12:01:44 +020087 | AT91_MCI_DTOE | AT91_MCI_OVRE | AT91_MCI_UNRE)
Andrew Victor65dbf342006-04-02 19:18:51 +010088
Andrew Victore0b19b82006-10-25 19:42:38 +020089#define at91_mci_read(host, reg) __raw_readl((host)->baseaddr + (reg))
90#define at91_mci_write(host, reg, val) __raw_writel((val), (host)->baseaddr + (reg))
Andrew Victor65dbf342006-04-02 19:18:51 +010091
Andrew Victor65dbf342006-04-02 19:18:51 +010092
93/*
94 * Low level type for this driver
95 */
96struct at91mci_host
97{
98 struct mmc_host *mmc;
99 struct mmc_command *cmd;
100 struct mmc_request *request;
101
Andrew Victore0b19b82006-10-25 19:42:38 +0200102 void __iomem *baseaddr;
Andrew Victor17ea0592006-10-23 14:44:40 +0200103 int irq;
Andrew Victore0b19b82006-10-25 19:42:38 +0200104
Andrew Victor65dbf342006-04-02 19:18:51 +0100105 struct at91_mmc_data *board;
106 int present;
107
Andrew Victor3dd3b032006-10-23 14:46:54 +0200108 struct clk *mci_clk;
109
Andrew Victor65dbf342006-04-02 19:18:51 +0100110 /*
111 * Flag indicating when the command has been sent. This is used to
112 * work out whether or not to send the stop
113 */
114 unsigned int flags;
115 /* flag for current bus settings */
116 u32 bus_mode;
117
118 /* DMA buffer used for transmitting */
119 unsigned int* buffer;
120 dma_addr_t physical_address;
121 unsigned int total_length;
122
123 /* Latest in the scatterlist that has been enabled for transfer, but not freed */
124 int in_use_index;
125
126 /* Latest in the scatterlist that has been enabled for transfer */
127 int transfer_index;
Marc Pignate181dce2008-05-30 14:06:32 +0200128
129 /* Timer for timeouts */
130 struct timer_list timer;
Andrew Victor65dbf342006-04-02 19:18:51 +0100131};
132
Marc Pignatc5a89c62008-05-30 14:07:47 +0200133/*
134 * Reset the controller and restore most of the state
135 */
136static void at91_reset_host(struct at91mci_host *host)
137{
138 unsigned long flags;
139 u32 mr;
140 u32 sdcr;
141 u32 dtor;
142 u32 imr;
143
144 local_irq_save(flags);
145 imr = at91_mci_read(host, AT91_MCI_IMR);
146
147 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
148
149 /* save current state */
150 mr = at91_mci_read(host, AT91_MCI_MR) & 0x7fff;
151 sdcr = at91_mci_read(host, AT91_MCI_SDCR);
152 dtor = at91_mci_read(host, AT91_MCI_DTOR);
153
154 /* reset the controller */
155 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST);
156
157 /* restore state */
158 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
159 at91_mci_write(host, AT91_MCI_MR, mr);
160 at91_mci_write(host, AT91_MCI_SDCR, sdcr);
161 at91_mci_write(host, AT91_MCI_DTOR, dtor);
162 at91_mci_write(host, AT91_MCI_IER, imr);
163
164 /* make sure sdio interrupts will fire */
165 at91_mci_read(host, AT91_MCI_SR);
166
167 local_irq_restore(flags);
168}
169
Marc Pignate181dce2008-05-30 14:06:32 +0200170static void at91_timeout_timer(unsigned long data)
171{
172 struct at91mci_host *host;
173
174 host = (struct at91mci_host *)data;
175
176 if (host->request) {
177 dev_err(host->mmc->parent, "Timeout waiting end of packet\n");
178
179 if (host->cmd && host->cmd->data) {
180 host->cmd->data->error = -ETIMEDOUT;
181 } else {
182 if (host->cmd)
183 host->cmd->error = -ETIMEDOUT;
184 else
185 host->request->cmd->error = -ETIMEDOUT;
186 }
187
Marc Pignatc5a89c62008-05-30 14:07:47 +0200188 at91_reset_host(host);
Marc Pignate181dce2008-05-30 14:06:32 +0200189 mmc_request_done(host->mmc, host->request);
190 }
191}
192
Andrew Victor65dbf342006-04-02 19:18:51 +0100193/*
194 * Copy from sg to a dma block - used for transfers
195 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200196static inline void at91_mci_sg_to_dma(struct at91mci_host *host, struct mmc_data *data)
Andrew Victor65dbf342006-04-02 19:18:51 +0100197{
198 unsigned int len, i, size;
199 unsigned *dmabuf = host->buffer;
200
201 size = host->total_length;
202 len = data->sg_len;
203
204 /*
205 * Just loop through all entries. Size might not
206 * be the entire list though so make sure that
207 * we do not transfer too much.
208 */
209 for (i = 0; i < len; i++) {
210 struct scatterlist *sg;
211 int amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100212 unsigned int *sgbuffer;
213
214 sg = &data->sg[i];
215
Jens Axboe45711f12007-10-22 21:19:53 +0200216 sgbuffer = kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
Andrew Victor65dbf342006-04-02 19:18:51 +0100217 amount = min(size, sg->length);
218 size -= amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100219
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100220 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
221 int index;
222
223 for (index = 0; index < (amount / 4); index++)
224 *dmabuf++ = swab32(sgbuffer[index]);
225 }
226 else
227 memcpy(dmabuf, sgbuffer, amount);
Andrew Victor65dbf342006-04-02 19:18:51 +0100228
229 kunmap_atomic(sgbuffer, KM_BIO_SRC_IRQ);
230
231 if (size == 0)
232 break;
233 }
234
235 /*
236 * Check that we didn't get a request to transfer
237 * more data than can fit into the SG list.
238 */
239 BUG_ON(size != 0);
240}
241
242/*
243 * Prepare a dma read
244 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200245static void at91_mci_pre_dma_read(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100246{
247 int i;
248 struct scatterlist *sg;
249 struct mmc_command *cmd;
250 struct mmc_data *data;
251
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100252 pr_debug("pre dma read\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100253
254 cmd = host->cmd;
255 if (!cmd) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100256 pr_debug("no command\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100257 return;
258 }
259
260 data = cmd->data;
261 if (!data) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100262 pr_debug("no data\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100263 return;
264 }
265
266 for (i = 0; i < 2; i++) {
267 /* nothing left to transfer */
268 if (host->transfer_index >= data->sg_len) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100269 pr_debug("Nothing left to transfer (index = %d)\n", host->transfer_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100270 break;
271 }
272
273 /* Check to see if this needs filling */
274 if (i == 0) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100275 if (at91_mci_read(host, ATMEL_PDC_RCR) != 0) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100276 pr_debug("Transfer active in current\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100277 continue;
278 }
279 }
280 else {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100281 if (at91_mci_read(host, ATMEL_PDC_RNCR) != 0) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100282 pr_debug("Transfer active in next\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100283 continue;
284 }
285 }
286
287 /* Setup the next transfer */
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100288 pr_debug("Using transfer index %d\n", host->transfer_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100289
290 sg = &data->sg[host->transfer_index++];
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100291 pr_debug("sg = %p\n", sg);
Andrew Victor65dbf342006-04-02 19:18:51 +0100292
Jens Axboe45711f12007-10-22 21:19:53 +0200293 sg->dma_address = dma_map_page(NULL, sg_page(sg), sg->offset, sg->length, DMA_FROM_DEVICE);
Andrew Victor65dbf342006-04-02 19:18:51 +0100294
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100295 pr_debug("dma address = %08X, length = %d\n", sg->dma_address, sg->length);
Andrew Victor65dbf342006-04-02 19:18:51 +0100296
297 if (i == 0) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100298 at91_mci_write(host, ATMEL_PDC_RPR, sg->dma_address);
Marc Pignat80f92542008-05-30 14:05:24 +0200299 at91_mci_write(host, ATMEL_PDC_RCR, (data->blksz & 0x3) ? sg->length : sg->length / 4);
Andrew Victor65dbf342006-04-02 19:18:51 +0100300 }
301 else {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100302 at91_mci_write(host, ATMEL_PDC_RNPR, sg->dma_address);
Marc Pignat80f92542008-05-30 14:05:24 +0200303 at91_mci_write(host, ATMEL_PDC_RNCR, (data->blksz & 0x3) ? sg->length : sg->length / 4);
Andrew Victor65dbf342006-04-02 19:18:51 +0100304 }
305 }
306
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100307 pr_debug("pre dma read done\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100308}
309
310/*
311 * Handle after a dma read
312 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200313static void at91_mci_post_dma_read(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100314{
315 struct mmc_command *cmd;
316 struct mmc_data *data;
317
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100318 pr_debug("post dma read\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100319
320 cmd = host->cmd;
321 if (!cmd) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100322 pr_debug("no command\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100323 return;
324 }
325
326 data = cmd->data;
327 if (!data) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100328 pr_debug("no data\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100329 return;
330 }
331
332 while (host->in_use_index < host->transfer_index) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100333 struct scatterlist *sg;
334
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100335 pr_debug("finishing index %d\n", host->in_use_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100336
337 sg = &data->sg[host->in_use_index++];
338
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100339 pr_debug("Unmapping page %08X\n", sg->dma_address);
Andrew Victor65dbf342006-04-02 19:18:51 +0100340
341 dma_unmap_page(NULL, sg->dma_address, sg->length, DMA_FROM_DEVICE);
342
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100343 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200344 unsigned int *buffer;
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100345 int index;
Andrew Victor65dbf342006-04-02 19:18:51 +0100346
Nicolas Ferreed99c542007-07-09 14:58:16 +0200347 /* Swap the contents of the buffer */
Jens Axboe45711f12007-10-22 21:19:53 +0200348 buffer = kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200349 pr_debug("buffer = %p, length = %d\n", buffer, sg->length);
350
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100351 for (index = 0; index < (sg->length / 4); index++)
352 buffer[index] = swab32(buffer[index]);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200353
354 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
Andrew Victor65dbf342006-04-02 19:18:51 +0100355 }
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100356
Jens Axboe45711f12007-10-22 21:19:53 +0200357 flush_dcache_page(sg_page(sg));
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200358
359 data->bytes_xfered += sg->length;
Andrew Victor65dbf342006-04-02 19:18:51 +0100360 }
361
362 /* Is there another transfer to trigger? */
363 if (host->transfer_index < data->sg_len)
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200364 at91_mci_pre_dma_read(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100365 else {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200366 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_ENDRX);
Andrew Victore0b19b82006-10-25 19:42:38 +0200367 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_RXBUFF);
Andrew Victor65dbf342006-04-02 19:18:51 +0100368 }
369
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100370 pr_debug("post dma read done\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100371}
372
373/*
374 * Handle transmitted data
375 */
376static void at91_mci_handle_transmitted(struct at91mci_host *host)
377{
378 struct mmc_command *cmd;
379 struct mmc_data *data;
380
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100381 pr_debug("Handling the transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100382
383 /* Disable the transfer */
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100384 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100385
386 /* Now wait for cmd ready */
Andrew Victore0b19b82006-10-25 19:42:38 +0200387 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_TXBUFE);
Andrew Victor65dbf342006-04-02 19:18:51 +0100388
389 cmd = host->cmd;
390 if (!cmd) return;
391
392 data = cmd->data;
393 if (!data) return;
394
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200395 if (cmd->data->blocks > 1) {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200396 pr_debug("multiple write : wait for BLKE...\n");
397 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_BLKE);
398 } else
399 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
Andrew Victor65dbf342006-04-02 19:18:51 +0100400}
401
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200402/*
403 * Update bytes tranfered count during a write operation
404 */
405static void at91_mci_update_bytes_xfered(struct at91mci_host *host)
406{
407 struct mmc_data *data;
408
409 /* always deal with the effective request (and not the current cmd) */
410
411 if (host->request->cmd && host->request->cmd->error != 0)
412 return;
413
414 if (host->request->data) {
415 data = host->request->data;
416 if (data->flags & MMC_DATA_WRITE) {
417 /* card is in IDLE mode now */
418 pr_debug("-> bytes_xfered %d, total_length = %d\n",
419 data->bytes_xfered, host->total_length);
420 data->bytes_xfered = host->total_length;
421 }
422 }
423}
424
425
Nicolas Ferreed99c542007-07-09 14:58:16 +0200426/*Handle after command sent ready*/
427static int at91_mci_handle_cmdrdy(struct at91mci_host *host)
428{
429 if (!host->cmd)
430 return 1;
431 else if (!host->cmd->data) {
432 if (host->flags & FL_SENT_STOP) {
433 /*After multi block write, we must wait for NOTBUSY*/
434 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
435 } else return 1;
436 } else if (host->cmd->data->flags & MMC_DATA_WRITE) {
437 /*After sendding multi-block-write command, start DMA transfer*/
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200438 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_TXBUFE | AT91_MCI_BLKE);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200439 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
440 }
441
442 /* command not completed, have to wait */
443 return 0;
444}
445
446
Andrew Victor65dbf342006-04-02 19:18:51 +0100447/*
448 * Enable the controller
449 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200450static void at91_mci_enable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100451{
Nicolas Ferreed99c542007-07-09 14:58:16 +0200452 unsigned int mr;
453
Andrew Victore0b19b82006-10-25 19:42:38 +0200454 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200455 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
Andrew Victore0b19b82006-10-25 19:42:38 +0200456 at91_mci_write(host, AT91_MCI_DTOR, AT91_MCI_DTOMUL_1M | AT91_MCI_DTOCYC);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200457 mr = AT91_MCI_PDCMODE | 0x34a;
458
459 if (cpu_is_at91sam9260() || cpu_is_at91sam9263())
460 mr |= AT91_MCI_RDPROOF | AT91_MCI_WRPROOF;
461
462 at91_mci_write(host, AT91_MCI_MR, mr);
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100463
464 /* use Slot A or B (only one at same time) */
465 at91_mci_write(host, AT91_MCI_SDCR, host->board->slot_b);
Andrew Victor65dbf342006-04-02 19:18:51 +0100466}
467
468/*
469 * Disable the controller
470 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200471static void at91_mci_disable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100472{
Andrew Victore0b19b82006-10-25 19:42:38 +0200473 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST);
Andrew Victor65dbf342006-04-02 19:18:51 +0100474}
475
476/*
477 * Send a command
Andrew Victor65dbf342006-04-02 19:18:51 +0100478 */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200479static void at91_mci_send_command(struct at91mci_host *host, struct mmc_command *cmd)
Andrew Victor65dbf342006-04-02 19:18:51 +0100480{
481 unsigned int cmdr, mr;
482 unsigned int block_length;
483 struct mmc_data *data = cmd->data;
484
485 unsigned int blocks;
486 unsigned int ier = 0;
487
488 host->cmd = cmd;
489
Nicolas Ferreed99c542007-07-09 14:58:16 +0200490 /* Needed for leaving busy state before CMD1 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200491 if ((at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_RTOE) && (cmd->opcode == 1)) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100492 pr_debug("Clearing timeout\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200493 at91_mci_write(host, AT91_MCI_ARGR, 0);
494 at91_mci_write(host, AT91_MCI_CMDR, AT91_MCI_OPDCMD);
495 while (!(at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_CMDRDY)) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100496 /* spin */
Andrew Victore0b19b82006-10-25 19:42:38 +0200497 pr_debug("Clearing: SR = %08X\n", at91_mci_read(host, AT91_MCI_SR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100498 }
499 }
Nicolas Ferreed99c542007-07-09 14:58:16 +0200500
Andrew Victor65dbf342006-04-02 19:18:51 +0100501 cmdr = cmd->opcode;
502
503 if (mmc_resp_type(cmd) == MMC_RSP_NONE)
504 cmdr |= AT91_MCI_RSPTYP_NONE;
505 else {
506 /* if a response is expected then allow maximum response latancy */
507 cmdr |= AT91_MCI_MAXLAT;
508 /* set 136 bit response for R2, 48 bit response otherwise */
509 if (mmc_resp_type(cmd) == MMC_RSP_R2)
510 cmdr |= AT91_MCI_RSPTYP_136;
511 else
512 cmdr |= AT91_MCI_RSPTYP_48;
513 }
514
515 if (data) {
Marc Pignat1d4de9e2007-08-09 13:56:29 +0200516
Marc Pignat80f92542008-05-30 14:05:24 +0200517 if ( cpu_is_at91rm9200() && (data->blksz & 0x3) ) {
Marc Pignat1d4de9e2007-08-09 13:56:29 +0200518 pr_debug("Unsupported block size\n");
519 cmd->error = -EINVAL;
520 mmc_request_done(host->mmc, host->request);
521 return;
522 }
523
Russell Kinga3fd4a12006-06-04 17:51:15 +0100524 block_length = data->blksz;
Andrew Victor65dbf342006-04-02 19:18:51 +0100525 blocks = data->blocks;
526
527 /* always set data start - also set direction flag for read */
528 if (data->flags & MMC_DATA_READ)
529 cmdr |= (AT91_MCI_TRDIR | AT91_MCI_TRCMD_START);
530 else if (data->flags & MMC_DATA_WRITE)
531 cmdr |= AT91_MCI_TRCMD_START;
532
533 if (data->flags & MMC_DATA_STREAM)
534 cmdr |= AT91_MCI_TRTYP_STREAM;
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200535 if (data->blocks > 1)
Andrew Victor65dbf342006-04-02 19:18:51 +0100536 cmdr |= AT91_MCI_TRTYP_MULTIPLE;
537 }
538 else {
539 block_length = 0;
540 blocks = 0;
541 }
542
Marc Pignatb6cedb32007-06-06 20:27:59 +0200543 if (host->flags & FL_SENT_STOP)
Andrew Victor65dbf342006-04-02 19:18:51 +0100544 cmdr |= AT91_MCI_TRCMD_STOP;
545
546 if (host->bus_mode == MMC_BUSMODE_OPENDRAIN)
547 cmdr |= AT91_MCI_OPDCMD;
548
549 /*
550 * Set the arguments and send the command
551 */
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200552 pr_debug("Sending command %d as %08X, arg = %08X, blocks = %d, length = %d (MR = %08X)\n",
Andrew Victore0b19b82006-10-25 19:42:38 +0200553 cmd->opcode, cmdr, cmd->arg, blocks, block_length, at91_mci_read(host, AT91_MCI_MR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100554
555 if (!data) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100556 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS | ATMEL_PDC_RXTDIS);
557 at91_mci_write(host, ATMEL_PDC_RPR, 0);
558 at91_mci_write(host, ATMEL_PDC_RCR, 0);
559 at91_mci_write(host, ATMEL_PDC_RNPR, 0);
560 at91_mci_write(host, ATMEL_PDC_RNCR, 0);
561 at91_mci_write(host, ATMEL_PDC_TPR, 0);
562 at91_mci_write(host, ATMEL_PDC_TCR, 0);
563 at91_mci_write(host, ATMEL_PDC_TNPR, 0);
564 at91_mci_write(host, ATMEL_PDC_TNCR, 0);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200565 ier = AT91_MCI_CMDRDY;
566 } else {
567 /* zero block length and PDC mode */
568 mr = at91_mci_read(host, AT91_MCI_MR) & 0x7fff;
Marc Pignat80f92542008-05-30 14:05:24 +0200569 mr |= (data->blksz & 0x3) ? AT91_MCI_PDCFBYTE : 0;
570 mr |= (block_length << 16);
571 mr |= AT91_MCI_PDCMODE;
572 at91_mci_write(host, AT91_MCI_MR, mr);
Andrew Victor65dbf342006-04-02 19:18:51 +0100573
Marc Pignatc5a89c62008-05-30 14:07:47 +0200574 if (!cpu_is_at91rm9200())
575 at91_mci_write(host, AT91_MCI_BLKR,
576 AT91_MCI_BLKR_BCNT(blocks) |
577 AT91_MCI_BLKR_BLKLEN(block_length));
578
Nicolas Ferreed99c542007-07-09 14:58:16 +0200579 /*
580 * Disable the PDC controller
581 */
582 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100583
Nicolas Ferreed99c542007-07-09 14:58:16 +0200584 if (cmdr & AT91_MCI_TRCMD_START) {
585 data->bytes_xfered = 0;
586 host->transfer_index = 0;
587 host->in_use_index = 0;
588 if (cmdr & AT91_MCI_TRDIR) {
589 /*
590 * Handle a read
591 */
592 host->buffer = NULL;
593 host->total_length = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100594
Nicolas Ferreed99c542007-07-09 14:58:16 +0200595 at91_mci_pre_dma_read(host);
596 ier = AT91_MCI_ENDRX /* | AT91_MCI_RXBUFF */;
597 }
598 else {
599 /*
600 * Handle a write
601 */
602 host->total_length = block_length * blocks;
603 host->buffer = dma_alloc_coherent(NULL,
604 host->total_length,
605 &host->physical_address, GFP_KERNEL);
Andrew Victor65dbf342006-04-02 19:18:51 +0100606
Nicolas Ferreed99c542007-07-09 14:58:16 +0200607 at91_mci_sg_to_dma(host, data);
Andrew Victor65dbf342006-04-02 19:18:51 +0100608
Nicolas Ferreed99c542007-07-09 14:58:16 +0200609 pr_debug("Transmitting %d bytes\n", host->total_length);
Andrew Victor65dbf342006-04-02 19:18:51 +0100610
Nicolas Ferreed99c542007-07-09 14:58:16 +0200611 at91_mci_write(host, ATMEL_PDC_TPR, host->physical_address);
Marc Pignat80f92542008-05-30 14:05:24 +0200612 at91_mci_write(host, ATMEL_PDC_TCR, (data->blksz & 0x3) ?
613 host->total_length : host->total_length / 4);
614
Nicolas Ferreed99c542007-07-09 14:58:16 +0200615 ier = AT91_MCI_CMDRDY;
616 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100617 }
618 }
619
620 /*
621 * Send the command and then enable the PDC - not the other way round as
622 * the data sheet says
623 */
624
Andrew Victore0b19b82006-10-25 19:42:38 +0200625 at91_mci_write(host, AT91_MCI_ARGR, cmd->arg);
626 at91_mci_write(host, AT91_MCI_CMDR, cmdr);
Andrew Victor65dbf342006-04-02 19:18:51 +0100627
628 if (cmdr & AT91_MCI_TRCMD_START) {
629 if (cmdr & AT91_MCI_TRDIR)
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100630 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100631 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100632
Nicolas Ferreed99c542007-07-09 14:58:16 +0200633 /* Enable selected interrupts */
Andrew Victordf05a302006-10-23 14:50:09 +0200634 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_ERRORS | ier);
Andrew Victor65dbf342006-04-02 19:18:51 +0100635}
636
637/*
638 * Process the next step in the request
639 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200640static void at91_mci_process_next(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100641{
642 if (!(host->flags & FL_SENT_COMMAND)) {
643 host->flags |= FL_SENT_COMMAND;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200644 at91_mci_send_command(host, host->request->cmd);
Andrew Victor65dbf342006-04-02 19:18:51 +0100645 }
646 else if ((!(host->flags & FL_SENT_STOP)) && host->request->stop) {
647 host->flags |= FL_SENT_STOP;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200648 at91_mci_send_command(host, host->request->stop);
Marc Pignate181dce2008-05-30 14:06:32 +0200649 } else {
650 del_timer(&host->timer);
Marc Pignatc5a89c62008-05-30 14:07:47 +0200651 /* the at91rm9200 mci controller hangs after some transfers,
652 * and the workaround is to reset it after each transfer.
653 */
654 if (cpu_is_at91rm9200())
655 at91_reset_host(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100656 mmc_request_done(host->mmc, host->request);
Marc Pignate181dce2008-05-30 14:06:32 +0200657 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100658}
659
660/*
661 * Handle a command that has been completed
662 */
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200663static void at91_mci_completed_command(struct at91mci_host *host, unsigned int status)
Andrew Victor65dbf342006-04-02 19:18:51 +0100664{
665 struct mmc_command *cmd = host->cmd;
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200666 struct mmc_data *data = cmd->data;
Andrew Victor65dbf342006-04-02 19:18:51 +0100667
Eric Benard7a6588b2008-05-30 14:26:05 +0200668 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Andrew Victor65dbf342006-04-02 19:18:51 +0100669
Andrew Victore0b19b82006-10-25 19:42:38 +0200670 cmd->resp[0] = at91_mci_read(host, AT91_MCI_RSPR(0));
671 cmd->resp[1] = at91_mci_read(host, AT91_MCI_RSPR(1));
672 cmd->resp[2] = at91_mci_read(host, AT91_MCI_RSPR(2));
673 cmd->resp[3] = at91_mci_read(host, AT91_MCI_RSPR(3));
Andrew Victor65dbf342006-04-02 19:18:51 +0100674
675 if (host->buffer) {
676 dma_free_coherent(NULL, host->total_length, host->buffer, host->physical_address);
677 host->buffer = NULL;
678 }
679
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200680 pr_debug("Status = %08X/%08x [%08X %08X %08X %08X]\n",
681 status, at91_mci_read(host, AT91_MCI_SR),
682 cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
Andrew Victor65dbf342006-04-02 19:18:51 +0100683
Andrew Victor9e3866b2007-10-17 11:53:40 +0200684 if (status & AT91_MCI_ERRORS) {
Marc Pignatb6cedb32007-06-06 20:27:59 +0200685 if ((status & AT91_MCI_RCRCE) && !(mmc_resp_type(cmd) & MMC_RSP_CRC)) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200686 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100687 }
688 else {
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200689 if (status & (AT91_MCI_DTOE | AT91_MCI_DCRCE)) {
690 if (data) {
691 if (status & AT91_MCI_DTOE)
692 data->error = -ETIMEDOUT;
693 else if (status & AT91_MCI_DCRCE)
694 data->error = -EILSEQ;
695 }
696 } else {
697 if (status & AT91_MCI_RTOE)
698 cmd->error = -ETIMEDOUT;
699 else if (status & AT91_MCI_RCRCE)
700 cmd->error = -EILSEQ;
701 else
702 cmd->error = -EIO;
703 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100704
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200705 pr_debug("Error detected and set to %d/%d (cmd = %d, retries = %d)\n",
706 cmd->error, data ? data->error : 0,
707 cmd->opcode, cmd->retries);
Andrew Victor65dbf342006-04-02 19:18:51 +0100708 }
709 }
710 else
Pierre Ossman17b04292007-07-22 22:18:46 +0200711 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100712
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200713 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100714}
715
716/*
717 * Handle an MMC request
718 */
719static void at91_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
720{
721 struct at91mci_host *host = mmc_priv(mmc);
722 host->request = mrq;
723 host->flags = 0;
724
Marc Pignate181dce2008-05-30 14:06:32 +0200725 mod_timer(&host->timer, jiffies + HZ);
726
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200727 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100728}
729
730/*
731 * Set the IOS
732 */
733static void at91_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
734{
735 int clkdiv;
736 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor3dd3b032006-10-23 14:46:54 +0200737 unsigned long at91_master_clock = clk_get_rate(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +0100738
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100739 host->bus_mode = ios->bus_mode;
Andrew Victor65dbf342006-04-02 19:18:51 +0100740
741 if (ios->clock == 0) {
742 /* Disable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200743 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100744 clkdiv = 0;
745 }
746 else {
747 /* Enable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200748 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100749
750 if ((at91_master_clock % (ios->clock * 2)) == 0)
751 clkdiv = ((at91_master_clock / ios->clock) / 2) - 1;
752 else
753 clkdiv = (at91_master_clock / ios->clock) / 2;
754
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100755 pr_debug("clkdiv = %d. mcck = %ld\n", clkdiv,
Andrew Victor65dbf342006-04-02 19:18:51 +0100756 at91_master_clock / (2 * (clkdiv + 1)));
757 }
758 if (ios->bus_width == MMC_BUS_WIDTH_4 && host->board->wire4) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100759 pr_debug("MMC: Setting controller bus width to 4\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200760 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) | AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100761 }
762 else {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100763 pr_debug("MMC: Setting controller bus width to 1\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200764 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100765 }
766
767 /* Set the clock divider */
Andrew Victore0b19b82006-10-25 19:42:38 +0200768 at91_mci_write(host, AT91_MCI_MR, (at91_mci_read(host, AT91_MCI_MR) & ~AT91_MCI_CLKDIV) | clkdiv);
Andrew Victor65dbf342006-04-02 19:18:51 +0100769
770 /* maybe switch power to the card */
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100771 if (host->board->vcc_pin) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100772 switch (ios->power_mode) {
773 case MMC_POWER_OFF:
David Brownell6e996ee2008-02-04 18:12:48 +0100774 gpio_set_value(host->board->vcc_pin, 0);
Andrew Victor65dbf342006-04-02 19:18:51 +0100775 break;
776 case MMC_POWER_UP:
David Brownell6e996ee2008-02-04 18:12:48 +0100777 gpio_set_value(host->board->vcc_pin, 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100778 break;
Marc Pignate5c0ef92008-05-09 11:07:07 +0200779 case MMC_POWER_ON:
780 break;
781 default:
782 WARN_ON(1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100783 }
784 }
785}
786
787/*
788 * Handle an interrupt
789 */
David Howells7d12e782006-10-05 14:55:46 +0100790static irqreturn_t at91_mci_irq(int irq, void *devid)
Andrew Victor65dbf342006-04-02 19:18:51 +0100791{
792 struct at91mci_host *host = devid;
793 int completed = 0;
Andrew Victordf05a302006-10-23 14:50:09 +0200794 unsigned int int_status, int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100795
Andrew Victore0b19b82006-10-25 19:42:38 +0200796 int_status = at91_mci_read(host, AT91_MCI_SR);
Andrew Victordf05a302006-10-23 14:50:09 +0200797 int_mask = at91_mci_read(host, AT91_MCI_IMR);
Nicolas Ferre37b758e2007-08-08 12:01:44 +0200798
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200799 pr_debug("MCI irq: status = %08X, %08X, %08X\n", int_status, int_mask,
Andrew Victordf05a302006-10-23 14:50:09 +0200800 int_status & int_mask);
Nicolas Ferre37b758e2007-08-08 12:01:44 +0200801
Andrew Victordf05a302006-10-23 14:50:09 +0200802 int_status = int_status & int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100803
Andrew Victordf05a302006-10-23 14:50:09 +0200804 if (int_status & AT91_MCI_ERRORS) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100805 completed = 1;
Nicolas Ferre37b758e2007-08-08 12:01:44 +0200806
Andrew Victordf05a302006-10-23 14:50:09 +0200807 if (int_status & AT91_MCI_UNRE)
808 pr_debug("MMC: Underrun error\n");
809 if (int_status & AT91_MCI_OVRE)
810 pr_debug("MMC: Overrun error\n");
811 if (int_status & AT91_MCI_DTOE)
812 pr_debug("MMC: Data timeout\n");
813 if (int_status & AT91_MCI_DCRCE)
814 pr_debug("MMC: CRC error in data\n");
815 if (int_status & AT91_MCI_RTOE)
816 pr_debug("MMC: Response timeout\n");
817 if (int_status & AT91_MCI_RENDE)
818 pr_debug("MMC: Response end bit error\n");
819 if (int_status & AT91_MCI_RCRCE)
820 pr_debug("MMC: Response CRC error\n");
821 if (int_status & AT91_MCI_RDIRE)
822 pr_debug("MMC: Response direction error\n");
823 if (int_status & AT91_MCI_RINDE)
824 pr_debug("MMC: Response index error\n");
825 } else {
826 /* Only continue processing if no errors */
Andrew Victor65dbf342006-04-02 19:18:51 +0100827
Andrew Victor65dbf342006-04-02 19:18:51 +0100828 if (int_status & AT91_MCI_TXBUFE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100829 pr_debug("TX buffer empty\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100830 at91_mci_handle_transmitted(host);
831 }
832
Nicolas Ferreed99c542007-07-09 14:58:16 +0200833 if (int_status & AT91_MCI_ENDRX) {
834 pr_debug("ENDRX\n");
835 at91_mci_post_dma_read(host);
836 }
837
Andrew Victor65dbf342006-04-02 19:18:51 +0100838 if (int_status & AT91_MCI_RXBUFF) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100839 pr_debug("RX buffer full\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200840 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
841 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_RXBUFF | AT91_MCI_ENDRX);
842 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100843 }
844
Andrew Victordf05a302006-10-23 14:50:09 +0200845 if (int_status & AT91_MCI_ENDTX)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100846 pr_debug("Transmit has ended\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100847
Andrew Victor65dbf342006-04-02 19:18:51 +0100848 if (int_status & AT91_MCI_NOTBUSY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100849 pr_debug("Card is ready\n");
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200850 at91_mci_update_bytes_xfered(host);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200851 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100852 }
853
Andrew Victordf05a302006-10-23 14:50:09 +0200854 if (int_status & AT91_MCI_DTIP)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100855 pr_debug("Data transfer in progress\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100856
Nicolas Ferreed99c542007-07-09 14:58:16 +0200857 if (int_status & AT91_MCI_BLKE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100858 pr_debug("Block transfer has ended\n");
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200859 if (host->request->data && host->request->data->blocks > 1) {
860 /* multi block write : complete multi write
861 * command and send stop */
862 completed = 1;
863 } else {
864 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
865 }
Nicolas Ferreed99c542007-07-09 14:58:16 +0200866 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100867
Eric Benard7a6588b2008-05-30 14:26:05 +0200868 if (int_status & AT91_MCI_SDIOIRQA)
869 mmc_signal_sdio_irq(host->mmc);
870
871 if (int_status & AT91_MCI_SDIOIRQB)
872 mmc_signal_sdio_irq(host->mmc);
873
Andrew Victordf05a302006-10-23 14:50:09 +0200874 if (int_status & AT91_MCI_TXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100875 pr_debug("Ready to transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100876
Andrew Victordf05a302006-10-23 14:50:09 +0200877 if (int_status & AT91_MCI_RXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100878 pr_debug("Ready to receive\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100879
880 if (int_status & AT91_MCI_CMDRDY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100881 pr_debug("Command ready\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200882 completed = at91_mci_handle_cmdrdy(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100883 }
884 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100885
886 if (completed) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100887 pr_debug("Completed command\n");
Eric Benard7a6588b2008-05-30 14:26:05 +0200888 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200889 at91_mci_completed_command(host, int_status);
Andrew Victordf05a302006-10-23 14:50:09 +0200890 } else
Eric Benard7a6588b2008-05-30 14:26:05 +0200891 at91_mci_write(host, AT91_MCI_IDR, int_status & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Andrew Victor65dbf342006-04-02 19:18:51 +0100892
893 return IRQ_HANDLED;
894}
895
David Howells7d12e782006-10-05 14:55:46 +0100896static irqreturn_t at91_mmc_det_irq(int irq, void *_host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100897{
898 struct at91mci_host *host = _host;
David Brownell6e996ee2008-02-04 18:12:48 +0100899 int present = !gpio_get_value(irq_to_gpio(irq));
Andrew Victor65dbf342006-04-02 19:18:51 +0100900
901 /*
902 * we expect this irq on both insert and remove,
903 * and use a short delay to debounce.
904 */
905 if (present != host->present) {
906 host->present = present;
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100907 pr_debug("%s: card %s\n", mmc_hostname(host->mmc),
Andrew Victor65dbf342006-04-02 19:18:51 +0100908 present ? "insert" : "remove");
909 if (!present) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100910 pr_debug("****** Resetting SD-card bus width ******\n");
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100911 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100912 }
913 mmc_detect_change(host->mmc, msecs_to_jiffies(100));
914 }
915 return IRQ_HANDLED;
916}
917
David Brownella26b4982006-12-26 14:45:26 -0800918static int at91_mci_get_ro(struct mmc_host *mmc)
Andrew Victor65dbf342006-04-02 19:18:51 +0100919{
Andrew Victor65dbf342006-04-02 19:18:51 +0100920 struct at91mci_host *host = mmc_priv(mmc);
921
Anton Vorontsov08f80bb2008-06-17 18:17:39 +0400922 if (host->board->wp_pin)
923 return !!gpio_get_value(host->board->wp_pin);
924 /*
925 * Board doesn't support read only detection; let the mmc core
926 * decide what to do.
927 */
928 return -ENOSYS;
Andrew Victor65dbf342006-04-02 19:18:51 +0100929}
930
Eric Benard7a6588b2008-05-30 14:26:05 +0200931static void at91_mci_enable_sdio_irq(struct mmc_host *mmc, int enable)
932{
933 struct at91mci_host *host = mmc_priv(mmc);
934
935 pr_debug("%s: sdio_irq %c : %s\n", mmc_hostname(host->mmc),
936 host->board->slot_b ? 'B':'A', enable ? "enable" : "disable");
937 at91_mci_write(host, enable ? AT91_MCI_IER : AT91_MCI_IDR,
938 host->board->slot_b ? AT91_MCI_SDIOIRQB : AT91_MCI_SDIOIRQA);
939
940}
941
David Brownellab7aefd2006-11-12 17:55:30 -0800942static const struct mmc_host_ops at91_mci_ops = {
Andrew Victor65dbf342006-04-02 19:18:51 +0100943 .request = at91_mci_request,
944 .set_ios = at91_mci_set_ios,
945 .get_ro = at91_mci_get_ro,
Eric Benard7a6588b2008-05-30 14:26:05 +0200946 .enable_sdio_irq = at91_mci_enable_sdio_irq,
Andrew Victor65dbf342006-04-02 19:18:51 +0100947};
948
949/*
950 * Probe for the device
951 */
David Brownella26b4982006-12-26 14:45:26 -0800952static int __init at91_mci_probe(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +0100953{
954 struct mmc_host *mmc;
955 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +0200956 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +0100957 int ret;
958
Andrew Victor17ea0592006-10-23 14:44:40 +0200959 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
960 if (!res)
961 return -ENXIO;
962
963 if (!request_mem_region(res->start, res->end - res->start + 1, DRIVER_NAME))
964 return -EBUSY;
965
Andrew Victor65dbf342006-04-02 19:18:51 +0100966 mmc = mmc_alloc_host(sizeof(struct at91mci_host), &pdev->dev);
967 if (!mmc) {
David Brownell6e996ee2008-02-04 18:12:48 +0100968 ret = -ENOMEM;
969 dev_dbg(&pdev->dev, "couldn't allocate mmc host\n");
970 goto fail6;
Andrew Victor65dbf342006-04-02 19:18:51 +0100971 }
972
973 mmc->ops = &at91_mci_ops;
974 mmc->f_min = 375000;
975 mmc->f_max = 25000000;
976 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Eric Benard7a6588b2008-05-30 14:26:05 +0200977 mmc->caps = MMC_CAP_MULTIWRITE | MMC_CAP_SDIO_IRQ;
Andrew Victor65dbf342006-04-02 19:18:51 +0100978
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +0100979 mmc->max_blk_size = 4095;
Pierre Ossman55db8902006-11-21 17:55:45 +0100980 mmc->max_blk_count = mmc->max_req_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +0100981
Andrew Victor65dbf342006-04-02 19:18:51 +0100982 host = mmc_priv(mmc);
983 host->mmc = mmc;
984 host->buffer = NULL;
985 host->bus_mode = 0;
986 host->board = pdev->dev.platform_data;
987 if (host->board->wire4) {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200988 if (cpu_is_at91sam9260() || cpu_is_at91sam9263())
989 mmc->caps |= MMC_CAP_4_BIT_DATA;
990 else
David Brownell6e996ee2008-02-04 18:12:48 +0100991 dev_warn(&pdev->dev, "4 wire bus mode not supported"
Nicolas Ferreed99c542007-07-09 14:58:16 +0200992 " - using 1 wire\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100993 }
994
995 /*
David Brownell6e996ee2008-02-04 18:12:48 +0100996 * Reserve GPIOs ... board init code makes sure these pins are set
997 * up as GPIOs with the right direction (input, except for vcc)
998 */
999 if (host->board->det_pin) {
1000 ret = gpio_request(host->board->det_pin, "mmc_detect");
1001 if (ret < 0) {
1002 dev_dbg(&pdev->dev, "couldn't claim card detect pin\n");
1003 goto fail5;
1004 }
1005 }
1006 if (host->board->wp_pin) {
1007 ret = gpio_request(host->board->wp_pin, "mmc_wp");
1008 if (ret < 0) {
1009 dev_dbg(&pdev->dev, "couldn't claim wp sense pin\n");
1010 goto fail4;
1011 }
1012 }
1013 if (host->board->vcc_pin) {
1014 ret = gpio_request(host->board->vcc_pin, "mmc_vcc");
1015 if (ret < 0) {
1016 dev_dbg(&pdev->dev, "couldn't claim vcc switch pin\n");
1017 goto fail3;
1018 }
1019 }
1020
1021 /*
Andrew Victor65dbf342006-04-02 19:18:51 +01001022 * Get Clock
1023 */
Andrew Victor3dd3b032006-10-23 14:46:54 +02001024 host->mci_clk = clk_get(&pdev->dev, "mci_clk");
1025 if (IS_ERR(host->mci_clk)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001026 ret = -ENODEV;
1027 dev_dbg(&pdev->dev, "no mci_clk?\n");
1028 goto fail2;
Andrew Victor65dbf342006-04-02 19:18:51 +01001029 }
Andrew Victor65dbf342006-04-02 19:18:51 +01001030
Andrew Victor17ea0592006-10-23 14:44:40 +02001031 /*
1032 * Map I/O region
1033 */
1034 host->baseaddr = ioremap(res->start, res->end - res->start + 1);
1035 if (!host->baseaddr) {
David Brownell6e996ee2008-02-04 18:12:48 +01001036 ret = -ENOMEM;
1037 goto fail1;
Andrew Victor17ea0592006-10-23 14:44:40 +02001038 }
Andrew Victore0b19b82006-10-25 19:42:38 +02001039
1040 /*
1041 * Reset hardware
1042 */
Andrew Victor3dd3b032006-10-23 14:46:54 +02001043 clk_enable(host->mci_clk); /* Enable the peripheral clock */
Andrew Victore0b19b82006-10-25 19:42:38 +02001044 at91_mci_disable(host);
1045 at91_mci_enable(host);
1046
Andrew Victor65dbf342006-04-02 19:18:51 +01001047 /*
1048 * Allocate the MCI interrupt
1049 */
Andrew Victor17ea0592006-10-23 14:44:40 +02001050 host->irq = platform_get_irq(pdev, 0);
David Brownell6e996ee2008-02-04 18:12:48 +01001051 ret = request_irq(host->irq, at91_mci_irq, IRQF_SHARED,
1052 mmc_hostname(mmc), host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001053 if (ret) {
David Brownell6e996ee2008-02-04 18:12:48 +01001054 dev_dbg(&pdev->dev, "request MCI interrupt failed\n");
1055 goto fail0;
Andrew Victor65dbf342006-04-02 19:18:51 +01001056 }
1057
1058 platform_set_drvdata(pdev, mmc);
1059
1060 /*
1061 * Add host to MMC layer
1062 */
Marc Pignat63b66432007-07-16 11:07:02 +02001063 if (host->board->det_pin) {
David Brownell6e996ee2008-02-04 18:12:48 +01001064 host->present = !gpio_get_value(host->board->det_pin);
Marc Pignat63b66432007-07-16 11:07:02 +02001065 }
Andrew Victor65dbf342006-04-02 19:18:51 +01001066 else
1067 host->present = -1;
1068
1069 mmc_add_host(mmc);
1070
Marc Pignate181dce2008-05-30 14:06:32 +02001071 setup_timer(&host->timer, at91_timeout_timer, (unsigned long)host);
1072
Andrew Victor65dbf342006-04-02 19:18:51 +01001073 /*
1074 * monitor card insertion/removal if we can
1075 */
1076 if (host->board->det_pin) {
David Brownell6e996ee2008-02-04 18:12:48 +01001077 ret = request_irq(gpio_to_irq(host->board->det_pin),
1078 at91_mmc_det_irq, 0, mmc_hostname(mmc), host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001079 if (ret)
David Brownell6e996ee2008-02-04 18:12:48 +01001080 dev_warn(&pdev->dev, "request MMC detect irq failed\n");
1081 else
1082 device_init_wakeup(&pdev->dev, 1);
Andrew Victor65dbf342006-04-02 19:18:51 +01001083 }
1084
Andrew Victorf3a8efa2006-10-23 14:53:20 +02001085 pr_debug("Added MCI driver\n");
Andrew Victor65dbf342006-04-02 19:18:51 +01001086
1087 return 0;
David Brownell6e996ee2008-02-04 18:12:48 +01001088
1089fail0:
1090 clk_disable(host->mci_clk);
1091 iounmap(host->baseaddr);
1092fail1:
1093 clk_put(host->mci_clk);
1094fail2:
1095 if (host->board->vcc_pin)
1096 gpio_free(host->board->vcc_pin);
1097fail3:
1098 if (host->board->wp_pin)
1099 gpio_free(host->board->wp_pin);
1100fail4:
1101 if (host->board->det_pin)
1102 gpio_free(host->board->det_pin);
1103fail5:
1104 mmc_free_host(mmc);
1105fail6:
1106 release_mem_region(res->start, res->end - res->start + 1);
1107 dev_err(&pdev->dev, "probe failed, err %d\n", ret);
1108 return ret;
Andrew Victor65dbf342006-04-02 19:18:51 +01001109}
1110
1111/*
1112 * Remove a device
1113 */
David Brownella26b4982006-12-26 14:45:26 -08001114static int __exit at91_mci_remove(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +01001115{
1116 struct mmc_host *mmc = platform_get_drvdata(pdev);
1117 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +02001118 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +01001119
1120 if (!mmc)
1121 return -1;
1122
1123 host = mmc_priv(mmc);
1124
Anti Sulline0cda542007-08-30 16:15:16 +02001125 if (host->board->det_pin) {
David Brownell6e996ee2008-02-04 18:12:48 +01001126 if (device_can_wakeup(&pdev->dev))
1127 free_irq(gpio_to_irq(host->board->det_pin), host);
Marc Pignat63b66432007-07-16 11:07:02 +02001128 device_init_wakeup(&pdev->dev, 0);
David Brownell6e996ee2008-02-04 18:12:48 +01001129 gpio_free(host->board->det_pin);
Andrew Victor65dbf342006-04-02 19:18:51 +01001130 }
1131
Andrew Victore0b19b82006-10-25 19:42:38 +02001132 at91_mci_disable(host);
Marc Pignate181dce2008-05-30 14:06:32 +02001133 del_timer_sync(&host->timer);
Andrew Victor17ea0592006-10-23 14:44:40 +02001134 mmc_remove_host(mmc);
1135 free_irq(host->irq, host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001136
Andrew Victor3dd3b032006-10-23 14:46:54 +02001137 clk_disable(host->mci_clk); /* Disable the peripheral clock */
1138 clk_put(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +01001139
David Brownell6e996ee2008-02-04 18:12:48 +01001140 if (host->board->vcc_pin)
1141 gpio_free(host->board->vcc_pin);
1142 if (host->board->wp_pin)
1143 gpio_free(host->board->wp_pin);
1144
Andrew Victor17ea0592006-10-23 14:44:40 +02001145 iounmap(host->baseaddr);
1146 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1147 release_mem_region(res->start, res->end - res->start + 1);
Andrew Victor65dbf342006-04-02 19:18:51 +01001148
Andrew Victor17ea0592006-10-23 14:44:40 +02001149 mmc_free_host(mmc);
1150 platform_set_drvdata(pdev, NULL);
Andrew Victorb44fb7a2006-06-19 13:06:05 +01001151 pr_debug("MCI Removed\n");
Andrew Victor65dbf342006-04-02 19:18:51 +01001152
1153 return 0;
1154}
1155
1156#ifdef CONFIG_PM
1157static int at91_mci_suspend(struct platform_device *pdev, pm_message_t state)
1158{
1159 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +02001160 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +01001161 int ret = 0;
1162
Anti Sulline0cda542007-08-30 16:15:16 +02001163 if (host->board->det_pin && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +02001164 enable_irq_wake(host->board->det_pin);
1165
Andrew Victor65dbf342006-04-02 19:18:51 +01001166 if (mmc)
1167 ret = mmc_suspend_host(mmc, state);
1168
1169 return ret;
1170}
1171
1172static int at91_mci_resume(struct platform_device *pdev)
1173{
1174 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +02001175 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +01001176 int ret = 0;
1177
Anti Sulline0cda542007-08-30 16:15:16 +02001178 if (host->board->det_pin && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +02001179 disable_irq_wake(host->board->det_pin);
1180
Andrew Victor65dbf342006-04-02 19:18:51 +01001181 if (mmc)
1182 ret = mmc_resume_host(mmc);
1183
1184 return ret;
1185}
1186#else
1187#define at91_mci_suspend NULL
1188#define at91_mci_resume NULL
1189#endif
1190
1191static struct platform_driver at91_mci_driver = {
David Brownella26b4982006-12-26 14:45:26 -08001192 .remove = __exit_p(at91_mci_remove),
Andrew Victor65dbf342006-04-02 19:18:51 +01001193 .suspend = at91_mci_suspend,
1194 .resume = at91_mci_resume,
1195 .driver = {
1196 .name = DRIVER_NAME,
1197 .owner = THIS_MODULE,
1198 },
1199};
1200
1201static int __init at91_mci_init(void)
1202{
David Brownella26b4982006-12-26 14:45:26 -08001203 return platform_driver_probe(&at91_mci_driver, at91_mci_probe);
Andrew Victor65dbf342006-04-02 19:18:51 +01001204}
1205
1206static void __exit at91_mci_exit(void)
1207{
1208 platform_driver_unregister(&at91_mci_driver);
1209}
1210
1211module_init(at91_mci_init);
1212module_exit(at91_mci_exit);
1213
1214MODULE_DESCRIPTION("AT91 Multimedia Card Interface driver");
1215MODULE_AUTHOR("Nick Randell");
1216MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001217MODULE_ALIAS("platform:at91_mci");