blob: ce3233f22ed1bc2d90fb7fd3b7c18e3bdc178cd4 [file] [log] [blame]
Nicolas Ferre789b23b2009-06-26 15:36:58 +01001/*
2 * Chip-specific setup code for the AT91SAM9G45 family
3 *
4 * Copyright (C) 2009 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14#include <linux/pm.h>
Jon Medhurstf407c2e2011-08-04 16:04:24 +010015#include <linux/dma-mapping.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010016
17#include <asm/irq.h>
18#include <asm/mach/arch.h>
19#include <asm/mach/map.h>
20#include <mach/at91sam9g45.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
23#include <mach/at91_shdwc.h>
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +010024#include <mach/cpu.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010025
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080026#include "soc.h"
Nicolas Ferre789b23b2009-06-26 15:36:58 +010027#include "generic.h"
28#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080029#include "sam9_smc.h"
Nicolas Ferre789b23b2009-06-26 15:36:58 +010030
Nicolas Ferre789b23b2009-06-26 15:36:58 +010031/* --------------------------------------------------------------------
32 * Clocks
33 * -------------------------------------------------------------------- */
34
35/*
36 * The peripheral clocks.
37 */
38static struct clk pioA_clk = {
39 .name = "pioA_clk",
40 .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
41 .type = CLK_TYPE_PERIPHERAL,
42};
43static struct clk pioB_clk = {
44 .name = "pioB_clk",
45 .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
46 .type = CLK_TYPE_PERIPHERAL,
47};
48static struct clk pioC_clk = {
49 .name = "pioC_clk",
50 .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
51 .type = CLK_TYPE_PERIPHERAL,
52};
53static struct clk pioDE_clk = {
54 .name = "pioDE_clk",
55 .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
56 .type = CLK_TYPE_PERIPHERAL,
57};
Peter Korsgaard237a62a2011-10-06 17:41:33 +020058static struct clk trng_clk = {
59 .name = "trng_clk",
60 .pmc_mask = 1 << AT91SAM9G45_ID_TRNG,
61 .type = CLK_TYPE_PERIPHERAL,
62};
Nicolas Ferre789b23b2009-06-26 15:36:58 +010063static struct clk usart0_clk = {
64 .name = "usart0_clk",
65 .pmc_mask = 1 << AT91SAM9G45_ID_US0,
66 .type = CLK_TYPE_PERIPHERAL,
67};
68static struct clk usart1_clk = {
69 .name = "usart1_clk",
70 .pmc_mask = 1 << AT91SAM9G45_ID_US1,
71 .type = CLK_TYPE_PERIPHERAL,
72};
73static struct clk usart2_clk = {
74 .name = "usart2_clk",
75 .pmc_mask = 1 << AT91SAM9G45_ID_US2,
76 .type = CLK_TYPE_PERIPHERAL,
77};
78static struct clk usart3_clk = {
79 .name = "usart3_clk",
80 .pmc_mask = 1 << AT91SAM9G45_ID_US3,
81 .type = CLK_TYPE_PERIPHERAL,
82};
83static struct clk mmc0_clk = {
84 .name = "mci0_clk",
85 .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
86 .type = CLK_TYPE_PERIPHERAL,
87};
88static struct clk twi0_clk = {
89 .name = "twi0_clk",
90 .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
91 .type = CLK_TYPE_PERIPHERAL,
92};
93static struct clk twi1_clk = {
94 .name = "twi1_clk",
95 .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
96 .type = CLK_TYPE_PERIPHERAL,
97};
98static struct clk spi0_clk = {
99 .name = "spi0_clk",
100 .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
101 .type = CLK_TYPE_PERIPHERAL,
102};
103static struct clk spi1_clk = {
104 .name = "spi1_clk",
105 .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
106 .type = CLK_TYPE_PERIPHERAL,
107};
108static struct clk ssc0_clk = {
109 .name = "ssc0_clk",
110 .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
111 .type = CLK_TYPE_PERIPHERAL,
112};
113static struct clk ssc1_clk = {
114 .name = "ssc1_clk",
115 .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
116 .type = CLK_TYPE_PERIPHERAL,
117};
Fabian Godehardtab645112010-09-03 13:31:33 +0100118static struct clk tcb0_clk = {
119 .name = "tcb0_clk",
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100120 .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
121 .type = CLK_TYPE_PERIPHERAL,
122};
123static struct clk pwm_clk = {
124 .name = "pwm_clk",
125 .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
126 .type = CLK_TYPE_PERIPHERAL,
127};
128static struct clk tsc_clk = {
129 .name = "tsc_clk",
130 .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
131 .type = CLK_TYPE_PERIPHERAL,
132};
133static struct clk dma_clk = {
134 .name = "dma_clk",
135 .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
136 .type = CLK_TYPE_PERIPHERAL,
137};
138static struct clk uhphs_clk = {
139 .name = "uhphs_clk",
140 .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
141 .type = CLK_TYPE_PERIPHERAL,
142};
143static struct clk lcdc_clk = {
144 .name = "lcdc_clk",
145 .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
146 .type = CLK_TYPE_PERIPHERAL,
147};
148static struct clk ac97_clk = {
149 .name = "ac97_clk",
150 .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
151 .type = CLK_TYPE_PERIPHERAL,
152};
153static struct clk macb_clk = {
154 .name = "macb_clk",
155 .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
156 .type = CLK_TYPE_PERIPHERAL,
157};
158static struct clk isi_clk = {
159 .name = "isi_clk",
160 .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
161 .type = CLK_TYPE_PERIPHERAL,
162};
163static struct clk udphs_clk = {
164 .name = "udphs_clk",
165 .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
166 .type = CLK_TYPE_PERIPHERAL,
167};
168static struct clk mmc1_clk = {
169 .name = "mci1_clk",
170 .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
171 .type = CLK_TYPE_PERIPHERAL,
172};
173
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100174/* Video decoder clock - Only for sam9m10/sam9m11 */
175static struct clk vdec_clk = {
176 .name = "vdec_clk",
177 .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
178 .type = CLK_TYPE_PERIPHERAL,
179};
180
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100181static struct clk *periph_clocks[] __initdata = {
182 &pioA_clk,
183 &pioB_clk,
184 &pioC_clk,
185 &pioDE_clk,
Peter Korsgaard237a62a2011-10-06 17:41:33 +0200186 &trng_clk,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100187 &usart0_clk,
188 &usart1_clk,
189 &usart2_clk,
190 &usart3_clk,
191 &mmc0_clk,
192 &twi0_clk,
193 &twi1_clk,
194 &spi0_clk,
195 &spi1_clk,
196 &ssc0_clk,
197 &ssc1_clk,
Fabian Godehardtab645112010-09-03 13:31:33 +0100198 &tcb0_clk,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100199 &pwm_clk,
200 &tsc_clk,
201 &dma_clk,
202 &uhphs_clk,
203 &lcdc_clk,
204 &ac97_clk,
205 &macb_clk,
206 &isi_clk,
207 &udphs_clk,
208 &mmc1_clk,
209 // irq0
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100210};
211
212static struct clk_lookup periph_clocks_lookups[] = {
213 /* One additional fake clock for ohci */
214 CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800215 CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
216 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
217 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
218 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
219 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100220 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
221 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
222 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
223 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
224 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
225 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
Peter Korsgaard237a62a2011-10-06 17:41:33 +0200226 CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200227 /* more usart lookup table for DT entries */
228 CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
229 CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
230 CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
231 CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
232 CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200233 /* fake hclk clock */
234 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100235};
236
237static struct clk_lookup usart_clocks_lookups[] = {
238 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
239 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
240 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
241 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
242 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100243};
244
245/*
246 * The two programmable clocks.
247 * You must configure pin multiplexing to bring these signals out.
248 */
249static struct clk pck0 = {
250 .name = "pck0",
251 .pmc_mask = AT91_PMC_PCK0,
252 .type = CLK_TYPE_PROGRAMMABLE,
253 .id = 0,
254};
255static struct clk pck1 = {
256 .name = "pck1",
257 .pmc_mask = AT91_PMC_PCK1,
258 .type = CLK_TYPE_PROGRAMMABLE,
259 .id = 1,
260};
261
262static void __init at91sam9g45_register_clocks(void)
263{
264 int i;
265
266 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
267 clk_register(periph_clocks[i]);
268
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100269 clkdev_add_table(periph_clocks_lookups,
270 ARRAY_SIZE(periph_clocks_lookups));
271 clkdev_add_table(usart_clocks_lookups,
272 ARRAY_SIZE(usart_clocks_lookups));
273
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100274 if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
275 clk_register(&vdec_clk);
276
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100277 clk_register(&pck0);
278 clk_register(&pck1);
279}
280
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100281static struct clk_lookup console_clock_lookup;
282
283void __init at91sam9g45_set_console_clock(int id)
284{
285 if (id >= ARRAY_SIZE(usart_clocks_lookups))
286 return;
287
288 console_clock_lookup.con_id = "usart";
289 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
290 clkdev_add(&console_clock_lookup);
291}
292
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100293/* --------------------------------------------------------------------
294 * GPIO
295 * -------------------------------------------------------------------- */
296
297static struct at91_gpio_bank at91sam9g45_gpio[] = {
298 {
299 .id = AT91SAM9G45_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800300 .regbase = AT91SAM9G45_BASE_PIOA,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100301 .clock = &pioA_clk,
302 }, {
303 .id = AT91SAM9G45_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800304 .regbase = AT91SAM9G45_BASE_PIOB,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100305 .clock = &pioB_clk,
306 }, {
307 .id = AT91SAM9G45_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800308 .regbase = AT91SAM9G45_BASE_PIOC,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100309 .clock = &pioC_clk,
310 }, {
311 .id = AT91SAM9G45_ID_PIODE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800312 .regbase = AT91SAM9G45_BASE_PIOD,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100313 .clock = &pioDE_clk,
314 }, {
315 .id = AT91SAM9G45_ID_PIODE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800316 .regbase = AT91SAM9G45_BASE_PIOE,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100317 .clock = &pioDE_clk,
318 }
319};
320
321static void at91sam9g45_reset(void)
322{
323 at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
324}
325
326static void at91sam9g45_poweroff(void)
327{
328 at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
329}
330
331
332/* --------------------------------------------------------------------
333 * AT91SAM9G45 processor initialization
334 * -------------------------------------------------------------------- */
335
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800336static void __init at91sam9g45_map_io(void)
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100337{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800338 at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
Jon Medhurstf407c2e2011-08-04 16:04:24 +0100339 init_consistent_dma_size(SZ_4M);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800340}
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100341
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800342static void __init at91sam9g45_ioremap_registers(void)
343{
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800344 at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800345 at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800346}
347
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800348static void __init at91sam9g45_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800349{
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100350 at91_arch_reset = at91sam9g45_reset;
351 pm_power_off = at91sam9g45_poweroff;
352 at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
353
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100354 /* Register GPIO subsystem */
355 at91_gpio_init(at91sam9g45_gpio, 5);
356}
357
358/* --------------------------------------------------------------------
359 * Interrupt initialization
360 * -------------------------------------------------------------------- */
361
362/*
363 * The default interrupt priority levels (0 = lowest, 7 = highest).
364 */
365static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
366 7, /* Advanced Interrupt Controller (FIQ) */
367 7, /* System Peripherals */
368 1, /* Parallel IO Controller A */
369 1, /* Parallel IO Controller B */
370 1, /* Parallel IO Controller C */
371 1, /* Parallel IO Controller D and E */
372 0,
373 5, /* USART 0 */
374 5, /* USART 1 */
375 5, /* USART 2 */
376 5, /* USART 3 */
377 0, /* Multimedia Card Interface 0 */
378 6, /* Two-Wire Interface 0 */
379 6, /* Two-Wire Interface 1 */
380 5, /* Serial Peripheral Interface 0 */
381 5, /* Serial Peripheral Interface 1 */
382 4, /* Serial Synchronous Controller 0 */
383 4, /* Serial Synchronous Controller 1 */
384 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
385 0, /* Pulse Width Modulation Controller */
386 0, /* Touch Screen Controller */
387 0, /* DMA Controller */
388 2, /* USB Host High Speed port */
389 3, /* LDC Controller */
390 5, /* AC97 Controller */
391 3, /* Ethernet */
392 0, /* Image Sensor Interface */
393 2, /* USB Device High speed port */
394 0,
395 0, /* Multimedia Card Interface 1 */
396 0,
397 0, /* Advanced Interrupt Controller (IRQ0) */
398};
399
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800400struct at91_init_soc __initdata at91sam9g45_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800401 .map_io = at91sam9g45_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800402 .default_irq_priority = at91sam9g45_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800403 .ioremap_registers = at91sam9g45_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800404 .register_clocks = at91sam9g45_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800405 .init = at91sam9g45_initialize,
406};