blob: 45ee07b888a0f24e164f8fb96f1d5bf37c34e653 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
56 return INTEL_INFO(dev_priv)->gen < 4;
57}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
61 return INTEL_INFO(dev_priv)->gen <= 3;
62}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 int w, h;
86
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020087 if (intel_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030090 } else {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091 w = cache->plane.src_w;
92 h = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300103{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104 int lines;
105
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300107 if (INTEL_INFO(dev_priv)->gen >= 7)
108 lines = min(lines, 2048);
109
110 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200111 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300112}
113
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300114static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200115{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200116 u32 fbc_ctl;
117
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200118 /* Disable compression */
119 fbc_ctl = I915_READ(FBC_CONTROL);
120 if ((fbc_ctl & FBC_CTL_EN) == 0)
121 return;
122
123 fbc_ctl &= ~FBC_CTL_EN;
124 I915_WRITE(FBC_CONTROL, fbc_ctl);
125
126 /* Wait for compressing bit to clear */
127 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
128 DRM_DEBUG_KMS("FBC idle timed out\n");
129 return;
130 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200131}
132
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200133static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200134{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200135 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200136 int cfb_pitch;
137 int i;
138 u32 fbc_ctl;
139
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200140 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200141 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
142 if (params->fb.stride < cfb_pitch)
143 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200144
145 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300146 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200147 cfb_pitch = (cfb_pitch / 32) - 1;
148 else
149 cfb_pitch = (cfb_pitch / 64) - 1;
150
151 /* Clear old tags */
152 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300153 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200154
Paulo Zanoni7733b492015-07-07 15:26:04 -0300155 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200156 u32 fbc_ctl2;
157
158 /* Set it up... */
159 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200160 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200161 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200162 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200163 }
164
165 /* enable it... */
166 fbc_ctl = I915_READ(FBC_CONTROL);
167 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
168 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300169 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200170 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
171 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200172 fbc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200173 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200174}
175
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300176static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200177{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
179}
180
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200181static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200183 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200184 u32 dpfc_ctl;
185
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200186 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
187 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
189 else
190 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200191 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200192
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200193 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200194
195 /* enable it... */
196 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200197}
198
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300199static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200200{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200201 u32 dpfc_ctl;
202
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200203 /* Disable compression */
204 dpfc_ctl = I915_READ(DPFC_CONTROL);
205 if (dpfc_ctl & DPFC_CTL_EN) {
206 dpfc_ctl &= ~DPFC_CTL_EN;
207 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200208 }
209}
210
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300211static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200212{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200213 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
214}
215
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200216/* This function forces a CFB recompression through the nuke operation. */
217static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200218{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200219 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
220 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200221}
222
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200223static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200224{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200225 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300227 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200228
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200229 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
230 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300231 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232
Paulo Zanonice65e472015-06-30 10:53:05 -0300233 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200234 case 4:
235 case 3:
236 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
237 break;
238 case 2:
239 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
240 break;
241 case 1:
242 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
243 break;
244 }
245 dpfc_ctl |= DPFC_CTL_FENCE_EN;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300246 if (IS_GEN5(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200247 dpfc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200248
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200249 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
250 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200251 /* enable it... */
252 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
253
Paulo Zanoni7733b492015-07-07 15:26:04 -0300254 if (IS_GEN6(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200255 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200256 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
257 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200258 }
259
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200260 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200261}
262
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300263static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200264{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200265 u32 dpfc_ctl;
266
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200272 }
273}
274
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300275static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200276{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200277 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
278}
279
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200280static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200281{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200282 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200283 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300284 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200285
Paulo Zanonid8514d62015-06-12 14:36:21 -0300286 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300287 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200288 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300289
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200290 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300291 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200292
Paulo Zanonice65e472015-06-30 10:53:05 -0300293 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200294 case 4:
295 case 3:
296 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
297 break;
298 case 2:
299 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
300 break;
301 case 1:
302 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
303 break;
304 }
305
306 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
307
308 if (dev_priv->fbc.false_color)
309 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
310
Paulo Zanoni7733b492015-07-07 15:26:04 -0300311 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200312 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
313 I915_WRITE(ILK_DISPLAY_CHICKEN1,
314 I915_READ(ILK_DISPLAY_CHICKEN1) |
315 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300316 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200317 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200318 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
319 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200320 HSW_FBCQ_DIS);
321 }
322
Paulo Zanoni57012be92015-09-14 15:20:00 -0300323 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
324
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200325 I915_WRITE(SNB_DPFC_CTL_SA,
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200326 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
327 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200328
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200329 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200330}
331
Paulo Zanoni8c400742016-01-29 18:57:39 -0200332static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
333{
334 if (INTEL_INFO(dev_priv)->gen >= 5)
335 return ilk_fbc_is_active(dev_priv);
336 else if (IS_GM45(dev_priv))
337 return g4x_fbc_is_active(dev_priv);
338 else
339 return i8xx_fbc_is_active(dev_priv);
340}
341
342static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
343{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200344 struct intel_fbc *fbc = &dev_priv->fbc;
345
346 fbc->active = true;
347
Paulo Zanoni8c400742016-01-29 18:57:39 -0200348 if (INTEL_INFO(dev_priv)->gen >= 7)
349 gen7_fbc_activate(dev_priv);
350 else if (INTEL_INFO(dev_priv)->gen >= 5)
351 ilk_fbc_activate(dev_priv);
352 else if (IS_GM45(dev_priv))
353 g4x_fbc_activate(dev_priv);
354 else
355 i8xx_fbc_activate(dev_priv);
356}
357
358static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
359{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200360 struct intel_fbc *fbc = &dev_priv->fbc;
361
362 fbc->active = false;
363
Paulo Zanoni8c400742016-01-29 18:57:39 -0200364 if (INTEL_INFO(dev_priv)->gen >= 5)
365 ilk_fbc_deactivate(dev_priv);
366 else if (IS_GM45(dev_priv))
367 g4x_fbc_deactivate(dev_priv);
368 else
369 i8xx_fbc_deactivate(dev_priv);
370}
371
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800372/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300373 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300374 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800375 *
376 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200377 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800378 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200379 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800380 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300381bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200382{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300383 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200384}
385
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200386static void intel_fbc_work_fn(struct work_struct *__work)
387{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200388 struct drm_i915_private *dev_priv =
389 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200390 struct intel_fbc *fbc = &dev_priv->fbc;
391 struct intel_fbc_work *work = &fbc->work;
392 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonica18d512016-01-21 18:03:05 -0200393 struct drm_vblank_crtc *vblank = &dev_priv->dev->vblank[crtc->pipe];
394
395 if (drm_crtc_vblank_get(&crtc->base)) {
396 DRM_ERROR("vblank not available for FBC on pipe %c\n",
397 pipe_name(crtc->pipe));
398
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200399 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200400 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200401 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200402 return;
403 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200404
Paulo Zanoni128d7352015-10-26 16:27:49 -0200405retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200406 /* Delay the actual enabling to let pageflipping cease and the
407 * display to settle before starting the compression. Note that
408 * this delay also serves a second purpose: it allows for a
409 * vblank to pass after disabling the FBC before we attempt
410 * to modify the control registers.
411 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200412 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200413 *
414 * It is also worth mentioning that since work->scheduled_vblank can be
415 * updated multiple times by the other threads, hitting the timeout is
416 * not an error condition. We'll just end up hitting the "goto retry"
417 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200418 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200419 wait_event_timeout(vblank->queue,
420 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
421 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200422
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200423 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200424
425 /* Were we cancelled? */
426 if (!work->scheduled)
427 goto out;
428
429 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200430 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200431 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200432 goto retry;
433 }
434
Paulo Zanoni8c400742016-01-29 18:57:39 -0200435 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200436
437 work->scheduled = false;
438
439out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200440 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200441 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200442}
443
Paulo Zanoni128d7352015-10-26 16:27:49 -0200444static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
445{
446 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200447 struct intel_fbc *fbc = &dev_priv->fbc;
448 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200449
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200450 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200451
Paulo Zanonica18d512016-01-21 18:03:05 -0200452 if (drm_crtc_vblank_get(&crtc->base)) {
453 DRM_ERROR("vblank not available for FBC on pipe %c\n",
454 pipe_name(crtc->pipe));
455 return;
456 }
457
Paulo Zanonie35be232016-01-18 15:56:58 -0200458 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
459 * this function since we're not releasing fbc.lock, so it won't have an
460 * opportunity to grab it to discover that it was cancelled. So we just
461 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200462 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200463 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
464 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200465
466 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200467}
468
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200469static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300470{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200471 struct intel_fbc *fbc = &dev_priv->fbc;
472
473 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300474
Paulo Zanonie35be232016-01-18 15:56:58 -0200475 /* Calling cancel_work() here won't help due to the fact that the work
476 * function grabs fbc->lock. Just set scheduled to false so the work
477 * function can know it was cancelled. */
478 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300479
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200480 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200481 intel_fbc_hw_deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300482}
483
Daniel Vettere42aeef2016-05-24 17:13:53 +0200484static bool multiple_pipes_ok(struct intel_crtc *crtc)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300485{
Daniel Vettere42aeef2016-05-24 17:13:53 +0200486 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
487 struct drm_plane *primary = crtc->base.primary;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200488 struct intel_fbc *fbc = &dev_priv->fbc;
489 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300490
Paulo Zanoni010cf732016-01-19 11:35:48 -0200491 /* Don't even bother tracking anything we don't need. */
492 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300493 return true;
494
Daniel Vettere42aeef2016-05-24 17:13:53 +0200495 WARN_ON(!drm_modeset_is_locked(&primary->mutex));
496
497 if (to_intel_plane_state(primary->state)->visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200498 fbc->visible_pipes_mask |= (1 << pipe);
499 else
500 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300501
Paulo Zanoni010cf732016-01-19 11:35:48 -0200502 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300503}
504
Paulo Zanoni7733b492015-07-07 15:26:04 -0300505static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300506 struct drm_mm_node *node,
507 int size,
508 int fb_cpp)
509{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300510 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Paulo Zanonifc786722015-07-02 19:25:08 -0300511 int compression_threshold = 1;
512 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300513 u64 end;
514
515 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
516 * reserved range size, so it always assumes the maximum (8mb) is used.
517 * If we enable FBC using a CFB on that memory range we'll get FIFO
518 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700519 if (IS_BROADWELL(dev_priv) ||
520 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300521 end = ggtt->stolen_size - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300522 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300523 end = ggtt->stolen_usable_size;
Paulo Zanonifc786722015-07-02 19:25:08 -0300524
525 /* HACK: This code depends on what we will do in *_enable_fbc. If that
526 * code changes, this code needs to change as well.
527 *
528 * The enable_fbc code will attempt to use one of our 2 compression
529 * thresholds, therefore, in that case, we only have 1 resort.
530 */
531
532 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300533 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
534 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300535 if (ret == 0)
536 return compression_threshold;
537
538again:
539 /* HW's ability to limit the CFB is 1:4 */
540 if (compression_threshold > 4 ||
541 (fb_cpp == 2 && compression_threshold == 2))
542 return 0;
543
Paulo Zanonia9da5122015-09-14 15:19:57 -0300544 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
545 4096, 0, end);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300546 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300547 return 0;
548 } else if (ret) {
549 compression_threshold <<= 1;
550 goto again;
551 } else {
552 return compression_threshold;
553 }
554}
555
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300556static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300557{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300558 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200559 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300560 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300561 int size, fb_cpp, ret;
562
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200563 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300564
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200565 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
566 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
Paulo Zanonifc786722015-07-02 19:25:08 -0300567
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200568 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300569 size, fb_cpp);
570 if (!ret)
571 goto err_llb;
572 else if (ret > 1) {
573 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
574
575 }
576
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200577 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300578
579 if (INTEL_INFO(dev_priv)->gen >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200580 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300581 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200582 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300583 } else {
584 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
585 if (!compressed_llb)
586 goto err_fb;
587
588 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
589 4096, 4096);
590 if (ret)
591 goto err_fb;
592
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200593 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300594
595 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200596 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300597 I915_WRITE(FBC_LL_BASE,
598 dev_priv->mm.stolen_base + compressed_llb->start);
599 }
600
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300601 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200602 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300603
604 return 0;
605
606err_fb:
607 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200608 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300609err_llb:
610 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
611 return -ENOSPC;
612}
613
Paulo Zanoni7733b492015-07-07 15:26:04 -0300614static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300615{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200616 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300617
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200618 if (drm_mm_node_allocated(&fbc->compressed_fb))
619 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
620
621 if (fbc->compressed_llb) {
622 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
623 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300624 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300625}
626
Paulo Zanoni7733b492015-07-07 15:26:04 -0300627void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300628{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200629 struct intel_fbc *fbc = &dev_priv->fbc;
630
Paulo Zanoni9f218332015-09-23 12:52:27 -0300631 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300632 return;
633
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200634 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300635 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200636 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300637}
638
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300639static bool stride_is_valid(struct drm_i915_private *dev_priv,
640 unsigned int stride)
641{
642 /* These should have been caught earlier. */
643 WARN_ON(stride < 512);
644 WARN_ON((stride & (64 - 1)) != 0);
645
646 /* Below are the additional FBC restrictions. */
647
648 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
649 return stride == 4096 || stride == 8192;
650
651 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
652 return false;
653
654 if (stride > 16384)
655 return false;
656
657 return true;
658}
659
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200660static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
661 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300662{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200663 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300664 case DRM_FORMAT_XRGB8888:
665 case DRM_FORMAT_XBGR8888:
666 return true;
667 case DRM_FORMAT_XRGB1555:
668 case DRM_FORMAT_RGB565:
669 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200670 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300671 return false;
672 /* WaFbcOnly1to1Ratio:ctg */
673 if (IS_G4X(dev_priv))
674 return false;
675 return true;
676 default:
677 return false;
678 }
679}
680
Paulo Zanoni856312a2015-10-01 19:57:12 -0300681/*
682 * For some reason, the hardware tracking starts looking at whatever we
683 * programmed as the display plane base address register. It does not look at
684 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
685 * variables instead of just looking at the pipe/plane size.
686 */
687static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300688{
689 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200690 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300691 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300692
693 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
694 max_w = 4096;
695 max_h = 4096;
696 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
697 max_w = 4096;
698 max_h = 2048;
699 } else {
700 max_w = 2048;
701 max_h = 1536;
702 }
703
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200704 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
705 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300706 effective_w += crtc->adjusted_x;
707 effective_h += crtc->adjusted_y;
708
709 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300710}
711
Daniel Vettere42aeef2016-05-24 17:13:53 +0200712static void intel_fbc_update_state_cache(struct intel_crtc *crtc)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200713{
714 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
715 struct intel_fbc *fbc = &dev_priv->fbc;
716 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Daniel Vettere42aeef2016-05-24 17:13:53 +0200717 struct intel_crtc_state *crtc_state =
718 to_intel_crtc_state(crtc->base.state);
719 struct intel_plane_state *plane_state =
720 to_intel_plane_state(crtc->base.primary->state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200721 struct drm_framebuffer *fb = plane_state->base.fb;
722 struct drm_i915_gem_object *obj;
723
Daniel Vettere42aeef2016-05-24 17:13:53 +0200724 WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
725 WARN_ON(!drm_modeset_is_locked(&crtc->base.primary->mutex));
726
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200727 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
728 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
729 cache->crtc.hsw_bdw_pixel_rate =
730 ilk_pipe_pixel_rate(crtc_state);
731
732 cache->plane.rotation = plane_state->base.rotation;
733 cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16;
734 cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16;
735 cache->plane.visible = plane_state->visible;
736
737 if (!cache->plane.visible)
738 return;
739
740 obj = intel_fb_obj(fb);
741
742 /* FIXME: We lack the proper locking here, so only run this on the
743 * platforms that need. */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100744 if (IS_GEN(dev_priv, 5, 6))
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200745 cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200746 cache->fb.pixel_format = fb->pixel_format;
747 cache->fb.stride = fb->pitches[0];
748 cache->fb.fence_reg = obj->fence_reg;
749 cache->fb.tiling_mode = obj->tiling_mode;
750}
751
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200752static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200753{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300754 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200755 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200756 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200757
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200758 if (!cache->plane.visible) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200759 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200760 return false;
761 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200762
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200763 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
764 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200765 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200766 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200767 }
768
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200769 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200770 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200771 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200772 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300773
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200774 /* The use of a CPU fence is mandatory in order to detect writes
775 * by the CPU to the scanout and trigger updates to the FBC.
776 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200777 if (cache->fb.tiling_mode != I915_TILING_X ||
778 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200779 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200780 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200781 }
Paulo Zanoni7733b492015-07-07 15:26:04 -0300782 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200783 cache->plane.rotation != BIT(DRM_ROTATE_0)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200784 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200785 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200786 }
787
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200788 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200789 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200790 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300791 }
792
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200793 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200794 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200795 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300796 }
797
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300798 /* WaFbcExceedCdClockThreshold:hsw,bdw */
799 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200800 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200801 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200802 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300803 }
804
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300805 /* It is possible for the required CFB size change without a
806 * crtc->disable + crtc->enable since it is possible to change the
807 * stride without triggering a full modeset. Since we try to
808 * over-allocate the CFB, there's a chance we may keep FBC enabled even
809 * if this happens, but if we exceed the current CFB size we'll have to
810 * disable FBC. Notice that it would be possible to disable FBC, wait
811 * for a frame, free the stolen node, then try to reenable FBC in case
812 * we didn't get any invalidate/deactivate calls, but this would require
813 * a lot of tracking just for a specific case. If we conclude it's an
814 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200815 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200816 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200817 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200818 return false;
819 }
820
821 return true;
822}
823
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200824static bool intel_fbc_can_choose(struct intel_crtc *crtc)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200825{
826 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200827 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonia98ee792016-02-16 18:47:21 -0200828 bool enable_by_default = IS_HASWELL(dev_priv) ||
829 IS_BROADWELL(dev_priv);
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200830
Chris Wilsonc0336662016-05-06 15:40:21 +0100831 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200832 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200833 return false;
834 }
835
Paulo Zanonia98ee792016-02-16 18:47:21 -0200836 if (i915.enable_fbc < 0 && !enable_by_default) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200837 fbc->no_fbc_reason = "disabled per chip default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200838 return false;
839 }
840
841 if (!i915.enable_fbc) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200842 fbc->no_fbc_reason = "disabled per module param";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200843 return false;
844 }
845
Paulo Zanonie35be232016-01-18 15:56:58 -0200846 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200847 fbc->no_fbc_reason = "no enabled pipes can have FBC";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200848 return false;
849 }
850
Paulo Zanonie35be232016-01-18 15:56:58 -0200851 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
852 fbc->no_fbc_reason = "no enabled planes can have FBC";
853 return false;
854 }
855
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200856 return true;
857}
858
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200859static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
860 struct intel_fbc_reg_params *params)
861{
862 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200863 struct intel_fbc *fbc = &dev_priv->fbc;
864 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200865
866 /* Since all our fields are integer types, use memset here so the
867 * comparison function can rely on memcmp because the padding will be
868 * zero. */
869 memset(params, 0, sizeof(*params));
870
871 params->crtc.pipe = crtc->pipe;
872 params->crtc.plane = crtc->plane;
873 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
874
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200875 params->fb.pixel_format = cache->fb.pixel_format;
876 params->fb.stride = cache->fb.stride;
877 params->fb.fence_reg = cache->fb.fence_reg;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200878
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200879 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200880
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200881 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200882}
883
884static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
885 struct intel_fbc_reg_params *params2)
886{
887 /* We can use this since intel_fbc_get_reg_params() does a memset. */
888 return memcmp(params1, params2, sizeof(*params1)) == 0;
889}
890
Daniel Vettere42aeef2016-05-24 17:13:53 +0200891void intel_fbc_pre_update(struct intel_crtc *crtc)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200892{
893 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200894 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200895
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200896 if (!fbc_supported(dev_priv))
897 return;
898
899 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200900
Daniel Vettere42aeef2016-05-24 17:13:53 +0200901 if (!multiple_pipes_ok(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200902 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200903 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200904 }
905
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200906 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200907 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200908
Daniel Vettere42aeef2016-05-24 17:13:53 +0200909 intel_fbc_update_state_cache(crtc);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200910
Paulo Zanoni212890c2016-01-19 11:35:43 -0200911deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200912 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200913unlock:
914 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200915}
916
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200917static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200918{
919 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
920 struct intel_fbc *fbc = &dev_priv->fbc;
921 struct intel_fbc_reg_params old_params;
922
923 WARN_ON(!mutex_is_locked(&fbc->lock));
924
925 if (!fbc->enabled || fbc->crtc != crtc)
926 return;
927
928 if (!intel_fbc_can_activate(crtc)) {
929 WARN_ON(fbc->active);
930 return;
931 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200932
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200933 old_params = fbc->params;
934 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200935
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200936 /* If the scanout has not changed, don't modify the FBC settings.
937 * Note that we make the fundamental assumption that the fb->obj
938 * cannot be unpinned (and have its GTT offset and fence revoked)
939 * without first being decoupled from the scanout and FBC disabled.
940 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200941 if (fbc->active &&
942 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200943 return;
944
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200945 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300946 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200947 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300948}
949
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200950void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300951{
Paulo Zanoni754d1132015-10-13 19:13:25 -0300952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200953 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300954
Paulo Zanoni9f218332015-09-23 12:52:27 -0300955 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300956 return;
957
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200958 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200959 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200960 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200961}
962
Paulo Zanoni261fe992016-01-19 11:35:40 -0200963static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
964{
965 if (fbc->enabled)
966 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
967 else
968 return fbc->possible_framebuffer_bits;
969}
970
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200971void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
972 unsigned int frontbuffer_bits,
973 enum fb_op_origin origin)
974{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200975 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200976
Paulo Zanoni9f218332015-09-23 12:52:27 -0300977 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300978 return;
979
Paulo Zanoni0dd81542016-01-19 11:35:39 -0200980 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200981 return;
982
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200983 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300984
Paulo Zanoni261fe992016-01-19 11:35:40 -0200985 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200986
Paulo Zanoni5bc40472016-01-19 11:35:53 -0200987 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200988 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300989
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200990 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200991}
992
993void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -0300994 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200995{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200996 struct intel_fbc *fbc = &dev_priv->fbc;
997
Paulo Zanoni9f218332015-09-23 12:52:27 -0300998 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300999 return;
1000
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001001 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001002 return;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001003
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001004 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001005
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001006 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001007
Paulo Zanoni261fe992016-01-19 11:35:40 -02001008 if (!fbc->busy_bits && fbc->enabled &&
1009 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001010 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -02001011 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001012 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001013 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001014 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001015
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001016 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001017}
1018
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001019/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001020 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1021 * @dev_priv: i915 device instance
1022 * @state: the atomic state structure
1023 *
1024 * This function looks at the proposed state for CRTCs and planes, then chooses
1025 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1026 * true.
1027 *
1028 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1029 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1030 */
1031void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1032 struct drm_atomic_state *state)
1033{
1034 struct intel_fbc *fbc = &dev_priv->fbc;
1035 struct drm_crtc *crtc;
1036 struct drm_crtc_state *crtc_state;
1037 struct drm_plane *plane;
1038 struct drm_plane_state *plane_state;
1039 bool fbc_crtc_present = false;
1040 int i, j;
1041
1042 mutex_lock(&fbc->lock);
1043
1044 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1045 if (fbc->crtc == to_intel_crtc(crtc)) {
1046 fbc_crtc_present = true;
1047 break;
1048 }
1049 }
1050 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1051 if (!fbc_crtc_present && fbc->crtc != NULL)
1052 goto out;
1053
1054 /* Simply choose the first CRTC that is compatible and has a visible
1055 * plane. We could go for fancier schemes such as checking the plane
1056 * size, but this would just affect the few platforms that don't tie FBC
1057 * to pipe or plane A. */
1058 for_each_plane_in_state(state, plane, plane_state, i) {
1059 struct intel_plane_state *intel_plane_state =
1060 to_intel_plane_state(plane_state);
1061
1062 if (!intel_plane_state->visible)
1063 continue;
1064
1065 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1066 struct intel_crtc_state *intel_crtc_state =
1067 to_intel_crtc_state(crtc_state);
1068
1069 if (plane_state->crtc != crtc)
1070 continue;
1071
1072 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1073 break;
1074
1075 intel_crtc_state->enable_fbc = true;
1076 goto out;
1077 }
1078 }
1079
1080out:
1081 mutex_unlock(&fbc->lock);
1082}
1083
1084/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001085 * intel_fbc_enable: tries to enable FBC on the CRTC
1086 * @crtc: the CRTC
1087 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001088 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001089 * possible. Notice that it doesn't activate FBC. It is valid to call
1090 * intel_fbc_enable multiple times for the same pipe without an
1091 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001092 */
Daniel Vettere42aeef2016-05-24 17:13:53 +02001093void intel_fbc_enable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001094{
1095 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001096 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001097
1098 if (!fbc_supported(dev_priv))
1099 return;
1100
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001101 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001102
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001103 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001104 WARN_ON(fbc->crtc == NULL);
1105 if (fbc->crtc == crtc) {
Daniel Vettere42aeef2016-05-24 17:13:53 +02001106 WARN_ON(!crtc->config->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001107 WARN_ON(fbc->active);
1108 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001109 goto out;
1110 }
1111
Daniel Vettere42aeef2016-05-24 17:13:53 +02001112 if (!crtc->config->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001113 goto out;
1114
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001115 WARN_ON(fbc->active);
1116 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001117
Daniel Vettere42aeef2016-05-24 17:13:53 +02001118 intel_fbc_update_state_cache(crtc);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001119 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001120 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001121 goto out;
1122 }
1123
Paulo Zanonid029bca2015-10-15 10:44:46 -03001124 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001125 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001126
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001127 fbc->enabled = true;
1128 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001129out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001130 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001131}
1132
1133/**
1134 * __intel_fbc_disable - disable FBC
1135 * @dev_priv: i915 device instance
1136 *
1137 * This is the low level function that actually disables FBC. Callers should
1138 * grab the FBC lock.
1139 */
1140static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1141{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001142 struct intel_fbc *fbc = &dev_priv->fbc;
1143 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001144
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001145 WARN_ON(!mutex_is_locked(&fbc->lock));
1146 WARN_ON(!fbc->enabled);
1147 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001148 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001149
1150 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1151
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001152 __intel_fbc_cleanup_cfb(dev_priv);
1153
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001154 fbc->enabled = false;
1155 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001156}
1157
1158/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001159 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001160 * @crtc: the CRTC
1161 *
1162 * This function disables FBC if it's associated with the provided CRTC.
1163 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001164void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001165{
1166 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001167 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001168
1169 if (!fbc_supported(dev_priv))
1170 return;
1171
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001172 mutex_lock(&fbc->lock);
1173 if (fbc->crtc == crtc) {
1174 WARN_ON(!fbc->enabled);
1175 WARN_ON(fbc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001176 __intel_fbc_disable(dev_priv);
1177 }
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001178 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001179
1180 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001181}
1182
1183/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001184 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001185 * @dev_priv: i915 device instance
1186 *
1187 * This function disables FBC regardless of which CRTC is associated with it.
1188 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001189void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001190{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001191 struct intel_fbc *fbc = &dev_priv->fbc;
1192
Paulo Zanonid029bca2015-10-15 10:44:46 -03001193 if (!fbc_supported(dev_priv))
1194 return;
1195
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001196 mutex_lock(&fbc->lock);
1197 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001198 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001199 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001200
1201 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001202}
1203
1204/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001205 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1206 * @dev_priv: i915 device instance
1207 *
1208 * The FBC code needs to track CRTC visibility since the older platforms can't
1209 * have FBC enabled while multiple pipes are used. This function does the
1210 * initial setup at driver load to make sure FBC is matching the real hardware.
1211 */
1212void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1213{
1214 struct intel_crtc *crtc;
1215
1216 /* Don't even bother tracking anything if we don't need. */
1217 if (!no_fbc_on_multiple_pipes(dev_priv))
1218 return;
1219
1220 for_each_intel_crtc(dev_priv->dev, crtc)
1221 if (intel_crtc_active(&crtc->base) &&
1222 to_intel_plane_state(crtc->base.primary->state)->visible)
1223 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1224}
1225
1226/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001227 * intel_fbc_init - Initialize FBC
1228 * @dev_priv: the i915 device
1229 *
1230 * This function might be called during PM init process.
1231 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001232void intel_fbc_init(struct drm_i915_private *dev_priv)
1233{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001234 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001235 enum pipe pipe;
1236
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001237 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1238 mutex_init(&fbc->lock);
1239 fbc->enabled = false;
1240 fbc->active = false;
1241 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001242
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001243 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001244 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001245 return;
1246 }
1247
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001248 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001249 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001250 INTEL_FRONTBUFFER_PRIMARY(pipe);
1251
Paulo Zanoni57105022015-11-04 17:10:46 -02001252 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001253 break;
1254 }
1255
Paulo Zanoni8c400742016-01-29 18:57:39 -02001256 /* This value was pulled out of someone's hat */
1257 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001258 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001259
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001260 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001261 * deactivate it in case the BIOS activated it to make sure software
1262 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001263 if (intel_fbc_hw_is_active(dev_priv))
1264 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001265}