blob: 36c22032ea14a25955c0b2a9c43a2a5f121278b6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Bjorn Helgaas5a21d702012-02-23 20:18:59 -070018static LIST_HEAD(pci_host_bridges);
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080024
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070030/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080033 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070034 */
35int no_pci_devices(void)
36{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 struct device *dev;
38 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070039
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080040 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070045EXPORT_SYMBOL(no_pci_devices);
46
Bjorn Helgaas5a21d702012-02-23 20:18:59 -070047static struct pci_host_bridge *pci_host_bridge(struct pci_dev *dev)
48{
49 struct pci_bus *bus;
50 struct pci_host_bridge *bridge;
51
52 bus = dev->bus;
53 while (bus->parent)
54 bus = bus->parent;
55
56 list_for_each_entry(bridge, &pci_host_bridges, list) {
57 if (bridge->bus == bus)
58 return bridge;
59 }
60
61 return NULL;
62}
63
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -070064static bool resource_contains(struct resource *res1, struct resource *res2)
65{
66 return res1->start <= res2->start && res1->end >= res2->end;
67}
68
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -070069void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
70 struct resource *res)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -070071{
72 struct pci_host_bridge *bridge = pci_host_bridge(dev);
73 struct pci_host_bridge_window *window;
74 resource_size_t offset = 0;
75
76 list_for_each_entry(window, &bridge->windows, list) {
77 if (resource_type(res) != resource_type(window->res))
78 continue;
79
80 if (resource_contains(window->res, res)) {
81 offset = window->offset;
82 break;
83 }
84 }
85
86 region->start = res->start - offset;
87 region->end = res->end - offset;
88}
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -070089EXPORT_SYMBOL(pcibios_resource_to_bus);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -070090
91static bool region_contains(struct pci_bus_region *region1,
92 struct pci_bus_region *region2)
93{
94 return region1->start <= region2->start && region1->end >= region2->end;
95}
96
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -070097void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
98 struct pci_bus_region *region)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -070099{
100 struct pci_host_bridge *bridge = pci_host_bridge(dev);
101 struct pci_host_bridge_window *window;
102 struct pci_bus_region bus_region;
103 resource_size_t offset = 0;
104
105 list_for_each_entry(window, &bridge->windows, list) {
106 if (resource_type(res) != resource_type(window->res))
107 continue;
108
109 bus_region.start = window->res->start - window->offset;
110 bus_region.end = window->res->end - window->offset;
111
112 if (region_contains(&bus_region, region)) {
113 offset = window->offset;
114 break;
115 }
116 }
117
118 res->start = region->start + offset;
119 res->end = region->end + offset;
120}
Bjorn Helgaas36a66cd2012-02-23 20:19:00 -0700121EXPORT_SYMBOL(pcibios_bus_to_resource);
Bjorn Helgaas36a66cd2012-02-23 20:19:00 -0700122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 * PCI Bus Class
125 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400126static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400128 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
130 if (pci_bus->bridge)
131 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700132 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000133 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 kfree(pci_bus);
135}
136
137static struct class pcibus_class = {
138 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400139 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -0700140 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141};
142
143static int __init pcibus_class_init(void)
144{
145 return class_register(&pcibus_class);
146}
147postcore_initcall(pcibus_class_init);
148
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400149static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800150{
151 u64 size = mask & maxbase; /* Find the significant bits */
152 if (!size)
153 return 0;
154
155 /* Get the lowest of them to find the decode size, and
156 from that the extent. */
157 size = (size & ~(size-1)) - 1;
158
159 /* base == maxbase can be valid only if the BAR has
160 already been programmed with all 1s. */
161 if (base == maxbase && ((base | size) & mask) != mask)
162 return 0;
163
164 return size;
165}
166
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600167static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800168{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600169 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600170 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600171
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400172 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600173 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
174 flags |= IORESOURCE_IO;
175 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176 }
177
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600178 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
179 flags |= IORESOURCE_MEM;
180 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
181 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600183 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
184 switch (mem_type) {
185 case PCI_BASE_ADDRESS_MEM_TYPE_32:
186 break;
187 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
188 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
189 break;
190 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600191 flags |= IORESOURCE_MEM_64;
192 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600193 default:
194 dev_warn(&dev->dev,
195 "mem unknown type %x treated as 32-bit BAR\n",
196 mem_type);
197 break;
198 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600199 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200}
201
Yu Zhao0b400c72008-11-22 02:40:40 +0800202/**
203 * pci_read_base - read a PCI BAR
204 * @dev: the PCI device
205 * @type: type of the BAR
206 * @res: resource buffer to be filled in
207 * @pos: BAR position in the config space
208 *
209 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400210 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800211int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 struct resource *res, unsigned int pos)
213{
214 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700215 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700216 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200218 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400219
Jacob Pan253d2e52010-07-16 10:19:22 -0700220 if (!dev->mmio_always_on) {
221 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
222 pci_write_config_word(dev, PCI_COMMAND,
223 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
224 }
225
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 res->name = pci_name(dev);
227
228 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200229 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 pci_read_config_dword(dev, pos, &sz);
231 pci_write_config_dword(dev, pos, l);
232
Jacob Pan253d2e52010-07-16 10:19:22 -0700233 if (!dev->mmio_always_on)
234 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
235
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400236 /*
237 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600238 * If the BAR isn't implemented, all bits must be 0. If it's a
239 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
240 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400241 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600242 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400243 goto fail;
244
245 /*
246 * I don't know how l can have all bits set. Copied from old code.
247 * Maybe it fixes a bug on some ancient platform.
248 */
249 if (l == 0xffffffff)
250 l = 0;
251
252 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600253 res->flags = decode_bar(dev, l);
254 res->flags |= IORESOURCE_SIZEALIGN;
255 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400256 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700257 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258 } else {
259 l &= PCI_BASE_ADDRESS_MEM_MASK;
260 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
261 }
262 } else {
263 res->flags |= (l & IORESOURCE_ROM_ENABLE);
264 l &= PCI_ROM_ADDRESS_MASK;
265 mask = (u32)PCI_ROM_ADDRESS_MASK;
266 }
267
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600268 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 u64 l64 = l;
270 u64 sz64 = sz;
271 u64 mask64 = mask | (u64)~0 << 32;
272
273 pci_read_config_dword(dev, pos + 4, &l);
274 pci_write_config_dword(dev, pos + 4, ~0);
275 pci_read_config_dword(dev, pos + 4, &sz);
276 pci_write_config_dword(dev, pos + 4, l);
277
278 l64 |= ((u64)l << 32);
279 sz64 |= ((u64)sz << 32);
280
281 sz64 = pci_size(l64, sz64, mask64);
282
283 if (!sz64)
284 goto fail;
285
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400286 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700287 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
288 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400289 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600290 }
291
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600292 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400293 /* Address above 32-bit boundary; disable the BAR */
294 pci_write_config_dword(dev, pos, 0);
295 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700296 region.start = 0;
297 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700298 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400299 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700300 region.start = l64;
301 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700302 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600303 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600304 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400305 }
306 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600307 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400308
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600309 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400310 goto fail;
311
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700312 region.start = l;
313 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700314 pcibios_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200315
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600316 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400317 }
318
319 out:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600320 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400321 fail:
322 res->flags = 0;
323 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800324}
325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
327{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 for (pos = 0; pos < howmany; pos++) {
331 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400337 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400339 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
340 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
341 IORESOURCE_SIZEALIGN;
342 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 }
344}
345
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700346static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
348 struct pci_dev *dev = child->self;
349 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700351 struct pci_bus_region region;
352 struct resource *res, res2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 res = child->resource[0];
355 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
356 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
357 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
358 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
359
360 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
361 u16 io_base_hi, io_limit_hi;
362 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
363 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
364 base |= (io_base_hi << 16);
365 limit |= (io_limit_hi << 16);
366 }
367
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800368 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700370 region.start = base;
371 region.end = limit + 0xfff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700372 pcibios_bus_to_resource(dev, &res2, &region);
Daniel Yeisley9d265122005-12-05 07:06:43 -0500373 if (!res->start)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700374 res->start = res2.start;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500375 if (!res->end)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700376 res->end = res2.end;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600377 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700379}
380
381static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
382{
383 struct pci_dev *dev = child->self;
384 u16 mem_base_lo, mem_limit_lo;
385 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700386 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700387 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
389 res = child->resource[1];
390 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
391 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
392 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
393 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800394 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700396 region.start = base;
397 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700398 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600399 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700401}
402
403static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
404{
405 struct pci_dev *dev = child->self;
406 u16 mem_base_lo, mem_limit_lo;
407 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700408 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700409 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 res = child->resource[2];
412 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
413 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
414 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
415 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
416
417 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
418 u32 mem_base_hi, mem_limit_hi;
419 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
420 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
421
422 /*
423 * Some bridges set the base > limit by default, and some
424 * (broken) BIOSes do not initialize them. If we find
425 * this, just assume they are not being used.
426 */
427 if (mem_base_hi <= mem_limit_hi) {
428#if BITS_PER_LONG == 64
429 base |= ((long) mem_base_hi) << 32;
430 limit |= ((long) mem_limit_hi) << 32;
431#else
432 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600433 dev_err(&dev->dev, "can't handle 64-bit "
434 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 return;
436 }
437#endif
438 }
439 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800440 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700441 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
442 IORESOURCE_MEM | IORESOURCE_PREFETCH;
443 if (res->flags & PCI_PREF_RANGE_TYPE_64)
444 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700445 region.start = base;
446 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700447 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600448 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
450}
451
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700452void __devinit pci_read_bridge_bases(struct pci_bus *child)
453{
454 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700455 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456 int i;
457
458 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
459 return;
460
461 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
462 child->secondary, child->subordinate,
463 dev->transparent ? " (subtractive decode)" : "");
464
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700465 pci_bus_remove_resources(child);
466 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
467 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
468
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700469 pci_read_bridge_io(child);
470 pci_read_bridge_mmio(child);
471 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700472
473 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700474 pci_bus_for_each_resource(child->parent, res, i) {
475 if (res) {
476 pci_bus_add_resource(child, res,
477 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700478 dev_printk(KERN_DEBUG, &dev->dev,
479 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700480 res);
481 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700482 }
483 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700484}
485
Sam Ravnborg96bde062007-03-26 21:53:30 -0800486static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
488 struct pci_bus *b;
489
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100490 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 INIT_LIST_HEAD(&b->node);
493 INIT_LIST_HEAD(&b->children);
494 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600495 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700496 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500497 b->max_bus_speed = PCI_SPEED_UNKNOWN;
498 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 }
500 return b;
501}
502
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500503static unsigned char pcix_bus_speed[] = {
504 PCI_SPEED_UNKNOWN, /* 0 */
505 PCI_SPEED_66MHz_PCIX, /* 1 */
506 PCI_SPEED_100MHz_PCIX, /* 2 */
507 PCI_SPEED_133MHz_PCIX, /* 3 */
508 PCI_SPEED_UNKNOWN, /* 4 */
509 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
510 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
511 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
512 PCI_SPEED_UNKNOWN, /* 8 */
513 PCI_SPEED_66MHz_PCIX_266, /* 9 */
514 PCI_SPEED_100MHz_PCIX_266, /* A */
515 PCI_SPEED_133MHz_PCIX_266, /* B */
516 PCI_SPEED_UNKNOWN, /* C */
517 PCI_SPEED_66MHz_PCIX_533, /* D */
518 PCI_SPEED_100MHz_PCIX_533, /* E */
519 PCI_SPEED_133MHz_PCIX_533 /* F */
520};
521
Matthew Wilcox3749c512009-12-13 08:11:32 -0500522static unsigned char pcie_link_speed[] = {
523 PCI_SPEED_UNKNOWN, /* 0 */
524 PCIE_SPEED_2_5GT, /* 1 */
525 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500526 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500527 PCI_SPEED_UNKNOWN, /* 4 */
528 PCI_SPEED_UNKNOWN, /* 5 */
529 PCI_SPEED_UNKNOWN, /* 6 */
530 PCI_SPEED_UNKNOWN, /* 7 */
531 PCI_SPEED_UNKNOWN, /* 8 */
532 PCI_SPEED_UNKNOWN, /* 9 */
533 PCI_SPEED_UNKNOWN, /* A */
534 PCI_SPEED_UNKNOWN, /* B */
535 PCI_SPEED_UNKNOWN, /* C */
536 PCI_SPEED_UNKNOWN, /* D */
537 PCI_SPEED_UNKNOWN, /* E */
538 PCI_SPEED_UNKNOWN /* F */
539};
540
541void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
542{
543 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
544}
545EXPORT_SYMBOL_GPL(pcie_update_link_speed);
546
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500547static unsigned char agp_speeds[] = {
548 AGP_UNKNOWN,
549 AGP_1X,
550 AGP_2X,
551 AGP_4X,
552 AGP_8X
553};
554
555static enum pci_bus_speed agp_speed(int agp3, int agpstat)
556{
557 int index = 0;
558
559 if (agpstat & 4)
560 index = 3;
561 else if (agpstat & 2)
562 index = 2;
563 else if (agpstat & 1)
564 index = 1;
565 else
566 goto out;
567
568 if (agp3) {
569 index += 2;
570 if (index == 5)
571 index = 0;
572 }
573
574 out:
575 return agp_speeds[index];
576}
577
578
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500579static void pci_set_bus_speed(struct pci_bus *bus)
580{
581 struct pci_dev *bridge = bus->self;
582 int pos;
583
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500584 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
585 if (!pos)
586 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
587 if (pos) {
588 u32 agpstat, agpcmd;
589
590 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
591 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
592
593 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
594 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
595 }
596
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500597 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
598 if (pos) {
599 u16 status;
600 enum pci_bus_speed max;
601 pci_read_config_word(bridge, pos + 2, &status);
602
603 if (status & 0x8000) {
604 max = PCI_SPEED_133MHz_PCIX_533;
605 } else if (status & 0x4000) {
606 max = PCI_SPEED_133MHz_PCIX_266;
607 } else if (status & 0x0002) {
608 if (((status >> 12) & 0x3) == 2) {
609 max = PCI_SPEED_133MHz_PCIX_ECC;
610 } else {
611 max = PCI_SPEED_133MHz_PCIX;
612 }
613 } else {
614 max = PCI_SPEED_66MHz_PCIX;
615 }
616
617 bus->max_bus_speed = max;
618 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
619
620 return;
621 }
622
623 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
624 if (pos) {
625 u32 linkcap;
626 u16 linksta;
627
628 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
629 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
630
631 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
632 pcie_update_link_speed(bus, linksta);
633 }
634}
635
636
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700637static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
638 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639{
640 struct pci_bus *child;
641 int i;
642
643 /*
644 * Allocate a new bus, and inherit stuff from the parent..
645 */
646 child = pci_alloc_bus();
647 if (!child)
648 return NULL;
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 child->parent = parent;
651 child->ops = parent->ops;
652 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200653 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400655 /* initialize some portions of the bus device, but don't register it
656 * now as the parent is not properly set up yet. This device will get
657 * registered later in pci_bus_add_devices()
658 */
659 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100660 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
662 /*
663 * Set up the primary, secondary and subordinate
664 * bus numbers.
665 */
666 child->number = child->secondary = busnr;
667 child->primary = parent->secondary;
668 child->subordinate = 0xff;
669
Yu Zhao3789fa82008-11-22 02:41:07 +0800670 if (!bridge)
671 return child;
672
673 child->self = bridge;
674 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000675 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500676 pci_set_bus_speed(child);
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800679 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
681 child->resource[i]->name = child->name;
682 }
683 bridge->subordinate = child;
684
685 return child;
686}
687
Sam Ravnborg451124a2008-02-02 22:33:43 +0100688struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
690 struct pci_bus *child;
691
692 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700693 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800694 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800696 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700697 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 return child;
699}
700
Sam Ravnborg96bde062007-03-26 21:53:30 -0800701static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700702{
703 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700704
705 /* Attempts to fix that up are really dangerous unless
706 we're going to re-assign all bus numbers. */
707 if (!pcibios_assign_all_busses())
708 return;
709
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700710 while (parent->parent && parent->subordinate < max) {
711 parent->subordinate = max;
712 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
713 parent = parent->parent;
714 }
715}
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717/*
718 * If it's a bridge, configure it and scan the bus behind it.
719 * For CardBus bridges, we don't scan behind as the devices will
720 * be handled by the bridge driver itself.
721 *
722 * We need to process bridges in two passes -- first we scan those
723 * already configured by the BIOS and after we are done with all of
724 * them, we proceed to assigning numbers to the remaining buses in
725 * order to avoid overlaps between old and new bus numbers.
726 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100727int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
729 struct pci_bus *child;
730 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100731 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600733 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100734 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600737 primary = buses & 0xFF;
738 secondary = (buses >> 8) & 0xFF;
739 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600741 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
742 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100744 if (!primary && (primary != bus->number) && secondary && subordinate) {
745 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
746 primary = bus->number;
747 }
748
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100749 /* Check if setup is sensible at all */
750 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600751 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100752 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
753 broken = 1;
754 }
755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 /* Disable MasterAbortMode during probing to avoid reporting
757 of bus errors (in some architectures) */
758 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
759 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
760 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
761
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600762 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
763 !is_cardbus && !broken) {
764 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 /*
766 * Bus already configured by firmware, process it in the first
767 * pass and just note the configuration.
768 */
769 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000770 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
772 /*
773 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600774 * don't re-add it. This can happen with the i450NX chipset.
775 *
776 * However, we continue to descend down the hierarchy and
777 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600779 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600780 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600781 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600782 if (!child)
783 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600784 child->primary = primary;
785 child->subordinate = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600786 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 }
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 cmax = pci_scan_child_bus(child);
790 if (cmax > max)
791 max = cmax;
792 if (child->subordinate > max)
793 max = child->subordinate;
794 } else {
795 /*
796 * We need to assign a number to this bus which we always
797 * do in the second pass.
798 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700799 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100800 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700801 /* Temporarily disable forwarding of the
802 configuration cycles on all bridges in
803 this bus segment to avoid possible
804 conflicts in the second pass between two
805 bridges programmed with overlapping
806 bus ranges. */
807 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
808 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000809 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
812 /* Clear errors */
813 pci_write_config_word(dev, PCI_STATUS, 0xffff);
814
Rajesh Shahcc574502005-04-28 00:25:47 -0700815 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800816 * This can happen when a bridge is hot-plugged, so in
817 * this case we only re-scan this bus. */
818 child = pci_find_bus(pci_domain_nr(bus), max+1);
819 if (!child) {
820 child = pci_add_new_bus(bus, dev, ++max);
821 if (!child)
822 goto out;
823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 buses = (buses & 0xff000000)
825 | ((unsigned int)(child->primary) << 0)
826 | ((unsigned int)(child->secondary) << 8)
827 | ((unsigned int)(child->subordinate) << 16);
828
829 /*
830 * yenta.c forces a secondary latency timer of 176.
831 * Copy that behaviour here.
832 */
833 if (is_cardbus) {
834 buses &= ~0xff000000;
835 buses |= CARDBUS_LATENCY_TIMER << 24;
836 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100837
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 /*
839 * We need to blast all three values with a single write.
840 */
841 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
842
843 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700844 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700845 /*
846 * Adjust subordinate busnr in parent buses.
847 * We do this before scanning for children because
848 * some devices may not be detected if the bios
849 * was lazy.
850 */
851 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 /* Now we can scan all subordinate buses... */
853 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800854 /*
855 * now fix it up again since we have found
856 * the real value of max.
857 */
858 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 } else {
860 /*
861 * For CardBus bridges, we leave 4 bus numbers
862 * as cards with a PCI-to-PCI bridge can be
863 * inserted later.
864 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100865 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
866 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700867 if (pci_find_bus(pci_domain_nr(bus),
868 max+i+1))
869 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100870 while (parent->parent) {
871 if ((!pcibios_assign_all_busses()) &&
872 (parent->subordinate > max) &&
873 (parent->subordinate <= max+i)) {
874 j = 1;
875 }
876 parent = parent->parent;
877 }
878 if (j) {
879 /*
880 * Often, there are two cardbus bridges
881 * -- try to leave one valid bus number
882 * for each one.
883 */
884 i /= 2;
885 break;
886 }
887 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700888 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700889 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 }
891 /*
892 * Set the subordinate bus number to its real value.
893 */
894 child->subordinate = max;
895 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
896 }
897
Gary Hadecb3576f2008-02-08 14:00:52 -0800898 sprintf(child->name,
899 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
900 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200902 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100903 while (bus->parent) {
904 if ((child->subordinate > bus->subordinate) ||
905 (child->number > bus->subordinate) ||
906 (child->number < bus->number) ||
907 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700908 dev_info(&child->dev, "[bus %02x-%02x] %s "
909 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200910 child->number, child->subordinate,
911 (bus->number > child->subordinate &&
912 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800913 "wholly" : "partially",
914 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700915 dev_name(&bus->dev),
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200916 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100917 }
918 bus = bus->parent;
919 }
920
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000921out:
922 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
923
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 return max;
925}
926
927/*
928 * Read interrupt line and base address registers.
929 * The architecture-dependent code can tweak these, of course.
930 */
931static void pci_read_irq(struct pci_dev *dev)
932{
933 unsigned char irq;
934
935 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800936 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 if (irq)
938 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
939 dev->irq = irq;
940}
941
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000942void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800943{
944 int pos;
945 u16 reg16;
946
947 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
948 if (!pos)
949 return;
950 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900951 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800952 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
953 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500954 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
955 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800956}
957
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000958void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700959{
960 int pos;
961 u16 reg16;
962 u32 reg32;
963
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900964 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700965 if (!pos)
966 return;
967 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
968 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
969 return;
970 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
971 if (reg32 & PCI_EXP_SLTCAP_HPC)
972 pdev->is_hotplug_bridge = 1;
973}
974
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200975#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977/**
978 * pci_setup_device - fill in class and map information of a device
979 * @dev: the device structure to fill
980 *
981 * Initialize the device structure with information about the device's
982 * vendor,class,memory and IO-space addresses,IRQ lines etc.
983 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800984 * Returns 0 on success and negative if unknown type of device (not normal,
985 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800987int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988{
989 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800990 u8 hdr_type;
991 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500992 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700993 struct pci_bus_region region;
994 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800995
996 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
997 return -EIO;
998
999 dev->sysdata = dev->bus->sysdata;
1000 dev->dev.parent = dev->bus->bridge;
1001 dev->dev.bus = &pci_bus_type;
1002 dev->hdr_type = hdr_type & 0x7f;
1003 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001004 dev->error_state = pci_channel_io_normal;
1005 set_pcie_port_type(dev);
1006
1007 list_for_each_entry(slot, &dev->bus->slots, list)
1008 if (PCI_SLOT(dev->devfn) == slot->number)
1009 dev->slot = slot;
1010
1011 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1012 set this higher, assuming the system even supports it. */
1013 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001015 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1016 dev->bus->number, PCI_SLOT(dev->devfn),
1017 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
1019 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001020 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001021 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001023 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1024 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
Yu Zhao853346e2009-03-21 22:05:11 +08001026 /* need to have dev->class ready */
1027 dev->cfg_size = pci_cfg_space_size(dev);
1028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001030 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
1032 /* Early fixups, before probing the BARs */
1033 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001034 /* device class may be changed after fixup */
1035 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
1037 switch (dev->hdr_type) { /* header type */
1038 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1039 if (class == PCI_CLASS_BRIDGE_PCI)
1040 goto bad;
1041 pci_read_irq(dev);
1042 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1043 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1044 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001045
1046 /*
1047 * Do the ugly legacy mode stuff here rather than broken chip
1048 * quirk code. Legacy mode ATA controllers have fixed
1049 * addresses. These are not always echoed in BAR0-3, and
1050 * BAR0-3 in a few cases contain junk!
1051 */
1052 if (class == PCI_CLASS_STORAGE_IDE) {
1053 u8 progif;
1054 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1055 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001056 region.start = 0x1F0;
1057 region.end = 0x1F7;
1058 res = &dev->resource[0];
1059 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001060 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001061 region.start = 0x3F6;
1062 region.end = 0x3F6;
1063 res = &dev->resource[1];
1064 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001065 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001066 }
1067 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001068 region.start = 0x170;
1069 region.end = 0x177;
1070 res = &dev->resource[2];
1071 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001072 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001073 region.start = 0x376;
1074 region.end = 0x376;
1075 res = &dev->resource[3];
1076 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001077 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001078 }
1079 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 break;
1081
1082 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1083 if (class != PCI_CLASS_BRIDGE_PCI)
1084 goto bad;
1085 /* The PCI-to-PCI bridge spec requires that subtractive
1086 decoding (i.e. transparent) bridge must have programming
1087 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001088 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 dev->transparent = ((dev->class & 0xff) == 1);
1090 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001091 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001092 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1093 if (pos) {
1094 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1095 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1096 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 break;
1098
1099 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1100 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1101 goto bad;
1102 pci_read_irq(dev);
1103 pci_read_bases(dev, 1, 0);
1104 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1105 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1106 break;
1107
1108 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001109 dev_err(&dev->dev, "unknown header type %02x, "
1110 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001111 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001114 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1115 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 dev->class = PCI_CLASS_NOT_DEFINED;
1117 }
1118
1119 /* We found a fine healthy device, go go go... */
1120 return 0;
1121}
1122
Zhao, Yu201de562008-10-13 19:49:55 +08001123static void pci_release_capabilities(struct pci_dev *dev)
1124{
1125 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001126 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001127 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001128}
1129
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130/**
1131 * pci_release_dev - free a pci device structure when all users of it are finished.
1132 * @dev: device that's been disconnected
1133 *
1134 * Will be called only by the device core when all users of this pci device are
1135 * done.
1136 */
1137static void pci_release_dev(struct device *dev)
1138{
1139 struct pci_dev *pci_dev;
1140
1141 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001142 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001143 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 kfree(pci_dev);
1145}
1146
1147/**
1148 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001149 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 *
1151 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1152 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1153 * access it. Maybe we don't have a way to generate extended config space
1154 * accesses, or the device is behind a reverse Express bridge. So we try
1155 * reading the dword at 0x100 which must either be 0 or a valid extended
1156 * capability header.
1157 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001158int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001161 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
Zhao, Yu557848c2008-10-13 19:18:07 +08001163 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 goto fail;
1165 if (status == 0xffffffff)
1166 goto fail;
1167
1168 return PCI_CFG_SPACE_EXP_SIZE;
1169
1170 fail:
1171 return PCI_CFG_SPACE_SIZE;
1172}
1173
Yinghai Lu57741a72008-02-15 01:32:50 -08001174int pci_cfg_space_size(struct pci_dev *dev)
1175{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001176 int pos;
1177 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001178 u16 class;
1179
1180 class = dev->class >> 8;
1181 if (class == PCI_CLASS_BRIDGE_HOST)
1182 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001183
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001184 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001185 if (!pos) {
1186 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1187 if (!pos)
1188 goto fail;
1189
1190 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1191 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1192 goto fail;
1193 }
1194
1195 return pci_cfg_space_size_ext(dev);
1196
1197 fail:
1198 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001199}
1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201static void pci_release_bus_bridge_dev(struct device *dev)
1202{
1203 kfree(dev);
1204}
1205
Michael Ellerman65891212007-04-05 17:19:08 +10001206struct pci_dev *alloc_pci_dev(void)
1207{
1208 struct pci_dev *dev;
1209
1210 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1211 if (!dev)
1212 return NULL;
1213
Michael Ellerman65891212007-04-05 17:19:08 +10001214 INIT_LIST_HEAD(&dev->bus_list);
1215
1216 return dev;
1217}
1218EXPORT_SYMBOL(alloc_pci_dev);
1219
Yinghai Luefdc87d2012-01-27 10:55:10 -08001220bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1221 int crs_timeout)
1222{
1223 int delay = 1;
1224
1225 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1226 return false;
1227
1228 /* some broken boards return 0 or ~0 if a slot is empty: */
1229 if (*l == 0xffffffff || *l == 0x00000000 ||
1230 *l == 0x0000ffff || *l == 0xffff0000)
1231 return false;
1232
1233 /* Configuration request Retry Status */
1234 while (*l == 0xffff0001) {
1235 if (!crs_timeout)
1236 return false;
1237
1238 msleep(delay);
1239 delay *= 2;
1240 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1241 return false;
1242 /* Card hasn't responded in 60 seconds? Must be stuck. */
1243 if (delay > crs_timeout) {
1244 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1245 "responding\n", pci_domain_nr(bus),
1246 bus->number, PCI_SLOT(devfn),
1247 PCI_FUNC(devfn));
1248 return false;
1249 }
1250 }
1251
1252 return true;
1253}
1254EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256/*
1257 * Read the config data for a PCI device, sanity-check it
1258 * and fill in the dev structure...
1259 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001260static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261{
1262 struct pci_dev *dev;
1263 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
Yinghai Luefdc87d2012-01-27 10:55:10 -08001265 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 return NULL;
1267
Michael Ellermanbab41e92007-04-05 17:19:09 +10001268 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 if (!dev)
1270 return NULL;
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 dev->vendor = l & 0xffff;
1275 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001277 pci_set_of_node(dev);
1278
Yu Zhao480b93b2009-03-20 11:25:14 +08001279 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 kfree(dev);
1281 return NULL;
1282 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001283
1284 return dev;
1285}
1286
Zhao, Yu201de562008-10-13 19:49:55 +08001287static void pci_init_capabilities(struct pci_dev *dev)
1288{
1289 /* MSI/MSI-X list */
1290 pci_msi_init_pci_dev(dev);
1291
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001292 /* Buffers for saving PCIe and PCI-X capabilities */
1293 pci_allocate_cap_save_buffers(dev);
1294
Zhao, Yu201de562008-10-13 19:49:55 +08001295 /* Power Management */
1296 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001297 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001298
1299 /* Vital Product Data */
1300 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001301
1302 /* Alternative Routing-ID Forwarding */
1303 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001304
1305 /* Single Root I/O Virtualization */
1306 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001307
1308 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001309 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001310}
1311
Sam Ravnborg96bde062007-03-26 21:53:30 -08001312void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001313{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 device_initialize(&dev->dev);
1315 dev->dev.release = pci_release_dev;
1316 pci_dev_get(dev);
1317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001319 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 dev->dev.coherent_dma_mask = 0xffffffffull;
1321
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001322 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001323 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 /* Fix up broken headers */
1326 pci_fixup_device(pci_fixup_header, dev);
1327
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001328 /* Clear the state_saved flag. */
1329 dev->state_saved = false;
1330
Zhao, Yu201de562008-10-13 19:49:55 +08001331 /* Initialize various capabilities */
1332 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001333
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 /*
1335 * Add the device to our list of discovered devices
1336 * and the bus list for fixup functions, etc.
1337 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001338 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001340 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001341}
1342
Sam Ravnborg451124a2008-02-02 22:33:43 +01001343struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001344{
1345 struct pci_dev *dev;
1346
Trent Piepho90bdb312009-03-20 14:56:00 -06001347 dev = pci_get_slot(bus, devfn);
1348 if (dev) {
1349 pci_dev_put(dev);
1350 return dev;
1351 }
1352
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001353 dev = pci_scan_device(bus, devfn);
1354 if (!dev)
1355 return NULL;
1356
1357 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
1359 return dev;
1360}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001361EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001363static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1364{
1365 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001366 unsigned pos, next_fn;
1367
1368 if (!dev)
1369 return 0;
1370
1371 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001372 if (!pos)
1373 return 0;
1374 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001375 next_fn = cap >> 8;
1376 if (next_fn <= fn)
1377 return 0;
1378 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001379}
1380
1381static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1382{
1383 return (fn + 1) % 8;
1384}
1385
1386static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1387{
1388 return 0;
1389}
1390
1391static int only_one_child(struct pci_bus *bus)
1392{
1393 struct pci_dev *parent = bus->self;
1394 if (!parent || !pci_is_pcie(parent))
1395 return 0;
1396 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1397 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1398 return 1;
1399 return 0;
1400}
1401
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402/**
1403 * pci_scan_slot - scan a PCI slot on a bus for devices.
1404 * @bus: PCI bus to scan
1405 * @devfn: slot number to scan (must have zero function.)
1406 *
1407 * Scan a PCI slot on the specified PCI bus for devices, adding
1408 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001409 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001410 *
1411 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001413int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001415 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001416 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001417 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1418
1419 if (only_one_child(bus) && (devfn > 0))
1420 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001422 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001423 if (!dev)
1424 return 0;
1425 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001426 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001428 if (pci_ari_enabled(bus))
1429 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001430 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001431 next_fn = next_trad_fn;
1432
1433 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1434 dev = pci_scan_single_device(bus, devfn + fn);
1435 if (dev) {
1436 if (!dev->is_added)
1437 nr++;
1438 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 }
1440 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001441
Shaohua Li149e1632008-07-23 10:32:31 +08001442 /* only one slot has pcie device */
1443 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001444 pcie_aspm_init_link_state(bus->self);
1445
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 return nr;
1447}
1448
Jon Masonb03e7492011-07-20 15:20:54 -05001449static int pcie_find_smpss(struct pci_dev *dev, void *data)
1450{
1451 u8 *smpss = data;
1452
1453 if (!pci_is_pcie(dev))
1454 return 0;
1455
1456 /* For PCIE hotplug enabled slots not connected directly to a
1457 * PCI-E root port, there can be problems when hotplugging
1458 * devices. This is due to the possibility of hotplugging a
1459 * device into the fabric with a smaller MPS that the devices
1460 * currently running have configured. Modifying the MPS on the
1461 * running devices could cause a fatal bus error due to an
1462 * incoming frame being larger than the newly configured MPS.
1463 * To work around this, the MPS for the entire fabric must be
1464 * set to the minimum size. Any devices hotplugged into this
1465 * fabric will have the minimum MPS set. If the PCI hotplug
1466 * slot is directly connected to the root port and there are not
1467 * other devices on the fabric (which seems to be the most
1468 * common case), then this is not an issue and MPS discovery
1469 * will occur as normal.
1470 */
1471 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001472 (dev->bus->self &&
1473 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001474 *smpss = 0;
1475
1476 if (*smpss > dev->pcie_mpss)
1477 *smpss = dev->pcie_mpss;
1478
1479 return 0;
1480}
1481
1482static void pcie_write_mps(struct pci_dev *dev, int mps)
1483{
Jon Mason62f392e2011-10-14 14:56:14 -05001484 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001485
1486 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001487 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001488
Jon Mason62f392e2011-10-14 14:56:14 -05001489 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1490 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001491 * downstream communication will never be larger than
1492 * the MRRS. So, the MPS only needs to be configured
1493 * for the upstream communication. This being the case,
1494 * walk from the top down and set the MPS of the child
1495 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001496 *
1497 * Configure the device MPS with the smaller of the
1498 * device MPSS or the bridge MPS (which is assumed to be
1499 * properly configured at this point to the largest
1500 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001501 */
Jon Mason62f392e2011-10-14 14:56:14 -05001502 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001503 }
1504
1505 rc = pcie_set_mps(dev, mps);
1506 if (rc)
1507 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1508}
1509
Jon Mason62f392e2011-10-14 14:56:14 -05001510static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001511{
Jon Mason62f392e2011-10-14 14:56:14 -05001512 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001513
Jon Masoned2888e2011-09-08 16:41:18 -05001514 /* In the "safe" case, do not configure the MRRS. There appear to be
1515 * issues with setting MRRS to 0 on a number of devices.
1516 */
Jon Masoned2888e2011-09-08 16:41:18 -05001517 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1518 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001519
Jon Masoned2888e2011-09-08 16:41:18 -05001520 /* For Max performance, the MRRS must be set to the largest supported
1521 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001522 * device or the bus can support. This should already be properly
1523 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001524 */
Jon Mason62f392e2011-10-14 14:56:14 -05001525 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001526
1527 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001528 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001529 * If the MRRS value provided is not acceptable (e.g., too large),
1530 * shrink the value until it is acceptable to the HW.
1531 */
1532 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1533 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001534 if (!rc)
1535 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001536
Jon Mason62f392e2011-10-14 14:56:14 -05001537 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001538 mrrs /= 2;
1539 }
Jon Mason62f392e2011-10-14 14:56:14 -05001540
1541 if (mrrs < 128)
1542 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1543 "safe value. If problems are experienced, try running "
1544 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001545}
1546
1547static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1548{
Jon Masona513a99a72011-10-14 14:56:16 -05001549 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001550
1551 if (!pci_is_pcie(dev))
1552 return 0;
1553
Jon Masona513a99a72011-10-14 14:56:16 -05001554 mps = 128 << *(u8 *)data;
1555 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001556
1557 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001558 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001559
Jon Masona513a99a72011-10-14 14:56:16 -05001560 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1561 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1562 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001563
1564 return 0;
1565}
1566
Jon Masona513a99a72011-10-14 14:56:16 -05001567/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001568 * parents then children fashion. If this changes, then this code will not
1569 * work as designed.
1570 */
1571void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1572{
Jon Mason5f39e672011-10-03 09:50:20 -05001573 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001574
Jon Masonb03e7492011-07-20 15:20:54 -05001575 if (!pci_is_pcie(bus->self))
1576 return;
1577
Jon Mason5f39e672011-10-03 09:50:20 -05001578 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1579 return;
1580
1581 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1582 * to be aware to the MPS of the destination. To work around this,
1583 * simply force the MPS of the entire system to the smallest possible.
1584 */
1585 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1586 smpss = 0;
1587
Jon Masonb03e7492011-07-20 15:20:54 -05001588 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001589 smpss = mpss;
1590
Jon Masonb03e7492011-07-20 15:20:54 -05001591 pcie_find_smpss(bus->self, &smpss);
1592 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1593 }
1594
1595 pcie_bus_configure_set(bus->self, &smpss);
1596 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1597}
Jon Masondebc3b72011-08-02 00:01:18 -05001598EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001599
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001600unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601{
1602 unsigned int devfn, pass, max = bus->secondary;
1603 struct pci_dev *dev;
1604
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001605 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
1607 /* Go find them, Rover! */
1608 for (devfn = 0; devfn < 0x100; devfn += 8)
1609 pci_scan_slot(bus, devfn);
1610
Yu Zhaoa28724b2009-03-20 11:25:13 +08001611 /* Reserve buses for SR-IOV capability. */
1612 max += pci_iov_bus_range(bus);
1613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 /*
1615 * After performing arch-dependent fixup of the bus, look behind
1616 * all PCI-to-PCI bridges on this bus.
1617 */
Alex Chiang74710de2009-03-20 14:56:10 -06001618 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001619 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001620 pcibios_fixup_bus(bus);
1621 if (pci_is_root_bus(bus))
1622 bus->is_added = 1;
1623 }
1624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 for (pass=0; pass < 2; pass++)
1626 list_for_each_entry(dev, &bus->devices, bus_list) {
1627 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1628 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1629 max = pci_scan_bridge(bus, dev, max, pass);
1630 }
1631
1632 /*
1633 * We've scanned the bus and so we know all about what's on
1634 * the other side of any bridges that may be on this bus plus
1635 * any devices.
1636 *
1637 * Return how far we've got finding sub-buses.
1638 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001639 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 return max;
1641}
1642
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001643struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1644 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001646 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001647 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001648 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 struct device *dev;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001650 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001651 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001652 resource_size_t offset;
1653 char bus_addr[64];
1654 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001656 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
1657 if (!bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 return NULL;
1659
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001660 b = pci_alloc_bus();
1661 if (!b)
1662 goto err_bus;
1663
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001664 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001665 if (!dev)
1666 goto err_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
1668 b->sysdata = sysdata;
1669 b->ops = ops;
1670
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001671 b2 = pci_find_bus(pci_domain_nr(b), bus);
1672 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001674 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 goto err_out;
1676 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001677
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 dev->parent = parent;
1679 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001680 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 error = device_register(dev);
1682 if (error)
1683 goto dev_reg_err;
1684 b->bridge = get_device(dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001685 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001686 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Yinghai Lu0d358f22008-02-19 03:20:41 -08001688 if (!parent)
1689 set_dev_node(b->bridge, pcibus_to_node(b));
1690
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001691 b->dev.class = &pcibus_class;
1692 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001693 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001694 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 if (error)
1696 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
1698 /* Create legacy_io and legacy_mem files for this bus */
1699 pci_create_legacy_files(b);
1700
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 b->number = b->secondary = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001702
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001703 bridge->bus = b;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001704 INIT_LIST_HEAD(&bridge->windows);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001706 if (parent)
1707 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1708 else
1709 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1710
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001711 /* Add initial resources to the bus */
1712 list_for_each_entry_safe(window, n, resources, list) {
1713 list_move_tail(&window->list, &bridge->windows);
1714 res = window->res;
1715 offset = window->offset;
1716 pci_bus_add_resource(b, res, 0);
1717 if (offset) {
1718 if (resource_type(res) == IORESOURCE_IO)
1719 fmt = " (bus address [%#06llx-%#06llx])";
1720 else
1721 fmt = " (bus address [%#010llx-%#010llx])";
1722 snprintf(bus_addr, sizeof(bus_addr), fmt,
1723 (unsigned long long) (res->start - offset),
1724 (unsigned long long) (res->end - offset));
1725 } else
1726 bus_addr[0] = '\0';
1727 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001728 }
1729
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001730 down_write(&pci_bus_sem);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001731 list_add_tail(&bridge->list, &pci_host_bridges);
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001732 list_add_tail(&b->node, &pci_root_buses);
1733 up_write(&pci_bus_sem);
1734
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 return b;
1736
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737class_dev_reg_err:
1738 device_unregister(dev);
1739dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001740 down_write(&pci_bus_sem);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001741 list_del(&bridge->list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001743 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744err_out:
1745 kfree(dev);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001746err_dev:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 kfree(b);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001748err_bus:
1749 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 return NULL;
1751}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001752
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001753struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1754 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1755{
1756 struct pci_bus *b;
1757
1758 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1759 if (!b)
1760 return NULL;
1761
1762 b->subordinate = pci_scan_child_bus(b);
1763 pci_bus_add_devices(b);
1764 return b;
1765}
1766EXPORT_SYMBOL(pci_scan_root_bus);
1767
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001768/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001769struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001770 int bus, struct pci_ops *ops, void *sysdata)
1771{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001772 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001773 struct pci_bus *b;
1774
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001775 pci_add_resource(&resources, &ioport_resource);
1776 pci_add_resource(&resources, &iomem_resource);
1777 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001778 if (b)
1779 b->subordinate = pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001780 else
1781 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001782 return b;
1783}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784EXPORT_SYMBOL(pci_scan_bus_parented);
1785
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001786struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1787 void *sysdata)
1788{
1789 LIST_HEAD(resources);
1790 struct pci_bus *b;
1791
1792 pci_add_resource(&resources, &ioport_resource);
1793 pci_add_resource(&resources, &iomem_resource);
1794 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1795 if (b) {
1796 b->subordinate = pci_scan_child_bus(b);
1797 pci_bus_add_devices(b);
1798 } else {
1799 pci_free_resource_list(&resources);
1800 }
1801 return b;
1802}
1803EXPORT_SYMBOL(pci_scan_bus);
1804
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001806/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001807 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1808 * @bridge: PCI bridge for the bus to scan
1809 *
1810 * Scan a PCI bus and child buses for new devices, add them,
1811 * and enable them, resizing bridge mmio/io resource if necessary
1812 * and possible. The caller must ensure the child devices are already
1813 * removed for resizing to occur.
1814 *
1815 * Returns the max number of subordinate bus discovered.
1816 */
1817unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1818{
1819 unsigned int max;
1820 struct pci_bus *bus = bridge->subordinate;
1821
1822 max = pci_scan_child_bus(bus);
1823
1824 pci_assign_unassigned_bridge_resources(bridge);
1825
1826 pci_bus_add_devices(bus);
1827
1828 return max;
1829}
1830
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832EXPORT_SYMBOL(pci_scan_slot);
1833EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1835#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001836
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001837static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001838{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001839 const struct pci_dev *a = to_pci_dev(d_a);
1840 const struct pci_dev *b = to_pci_dev(d_b);
1841
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001842 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1843 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1844
1845 if (a->bus->number < b->bus->number) return -1;
1846 else if (a->bus->number > b->bus->number) return 1;
1847
1848 if (a->devfn < b->devfn) return -1;
1849 else if (a->devfn > b->devfn) return 1;
1850
1851 return 0;
1852}
1853
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001854void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001855{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001856 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001857}