blob: d9d31a3832769d0363b2d0a728f9e3d7a76add98 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "radeon_reg.h"
32
33/*
Alex Deucher03eec932012-07-17 14:02:39 -040034 * GART
35 * The GART (Graphics Aperture Remapping Table) is an aperture
36 * in the GPU's address space. System pages can be mapped into
37 * the aperture and look like contiguous pages from the GPU's
38 * perspective. A page table maps the pages in the aperture
39 * to the actual backing pages in system memory.
40 *
41 * Radeon GPUs support both an internal GART, as described above,
42 * and AGP. AGP works similarly, but the GART table is configured
43 * and maintained by the northbridge rather than the driver.
44 * Radeon hw has a separate AGP aperture that is programmed to
45 * point to the AGP aperture provided by the northbridge and the
46 * requests are passed through to the northbridge aperture.
47 * Both AGP and internal GART can be used at the same time, however
48 * that is not currently supported by the driver.
49 *
50 * This file handles the common internal GART management.
51 */
52
53/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054 * Common GART table functions.
55 */
Alex Deucher03eec932012-07-17 14:02:39 -040056/**
57 * radeon_gart_table_ram_alloc - allocate system ram for gart page table
58 *
59 * @rdev: radeon_device pointer
60 *
61 * Allocate system memory for GART page table
62 * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
63 * gart table to be in system memory.
64 * Returns 0 for success, -ENOMEM for failure.
65 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
67{
68 void *ptr;
69
70 ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
71 &rdev->gart.table_addr);
72 if (ptr == NULL) {
73 return -ENOMEM;
74 }
75#ifdef CONFIG_X86
76 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
77 rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
78 set_memory_uc((unsigned long)ptr,
79 rdev->gart.table_size >> PAGE_SHIFT);
80 }
81#endif
Jerome Glissec9a1be92011-11-03 11:16:49 -040082 rdev->gart.ptr = ptr;
83 memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084 return 0;
85}
86
Alex Deucher03eec932012-07-17 14:02:39 -040087/**
88 * radeon_gart_table_ram_free - free system ram for gart page table
89 *
90 * @rdev: radeon_device pointer
91 *
92 * Free system memory for GART page table
93 * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
94 * gart table to be in system memory.
95 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096void radeon_gart_table_ram_free(struct radeon_device *rdev)
97{
Jerome Glissec9a1be92011-11-03 11:16:49 -040098 if (rdev->gart.ptr == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099 return;
100 }
101#ifdef CONFIG_X86
102 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
103 rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400104 set_memory_wb((unsigned long)rdev->gart.ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 rdev->gart.table_size >> PAGE_SHIFT);
106 }
107#endif
108 pci_free_consistent(rdev->pdev, rdev->gart.table_size,
Jerome Glissec9a1be92011-11-03 11:16:49 -0400109 (void *)rdev->gart.ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110 rdev->gart.table_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400111 rdev->gart.ptr = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112 rdev->gart.table_addr = 0;
113}
114
Alex Deucher03eec932012-07-17 14:02:39 -0400115/**
116 * radeon_gart_table_vram_alloc - allocate vram for gart page table
117 *
118 * @rdev: radeon_device pointer
119 *
120 * Allocate video memory for GART page table
121 * (pcie r4xx, r5xx+). These asics require the
122 * gart table to be in video memory.
123 * Returns 0 for success, error for failure.
124 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
126{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 int r;
128
Jerome Glissec9a1be92011-11-03 11:16:49 -0400129 if (rdev->gart.robj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100130 r = radeon_bo_create(rdev, rdev->gart.table_size,
Alex Deucher268b2512010-11-17 19:00:26 -0500131 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400132 NULL, &rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133 if (r) {
134 return r;
135 }
136 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200137 return 0;
138}
139
Alex Deucher03eec932012-07-17 14:02:39 -0400140/**
141 * radeon_gart_table_vram_pin - pin gart page table in vram
142 *
143 * @rdev: radeon_device pointer
144 *
145 * Pin the GART page table in vram so it will not be moved
146 * by the memory manager (pcie r4xx, r5xx+). These asics require the
147 * gart table to be in video memory.
148 * Returns 0 for success, error for failure.
149 */
Jerome Glisse4aac0472009-09-14 18:29:49 +0200150int radeon_gart_table_vram_pin(struct radeon_device *rdev)
151{
152 uint64_t gpu_addr;
153 int r;
154
Jerome Glissec9a1be92011-11-03 11:16:49 -0400155 r = radeon_bo_reserve(rdev->gart.robj, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100156 if (unlikely(r != 0))
157 return r;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400158 r = radeon_bo_pin(rdev->gart.robj,
Jerome Glisse4c788672009-11-20 14:29:23 +0100159 RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 if (r) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400161 radeon_bo_unreserve(rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 return r;
163 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400164 r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
Jerome Glisse4c788672009-11-20 14:29:23 +0100165 if (r)
Jerome Glissec9a1be92011-11-03 11:16:49 -0400166 radeon_bo_unpin(rdev->gart.robj);
167 radeon_bo_unreserve(rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 rdev->gart.table_addr = gpu_addr;
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170}
171
Alex Deucher03eec932012-07-17 14:02:39 -0400172/**
173 * radeon_gart_table_vram_unpin - unpin gart page table in vram
174 *
175 * @rdev: radeon_device pointer
176 *
177 * Unpin the GART page table in vram (pcie r4xx, r5xx+).
178 * These asics require the gart table to be in video memory.
179 */
Jerome Glissec9a1be92011-11-03 11:16:49 -0400180void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181{
Jerome Glisse4c788672009-11-20 14:29:23 +0100182 int r;
183
Jerome Glissec9a1be92011-11-03 11:16:49 -0400184 if (rdev->gart.robj == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 return;
186 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400187 r = radeon_bo_reserve(rdev->gart.robj, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100188 if (likely(r == 0)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400189 radeon_bo_kunmap(rdev->gart.robj);
190 radeon_bo_unpin(rdev->gart.robj);
191 radeon_bo_unreserve(rdev->gart.robj);
192 rdev->gart.ptr = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100193 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400194}
195
Alex Deucher03eec932012-07-17 14:02:39 -0400196/**
197 * radeon_gart_table_vram_free - free gart page table vram
198 *
199 * @rdev: radeon_device pointer
200 *
201 * Free the video memory used for the GART page table
202 * (pcie r4xx, r5xx+). These asics require the gart table to
203 * be in video memory.
204 */
Jerome Glissec9a1be92011-11-03 11:16:49 -0400205void radeon_gart_table_vram_free(struct radeon_device *rdev)
206{
207 if (rdev->gart.robj == NULL) {
208 return;
209 }
210 radeon_gart_table_vram_unpin(rdev);
211 radeon_bo_unref(&rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212}
213
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214/*
215 * Common gart functions.
216 */
Alex Deucher03eec932012-07-17 14:02:39 -0400217/**
218 * radeon_gart_unbind - unbind pages from the gart page table
219 *
220 * @rdev: radeon_device pointer
221 * @offset: offset into the GPU's gart aperture
222 * @pages: number of pages to unbind
223 *
224 * Unbinds the requested pages from the gart page table and
225 * replaces them with the dummy page (all asics).
226 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
228 int pages)
229{
230 unsigned t;
231 unsigned p;
232 int i, j;
Dave Airlie82568562010-02-05 16:00:07 +1000233 u64 page_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234
235 if (!rdev->gart.ready) {
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000236 WARN(1, "trying to unbind memory from uninitialized GART !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 return;
238 }
Matt Turnera77f1712009-10-14 00:34:41 -0400239 t = offset / RADEON_GPU_PAGE_SIZE;
240 p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241 for (i = 0; i < pages; i++, p++) {
242 if (rdev->gart.pages[p]) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 rdev->gart.pages[p] = NULL;
Dave Airlie82568562010-02-05 16:00:07 +1000244 rdev->gart.pages_addr[p] = rdev->dummy_page.addr;
245 page_base = rdev->gart.pages_addr[p];
Matt Turnera77f1712009-10-14 00:34:41 -0400246 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400247 if (rdev->gart.ptr) {
248 radeon_gart_set_page(rdev, t, page_base);
249 }
Dave Airlie82568562010-02-05 16:00:07 +1000250 page_base += RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 }
252 }
253 }
254 mb();
255 radeon_gart_tlb_flush(rdev);
256}
257
Alex Deucher03eec932012-07-17 14:02:39 -0400258/**
259 * radeon_gart_bind - bind pages into the gart page table
260 *
261 * @rdev: radeon_device pointer
262 * @offset: offset into the GPU's gart aperture
263 * @pages: number of pages to bind
264 * @pagelist: pages to bind
265 * @dma_addr: DMA addresses of pages
266 *
267 * Binds the requested pages to the gart page table
268 * (all asics).
269 * Returns 0 for success, -EINVAL for failure.
270 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500272 int pages, struct page **pagelist, dma_addr_t *dma_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273{
274 unsigned t;
275 unsigned p;
276 uint64_t page_base;
277 int i, j;
278
279 if (!rdev->gart.ready) {
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000280 WARN(1, "trying to bind memory to uninitialized GART !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281 return -EINVAL;
282 }
Matt Turnera77f1712009-10-14 00:34:41 -0400283 t = offset / RADEON_GPU_PAGE_SIZE;
284 p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285
286 for (i = 0; i < pages; i++, p++) {
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400287 rdev->gart.pages_addr[p] = dma_addr[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 rdev->gart.pages[p] = pagelist[i];
Jerome Glissec9a1be92011-11-03 11:16:49 -0400289 if (rdev->gart.ptr) {
290 page_base = rdev->gart.pages_addr[p];
291 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
292 radeon_gart_set_page(rdev, t, page_base);
293 page_base += RADEON_GPU_PAGE_SIZE;
294 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 }
296 }
297 mb();
298 radeon_gart_tlb_flush(rdev);
299 return 0;
300}
301
Alex Deucher03eec932012-07-17 14:02:39 -0400302/**
303 * radeon_gart_restore - bind all pages in the gart page table
304 *
305 * @rdev: radeon_device pointer
306 *
307 * Binds all pages in the gart page table (all asics).
308 * Used to rebuild the gart table on device startup or resume.
309 */
Dave Airlie82568562010-02-05 16:00:07 +1000310void radeon_gart_restore(struct radeon_device *rdev)
311{
312 int i, j, t;
313 u64 page_base;
314
Jerome Glissec9a1be92011-11-03 11:16:49 -0400315 if (!rdev->gart.ptr) {
316 return;
317 }
Dave Airlie82568562010-02-05 16:00:07 +1000318 for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) {
319 page_base = rdev->gart.pages_addr[i];
320 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
321 radeon_gart_set_page(rdev, t, page_base);
322 page_base += RADEON_GPU_PAGE_SIZE;
323 }
324 }
325 mb();
326 radeon_gart_tlb_flush(rdev);
327}
328
Alex Deucher03eec932012-07-17 14:02:39 -0400329/**
330 * radeon_gart_init - init the driver info for managing the gart
331 *
332 * @rdev: radeon_device pointer
333 *
334 * Allocate the dummy page and init the gart driver info (all asics).
335 * Returns 0 for success, error for failure.
336 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337int radeon_gart_init(struct radeon_device *rdev)
338{
Dave Airlie82568562010-02-05 16:00:07 +1000339 int r, i;
340
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 if (rdev->gart.pages) {
342 return 0;
343 }
Matt Turnera77f1712009-10-14 00:34:41 -0400344 /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
345 if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346 DRM_ERROR("Page size is smaller than GPU page size!\n");
347 return -EINVAL;
348 }
Dave Airlie82568562010-02-05 16:00:07 +1000349 r = radeon_dummy_page_init(rdev);
350 if (r)
351 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 /* Compute table size */
353 rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
Matt Turnera77f1712009-10-14 00:34:41 -0400354 rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
356 rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
357 /* Allocate pages table */
Christian König59240ee2012-10-23 15:53:17 +0200358 rdev->gart.pages = vzalloc(sizeof(void *) * rdev->gart.num_cpu_pages);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 if (rdev->gart.pages == NULL) {
360 radeon_gart_fini(rdev);
361 return -ENOMEM;
362 }
Christian König59240ee2012-10-23 15:53:17 +0200363 rdev->gart.pages_addr = vzalloc(sizeof(dma_addr_t) *
364 rdev->gart.num_cpu_pages);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 if (rdev->gart.pages_addr == NULL) {
366 radeon_gart_fini(rdev);
367 return -ENOMEM;
368 }
Dave Airlie82568562010-02-05 16:00:07 +1000369 /* set GART entry to point to the dummy page by default */
370 for (i = 0; i < rdev->gart.num_cpu_pages; i++) {
371 rdev->gart.pages_addr[i] = rdev->dummy_page.addr;
372 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200373 return 0;
374}
375
Alex Deucher03eec932012-07-17 14:02:39 -0400376/**
377 * radeon_gart_fini - tear down the driver info for managing the gart
378 *
379 * @rdev: radeon_device pointer
380 *
381 * Tear down the gart driver info and free the dummy page (all asics).
382 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383void radeon_gart_fini(struct radeon_device *rdev)
384{
385 if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) {
386 /* unbind pages */
387 radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
388 }
389 rdev->gart.ready = false;
Christian König59240ee2012-10-23 15:53:17 +0200390 vfree(rdev->gart.pages);
391 vfree(rdev->gart.pages_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392 rdev->gart.pages = NULL;
393 rdev->gart.pages_addr = NULL;
Alex Deucher92656d72011-04-12 13:32:13 -0400394
395 radeon_dummy_page_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396}
Jerome Glisse721604a2012-01-05 22:11:05 -0500397
398/*
Alex Deucher09db8642012-07-17 14:02:40 -0400399 * GPUVM
400 * GPUVM is similar to the legacy gart on older asics, however
401 * rather than there being a single global gart table
402 * for the entire GPU, there are multiple VM page tables active
403 * at any given time. The VM page tables can contain a mix
404 * vram pages and system memory pages and system memory pages
405 * can be mapped as snooped (cached system pages) or unsnooped
406 * (uncached system pages).
407 * Each VM has an ID associated with it and there is a page table
408 * associated with each VMID. When execting a command buffer,
409 * the kernel tells the the ring what VMID to use for that command
410 * buffer. VMIDs are allocated dynamically as commands are submitted.
411 * The userspace drivers maintain their own address space and the kernel
412 * sets up their pages tables accordingly when they submit their
413 * command buffers and a VMID is assigned.
414 * Cayman/Trinity support up to 8 active VMs at any given time;
415 * SI supports 16.
416 */
417
418/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500419 * vm helpers
420 *
421 * TODO bind a default page at vm initialization for default address
422 */
Christian Königc6105f22012-07-05 14:32:00 +0200423
Alex Deucher09db8642012-07-17 14:02:40 -0400424/**
Christian König90a51a32012-10-09 13:31:17 +0200425 * radeon_vm_num_pde - return the number of page directory entries
426 *
427 * @rdev: radeon_device pointer
428 *
429 * Calculate the number of page directory entries (cayman+).
430 */
431static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
432{
433 return rdev->vm_manager.max_pfn >> RADEON_VM_BLOCK_SIZE;
434}
435
436/**
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200437 * radeon_vm_directory_size - returns the size of the page directory in bytes
438 *
439 * @rdev: radeon_device pointer
440 *
441 * Calculate the size of the page directory in bytes (cayman+).
442 */
443static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
444{
Christian König90a51a32012-10-09 13:31:17 +0200445 return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200446}
447
448/**
Alex Deucher09db8642012-07-17 14:02:40 -0400449 * radeon_vm_manager_init - init the vm manager
450 *
451 * @rdev: radeon_device pointer
452 *
453 * Init the vm manager (cayman+).
454 * Returns 0 for success, error for failure.
455 */
Jerome Glisse721604a2012-01-05 22:11:05 -0500456int radeon_vm_manager_init(struct radeon_device *rdev)
457{
Christian Königc6105f22012-07-05 14:32:00 +0200458 struct radeon_vm *vm;
459 struct radeon_bo_va *bo_va;
Jerome Glisse721604a2012-01-05 22:11:05 -0500460 int r;
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200461 unsigned size;
Jerome Glisse721604a2012-01-05 22:11:05 -0500462
Christian Königc6105f22012-07-05 14:32:00 +0200463 if (!rdev->vm_manager.enabled) {
Dave Airliee6b0b6a2012-07-20 00:53:28 -0400464 /* allocate enough for 2 full VM pts */
Christian König90a51a32012-10-09 13:31:17 +0200465 size = radeon_vm_directory_size(rdev);
466 size += rdev->vm_manager.max_pfn * 8;
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200467 size *= 2;
Christian Königc6105f22012-07-05 14:32:00 +0200468 r = radeon_sa_bo_manager_init(rdev, &rdev->vm_manager.sa_manager,
Alex Deucher1c011032013-07-12 15:56:02 -0400469 RADEON_VM_PTB_ALIGN(size),
470 RADEON_VM_PTB_ALIGN_SIZE,
Christian Königc6105f22012-07-05 14:32:00 +0200471 RADEON_GEM_DOMAIN_VRAM);
472 if (r) {
473 dev_err(rdev->dev, "failed to allocate vm bo (%dKB)\n",
474 (rdev->vm_manager.max_pfn * 8) >> 10);
475 return r;
476 }
Alex Deucher67e915e2012-01-06 09:38:15 -0500477
Christian König05b07142012-08-06 20:21:10 +0200478 r = radeon_asic_vm_init(rdev);
Christian Königc6105f22012-07-05 14:32:00 +0200479 if (r)
480 return r;
Christian König089a7862012-08-11 11:54:05 +0200481
Alex Deucher67e915e2012-01-06 09:38:15 -0500482 rdev->vm_manager.enabled = true;
483
Christian Königc6105f22012-07-05 14:32:00 +0200484 r = radeon_sa_bo_manager_start(rdev, &rdev->vm_manager.sa_manager);
485 if (r)
486 return r;
487 }
488
489 /* restore page table */
490 list_for_each_entry(vm, &rdev->vm_manager.lru_vm, list) {
Christian König90a51a32012-10-09 13:31:17 +0200491 if (vm->page_directory == NULL)
Christian Königc6105f22012-07-05 14:32:00 +0200492 continue;
493
494 list_for_each_entry(bo_va, &vm->va, vm_list) {
Christian Königc6105f22012-07-05 14:32:00 +0200495 bo_va->valid = false;
Christian Königc6105f22012-07-05 14:32:00 +0200496 }
497 }
498 return 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500499}
500
Alex Deucher09db8642012-07-17 14:02:40 -0400501/**
Christian Königddf03f52012-08-09 20:02:28 +0200502 * radeon_vm_free_pt - free the page table for a specific vm
Alex Deucher09db8642012-07-17 14:02:40 -0400503 *
504 * @rdev: radeon_device pointer
505 * @vm: vm to unbind
506 *
Christian Königddf03f52012-08-09 20:02:28 +0200507 * Free the page table of a specific vm (cayman+).
508 *
509 * Global and local mutex must be lock!
Alex Deucher09db8642012-07-17 14:02:40 -0400510 */
Christian Königddf03f52012-08-09 20:02:28 +0200511static void radeon_vm_free_pt(struct radeon_device *rdev,
Jerome Glisse721604a2012-01-05 22:11:05 -0500512 struct radeon_vm *vm)
513{
514 struct radeon_bo_va *bo_va;
Christian König90a51a32012-10-09 13:31:17 +0200515 int i;
Jerome Glisse721604a2012-01-05 22:11:05 -0500516
Christian König90a51a32012-10-09 13:31:17 +0200517 if (!vm->page_directory)
Jerome Glisse721604a2012-01-05 22:11:05 -0500518 return;
Jerome Glisse721604a2012-01-05 22:11:05 -0500519
Jerome Glisse721604a2012-01-05 22:11:05 -0500520 list_del_init(&vm->list);
Christian König90a51a32012-10-09 13:31:17 +0200521 radeon_sa_bo_free(rdev, &vm->page_directory, vm->fence);
Jerome Glisse721604a2012-01-05 22:11:05 -0500522
523 list_for_each_entry(bo_va, &vm->va, vm_list) {
524 bo_va->valid = false;
525 }
Christian König90a51a32012-10-09 13:31:17 +0200526
527 if (vm->page_tables == NULL)
528 return;
529
530 for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
531 radeon_sa_bo_free(rdev, &vm->page_tables[i], vm->fence);
532
533 kfree(vm->page_tables);
Jerome Glisse721604a2012-01-05 22:11:05 -0500534}
535
Alex Deucher09db8642012-07-17 14:02:40 -0400536/**
537 * radeon_vm_manager_fini - tear down the vm manager
538 *
539 * @rdev: radeon_device pointer
540 *
541 * Tear down the VM manager (cayman+).
542 */
Jerome Glisse721604a2012-01-05 22:11:05 -0500543void radeon_vm_manager_fini(struct radeon_device *rdev)
544{
Jerome Glisse721604a2012-01-05 22:11:05 -0500545 struct radeon_vm *vm, *tmp;
Christian Königee60e292012-08-09 16:21:08 +0200546 int i;
Jerome Glisse721604a2012-01-05 22:11:05 -0500547
Christian Königc6105f22012-07-05 14:32:00 +0200548 if (!rdev->vm_manager.enabled)
549 return;
550
Christian König36ff39c2012-05-09 10:07:08 +0200551 mutex_lock(&rdev->vm_manager.lock);
Christian Königddf03f52012-08-09 20:02:28 +0200552 /* free all allocated page tables */
Jerome Glisse721604a2012-01-05 22:11:05 -0500553 list_for_each_entry_safe(vm, tmp, &rdev->vm_manager.lru_vm, list) {
Christian Königddf03f52012-08-09 20:02:28 +0200554 mutex_lock(&vm->mutex);
555 radeon_vm_free_pt(rdev, vm);
556 mutex_unlock(&vm->mutex);
Jerome Glisse721604a2012-01-05 22:11:05 -0500557 }
Christian Königee60e292012-08-09 16:21:08 +0200558 for (i = 0; i < RADEON_NUM_VM; ++i) {
559 radeon_fence_unref(&rdev->vm_manager.active[i]);
560 }
Christian König05b07142012-08-06 20:21:10 +0200561 radeon_asic_vm_fini(rdev);
Christian König36ff39c2012-05-09 10:07:08 +0200562 mutex_unlock(&rdev->vm_manager.lock);
Christian Königc6105f22012-07-05 14:32:00 +0200563
564 radeon_sa_bo_manager_suspend(rdev, &rdev->vm_manager.sa_manager);
565 radeon_sa_bo_manager_fini(rdev, &rdev->vm_manager.sa_manager);
566 rdev->vm_manager.enabled = false;
Jerome Glisse721604a2012-01-05 22:11:05 -0500567}
568
Alex Deucher09db8642012-07-17 14:02:40 -0400569/**
Christian König90a51a32012-10-09 13:31:17 +0200570 * radeon_vm_evict - evict page table to make room for new one
571 *
572 * @rdev: radeon_device pointer
573 * @vm: VM we want to allocate something for
574 *
575 * Evict a VM from the lru, making sure that it isn't @vm. (cayman+).
576 * Returns 0 for success, -ENOMEM for failure.
577 *
578 * Global and local mutex must be locked!
579 */
Alex Deucher1518d7f2012-10-17 12:42:13 -0400580static int radeon_vm_evict(struct radeon_device *rdev, struct radeon_vm *vm)
Christian König90a51a32012-10-09 13:31:17 +0200581{
582 struct radeon_vm *vm_evict;
583
584 if (list_empty(&rdev->vm_manager.lru_vm))
585 return -ENOMEM;
586
587 vm_evict = list_first_entry(&rdev->vm_manager.lru_vm,
588 struct radeon_vm, list);
589 if (vm_evict == vm)
590 return -ENOMEM;
591
592 mutex_lock(&vm_evict->mutex);
593 radeon_vm_free_pt(rdev, vm_evict);
594 mutex_unlock(&vm_evict->mutex);
595 return 0;
596}
597
598/**
Christian Königddf03f52012-08-09 20:02:28 +0200599 * radeon_vm_alloc_pt - allocates a page table for a VM
Alex Deucher09db8642012-07-17 14:02:40 -0400600 *
601 * @rdev: radeon_device pointer
602 * @vm: vm to bind
603 *
Christian Königddf03f52012-08-09 20:02:28 +0200604 * Allocate a page table for the requested vm (cayman+).
Alex Deucher09db8642012-07-17 14:02:40 -0400605 * Returns 0 for success, error for failure.
Christian Königddf03f52012-08-09 20:02:28 +0200606 *
607 * Global and local mutex must be locked!
Alex Deucher09db8642012-07-17 14:02:40 -0400608 */
Christian Königddf03f52012-08-09 20:02:28 +0200609int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm)
Jerome Glisse721604a2012-01-05 22:11:05 -0500610{
Christian König90a51a32012-10-09 13:31:17 +0200611 unsigned pd_size, pts_size;
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200612 u64 *pd_addr;
Christian König90a51a32012-10-09 13:31:17 +0200613 int r;
Jerome Glisse721604a2012-01-05 22:11:05 -0500614
615 if (vm == NULL) {
616 return -EINVAL;
617 }
618
Christian König90a51a32012-10-09 13:31:17 +0200619 if (vm->page_directory != NULL) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500620 return 0;
621 }
622
623retry:
Alex Deucher1c011032013-07-12 15:56:02 -0400624 pd_size = RADEON_VM_PTB_ALIGN(radeon_vm_directory_size(rdev));
Christian König90a51a32012-10-09 13:31:17 +0200625 r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager,
626 &vm->page_directory, pd_size,
Alex Deucher1c011032013-07-12 15:56:02 -0400627 RADEON_VM_PTB_ALIGN_SIZE, false);
Christian Königddf03f52012-08-09 20:02:28 +0200628 if (r == -ENOMEM) {
Christian König90a51a32012-10-09 13:31:17 +0200629 r = radeon_vm_evict(rdev, vm);
630 if (r)
Jerome Glisse721604a2012-01-05 22:11:05 -0500631 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -0500632 goto retry;
Jerome Glisse721604a2012-01-05 22:11:05 -0500633
Christian Königddf03f52012-08-09 20:02:28 +0200634 } else if (r) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500635 return r;
636 }
Christian Königddf03f52012-08-09 20:02:28 +0200637
Christian König90a51a32012-10-09 13:31:17 +0200638 vm->pd_gpu_addr = radeon_sa_bo_gpu_addr(vm->page_directory);
639
640 /* Initially clear the page directory */
641 pd_addr = radeon_sa_bo_cpu_addr(vm->page_directory);
642 memset(pd_addr, 0, pd_size);
643
644 pts_size = radeon_vm_num_pdes(rdev) * sizeof(struct radeon_sa_bo *);
645 vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
646
647 if (vm->page_tables == NULL) {
648 DRM_ERROR("Cannot allocate memory for page table array\n");
649 radeon_sa_bo_free(rdev, &vm->page_directory, vm->fence);
650 return -ENOMEM;
651 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500652
Christian Königd72d43c2012-10-09 13:31:18 +0200653 return 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500654}
655
Christian Königee60e292012-08-09 16:21:08 +0200656/**
Christian König13e55c32012-10-09 13:31:19 +0200657 * radeon_vm_add_to_lru - add VMs page table to LRU list
658 *
659 * @rdev: radeon_device pointer
660 * @vm: vm to add to LRU
661 *
662 * Add the allocated page table to the LRU list (cayman+).
663 *
664 * Global mutex must be locked!
665 */
666void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm)
667{
668 list_del_init(&vm->list);
669 list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
670}
671
672/**
Christian Königee60e292012-08-09 16:21:08 +0200673 * radeon_vm_grab_id - allocate the next free VMID
674 *
675 * @rdev: radeon_device pointer
676 * @vm: vm to allocate id for
677 * @ring: ring we want to submit job to
678 *
679 * Allocate an id for the vm (cayman+).
680 * Returns the fence we need to sync to (if any).
681 *
682 * Global and local mutex must be locked!
683 */
684struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
685 struct radeon_vm *vm, int ring)
686{
687 struct radeon_fence *best[RADEON_NUM_RINGS] = {};
688 unsigned choices[2] = {};
689 unsigned i;
690
691 /* check if the id is still valid */
692 if (vm->fence && vm->fence == rdev->vm_manager.active[vm->id])
693 return NULL;
694
695 /* we definately need to flush */
696 radeon_fence_unref(&vm->last_flush);
697
698 /* skip over VMID 0, since it is the system VM */
699 for (i = 1; i < rdev->vm_manager.nvm; ++i) {
700 struct radeon_fence *fence = rdev->vm_manager.active[i];
701
702 if (fence == NULL) {
703 /* found a free one */
704 vm->id = i;
705 return NULL;
706 }
707
708 if (radeon_fence_is_earlier(fence, best[fence->ring])) {
709 best[fence->ring] = fence;
710 choices[fence->ring == ring ? 0 : 1] = i;
711 }
712 }
713
714 for (i = 0; i < 2; ++i) {
715 if (choices[i]) {
716 vm->id = choices[i];
717 return rdev->vm_manager.active[choices[i]];
718 }
719 }
720
721 /* should never happen */
722 BUG();
723 return NULL;
724}
725
726/**
727 * radeon_vm_fence - remember fence for vm
728 *
729 * @rdev: radeon_device pointer
730 * @vm: vm we want to fence
731 * @fence: fence to remember
732 *
733 * Fence the vm (cayman+).
734 * Set the fence used to protect page table and id.
735 *
736 * Global and local mutex must be locked!
737 */
738void radeon_vm_fence(struct radeon_device *rdev,
739 struct radeon_vm *vm,
740 struct radeon_fence *fence)
741{
742 radeon_fence_unref(&rdev->vm_manager.active[vm->id]);
743 rdev->vm_manager.active[vm->id] = radeon_fence_ref(fence);
744
745 radeon_fence_unref(&vm->fence);
746 vm->fence = radeon_fence_ref(fence);
747}
748
Christian König421ca7a2012-09-11 16:10:00 +0200749/**
750 * radeon_vm_bo_find - find the bo_va for a specific vm & bo
751 *
752 * @vm: requested vm
753 * @bo: requested buffer object
754 *
755 * Find @bo inside the requested vm (cayman+).
756 * Search inside the @bos vm list for the requested vm
757 * Returns the found bo_va or NULL if none is found
758 *
759 * Object has to be reserved!
760 */
761struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
762 struct radeon_bo *bo)
763{
764 struct radeon_bo_va *bo_va;
765
766 list_for_each_entry(bo_va, &bo->va, bo_list) {
767 if (bo_va->vm == vm) {
768 return bo_va;
769 }
770 }
771 return NULL;
772}
773
Alex Deucher09db8642012-07-17 14:02:40 -0400774/**
775 * radeon_vm_bo_add - add a bo to a specific vm
776 *
777 * @rdev: radeon_device pointer
778 * @vm: requested vm
779 * @bo: radeon buffer object
Alex Deucher09db8642012-07-17 14:02:40 -0400780 *
781 * Add @bo into the requested vm (cayman+).
Christian Könige971bd52012-09-11 16:10:04 +0200782 * Add @bo to the list of bos associated with the vm
783 * Returns newly added bo_va or NULL for failure
784 *
785 * Object has to be reserved!
Alex Deucher09db8642012-07-17 14:02:40 -0400786 */
Christian Könige971bd52012-09-11 16:10:04 +0200787struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
788 struct radeon_vm *vm,
789 struct radeon_bo *bo)
Jerome Glisse721604a2012-01-05 22:11:05 -0500790{
Christian Könige971bd52012-09-11 16:10:04 +0200791 struct radeon_bo_va *bo_va;
Jerome Glisse721604a2012-01-05 22:11:05 -0500792
793 bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
794 if (bo_va == NULL) {
Christian Könige971bd52012-09-11 16:10:04 +0200795 return NULL;
Jerome Glisse721604a2012-01-05 22:11:05 -0500796 }
797 bo_va->vm = vm;
798 bo_va->bo = bo;
Christian Könige971bd52012-09-11 16:10:04 +0200799 bo_va->soffset = 0;
800 bo_va->eoffset = 0;
801 bo_va->flags = 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500802 bo_va->valid = false;
Christian Könige971bd52012-09-11 16:10:04 +0200803 bo_va->ref_count = 1;
Jerome Glisse721604a2012-01-05 22:11:05 -0500804 INIT_LIST_HEAD(&bo_va->bo_list);
805 INIT_LIST_HEAD(&bo_va->vm_list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500806
Christian Könige971bd52012-09-11 16:10:04 +0200807 mutex_lock(&vm->mutex);
808 list_add(&bo_va->vm_list, &vm->va);
809 list_add_tail(&bo_va->bo_list, &bo->va);
810 mutex_unlock(&vm->mutex);
811
812 return bo_va;
813}
814
815/**
816 * radeon_vm_bo_set_addr - set bos virtual address inside a vm
817 *
818 * @rdev: radeon_device pointer
819 * @bo_va: bo_va to store the address
820 * @soffset: requested offset of the buffer in the VM address space
821 * @flags: attributes of pages (read/write/valid/etc.)
822 *
823 * Set offset of @bo_va (cayman+).
824 * Validate and set the offset requested within the vm address space.
Jerome Glisse721604a2012-01-05 22:11:05 -0500825 * Returns 0 for success, error for failure.
Christian König421ca7a2012-09-11 16:10:00 +0200826 *
827 * Object has to be reserved!
Jerome Glisse721604a2012-01-05 22:11:05 -0500828 */
Christian Könige971bd52012-09-11 16:10:04 +0200829int radeon_vm_bo_set_addr(struct radeon_device *rdev,
830 struct radeon_bo_va *bo_va,
831 uint64_t soffset,
832 uint32_t flags)
Jerome Glisse721604a2012-01-05 22:11:05 -0500833{
Christian Könige971bd52012-09-11 16:10:04 +0200834 uint64_t size = radeon_bo_size(bo_va->bo);
835 uint64_t eoffset, last_offset = 0;
836 struct radeon_vm *vm = bo_va->vm;
837 struct radeon_bo_va *tmp;
Jerome Glisse721604a2012-01-05 22:11:05 -0500838 struct list_head *head;
Jerome Glisse721604a2012-01-05 22:11:05 -0500839 unsigned last_pfn;
840
Christian Könige971bd52012-09-11 16:10:04 +0200841 if (soffset) {
842 /* make sure object fit at this offset */
843 eoffset = soffset + size;
844 if (soffset >= eoffset) {
845 return -EINVAL;
846 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500847
Christian Könige971bd52012-09-11 16:10:04 +0200848 last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
849 if (last_pfn > rdev->vm_manager.max_pfn) {
850 dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
851 last_pfn, rdev->vm_manager.max_pfn);
852 return -EINVAL;
853 }
854
855 } else {
856 eoffset = last_pfn = 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500857 }
858
859 mutex_lock(&vm->mutex);
Jerome Glisse721604a2012-01-05 22:11:05 -0500860 head = &vm->va;
861 last_offset = 0;
862 list_for_each_entry(tmp, &vm->va, vm_list) {
Christian Könige971bd52012-09-11 16:10:04 +0200863 if (bo_va == tmp) {
864 /* skip over currently modified bo */
865 continue;
866 }
867
868 if (soffset >= last_offset && eoffset <= tmp->soffset) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500869 /* bo can be added before this one */
870 break;
871 }
Christian Könige971bd52012-09-11 16:10:04 +0200872 if (eoffset > tmp->soffset && soffset < tmp->eoffset) {
Jerome Glisse721604a2012-01-05 22:11:05 -0500873 /* bo and tmp overlap, invalid offset */
Jerome Glisse721604a2012-01-05 22:11:05 -0500874 dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n",
Christian Könige971bd52012-09-11 16:10:04 +0200875 bo_va->bo, (unsigned)bo_va->soffset, tmp->bo,
Jerome Glisse721604a2012-01-05 22:11:05 -0500876 (unsigned)tmp->soffset, (unsigned)tmp->eoffset);
877 mutex_unlock(&vm->mutex);
878 return -EINVAL;
879 }
880 last_offset = tmp->eoffset;
881 head = &tmp->vm_list;
882 }
Christian Könige971bd52012-09-11 16:10:04 +0200883
884 bo_va->soffset = soffset;
885 bo_va->eoffset = eoffset;
886 bo_va->flags = flags;
887 bo_va->valid = false;
888 list_move(&bo_va->vm_list, head);
889
Jerome Glisse721604a2012-01-05 22:11:05 -0500890 mutex_unlock(&vm->mutex);
891 return 0;
892}
893
Alex Deucher09db8642012-07-17 14:02:40 -0400894/**
Christian Königdce34bf2012-09-17 19:36:18 +0200895 * radeon_vm_map_gart - get the physical address of a gart page
Alex Deucher09db8642012-07-17 14:02:40 -0400896 *
897 * @rdev: radeon_device pointer
Christian Königdce34bf2012-09-17 19:36:18 +0200898 * @addr: the unmapped addr
Alex Deucher09db8642012-07-17 14:02:40 -0400899 *
900 * Look up the physical address of the page that the pte resolves
901 * to (cayman+).
902 * Returns the physical address of the page.
903 */
Christian Königdce34bf2012-09-17 19:36:18 +0200904uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
Jerome Glisse721604a2012-01-05 22:11:05 -0500905{
Christian Königdce34bf2012-09-17 19:36:18 +0200906 uint64_t result;
Jerome Glisse721604a2012-01-05 22:11:05 -0500907
Christian Königdce34bf2012-09-17 19:36:18 +0200908 /* page table offset */
909 result = rdev->gart.pages_addr[addr >> PAGE_SHIFT];
910
911 /* in case cpu page size != gpu page size*/
912 result |= addr & (~PAGE_MASK);
913
914 return result;
Jerome Glisse721604a2012-01-05 22:11:05 -0500915}
916
Alex Deucher09db8642012-07-17 14:02:40 -0400917/**
Christian König90a51a32012-10-09 13:31:17 +0200918 * radeon_vm_update_pdes - make sure that page directory is valid
919 *
920 * @rdev: radeon_device pointer
921 * @vm: requested vm
922 * @start: start of GPU address range
923 * @end: end of GPU address range
924 *
925 * Allocates new page tables if necessary
926 * and updates the page directory (cayman+).
927 * Returns 0 for success, error for failure.
928 *
929 * Global and local mutex must be locked!
930 */
931static int radeon_vm_update_pdes(struct radeon_device *rdev,
932 struct radeon_vm *vm,
Alex Deucher43f12142013-02-01 17:32:42 +0100933 struct radeon_ib *ib,
Christian König90a51a32012-10-09 13:31:17 +0200934 uint64_t start, uint64_t end)
935{
936 static const uint32_t incr = RADEON_VM_PTE_COUNT * 8;
937
938 uint64_t last_pde = ~0, last_pt = ~0;
939 unsigned count = 0;
940 uint64_t pt_idx;
941 int r;
942
943 start = (start / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
944 end = (end / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
945
946 /* walk over the address space and update the page directory */
947 for (pt_idx = start; pt_idx <= end; ++pt_idx) {
948 uint64_t pde, pt;
949
950 if (vm->page_tables[pt_idx])
951 continue;
952
953retry:
954 r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager,
955 &vm->page_tables[pt_idx],
Alex Deucher1c011032013-07-12 15:56:02 -0400956 RADEON_VM_PTB_ALIGN(RADEON_VM_PTE_COUNT * 8),
957 RADEON_VM_PTB_ALIGN_SIZE, false);
Christian König90a51a32012-10-09 13:31:17 +0200958
959 if (r == -ENOMEM) {
960 r = radeon_vm_evict(rdev, vm);
961 if (r)
962 return r;
963 goto retry;
964 } else if (r) {
965 return r;
966 }
967
968 pde = vm->pd_gpu_addr + pt_idx * 8;
969
970 pt = radeon_sa_bo_gpu_addr(vm->page_tables[pt_idx]);
971
972 if (((last_pde + 8 * count) != pde) ||
973 ((last_pt + incr * count) != pt)) {
974
975 if (count) {
Alex Deucher43f12142013-02-01 17:32:42 +0100976 radeon_asic_vm_set_page(rdev, ib, last_pde,
Christian König90a51a32012-10-09 13:31:17 +0200977 last_pt, count, incr,
978 RADEON_VM_PAGE_VALID);
979 }
980
981 count = 1;
982 last_pde = pde;
983 last_pt = pt;
984 } else {
985 ++count;
986 }
987 }
988
989 if (count) {
Alex Deucher43f12142013-02-01 17:32:42 +0100990 radeon_asic_vm_set_page(rdev, ib, last_pde, last_pt, count,
Christian König90a51a32012-10-09 13:31:17 +0200991 incr, RADEON_VM_PAGE_VALID);
992
993 }
994
995 return 0;
996}
997
998/**
999 * radeon_vm_update_ptes - make sure that page tables are valid
1000 *
1001 * @rdev: radeon_device pointer
1002 * @vm: requested vm
1003 * @start: start of GPU address range
1004 * @end: end of GPU address range
1005 * @dst: destination address to map to
1006 * @flags: mapping flags
1007 *
1008 * Update the page tables in the range @start - @end (cayman+).
1009 *
1010 * Global and local mutex must be locked!
1011 */
1012static void radeon_vm_update_ptes(struct radeon_device *rdev,
1013 struct radeon_vm *vm,
Alex Deucher43f12142013-02-01 17:32:42 +01001014 struct radeon_ib *ib,
Christian König90a51a32012-10-09 13:31:17 +02001015 uint64_t start, uint64_t end,
1016 uint64_t dst, uint32_t flags)
1017{
1018 static const uint64_t mask = RADEON_VM_PTE_COUNT - 1;
1019
1020 uint64_t last_pte = ~0, last_dst = ~0;
1021 unsigned count = 0;
1022 uint64_t addr;
1023
1024 start = start / RADEON_GPU_PAGE_SIZE;
1025 end = end / RADEON_GPU_PAGE_SIZE;
1026
1027 /* walk over the address space and update the page tables */
1028 for (addr = start; addr < end; ) {
1029 uint64_t pt_idx = addr >> RADEON_VM_BLOCK_SIZE;
1030 unsigned nptes;
1031 uint64_t pte;
1032
1033 if ((addr & ~mask) == (end & ~mask))
1034 nptes = end - addr;
1035 else
1036 nptes = RADEON_VM_PTE_COUNT - (addr & mask);
1037
1038 pte = radeon_sa_bo_gpu_addr(vm->page_tables[pt_idx]);
1039 pte += (addr & mask) * 8;
1040
Christian König204a3932012-10-22 17:42:38 +02001041 if ((last_pte + 8 * count) != pte) {
Christian König90a51a32012-10-09 13:31:17 +02001042
1043 if (count) {
Alex Deucher43f12142013-02-01 17:32:42 +01001044 radeon_asic_vm_set_page(rdev, ib, last_pte,
Christian König90a51a32012-10-09 13:31:17 +02001045 last_dst, count,
1046 RADEON_GPU_PAGE_SIZE,
1047 flags);
1048 }
1049
1050 count = nptes;
1051 last_pte = pte;
1052 last_dst = dst;
1053 } else {
1054 count += nptes;
1055 }
1056
1057 addr += nptes;
1058 dst += nptes * RADEON_GPU_PAGE_SIZE;
1059 }
1060
1061 if (count) {
Alex Deucher43f12142013-02-01 17:32:42 +01001062 radeon_asic_vm_set_page(rdev, ib, last_pte,
1063 last_dst, count,
Christian König90a51a32012-10-09 13:31:17 +02001064 RADEON_GPU_PAGE_SIZE, flags);
1065 }
1066}
1067
1068/**
Alex Deucher09db8642012-07-17 14:02:40 -04001069 * radeon_vm_bo_update_pte - map a bo into the vm page table
1070 *
1071 * @rdev: radeon_device pointer
1072 * @vm: requested vm
1073 * @bo: radeon buffer object
1074 * @mem: ttm mem
1075 *
1076 * Fill in the page table entries for @bo (cayman+).
1077 * Returns 0 for success, -EINVAL for failure.
Christian König2a6f1ab2012-08-11 15:00:30 +02001078 *
1079 * Object have to be reserved & global and local mutex must be locked!
Alex Deucher09db8642012-07-17 14:02:40 -04001080 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001081int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1082 struct radeon_vm *vm,
1083 struct radeon_bo *bo,
1084 struct ttm_mem_reg *mem)
1085{
Christian König2a6f1ab2012-08-11 15:00:30 +02001086 unsigned ridx = rdev->asic->vm.pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001087 struct radeon_ib ib;
Jerome Glisse721604a2012-01-05 22:11:05 -05001088 struct radeon_bo_va *bo_va;
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001089 unsigned nptes, npdes, ndw;
Christian König90a51a32012-10-09 13:31:17 +02001090 uint64_t addr;
Christian König2a6f1ab2012-08-11 15:00:30 +02001091 int r;
Jerome Glisse721604a2012-01-05 22:11:05 -05001092
1093 /* nothing to do if vm isn't bound */
Christian König90a51a32012-10-09 13:31:17 +02001094 if (vm->page_directory == NULL)
Jesper Juhl04bd27a2012-02-26 23:51:53 +01001095 return 0;
Jerome Glisse721604a2012-01-05 22:11:05 -05001096
Christian König421ca7a2012-09-11 16:10:00 +02001097 bo_va = radeon_vm_bo_find(vm, bo);
Jerome Glisse721604a2012-01-05 22:11:05 -05001098 if (bo_va == NULL) {
1099 dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
1100 return -EINVAL;
1101 }
1102
Christian Könige971bd52012-09-11 16:10:04 +02001103 if (!bo_va->soffset) {
1104 dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
1105 bo, vm);
1106 return -EINVAL;
1107 }
1108
Christian König2a6f1ab2012-08-11 15:00:30 +02001109 if ((bo_va->valid && mem) || (!bo_va->valid && mem == NULL))
Jerome Glisse721604a2012-01-05 22:11:05 -05001110 return 0;
1111
Jerome Glisse721604a2012-01-05 22:11:05 -05001112 bo_va->flags &= ~RADEON_VM_PAGE_VALID;
1113 bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
1114 if (mem) {
Christian Königdce34bf2012-09-17 19:36:18 +02001115 addr = mem->start << PAGE_SHIFT;
Jerome Glisse721604a2012-01-05 22:11:05 -05001116 if (mem->mem_type != TTM_PL_SYSTEM) {
1117 bo_va->flags |= RADEON_VM_PAGE_VALID;
1118 bo_va->valid = true;
1119 }
1120 if (mem->mem_type == TTM_PL_TT) {
1121 bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
Christian Königdce34bf2012-09-17 19:36:18 +02001122 } else {
1123 addr += rdev->vm_manager.vram_base_offset;
Christian König2a6f1ab2012-08-11 15:00:30 +02001124 }
1125 } else {
Christian Königdce34bf2012-09-17 19:36:18 +02001126 addr = 0;
Christian König2a6f1ab2012-08-11 15:00:30 +02001127 bo_va->valid = false;
Jerome Glisse721604a2012-01-05 22:11:05 -05001128 }
Christian König2a6f1ab2012-08-11 15:00:30 +02001129
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001130 nptes = radeon_bo_ngpu_pages(bo);
1131
Christian König90a51a32012-10-09 13:31:17 +02001132 /* assume two extra pdes in case the mapping overlaps the borders */
1133 npdes = (nptes >> RADEON_VM_BLOCK_SIZE) + 2;
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001134
Alex Deucher43f12142013-02-01 17:32:42 +01001135 /* padding, etc. */
1136 ndw = 64;
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001137
Christian König90a51a32012-10-09 13:31:17 +02001138 if (RADEON_VM_BLOCK_SIZE > 11)
1139 /* reserve space for one header for every 2k dwords */
Christian König08eda322012-10-22 17:42:39 +02001140 ndw += (nptes >> 11) * 4;
Christian König90a51a32012-10-09 13:31:17 +02001141 else
1142 /* reserve space for one header for
1143 every (1 << BLOCK_SIZE) entries */
Christian König08eda322012-10-22 17:42:39 +02001144 ndw += (nptes >> RADEON_VM_BLOCK_SIZE) * 4;
Christian König90a51a32012-10-09 13:31:17 +02001145
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001146 /* reserve space for pte addresses */
1147 ndw += nptes * 2;
1148
1149 /* reserve space for one header for every 2k dwords */
Christian König08eda322012-10-22 17:42:39 +02001150 ndw += (npdes >> 11) * 4;
Christian König90a51a32012-10-09 13:31:17 +02001151
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001152 /* reserve space for pde addresses */
1153 ndw += npdes * 2;
Christian König2a6f1ab2012-08-11 15:00:30 +02001154
Alex Deucher43f12142013-02-01 17:32:42 +01001155 /* update too big for an IB */
1156 if (ndw > 0xfffff)
1157 return -ENOMEM;
1158
1159 r = radeon_ib_get(rdev, ridx, &ib, NULL, ndw * 4);
1160 ib.length_dw = 0;
1161
1162 r = radeon_vm_update_pdes(rdev, vm, &ib, bo_va->soffset, bo_va->eoffset);
Christian König2a6f1ab2012-08-11 15:00:30 +02001163 if (r) {
Alex Deucher43f12142013-02-01 17:32:42 +01001164 radeon_ib_free(rdev, &ib);
Christian König2a6f1ab2012-08-11 15:00:30 +02001165 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -05001166 }
Christian König2a6f1ab2012-08-11 15:00:30 +02001167
Alex Deucher43f12142013-02-01 17:32:42 +01001168 radeon_vm_update_ptes(rdev, vm, &ib, bo_va->soffset, bo_va->eoffset,
Christian König90a51a32012-10-09 13:31:17 +02001169 addr, bo_va->flags);
Christian König2a6f1ab2012-08-11 15:00:30 +02001170
Alex Deucher43f12142013-02-01 17:32:42 +01001171 radeon_ib_sync_to(&ib, vm->fence);
1172 r = radeon_ib_schedule(rdev, &ib, NULL);
Christian König2a6f1ab2012-08-11 15:00:30 +02001173 if (r) {
Alex Deucher43f12142013-02-01 17:32:42 +01001174 radeon_ib_free(rdev, &ib);
Christian König2a6f1ab2012-08-11 15:00:30 +02001175 return r;
1176 }
Alex Deucher43f12142013-02-01 17:32:42 +01001177 radeon_fence_unref(&vm->fence);
1178 vm->fence = radeon_fence_ref(ib.fence);
1179 radeon_ib_free(rdev, &ib);
Christian König9b40e5d2012-08-08 12:22:43 +02001180 radeon_fence_unref(&vm->last_flush);
Christian König90a51a32012-10-09 13:31:17 +02001181
Jerome Glisse721604a2012-01-05 22:11:05 -05001182 return 0;
1183}
1184
Alex Deucher09db8642012-07-17 14:02:40 -04001185/**
1186 * radeon_vm_bo_rmv - remove a bo to a specific vm
1187 *
1188 * @rdev: radeon_device pointer
Christian Könige971bd52012-09-11 16:10:04 +02001189 * @bo_va: requested bo_va
Alex Deucher09db8642012-07-17 14:02:40 -04001190 *
Christian Könige971bd52012-09-11 16:10:04 +02001191 * Remove @bo_va->bo from the requested vm (cayman+).
1192 * Remove @bo_va->bo from the list of bos associated with the bo_va->vm and
1193 * remove the ptes for @bo_va in the page table.
Alex Deucher09db8642012-07-17 14:02:40 -04001194 * Returns 0 for success.
Christian Königddf03f52012-08-09 20:02:28 +02001195 *
1196 * Object have to be reserved!
Alex Deucher09db8642012-07-17 14:02:40 -04001197 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001198int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001199 struct radeon_bo_va *bo_va)
Jerome Glisse721604a2012-01-05 22:11:05 -05001200{
Jerome Glisse3813f5c2013-06-06 12:41:17 -04001201 int r = 0;
Jerome Glisse721604a2012-01-05 22:11:05 -05001202
Christian König36ff39c2012-05-09 10:07:08 +02001203 mutex_lock(&rdev->vm_manager.lock);
Christian Könige971bd52012-09-11 16:10:04 +02001204 mutex_lock(&bo_va->vm->mutex);
Jerome Glisse3813f5c2013-06-06 12:41:17 -04001205 if (bo_va->soffset) {
1206 r = radeon_vm_bo_update_pte(rdev, bo_va->vm, bo_va->bo, NULL);
1207 }
Christian König36ff39c2012-05-09 10:07:08 +02001208 mutex_unlock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -05001209 list_del(&bo_va->vm_list);
Christian Könige971bd52012-09-11 16:10:04 +02001210 mutex_unlock(&bo_va->vm->mutex);
Sebastian Biemueller108b0d32012-02-29 11:04:52 -05001211 list_del(&bo_va->bo_list);
Jerome Glisse721604a2012-01-05 22:11:05 -05001212
1213 kfree(bo_va);
Christian König2a6f1ab2012-08-11 15:00:30 +02001214 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -05001215}
1216
Alex Deucher09db8642012-07-17 14:02:40 -04001217/**
1218 * radeon_vm_bo_invalidate - mark the bo as invalid
1219 *
1220 * @rdev: radeon_device pointer
1221 * @vm: requested vm
1222 * @bo: radeon buffer object
1223 *
1224 * Mark @bo as invalid (cayman+).
1225 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001226void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1227 struct radeon_bo *bo)
1228{
1229 struct radeon_bo_va *bo_va;
1230
Jerome Glisse721604a2012-01-05 22:11:05 -05001231 list_for_each_entry(bo_va, &bo->va, bo_list) {
1232 bo_va->valid = false;
1233 }
1234}
1235
Alex Deucher09db8642012-07-17 14:02:40 -04001236/**
1237 * radeon_vm_init - initialize a vm instance
1238 *
1239 * @rdev: radeon_device pointer
1240 * @vm: requested vm
1241 *
Christian Königd72d43c2012-10-09 13:31:18 +02001242 * Init @vm fields (cayman+).
Alex Deucher09db8642012-07-17 14:02:40 -04001243 */
Christian Königd72d43c2012-10-09 13:31:18 +02001244void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
Jerome Glisse721604a2012-01-05 22:11:05 -05001245{
Christian Königee60e292012-08-09 16:21:08 +02001246 vm->id = 0;
Jerome Glisse721604a2012-01-05 22:11:05 -05001247 vm->fence = NULL;
1248 mutex_init(&vm->mutex);
1249 INIT_LIST_HEAD(&vm->list);
1250 INIT_LIST_HEAD(&vm->va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001251}
1252
Alex Deucher09db8642012-07-17 14:02:40 -04001253/**
Dmitrii Cherkasovf59abbf2012-08-13 10:53:29 -04001254 * radeon_vm_fini - tear down a vm instance
Alex Deucher09db8642012-07-17 14:02:40 -04001255 *
1256 * @rdev: radeon_device pointer
1257 * @vm: requested vm
1258 *
1259 * Tear down @vm (cayman+).
1260 * Unbind the VM and remove all bos from the vm bo list
1261 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001262void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1263{
1264 struct radeon_bo_va *bo_va, *tmp;
1265 int r;
1266
Christian König36ff39c2012-05-09 10:07:08 +02001267 mutex_lock(&rdev->vm_manager.lock);
Christian Königbb409152012-06-03 16:09:43 +02001268 mutex_lock(&vm->mutex);
Christian Königddf03f52012-08-09 20:02:28 +02001269 radeon_vm_free_pt(rdev, vm);
Christian König36ff39c2012-05-09 10:07:08 +02001270 mutex_unlock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -05001271
Jerome Glisse721604a2012-01-05 22:11:05 -05001272 if (!list_empty(&vm->va)) {
1273 dev_err(rdev->dev, "still active bo inside vm\n");
1274 }
1275 list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) {
1276 list_del_init(&bo_va->vm_list);
1277 r = radeon_bo_reserve(bo_va->bo, false);
1278 if (!r) {
1279 list_del_init(&bo_va->bo_list);
1280 radeon_bo_unreserve(bo_va->bo);
1281 kfree(bo_va);
1282 }
1283 }
Christian Königddf03f52012-08-09 20:02:28 +02001284 radeon_fence_unref(&vm->fence);
1285 radeon_fence_unref(&vm->last_flush);
Jerome Glisse721604a2012-01-05 22:11:05 -05001286 mutex_unlock(&vm->mutex);
1287}