blob: e2186eda3271f1fcbb9c6c37a9643306e2cf1f04 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 * Authors: Christian König <christian.koenig@amd.com>
26 */
27
28#include <linux/firmware.h>
29#include <linux/module.h>
30#include <drm/drmP.h>
31#include <drm/drm.h>
32
33#include "amdgpu.h"
34#include "amdgpu_pm.h"
35#include "amdgpu_vce.h"
36#include "cikd.h"
37
38/* 1 second timeout */
Christian König182830a2016-07-01 17:43:57 +020039#define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040
41/* Firmware Names */
42#ifdef CONFIG_DRM_AMDGPU_CIK
43#define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
Christian Königedf600d2016-05-03 15:54:54 +020044#define FIRMWARE_KABINI "radeon/kabini_vce.bin"
45#define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
46#define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040047#define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
48#endif
Jammy Zhouc65444f2015-05-13 22:49:04 +080049#define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
50#define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
Alex Deucher188a9bc2015-07-27 14:24:14 -040051#define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
Samuel Licfaba562015-10-08 16:27:55 -040052#define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
Flora Cui2cc0c0b2016-03-14 18:33:29 -040053#define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
Leo Liuf11ded52018-04-11 15:25:57 -050054#define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
55#define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin"
56#define FIRMWARE_VEGAM "amdgpu/vegam_vce.bin"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040057
Leo Liuc1dc3562017-03-03 18:27:49 -050058#define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin"
Alex Deucher9aa52bc2017-09-01 16:37:21 -040059#define FIRMWARE_VEGA12 "amdgpu/vega12_vce.bin"
Leo Liuc1dc3562017-03-03 18:27:49 -050060
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061#ifdef CONFIG_DRM_AMDGPU_CIK
62MODULE_FIRMWARE(FIRMWARE_BONAIRE);
63MODULE_FIRMWARE(FIRMWARE_KABINI);
64MODULE_FIRMWARE(FIRMWARE_KAVERI);
65MODULE_FIRMWARE(FIRMWARE_HAWAII);
66MODULE_FIRMWARE(FIRMWARE_MULLINS);
67#endif
68MODULE_FIRMWARE(FIRMWARE_TONGA);
69MODULE_FIRMWARE(FIRMWARE_CARRIZO);
Alex Deucher188a9bc2015-07-27 14:24:14 -040070MODULE_FIRMWARE(FIRMWARE_FIJI);
Samuel Licfaba562015-10-08 16:27:55 -040071MODULE_FIRMWARE(FIRMWARE_STONEY);
Flora Cui2cc0c0b2016-03-14 18:33:29 -040072MODULE_FIRMWARE(FIRMWARE_POLARIS10);
73MODULE_FIRMWARE(FIRMWARE_POLARIS11);
Junwei Zhangc4642a42016-12-14 15:32:28 -050074MODULE_FIRMWARE(FIRMWARE_POLARIS12);
Leo Liuf11ded52018-04-11 15:25:57 -050075MODULE_FIRMWARE(FIRMWARE_VEGAM);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076
Leo Liuc1dc3562017-03-03 18:27:49 -050077MODULE_FIRMWARE(FIRMWARE_VEGA10);
Alex Deucher9aa52bc2017-09-01 16:37:21 -040078MODULE_FIRMWARE(FIRMWARE_VEGA12);
Leo Liuc1dc3562017-03-03 18:27:49 -050079
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080static void amdgpu_vce_idle_work_handler(struct work_struct *work);
81
82/**
83 * amdgpu_vce_init - allocate memory, load vce firmware
84 *
85 * @adev: amdgpu_device pointer
86 *
87 * First step to get VCE online, allocate memory and load the firmware
88 */
Leo Liue9822622015-05-06 14:31:27 -040089int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090{
Christian Königc5949892016-02-10 17:43:00 +010091 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010092 struct drm_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 const char *fw_name;
94 const struct common_firmware_header *hdr;
95 unsigned ucode_version, version_major, version_minor, binary_id;
96 int i, r;
97
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 switch (adev->asic_type) {
99#ifdef CONFIG_DRM_AMDGPU_CIK
100 case CHIP_BONAIRE:
101 fw_name = FIRMWARE_BONAIRE;
102 break;
103 case CHIP_KAVERI:
104 fw_name = FIRMWARE_KAVERI;
105 break;
106 case CHIP_KABINI:
107 fw_name = FIRMWARE_KABINI;
108 break;
109 case CHIP_HAWAII:
110 fw_name = FIRMWARE_HAWAII;
111 break;
112 case CHIP_MULLINS:
113 fw_name = FIRMWARE_MULLINS;
114 break;
115#endif
116 case CHIP_TONGA:
117 fw_name = FIRMWARE_TONGA;
118 break;
119 case CHIP_CARRIZO:
120 fw_name = FIRMWARE_CARRIZO;
121 break;
Alex Deucher188a9bc2015-07-27 14:24:14 -0400122 case CHIP_FIJI:
123 fw_name = FIRMWARE_FIJI;
124 break;
Samuel Licfaba562015-10-08 16:27:55 -0400125 case CHIP_STONEY:
126 fw_name = FIRMWARE_STONEY;
127 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400128 case CHIP_POLARIS10:
129 fw_name = FIRMWARE_POLARIS10;
Sonny Jiang1b4eeea2016-03-11 14:33:40 -0500130 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400131 case CHIP_POLARIS11:
132 fw_name = FIRMWARE_POLARIS11;
Sonny Jiang1b4eeea2016-03-11 14:33:40 -0500133 break;
Alex Deucher9aa52bc2017-09-01 16:37:21 -0400134 case CHIP_POLARIS12:
135 fw_name = FIRMWARE_POLARIS12;
136 break;
Leo Liuf11ded52018-04-11 15:25:57 -0500137 case CHIP_VEGAM:
138 fw_name = FIRMWARE_VEGAM;
139 break;
Leo Liuc1dc3562017-03-03 18:27:49 -0500140 case CHIP_VEGA10:
141 fw_name = FIRMWARE_VEGA10;
142 break;
Alex Deucher9aa52bc2017-09-01 16:37:21 -0400143 case CHIP_VEGA12:
144 fw_name = FIRMWARE_VEGA12;
Junwei Zhangc4642a42016-12-14 15:32:28 -0500145 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146
147 default:
148 return -EINVAL;
149 }
150
151 r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
152 if (r) {
153 dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
154 fw_name);
155 return r;
156 }
157
158 r = amdgpu_ucode_validate(adev->vce.fw);
159 if (r) {
160 dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
161 fw_name);
162 release_firmware(adev->vce.fw);
163 adev->vce.fw = NULL;
164 return r;
165 }
166
167 hdr = (const struct common_firmware_header *)adev->vce.fw->data;
168
169 ucode_version = le32_to_cpu(hdr->ucode_version);
170 version_major = (ucode_version >> 20) & 0xfff;
171 version_minor = (ucode_version >> 8) & 0xfff;
172 binary_id = ucode_version & 0xff;
173 DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
174 version_major, version_minor, binary_id);
175 adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
176 (binary_id << 8));
177
Leo Liu78b3c832017-05-31 14:13:20 -0400178 r = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
179 AMDGPU_GEM_DOMAIN_VRAM, &adev->vce.vcpu_bo,
180 &adev->vce.gpu_addr, &adev->vce.cpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 if (r) {
182 dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
183 return r;
184 }
185
Christian Königc5949892016-02-10 17:43:00 +0100186 ring = &adev->vce.ring[0];
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100187 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
188 r = drm_sched_entity_init(&ring->sched, &adev->vce.entity,
Monk Liub3eebe32017-10-23 12:23:29 +0800189 rq, amdgpu_sched_jobs, NULL);
Christian Königc5949892016-02-10 17:43:00 +0100190 if (r != 0) {
191 DRM_ERROR("Failed setting up VCE run queue.\n");
192 return r;
193 }
194
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400195 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
196 atomic_set(&adev->vce.handles[i], 0);
197 adev->vce.filp[i] = NULL;
198 }
199
Christian Königebff4852016-07-20 16:53:36 +0200200 INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
201 mutex_init(&adev->vce.idle_mutex);
202
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203 return 0;
204}
205
206/**
207 * amdgpu_vce_fini - free memory
208 *
209 * @adev: amdgpu_device pointer
210 *
211 * Last step on VCE teardown, free firmware memory
212 */
213int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
214{
Grazvydas Ignotas4cd00d32016-09-25 23:34:49 +0300215 unsigned i;
216
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400217 if (adev->vce.vcpu_bo == NULL)
218 return 0;
219
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100220 drm_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
Christian Königc5949892016-02-10 17:43:00 +0100221
Leo Liu78b3c832017-05-31 14:13:20 -0400222 amdgpu_bo_free_kernel(&adev->vce.vcpu_bo, &adev->vce.gpu_addr,
223 (void **)&adev->vce.cpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224
Grazvydas Ignotas4cd00d32016-09-25 23:34:49 +0300225 for (i = 0; i < adev->vce.num_rings; i++)
226 amdgpu_ring_fini(&adev->vce.ring[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400227
228 release_firmware(adev->vce.fw);
Christian Königebff4852016-07-20 16:53:36 +0200229 mutex_destroy(&adev->vce.idle_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400230
231 return 0;
232}
233
234/**
235 * amdgpu_vce_suspend - unpin VCE fw memory
236 *
237 * @adev: amdgpu_device pointer
238 *
239 */
240int amdgpu_vce_suspend(struct amdgpu_device *adev)
241{
242 int i;
243
244 if (adev->vce.vcpu_bo == NULL)
245 return 0;
246
247 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
248 if (atomic_read(&adev->vce.handles[i]))
249 break;
250
251 if (i == AMDGPU_MAX_VCE_HANDLES)
252 return 0;
253
Rex Zhu85cc88f2016-04-12 19:25:52 +0800254 cancel_delayed_work_sync(&adev->vce.idle_work);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255 /* TODO: suspending running encoding sessions isn't supported */
256 return -EINVAL;
257}
258
259/**
260 * amdgpu_vce_resume - pin VCE fw memory
261 *
262 * @adev: amdgpu_device pointer
263 *
264 */
265int amdgpu_vce_resume(struct amdgpu_device *adev)
266{
267 void *cpu_addr;
268 const struct common_firmware_header *hdr;
269 unsigned offset;
270 int r;
271
272 if (adev->vce.vcpu_bo == NULL)
273 return -EINVAL;
274
275 r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
276 if (r) {
277 dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
278 return r;
279 }
280
281 r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
282 if (r) {
283 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
284 dev_err(adev->dev, "(%d) VCE map failed\n", r);
285 return r;
286 }
287
288 hdr = (const struct common_firmware_header *)adev->vce.fw->data;
289 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
Christian König7b4d3e22016-08-23 11:18:59 +0200290 memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
291 adev->vce.fw->size - offset);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400292
293 amdgpu_bo_kunmap(adev->vce.vcpu_bo);
294
295 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
296
297 return 0;
298}
299
300/**
301 * amdgpu_vce_idle_work_handler - power off VCE
302 *
303 * @work: pointer to work structure
304 *
305 * power of VCE when it's not used any more
306 */
307static void amdgpu_vce_idle_work_handler(struct work_struct *work)
308{
309 struct amdgpu_device *adev =
310 container_of(work, struct amdgpu_device, vce.idle_work.work);
Alex Deucher24c5fe52016-09-26 15:19:14 -0400311 unsigned i, count = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400312
Alex Deucher24c5fe52016-09-26 15:19:14 -0400313 for (i = 0; i < adev->vce.num_rings; i++)
314 count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);
315
316 if (count == 0) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400317 if (adev->pm.dpm_enabled) {
318 amdgpu_dpm_enable_vce(adev, false);
319 } else {
320 amdgpu_asic_set_vce_clocks(adev, 0, 0);
Alex Deucher2990a1f2017-12-15 16:18:00 -0500321 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
322 AMD_PG_STATE_GATE);
323 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
324 AMD_CG_STATE_GATE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325 }
326 } else {
Christian König182830a2016-07-01 17:43:57 +0200327 schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 }
329}
330
331/**
Christian Königebff4852016-07-20 16:53:36 +0200332 * amdgpu_vce_ring_begin_use - power up VCE
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400333 *
Christian Königebff4852016-07-20 16:53:36 +0200334 * @ring: amdgpu ring
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400335 *
336 * Make sure VCE is powerd up when we want to use it
337 */
Christian Königebff4852016-07-20 16:53:36 +0200338void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339{
Christian Königebff4852016-07-20 16:53:36 +0200340 struct amdgpu_device *adev = ring->adev;
341 bool set_clocks;
Christian König182830a2016-07-01 17:43:57 +0200342
Xiangliang Yud9af2252017-03-07 14:45:25 +0800343 if (amdgpu_sriov_vf(adev))
344 return;
345
Christian Königebff4852016-07-20 16:53:36 +0200346 mutex_lock(&adev->vce.idle_mutex);
347 set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
Christian König182830a2016-07-01 17:43:57 +0200348 if (set_clocks) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400349 if (adev->pm.dpm_enabled) {
350 amdgpu_dpm_enable_vce(adev, true);
351 } else {
352 amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
Alex Deucher2990a1f2017-12-15 16:18:00 -0500353 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
354 AMD_CG_STATE_UNGATE);
355 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
356 AMD_PG_STATE_UNGATE);
Rex Zhu28ed5502017-01-25 17:35:14 +0800357
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400358 }
359 }
Christian Königebff4852016-07-20 16:53:36 +0200360 mutex_unlock(&adev->vce.idle_mutex);
361}
362
363/**
364 * amdgpu_vce_ring_end_use - power VCE down
365 *
366 * @ring: amdgpu ring
367 *
368 * Schedule work to power VCE down again
369 */
370void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
371{
Monk Liu14a80322018-01-19 20:29:17 +0800372 if (!amdgpu_sriov_vf(ring->adev))
373 schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400374}
375
376/**
377 * amdgpu_vce_free_handles - free still open VCE handles
378 *
379 * @adev: amdgpu_device pointer
380 * @filp: drm file pointer
381 *
382 * Close all VCE handles still open by this file pointer
383 */
384void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
385{
386 struct amdgpu_ring *ring = &adev->vce.ring[0];
387 int i, r;
388 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
389 uint32_t handle = atomic_read(&adev->vce.handles[i]);
Christian König182830a2016-07-01 17:43:57 +0200390
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400391 if (!handle || adev->vce.filp[i] != filp)
392 continue;
393
Christian König9f2ade32016-02-03 16:50:56 +0100394 r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400395 if (r)
396 DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
397
398 adev->vce.filp[i] = NULL;
399 atomic_set(&adev->vce.handles[i], 0);
400 }
401}
402
403/**
404 * amdgpu_vce_get_create_msg - generate a VCE create msg
405 *
406 * @adev: amdgpu_device pointer
407 * @ring: ring we should submit the msg to
408 * @handle: VCE session handle to use
409 * @fence: optional fence to return
410 *
411 * Open up a stream for HW test
412 */
413int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100414 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415{
416 const unsigned ib_size_dw = 1024;
Christian Königd71518b2016-02-01 12:20:25 +0100417 struct amdgpu_job *job;
418 struct amdgpu_ib *ib;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100419 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400420 uint64_t dummy;
421 int i, r;
422
Christian Königd71518b2016-02-01 12:20:25 +0100423 r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
424 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400425 return r;
Christian Königd71518b2016-02-01 12:20:25 +0100426
427 ib = &job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400428
Chunming Zhou81287652015-07-03 14:18:26 +0800429 dummy = ib->gpu_addr + 1024;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400430
431 /* stitch together an VCE create msg */
Chunming Zhou81287652015-07-03 14:18:26 +0800432 ib->length_dw = 0;
433 ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
434 ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
435 ib->ptr[ib->length_dw++] = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400436
Leo Liud66f8e42015-11-18 11:57:33 -0500437 if ((ring->adev->vce.fw_version >> 24) >= 52)
438 ib->ptr[ib->length_dw++] = 0x00000040; /* len */
439 else
440 ib->ptr[ib->length_dw++] = 0x00000030; /* len */
Chunming Zhou81287652015-07-03 14:18:26 +0800441 ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
442 ib->ptr[ib->length_dw++] = 0x00000000;
443 ib->ptr[ib->length_dw++] = 0x00000042;
444 ib->ptr[ib->length_dw++] = 0x0000000a;
445 ib->ptr[ib->length_dw++] = 0x00000001;
446 ib->ptr[ib->length_dw++] = 0x00000080;
447 ib->ptr[ib->length_dw++] = 0x00000060;
448 ib->ptr[ib->length_dw++] = 0x00000100;
449 ib->ptr[ib->length_dw++] = 0x00000100;
450 ib->ptr[ib->length_dw++] = 0x0000000c;
451 ib->ptr[ib->length_dw++] = 0x00000000;
Leo Liud66f8e42015-11-18 11:57:33 -0500452 if ((ring->adev->vce.fw_version >> 24) >= 52) {
453 ib->ptr[ib->length_dw++] = 0x00000000;
454 ib->ptr[ib->length_dw++] = 0x00000000;
455 ib->ptr[ib->length_dw++] = 0x00000000;
456 ib->ptr[ib->length_dw++] = 0x00000000;
457 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458
Chunming Zhou81287652015-07-03 14:18:26 +0800459 ib->ptr[ib->length_dw++] = 0x00000014; /* len */
460 ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
461 ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
462 ib->ptr[ib->length_dw++] = dummy;
463 ib->ptr[ib->length_dw++] = 0x00000001;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464
Chunming Zhou81287652015-07-03 14:18:26 +0800465 for (i = ib->length_dw; i < ib_size_dw; ++i)
466 ib->ptr[i] = 0x0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467
Junwei Zhang50ddc752017-01-23 16:30:38 +0800468 r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100469 job->fence = dma_fence_get(f);
Chunming Zhou81287652015-07-03 14:18:26 +0800470 if (r)
471 goto err;
Christian König9f2ade32016-02-03 16:50:56 +0100472
473 amdgpu_job_free(job);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400474 if (fence)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100475 *fence = dma_fence_get(f);
476 dma_fence_put(f);
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800477 return 0;
Christian Königd71518b2016-02-01 12:20:25 +0100478
Chunming Zhou81287652015-07-03 14:18:26 +0800479err:
Christian Königd71518b2016-02-01 12:20:25 +0100480 amdgpu_job_free(job);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400481 return r;
482}
483
484/**
485 * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
486 *
487 * @adev: amdgpu_device pointer
488 * @ring: ring we should submit the msg to
489 * @handle: VCE session handle to use
490 * @fence: optional fence to return
491 *
492 * Close up a stream for HW test or if userspace failed to do so
493 */
494int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100495 bool direct, struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400496{
497 const unsigned ib_size_dw = 1024;
Christian Königd71518b2016-02-01 12:20:25 +0100498 struct amdgpu_job *job;
499 struct amdgpu_ib *ib;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100500 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 int i, r;
502
Christian Königd71518b2016-02-01 12:20:25 +0100503 r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
504 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400505 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506
Christian Königd71518b2016-02-01 12:20:25 +0100507 ib = &job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400508
509 /* stitch together an VCE destroy msg */
Chunming Zhou81287652015-07-03 14:18:26 +0800510 ib->length_dw = 0;
511 ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
512 ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
513 ib->ptr[ib->length_dw++] = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400514
Rex Zhu99453a92016-07-21 20:46:55 +0800515 ib->ptr[ib->length_dw++] = 0x00000020; /* len */
516 ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
517 ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
518 ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
519 ib->ptr[ib->length_dw++] = 0x00000000;
520 ib->ptr[ib->length_dw++] = 0x00000000;
521 ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
522 ib->ptr[ib->length_dw++] = 0x00000000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523
Chunming Zhou81287652015-07-03 14:18:26 +0800524 ib->ptr[ib->length_dw++] = 0x00000008; /* len */
525 ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526
Chunming Zhou81287652015-07-03 14:18:26 +0800527 for (i = ib->length_dw; i < ib_size_dw; ++i)
528 ib->ptr[i] = 0x0;
Christian König9f2ade32016-02-03 16:50:56 +0100529
530 if (direct) {
Junwei Zhang50ddc752017-01-23 16:30:38 +0800531 r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100532 job->fence = dma_fence_get(f);
Christian König9f2ade32016-02-03 16:50:56 +0100533 if (r)
534 goto err;
535
536 amdgpu_job_free(job);
537 } else {
Christian Königc5949892016-02-10 17:43:00 +0100538 r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
Christian König9f2ade32016-02-03 16:50:56 +0100539 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
540 if (r)
541 goto err;
542 }
543
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544 if (fence)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100545 *fence = dma_fence_get(f);
546 dma_fence_put(f);
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800547 return 0;
Christian Königd71518b2016-02-01 12:20:25 +0100548
Chunming Zhou81287652015-07-03 14:18:26 +0800549err:
Christian Königd71518b2016-02-01 12:20:25 +0100550 amdgpu_job_free(job);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400551 return r;
552}
553
554/**
Christian König23594312017-11-17 11:09:43 +0100555 * amdgpu_vce_cs_validate_bo - make sure not to cross 4GB boundary
556 *
557 * @p: parser context
558 * @lo: address of lower dword
559 * @hi: address of higher dword
560 * @size: minimum size
561 * @index: bs/fb index
562 *
563 * Make sure that no BO cross a 4GB boundary.
564 */
565static int amdgpu_vce_validate_bo(struct amdgpu_cs_parser *p, uint32_t ib_idx,
566 int lo, int hi, unsigned size, int32_t index)
567{
568 int64_t offset = ((uint64_t)size) * ((int64_t)index);
Christian König19be5572017-04-12 14:24:39 +0200569 struct ttm_operation_ctx ctx = { false, false };
Christian König23594312017-11-17 11:09:43 +0100570 struct amdgpu_bo_va_mapping *mapping;
571 unsigned i, fpfn, lpfn;
572 struct amdgpu_bo *bo;
573 uint64_t addr;
574 int r;
575
576 addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
577 ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
578 if (index >= 0) {
579 addr += offset;
580 fpfn = PAGE_ALIGN(offset) >> PAGE_SHIFT;
581 lpfn = 0x100000000ULL >> PAGE_SHIFT;
582 } else {
583 fpfn = 0;
584 lpfn = (0x100000000ULL - PAGE_ALIGN(offset)) >> PAGE_SHIFT;
585 }
586
587 r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
588 if (r) {
589 DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
590 addr, lo, hi, size, index);
591 return r;
592 }
593
594 for (i = 0; i < bo->placement.num_placement; ++i) {
595 bo->placements[i].fpfn = max(bo->placements[i].fpfn, fpfn);
Christian König4c63abb2018-01-16 11:00:12 +0100596 bo->placements[i].lpfn = bo->placements[i].lpfn ?
597 min(bo->placements[i].lpfn, lpfn) : lpfn;
Christian König23594312017-11-17 11:09:43 +0100598 }
Christian König19be5572017-04-12 14:24:39 +0200599 return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König23594312017-11-17 11:09:43 +0100600}
601
602
603/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400604 * amdgpu_vce_cs_reloc - command submission relocation
605 *
606 * @p: parser context
607 * @lo: address of lower dword
608 * @hi: address of higher dword
Christian Königf1689ec2015-06-11 20:56:18 +0200609 * @size: minimum size
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610 *
611 * Patch relocation inside command stream with real buffer address
612 */
Christian Königf1689ec2015-06-11 20:56:18 +0200613static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
Christian Königdc783302015-06-12 14:16:20 +0200614 int lo, int hi, unsigned size, uint32_t index)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615{
616 struct amdgpu_bo_va_mapping *mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617 struct amdgpu_bo *bo;
618 uint64_t addr;
Christian König9cca0b82017-09-06 16:15:28 +0200619 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400620
Christian Königdc783302015-06-12 14:16:20 +0200621 if (index == 0xffffffff)
622 index = 0;
623
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400624 addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
625 ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
Christian Königdc783302015-06-12 14:16:20 +0200626 addr += ((uint64_t)size) * ((uint64_t)index);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400627
Christian König9cca0b82017-09-06 16:15:28 +0200628 r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
629 if (r) {
Christian Königdc783302015-06-12 14:16:20 +0200630 DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
631 addr, lo, hi, size, index);
Christian König9cca0b82017-09-06 16:15:28 +0200632 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633 }
634
Christian Königf1689ec2015-06-11 20:56:18 +0200635 if ((addr + (uint64_t)size) >
Christian Königa9f87f62017-03-30 14:03:59 +0200636 (mapping->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Christian Königf1689ec2015-06-11 20:56:18 +0200637 DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
638 addr, lo, hi);
639 return -EINVAL;
640 }
641
Christian Königa9f87f62017-03-30 14:03:59 +0200642 addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400643 addr += amdgpu_bo_gpu_offset(bo);
Christian Königdc783302015-06-12 14:16:20 +0200644 addr -= ((uint64_t)size) * ((uint64_t)index);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400645
Christian König7270f832016-01-31 11:00:41 +0100646 amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
647 amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648
649 return 0;
650}
651
652/**
Christian Königf1689ec2015-06-11 20:56:18 +0200653 * amdgpu_vce_validate_handle - validate stream handle
654 *
655 * @p: parser context
656 * @handle: handle to validate
Christian König2f4b9362015-06-11 21:33:55 +0200657 * @allocated: allocated a new handle?
Christian Königf1689ec2015-06-11 20:56:18 +0200658 *
659 * Validates the handle and return the found session index or -EINVAL
660 * we we don't have another free session index.
661 */
662static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
Christian Könige5223212016-07-01 22:19:25 +0200663 uint32_t handle, uint32_t *allocated)
Christian Königf1689ec2015-06-11 20:56:18 +0200664{
665 unsigned i;
666
667 /* validate the handle */
668 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
Christian König2f4b9362015-06-11 21:33:55 +0200669 if (atomic_read(&p->adev->vce.handles[i]) == handle) {
670 if (p->adev->vce.filp[i] != p->filp) {
671 DRM_ERROR("VCE handle collision detected!\n");
672 return -EINVAL;
673 }
Christian Königf1689ec2015-06-11 20:56:18 +0200674 return i;
Christian König2f4b9362015-06-11 21:33:55 +0200675 }
Christian Königf1689ec2015-06-11 20:56:18 +0200676 }
677
678 /* handle not found try to alloc a new one */
679 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
680 if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
681 p->adev->vce.filp[i] = p->filp;
682 p->adev->vce.img_size[i] = 0;
Christian Könige5223212016-07-01 22:19:25 +0200683 *allocated |= 1 << i;
Christian Königf1689ec2015-06-11 20:56:18 +0200684 return i;
685 }
686 }
687
688 DRM_ERROR("No more free VCE handles!\n");
689 return -EINVAL;
690}
691
692/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400693 * amdgpu_vce_cs_parse - parse and validate the command stream
694 *
695 * @p: parser context
696 *
697 */
698int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
699{
Christian König50838c82016-02-03 13:44:52 +0100700 struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
Christian Königdc783302015-06-12 14:16:20 +0200701 unsigned fb_idx = 0, bs_idx = 0;
Christian Königf1689ec2015-06-11 20:56:18 +0200702 int session_idx = -1;
Christian Könige5223212016-07-01 22:19:25 +0200703 uint32_t destroyed = 0;
704 uint32_t created = 0;
705 uint32_t allocated = 0;
Christian Königf1689ec2015-06-11 20:56:18 +0200706 uint32_t tmp, handle = 0;
707 uint32_t *size = &tmp;
Christian König23594312017-11-17 11:09:43 +0100708 unsigned idx;
709 int i, r = 0;
Christian Königc855e252016-09-05 17:00:57 +0200710
Christian König45088ef2016-10-05 16:49:19 +0200711 p->job->vm = NULL;
712 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
713
Christian König23594312017-11-17 11:09:43 +0100714 for (idx = 0; idx < ib->length_dw;) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
716 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
717
718 if ((len < 8) || (len & 3)) {
719 DRM_ERROR("invalid VCE command length (%d)!\n", len);
Christian König2f4b9362015-06-11 21:33:55 +0200720 r = -EINVAL;
721 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 }
723
724 switch (cmd) {
Christian König23594312017-11-17 11:09:43 +0100725 case 0x00000002: /* task info */
726 fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
727 bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
728 break;
729
730 case 0x03000001: /* encode */
731 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 10,
732 idx + 9, 0, 0);
733 if (r)
734 goto out;
735
736 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 12,
737 idx + 11, 0, 0);
738 if (r)
739 goto out;
740 break;
741
742 case 0x05000001: /* context buffer */
743 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
744 idx + 2, 0, 0);
745 if (r)
746 goto out;
747 break;
748
749 case 0x05000004: /* video bitstream buffer */
750 tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
751 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
752 tmp, bs_idx);
753 if (r)
754 goto out;
755 break;
756
757 case 0x05000005: /* feedback buffer */
758 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
759 4096, fb_idx);
760 if (r)
761 goto out;
762 break;
James Zhu1eb15472018-04-03 10:41:32 -0400763
764 case 0x0500000d: /* MV buffer */
765 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
766 idx + 2, 0, 0);
767 if (r)
768 goto out;
769
770 r = amdgpu_vce_validate_bo(p, ib_idx, idx + 8,
771 idx + 7, 0, 0);
772 if (r)
773 goto out;
774 break;
Christian König23594312017-11-17 11:09:43 +0100775 }
776
777 idx += len / 4;
778 }
779
780 for (idx = 0; idx < ib->length_dw;) {
781 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
782 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
783
784 switch (cmd) {
Christian König182830a2016-07-01 17:43:57 +0200785 case 0x00000001: /* session */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400786 handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
Christian König2f4b9362015-06-11 21:33:55 +0200787 session_idx = amdgpu_vce_validate_handle(p, handle,
788 &allocated);
Christian Könige5223212016-07-01 22:19:25 +0200789 if (session_idx < 0) {
790 r = session_idx;
791 goto out;
792 }
Christian Königf1689ec2015-06-11 20:56:18 +0200793 size = &p->adev->vce.img_size[session_idx];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794 break;
795
Christian König182830a2016-07-01 17:43:57 +0200796 case 0x00000002: /* task info */
Christian Königdc783302015-06-12 14:16:20 +0200797 fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
798 bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
Christian Königf1689ec2015-06-11 20:56:18 +0200799 break;
800
Christian König182830a2016-07-01 17:43:57 +0200801 case 0x01000001: /* create */
Christian Könige5223212016-07-01 22:19:25 +0200802 created |= 1 << session_idx;
803 if (destroyed & (1 << session_idx)) {
804 destroyed &= ~(1 << session_idx);
805 allocated |= 1 << session_idx;
806
807 } else if (!(allocated & (1 << session_idx))) {
Christian König2f4b9362015-06-11 21:33:55 +0200808 DRM_ERROR("Handle already in use!\n");
809 r = -EINVAL;
810 goto out;
811 }
812
Christian Königf1689ec2015-06-11 20:56:18 +0200813 *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
814 amdgpu_get_ib_value(p, ib_idx, idx + 10) *
815 8 * 3 / 2;
816 break;
817
Christian König182830a2016-07-01 17:43:57 +0200818 case 0x04000001: /* config extension */
819 case 0x04000002: /* pic control */
820 case 0x04000005: /* rate control */
821 case 0x04000007: /* motion estimation */
822 case 0x04000008: /* rdo */
823 case 0x04000009: /* vui */
824 case 0x05000002: /* auxiliary buffer */
Alex Deucher4f827782016-09-21 14:57:06 -0400825 case 0x05000009: /* clock table */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 break;
827
Alex Deucher5eeda8a2016-09-23 17:22:42 -0400828 case 0x0500000c: /* hw config */
829 switch (p->adev->asic_type) {
830#ifdef CONFIG_DRM_AMDGPU_CIK
831 case CHIP_KAVERI:
832 case CHIP_MULLINS:
833#endif
834 case CHIP_CARRIZO:
835 break;
836 default:
837 r = -EINVAL;
838 goto out;
839 }
840 break;
841
Christian König182830a2016-07-01 17:43:57 +0200842 case 0x03000001: /* encode */
Christian Königf1689ec2015-06-11 20:56:18 +0200843 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
Christian Königdc783302015-06-12 14:16:20 +0200844 *size, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845 if (r)
Christian König2f4b9362015-06-11 21:33:55 +0200846 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400847
Christian Königf1689ec2015-06-11 20:56:18 +0200848 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
Christian Königdc783302015-06-12 14:16:20 +0200849 *size / 3, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850 if (r)
Christian König2f4b9362015-06-11 21:33:55 +0200851 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 break;
853
Christian König182830a2016-07-01 17:43:57 +0200854 case 0x02000001: /* destroy */
Christian Könige5223212016-07-01 22:19:25 +0200855 destroyed |= 1 << session_idx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856 break;
857
Christian König182830a2016-07-01 17:43:57 +0200858 case 0x05000001: /* context buffer */
Christian Königf1689ec2015-06-11 20:56:18 +0200859 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
Christian Königdc783302015-06-12 14:16:20 +0200860 *size * 2, 0);
Christian Königf1689ec2015-06-11 20:56:18 +0200861 if (r)
Christian König2f4b9362015-06-11 21:33:55 +0200862 goto out;
Christian Königf1689ec2015-06-11 20:56:18 +0200863 break;
864
Christian König182830a2016-07-01 17:43:57 +0200865 case 0x05000004: /* video bitstream buffer */
Christian Königf1689ec2015-06-11 20:56:18 +0200866 tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
867 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
Christian Königdc783302015-06-12 14:16:20 +0200868 tmp, bs_idx);
Christian Königf1689ec2015-06-11 20:56:18 +0200869 if (r)
Christian König2f4b9362015-06-11 21:33:55 +0200870 goto out;
Christian Königf1689ec2015-06-11 20:56:18 +0200871 break;
872
Christian König182830a2016-07-01 17:43:57 +0200873 case 0x05000005: /* feedback buffer */
Christian Königf1689ec2015-06-11 20:56:18 +0200874 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
Christian Königdc783302015-06-12 14:16:20 +0200875 4096, fb_idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876 if (r)
Christian König2f4b9362015-06-11 21:33:55 +0200877 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878 break;
879
James Zhu1eb15472018-04-03 10:41:32 -0400880 case 0x0500000d: /* MV buffer */
881 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3,
882 idx + 2, *size, 0);
883 if (r)
884 goto out;
885
886 r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 8,
887 idx + 7, *size / 12, 0);
888 if (r)
889 goto out;
890 break;
891
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892 default:
893 DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
Christian König2f4b9362015-06-11 21:33:55 +0200894 r = -EINVAL;
895 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400896 }
897
Christian Königf1689ec2015-06-11 20:56:18 +0200898 if (session_idx == -1) {
899 DRM_ERROR("no session command at start of IB\n");
Christian König2f4b9362015-06-11 21:33:55 +0200900 r = -EINVAL;
901 goto out;
Christian Königf1689ec2015-06-11 20:56:18 +0200902 }
903
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904 idx += len / 4;
905 }
906
Christian Könige5223212016-07-01 22:19:25 +0200907 if (allocated & ~created) {
Christian König2f4b9362015-06-11 21:33:55 +0200908 DRM_ERROR("New session without create command!\n");
909 r = -ENOENT;
910 }
911
912out:
Christian Könige5223212016-07-01 22:19:25 +0200913 if (!r) {
914 /* No error, free all destroyed handle slots */
915 tmp = destroyed;
916 } else {
917 /* Error during parsing, free all allocated handle slots */
918 tmp = allocated;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919 }
920
Christian Könige5223212016-07-01 22:19:25 +0200921 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
922 if (tmp & (1 << i))
923 atomic_set(&p->adev->vce.handles[i], 0);
924
Christian König2f4b9362015-06-11 21:33:55 +0200925 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926}
927
928/**
Christian König98614702016-10-10 15:23:32 +0200929 * amdgpu_vce_cs_parse_vm - parse the command stream in VM mode
930 *
931 * @p: parser context
932 *
933 */
934int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, uint32_t ib_idx)
935{
936 struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
937 int session_idx = -1;
938 uint32_t destroyed = 0;
939 uint32_t created = 0;
940 uint32_t allocated = 0;
941 uint32_t tmp, handle = 0;
942 int i, r = 0, idx = 0;
943
944 while (idx < ib->length_dw) {
945 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
946 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
947
948 if ((len < 8) || (len & 3)) {
949 DRM_ERROR("invalid VCE command length (%d)!\n", len);
950 r = -EINVAL;
951 goto out;
952 }
953
954 switch (cmd) {
955 case 0x00000001: /* session */
956 handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
957 session_idx = amdgpu_vce_validate_handle(p, handle,
958 &allocated);
959 if (session_idx < 0) {
960 r = session_idx;
961 goto out;
962 }
963 break;
964
965 case 0x01000001: /* create */
966 created |= 1 << session_idx;
967 if (destroyed & (1 << session_idx)) {
968 destroyed &= ~(1 << session_idx);
969 allocated |= 1 << session_idx;
970
971 } else if (!(allocated & (1 << session_idx))) {
972 DRM_ERROR("Handle already in use!\n");
973 r = -EINVAL;
974 goto out;
975 }
976
977 break;
978
979 case 0x02000001: /* destroy */
980 destroyed |= 1 << session_idx;
981 break;
982
983 default:
984 break;
985 }
986
987 if (session_idx == -1) {
988 DRM_ERROR("no session command at start of IB\n");
989 r = -EINVAL;
990 goto out;
991 }
992
993 idx += len / 4;
994 }
995
996 if (allocated & ~created) {
997 DRM_ERROR("New session without create command!\n");
998 r = -ENOENT;
999 }
1000
1001out:
1002 if (!r) {
1003 /* No error, free all destroyed handle slots */
1004 tmp = destroyed;
1005 amdgpu_ib_free(p->adev, ib, NULL);
1006 } else {
1007 /* Error during parsing, free all allocated handle slots */
1008 tmp = allocated;
1009 }
1010
1011 for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
1012 if (tmp & (1 << i))
1013 atomic_set(&p->adev->vce.handles[i], 0);
1014
1015 return r;
1016}
1017
1018/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019 * amdgpu_vce_ring_emit_ib - execute indirect buffer
1020 *
1021 * @ring: engine to use
1022 * @ib: the IB to execute
1023 *
1024 */
Christian Königd88bf582016-05-06 17:50:03 +02001025void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
Christian Königc4f46f22017-12-18 17:08:25 +01001026 unsigned vmid, bool ctx_switch)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001027{
1028 amdgpu_ring_write(ring, VCE_CMD_IB);
1029 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
1030 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
1031 amdgpu_ring_write(ring, ib->length_dw);
1032}
1033
1034/**
1035 * amdgpu_vce_ring_emit_fence - add a fence command to the ring
1036 *
1037 * @ring: engine to use
1038 * @fence: the fence
1039 *
1040 */
1041void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
Chunming Zhou890ee232015-06-01 14:35:03 +08001042 unsigned flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001043{
Chunming Zhou890ee232015-06-01 14:35:03 +08001044 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001045
1046 amdgpu_ring_write(ring, VCE_CMD_FENCE);
1047 amdgpu_ring_write(ring, addr);
1048 amdgpu_ring_write(ring, upper_32_bits(addr));
1049 amdgpu_ring_write(ring, seq);
1050 amdgpu_ring_write(ring, VCE_CMD_TRAP);
1051 amdgpu_ring_write(ring, VCE_CMD_END);
1052}
1053
1054/**
1055 * amdgpu_vce_ring_test_ring - test if VCE ring is working
1056 *
1057 * @ring: the engine to test on
1058 *
1059 */
1060int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
1061{
1062 struct amdgpu_device *adev = ring->adev;
1063 uint32_t rptr = amdgpu_ring_get_rptr(ring);
1064 unsigned i;
Xiangliang Yua2f537e2017-04-06 14:43:48 +08001065 int r, timeout = adev->usec_timeout;
1066
Frank Mina1b90222017-06-12 11:02:09 +08001067 /* skip ring test for sriov*/
Xiangliang Yua2f537e2017-04-06 14:43:48 +08001068 if (amdgpu_sriov_vf(adev))
Frank Mina1b90222017-06-12 11:02:09 +08001069 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001070
Christian Königa27de352016-01-21 11:28:53 +01001071 r = amdgpu_ring_alloc(ring, 16);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001072 if (r) {
1073 DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
1074 ring->idx, r);
1075 return r;
1076 }
1077 amdgpu_ring_write(ring, VCE_CMD_END);
Christian Königa27de352016-01-21 11:28:53 +01001078 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001079
Xiangliang Yua2f537e2017-04-06 14:43:48 +08001080 for (i = 0; i < timeout; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001081 if (amdgpu_ring_get_rptr(ring) != rptr)
1082 break;
1083 DRM_UDELAY(1);
1084 }
1085
Xiangliang Yua2f537e2017-04-06 14:43:48 +08001086 if (i < timeout) {
pding9953b722017-10-26 09:30:38 +08001087 DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001088 ring->idx, i);
1089 } else {
1090 DRM_ERROR("amdgpu: ring %d test failed\n",
1091 ring->idx);
1092 r = -ETIMEDOUT;
1093 }
1094
1095 return r;
1096}
1097
1098/**
1099 * amdgpu_vce_ring_test_ib - test if VCE IBs are working
1100 *
1101 * @ring: the engine to test on
1102 *
1103 */
Christian Königbbec97a2016-07-05 21:07:17 +02001104int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001105{
Chris Wilsonf54d1862016-10-25 13:00:45 +01001106 struct dma_fence *fence = NULL;
Christian Königbbec97a2016-07-05 21:07:17 +02001107 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001108
Alex Deucher6f0359f2016-08-24 17:15:33 -04001109 /* skip vce ring1/2 ib test for now, since it's not reliable */
1110 if (ring != &ring->adev->vce.ring[0])
Leo Liu898e50d2015-09-04 15:08:55 -04001111 return 0;
1112
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001113 r = amdgpu_vce_get_create_msg(ring, 1, NULL);
1114 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +02001115 DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001116 goto error;
1117 }
1118
Christian König9f2ade32016-02-03 16:50:56 +01001119 r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001120 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +02001121 DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001122 goto error;
1123 }
1124
Chris Wilsonf54d1862016-10-25 13:00:45 +01001125 r = dma_fence_wait_timeout(fence, false, timeout);
Christian Königbbec97a2016-07-05 21:07:17 +02001126 if (r == 0) {
1127 DRM_ERROR("amdgpu: IB test timed out.\n");
1128 r = -ETIMEDOUT;
1129 } else if (r < 0) {
1130 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001131 } else {
pding9953b722017-10-26 09:30:38 +08001132 DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
Christian Königbbec97a2016-07-05 21:07:17 +02001133 r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001134 }
1135error:
Chris Wilsonf54d1862016-10-25 13:00:45 +01001136 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001137 return r;
1138}