blob: ff1ea2fb97055e4d6a3282a18c16a0eea689c29a [file] [log] [blame]
Ingo Molnar241771e2008-12-03 10:39:53 +01001/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002 * Performance events x86 architecture code
Ingo Molnar241771e2008-12-03 10:39:53 +01003 *
Ingo Molnar98144512009-04-29 14:52:50 +02004 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Markus Metzger30dd5682009-07-21 15:56:48 +02009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
Stephane Eranian1da53e02010-01-18 10:58:01 +020010 * Copyright (C) 2009 Google, Inc., Stephane Eranian
Ingo Molnar241771e2008-12-03 10:39:53 +010011 *
12 * For licencing details see kernel-base/COPYING
13 */
14
Ingo Molnarcdd6c482009-09-21 12:02:48 +020015#include <linux/perf_event.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010016#include <linux/capability.h>
17#include <linux/notifier.h>
18#include <linux/hardirq.h>
19#include <linux/kprobes.h>
Paul Gortmakereb008eb2016-07-13 20:19:01 -040020#include <linux/export.h>
21#include <linux/init.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010022#include <linux/kdebug.h>
Ingo Molnar589ee622017-02-04 00:16:44 +010023#include <linux/sched/mm.h>
Ingo Molnare6017572017-02-01 16:36:40 +010024#include <linux/sched/clock.h>
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +020025#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Markus Metzger30dd5682009-07-21 15:56:48 +020027#include <linux/cpu.h>
Peter Zijlstra272d30b2010-01-22 16:32:17 +010028#include <linux/bitops.h>
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +010029#include <linux/device.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010030
Ingo Molnar241771e2008-12-03 10:39:53 +010031#include <asm/apic.h>
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +020032#include <asm/stacktrace.h>
Peter Zijlstra4e935e42009-03-30 19:07:16 +020033#include <asm/nmi.h>
Lin Ming69092622011-03-03 10:34:50 +080034#include <asm/smp.h>
Robert Richterc8e59102011-04-16 02:27:55 +020035#include <asm/alternative.h>
Andy Lutomirski7911d3f2014-10-24 15:58:12 -070036#include <asm/mmu_context.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070037#include <asm/tlbflush.h>
Peter Zijlstrae3f35412011-11-21 11:43:53 +010038#include <asm/timer.h>
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +020039#include <asm/desc.h>
40#include <asm/ldt.h>
Josh Poimboeuf35f4d9b2016-09-16 14:18:13 -050041#include <asm/unwind.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010042
Borislav Petkov27f6d222016-02-10 10:55:23 +010043#include "perf_event.h"
Kevin Winchesterde0428a2011-08-30 20:41:05 -030044
Kevin Winchesterde0428a2011-08-30 20:41:05 -030045struct x86_pmu x86_pmu __read_mostly;
Stephane Eranianefc9f052011-06-06 16:57:03 +020046
Kevin Winchesterde0428a2011-08-30 20:41:05 -030047DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
Peter Zijlstrab0f3f282009-03-05 18:08:27 +010048 .enabled = 1,
49};
Ingo Molnar241771e2008-12-03 10:39:53 +010050
Andy Lutomirskia6673422014-10-24 15:58:13 -070051struct static_key rdpmc_always_available = STATIC_KEY_INIT_FALSE;
52
Kevin Winchesterde0428a2011-08-30 20:41:05 -030053u64 __read_mostly hw_cache_event_ids
Ingo Molnar8326f442009-06-05 20:22:46 +020054 [PERF_COUNT_HW_CACHE_MAX]
55 [PERF_COUNT_HW_CACHE_OP_MAX]
56 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -030057u64 __read_mostly hw_cache_extra_regs
Andi Kleene994d7d2011-03-03 10:34:48 +080058 [PERF_COUNT_HW_CACHE_MAX]
59 [PERF_COUNT_HW_CACHE_OP_MAX]
60 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Ingo Molnar8326f442009-06-05 20:22:46 +020061
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +053062/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020063 * Propagate event elapsed time into the generic event.
64 * Can only be executed on the CPU where the event is active.
Ingo Molnaree060942008-12-13 09:00:03 +010065 * Returns the delta events processed.
66 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030067u64 x86_perf_event_update(struct perf_event *event)
Ingo Molnaree060942008-12-13 09:00:03 +010068{
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +010069 struct hw_perf_event *hwc = &event->hw;
Robert Richter948b1bb2010-03-29 18:36:50 +020070 int shift = 64 - x86_pmu.cntval_bits;
Peter Zijlstraec3232b2009-05-13 09:45:19 +020071 u64 prev_raw_count, new_raw_count;
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +010072 int idx = hwc->idx;
Peter Zijlstra (Intel)7f612a72016-11-29 20:33:28 +000073 u64 delta;
Ingo Molnaree060942008-12-13 09:00:03 +010074
Robert Richter15c7ad52012-06-20 20:46:33 +020075 if (idx == INTEL_PMC_IDX_FIXED_BTS)
Markus Metzger30dd5682009-07-21 15:56:48 +020076 return 0;
77
Ingo Molnaree060942008-12-13 09:00:03 +010078 /*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020079 * Careful: an NMI might modify the previous event value.
Ingo Molnaree060942008-12-13 09:00:03 +010080 *
81 * Our tactic to handle this is to first atomically read and
82 * exchange a new raw count - then add that new-prev delta
Ingo Molnarcdd6c482009-09-21 12:02:48 +020083 * count to the generic event atomically:
Ingo Molnaree060942008-12-13 09:00:03 +010084 */
85again:
Peter Zijlstrae7850592010-05-21 14:43:08 +020086 prev_raw_count = local64_read(&hwc->prev_count);
Vince Weaverc48b6052012-03-01 17:28:14 -050087 rdpmcl(hwc->event_base_rdpmc, new_raw_count);
Ingo Molnaree060942008-12-13 09:00:03 +010088
Peter Zijlstrae7850592010-05-21 14:43:08 +020089 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Ingo Molnaree060942008-12-13 09:00:03 +010090 new_raw_count) != prev_raw_count)
91 goto again;
92
93 /*
94 * Now we have the new raw value and have updated the prev
95 * timestamp already. We can now calculate the elapsed delta
Ingo Molnarcdd6c482009-09-21 12:02:48 +020096 * (event-)time and add that to the generic event.
Ingo Molnaree060942008-12-13 09:00:03 +010097 *
98 * Careful, not all hw sign-extends above the physical width
Peter Zijlstraec3232b2009-05-13 09:45:19 +020099 * of the count.
Ingo Molnaree060942008-12-13 09:00:03 +0100100 */
Peter Zijlstraec3232b2009-05-13 09:45:19 +0200101 delta = (new_raw_count << shift) - (prev_raw_count << shift);
102 delta >>= shift;
Ingo Molnaree060942008-12-13 09:00:03 +0100103
Peter Zijlstrae7850592010-05-21 14:43:08 +0200104 local64_add(delta, &event->count);
105 local64_sub(delta, &hwc->period_left);
Robert Richter4b7bfd02009-04-29 12:47:22 +0200106
107 return new_raw_count;
Ingo Molnaree060942008-12-13 09:00:03 +0100108}
109
Andi Kleena7e3ed12011-03-03 10:34:47 +0800110/*
111 * Find and validate any extra registers to set up.
112 */
113static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
114{
Stephane Eranianefc9f052011-06-06 16:57:03 +0200115 struct hw_perf_event_extra *reg;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800116 struct extra_reg *er;
117
Stephane Eranianefc9f052011-06-06 16:57:03 +0200118 reg = &event->hw.extra_reg;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800119
120 if (!x86_pmu.extra_regs)
121 return 0;
122
123 for (er = x86_pmu.extra_regs; er->msr; er++) {
124 if (er->event != (config & er->config_mask))
125 continue;
126 if (event->attr.config1 & ~er->valid_mask)
127 return -EINVAL;
Kan Liang338b5222014-07-14 12:25:56 -0700128 /* Check if the extra msrs can be safely accessed*/
129 if (!er->extra_msr_access)
130 return -ENXIO;
Stephane Eranianefc9f052011-06-06 16:57:03 +0200131
132 reg->idx = er->idx;
133 reg->config = event->attr.config1;
134 reg->reg = er->msr;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800135 break;
136 }
137 return 0;
138}
139
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200140static atomic_t active_events;
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300141static atomic_t pmc_refcount;
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200142static DEFINE_MUTEX(pmc_reserve_mutex);
143
Robert Richterb27ea292010-03-17 12:49:10 +0100144#ifdef CONFIG_X86_LOCAL_APIC
145
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200146static bool reserve_pmc_hardware(void)
147{
148 int i;
149
Robert Richter948b1bb2010-03-29 18:36:50 +0200150 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100151 if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200152 goto perfctr_fail;
153 }
154
Robert Richter948b1bb2010-03-29 18:36:50 +0200155 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100156 if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200157 goto eventsel_fail;
158 }
159
160 return true;
161
162eventsel_fail:
163 for (i--; i >= 0; i--)
Robert Richter41bf4982011-02-02 17:40:57 +0100164 release_evntsel_nmi(x86_pmu_config_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200165
Robert Richter948b1bb2010-03-29 18:36:50 +0200166 i = x86_pmu.num_counters;
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200167
168perfctr_fail:
169 for (i--; i >= 0; i--)
Robert Richter41bf4982011-02-02 17:40:57 +0100170 release_perfctr_nmi(x86_pmu_event_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200171
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200172 return false;
173}
174
175static void release_pmc_hardware(void)
176{
177 int i;
178
Robert Richter948b1bb2010-03-29 18:36:50 +0200179 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100180 release_perfctr_nmi(x86_pmu_event_addr(i));
181 release_evntsel_nmi(x86_pmu_config_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200182 }
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200183}
184
Robert Richterb27ea292010-03-17 12:49:10 +0100185#else
186
187static bool reserve_pmc_hardware(void) { return true; }
188static void release_pmc_hardware(void) {}
189
190#endif
191
Don Zickus33c6d6a2010-11-22 16:55:23 -0500192static bool check_hw_exists(void)
193{
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100194 u64 val, val_fail, val_new= ~0;
195 int i, reg, reg_fail, ret = 0;
196 int bios_fail = 0;
Don Zickus68ab7472015-05-18 15:16:48 -0400197 int reg_safe = -1;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500198
Peter Zijlstra44072042010-12-08 15:56:23 +0100199 /*
200 * Check to see if the BIOS enabled any of the counters, if so
201 * complain and bail.
202 */
203 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100204 reg = x86_pmu_config_addr(i);
Peter Zijlstra44072042010-12-08 15:56:23 +0100205 ret = rdmsrl_safe(reg, &val);
206 if (ret)
207 goto msr_fail;
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100208 if (val & ARCH_PERFMON_EVENTSEL_ENABLE) {
209 bios_fail = 1;
210 val_fail = val;
211 reg_fail = reg;
Don Zickus68ab7472015-05-18 15:16:48 -0400212 } else {
213 reg_safe = i;
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100214 }
Peter Zijlstra44072042010-12-08 15:56:23 +0100215 }
216
217 if (x86_pmu.num_counters_fixed) {
218 reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
219 ret = rdmsrl_safe(reg, &val);
220 if (ret)
221 goto msr_fail;
222 for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100223 if (val & (0x03 << i*4)) {
224 bios_fail = 1;
225 val_fail = val;
226 reg_fail = reg;
227 }
Peter Zijlstra44072042010-12-08 15:56:23 +0100228 }
229 }
230
231 /*
Don Zickus68ab7472015-05-18 15:16:48 -0400232 * If all the counters are enabled, the below test will always
233 * fail. The tools will also become useless in this scenario.
234 * Just fail and disable the hardware counters.
235 */
236
237 if (reg_safe == -1) {
238 reg = reg_safe;
239 goto msr_fail;
240 }
241
242 /*
Andre Przywarabffd5fc2012-10-09 17:38:35 +0200243 * Read the current value, change it and read it back to see if it
244 * matches, this is needed to detect certain hardware emulators
245 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
Peter Zijlstra44072042010-12-08 15:56:23 +0100246 */
Don Zickus68ab7472015-05-18 15:16:48 -0400247 reg = x86_pmu_event_addr(reg_safe);
Andre Przywarabffd5fc2012-10-09 17:38:35 +0200248 if (rdmsrl_safe(reg, &val))
249 goto msr_fail;
250 val ^= 0xffffUL;
Robert Richterf285f922012-06-20 20:46:36 +0200251 ret = wrmsrl_safe(reg, val);
252 ret |= rdmsrl_safe(reg, &val_new);
Don Zickus33c6d6a2010-11-22 16:55:23 -0500253 if (ret || val != val_new)
Peter Zijlstra44072042010-12-08 15:56:23 +0100254 goto msr_fail;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500255
Ingo Molnar45daae52011-03-25 10:24:23 +0100256 /*
257 * We still allow the PMU driver to operate:
258 */
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100259 if (bios_fail) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800260 pr_cont("Broken BIOS detected, complain to your hardware vendor.\n");
261 pr_err(FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n",
262 reg_fail, val_fail);
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100263 }
Ingo Molnar45daae52011-03-25 10:24:23 +0100264
265 return true;
Peter Zijlstra44072042010-12-08 15:56:23 +0100266
267msr_fail:
Juergen Gross005bd002016-08-01 13:37:07 +0200268 if (boot_cpu_has(X86_FEATURE_HYPERVISOR)) {
269 pr_cont("PMU not available due to virtualization, using software events only.\n");
270 } else {
271 pr_cont("Broken PMU hardware detected, using software events only.\n");
272 pr_err("Failed to access perfctr msr (MSR %x is %Lx)\n",
273 reg, val_new);
274 }
Ingo Molnar45daae52011-03-25 10:24:23 +0100275
Peter Zijlstra44072042010-12-08 15:56:23 +0100276 return false;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500277}
278
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200279static void hw_perf_event_destroy(struct perf_event *event)
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200280{
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300281 x86_release_hardware();
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300282 atomic_dec(&active_events);
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200283}
284
Alexander Shishkin48070342015-01-14 14:18:20 +0200285void hw_perf_lbr_event_destroy(struct perf_event *event)
286{
287 hw_perf_event_destroy(event);
288
289 /* undo the lbr/bts event accounting */
290 x86_del_exclusive(x86_lbr_exclusive_lbr);
291}
292
Robert Richter85cf9db2009-04-29 12:47:20 +0200293static inline int x86_pmu_initialized(void)
294{
295 return x86_pmu.handle_irq != NULL;
296}
297
Ingo Molnar8326f442009-06-05 20:22:46 +0200298static inline int
Andi Kleene994d7d2011-03-03 10:34:48 +0800299set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
Ingo Molnar8326f442009-06-05 20:22:46 +0200300{
Andi Kleene994d7d2011-03-03 10:34:48 +0800301 struct perf_event_attr *attr = &event->attr;
Ingo Molnar8326f442009-06-05 20:22:46 +0200302 unsigned int cache_type, cache_op, cache_result;
303 u64 config, val;
304
305 config = attr->config;
306
307 cache_type = (config >> 0) & 0xff;
308 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
309 return -EINVAL;
310
311 cache_op = (config >> 8) & 0xff;
312 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
313 return -EINVAL;
314
315 cache_result = (config >> 16) & 0xff;
316 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
317 return -EINVAL;
318
319 val = hw_cache_event_ids[cache_type][cache_op][cache_result];
320
321 if (val == 0)
322 return -ENOENT;
323
324 if (val == -1)
325 return -EINVAL;
326
327 hwc->config |= val;
Andi Kleene994d7d2011-03-03 10:34:48 +0800328 attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
329 return x86_pmu_extra_regs(val, event);
Ingo Molnar8326f442009-06-05 20:22:46 +0200330}
331
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300332int x86_reserve_hardware(void)
333{
334 int err = 0;
335
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300336 if (!atomic_inc_not_zero(&pmc_refcount)) {
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300337 mutex_lock(&pmc_reserve_mutex);
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300338 if (atomic_read(&pmc_refcount) == 0) {
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300339 if (!reserve_pmc_hardware())
340 err = -EBUSY;
341 else
342 reserve_ds_buffers();
343 }
344 if (!err)
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300345 atomic_inc(&pmc_refcount);
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300346 mutex_unlock(&pmc_reserve_mutex);
347 }
348
349 return err;
350}
351
352void x86_release_hardware(void)
353{
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300354 if (atomic_dec_and_mutex_lock(&pmc_refcount, &pmc_reserve_mutex)) {
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300355 release_pmc_hardware();
356 release_ds_buffers();
357 mutex_unlock(&pmc_reserve_mutex);
358 }
359}
360
Alexander Shishkin48070342015-01-14 14:18:20 +0200361/*
362 * Check if we can create event of a certain type (that no conflicting events
363 * are present).
364 */
365int x86_add_exclusive(unsigned int what)
366{
Peter Zijlstra93472af2015-06-24 16:47:50 +0200367 int i;
Alexander Shishkin48070342015-01-14 14:18:20 +0200368
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800369 /*
370 * When lbr_pt_coexist we allow PT to coexist with either LBR or BTS.
371 * LBR and BTS are still mutually exclusive.
372 */
373 if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
Alexander Shishkinccbebba2016-04-28 18:35:46 +0300374 return 0;
375
Peter Zijlstra93472af2015-06-24 16:47:50 +0200376 if (!atomic_inc_not_zero(&x86_pmu.lbr_exclusive[what])) {
377 mutex_lock(&pmc_reserve_mutex);
378 for (i = 0; i < ARRAY_SIZE(x86_pmu.lbr_exclusive); i++) {
379 if (i != what && atomic_read(&x86_pmu.lbr_exclusive[i]))
380 goto fail_unlock;
381 }
382 atomic_inc(&x86_pmu.lbr_exclusive[what]);
383 mutex_unlock(&pmc_reserve_mutex);
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300384 }
Alexander Shishkin48070342015-01-14 14:18:20 +0200385
Peter Zijlstra93472af2015-06-24 16:47:50 +0200386 atomic_inc(&active_events);
387 return 0;
Alexander Shishkin48070342015-01-14 14:18:20 +0200388
Peter Zijlstra93472af2015-06-24 16:47:50 +0200389fail_unlock:
Alexander Shishkin48070342015-01-14 14:18:20 +0200390 mutex_unlock(&pmc_reserve_mutex);
Peter Zijlstra93472af2015-06-24 16:47:50 +0200391 return -EBUSY;
Alexander Shishkin48070342015-01-14 14:18:20 +0200392}
393
394void x86_del_exclusive(unsigned int what)
395{
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800396 if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
Alexander Shishkinccbebba2016-04-28 18:35:46 +0300397 return;
398
Alexander Shishkin48070342015-01-14 14:18:20 +0200399 atomic_dec(&x86_pmu.lbr_exclusive[what]);
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300400 atomic_dec(&active_events);
Alexander Shishkin48070342015-01-14 14:18:20 +0200401}
402
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300403int x86_setup_perfctr(struct perf_event *event)
Robert Richterc1726f32010-04-13 22:23:11 +0200404{
405 struct perf_event_attr *attr = &event->attr;
406 struct hw_perf_event *hwc = &event->hw;
407 u64 config;
408
Franck Bui-Huu6c7e5502010-11-23 16:21:43 +0100409 if (!is_sampling_event(event)) {
Robert Richterc1726f32010-04-13 22:23:11 +0200410 hwc->sample_period = x86_pmu.max_period;
411 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200412 local64_set(&hwc->period_left, hwc->sample_period);
Robert Richterc1726f32010-04-13 22:23:11 +0200413 }
414
415 if (attr->type == PERF_TYPE_RAW)
Peter Zijlstraed13ec52011-11-14 10:03:25 +0100416 return x86_pmu_extra_regs(event->attr.config, event);
Robert Richterc1726f32010-04-13 22:23:11 +0200417
418 if (attr->type == PERF_TYPE_HW_CACHE)
Andi Kleene994d7d2011-03-03 10:34:48 +0800419 return set_ext_hw_attr(hwc, event);
Robert Richterc1726f32010-04-13 22:23:11 +0200420
421 if (attr->config >= x86_pmu.max_events)
422 return -EINVAL;
423
424 /*
425 * The generic map:
426 */
427 config = x86_pmu.event_map(attr->config);
428
429 if (config == 0)
430 return -ENOENT;
431
432 if (config == -1LL)
433 return -EINVAL;
434
435 /*
436 * Branch tracing:
437 */
Peter Zijlstra18a073a2011-04-26 13:24:33 +0200438 if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
439 !attr->freq && hwc->sample_period == 1) {
Robert Richterc1726f32010-04-13 22:23:11 +0200440 /* BTS is not supported by this architecture. */
Peter Zijlstra6809b6e2010-10-19 14:22:50 +0200441 if (!x86_pmu.bts_active)
Robert Richterc1726f32010-04-13 22:23:11 +0200442 return -EOPNOTSUPP;
443
444 /* BTS is currently only allowed for user-mode. */
445 if (!attr->exclude_kernel)
446 return -EOPNOTSUPP;
Alexander Shishkin48070342015-01-14 14:18:20 +0200447
448 /* disallow bts if conflicting events are present */
449 if (x86_add_exclusive(x86_lbr_exclusive_lbr))
450 return -EBUSY;
451
452 event->destroy = hw_perf_lbr_event_destroy;
Robert Richterc1726f32010-04-13 22:23:11 +0200453 }
454
455 hwc->config |= config;
456
457 return 0;
458}
Robert Richter4261e0e2010-04-13 22:23:10 +0200459
Stephane Eranianff3fb512012-02-09 23:20:54 +0100460/*
461 * check that branch_sample_type is compatible with
462 * settings needed for precise_ip > 1 which implies
463 * using the LBR to capture ALL taken branches at the
464 * priv levels of the measurement
465 */
466static inline int precise_br_compat(struct perf_event *event)
467{
468 u64 m = event->attr.branch_sample_type;
469 u64 b = 0;
470
471 /* must capture all branches */
472 if (!(m & PERF_SAMPLE_BRANCH_ANY))
473 return 0;
474
475 m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;
476
477 if (!event->attr.exclude_user)
478 b |= PERF_SAMPLE_BRANCH_USER;
479
480 if (!event->attr.exclude_kernel)
481 b |= PERF_SAMPLE_BRANCH_KERNEL;
482
483 /*
484 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
485 */
486
487 return m == b;
488}
489
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300490int x86_pmu_hw_config(struct perf_event *event)
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300491{
Peter Zijlstraab608342010-04-08 23:03:20 +0200492 if (event->attr.precise_ip) {
493 int precise = 0;
494
495 /* Support for constant skid */
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200496 if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
Peter Zijlstraab608342010-04-08 23:03:20 +0200497 precise++;
498
Peter Zijlstra5553be22010-10-19 14:38:11 +0200499 /* Support for IP fixup */
Andi Kleen03de8742014-08-07 17:08:54 -0700500 if (x86_pmu.lbr_nr || x86_pmu.intel_cap.pebs_format >= 2)
Peter Zijlstra5553be22010-10-19 14:38:11 +0200501 precise++;
Andi Kleen72469762015-12-04 03:50:52 -0800502
503 if (x86_pmu.pebs_prec_dist)
504 precise++;
Peter Zijlstra5553be22010-10-19 14:38:11 +0200505 }
Peter Zijlstraab608342010-04-08 23:03:20 +0200506
507 if (event->attr.precise_ip > precise)
508 return -EOPNOTSUPP;
Jiri Olsa18e7a452017-01-03 15:24:54 +0100509
510 /* There's no sense in having PEBS for non sampling events: */
511 if (!is_sampling_event(event))
512 return -EINVAL;
Yan, Zheng4b854902014-11-04 21:56:08 -0500513 }
514 /*
515 * check that PEBS LBR correction does not conflict with
516 * whatever the user is asking with attr->branch_sample_type
517 */
518 if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format < 2) {
519 u64 *br_type = &event->attr.branch_sample_type;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100520
Yan, Zheng4b854902014-11-04 21:56:08 -0500521 if (has_branch_stack(event)) {
522 if (!precise_br_compat(event))
523 return -EOPNOTSUPP;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100524
Yan, Zheng4b854902014-11-04 21:56:08 -0500525 /* branch_sample_type is compatible */
Stephane Eranianff3fb512012-02-09 23:20:54 +0100526
Yan, Zheng4b854902014-11-04 21:56:08 -0500527 } else {
528 /*
529 * user did not specify branch_sample_type
530 *
531 * For PEBS fixups, we capture all
532 * the branches at the priv level of the
533 * event.
534 */
535 *br_type = PERF_SAMPLE_BRANCH_ANY;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100536
Yan, Zheng4b854902014-11-04 21:56:08 -0500537 if (!event->attr.exclude_user)
538 *br_type |= PERF_SAMPLE_BRANCH_USER;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100539
Yan, Zheng4b854902014-11-04 21:56:08 -0500540 if (!event->attr.exclude_kernel)
541 *br_type |= PERF_SAMPLE_BRANCH_KERNEL;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100542 }
Peter Zijlstraab608342010-04-08 23:03:20 +0200543 }
544
Yan, Zhenge18bf522014-11-04 21:56:03 -0500545 if (event->attr.branch_sample_type & PERF_SAMPLE_BRANCH_CALL_STACK)
546 event->attach_state |= PERF_ATTACH_TASK_DATA;
547
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300548 /*
549 * Generate PMC IRQs:
550 * (keep 'enabled' bit clear for now)
551 */
Peter Zijlstrab4cdc5c2010-03-30 17:00:06 +0200552 event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300553
554 /*
555 * Count user and OS events unless requested not to
556 */
Peter Zijlstrab4cdc5c2010-03-30 17:00:06 +0200557 if (!event->attr.exclude_user)
558 event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
559 if (!event->attr.exclude_kernel)
560 event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
561
562 if (event->attr.type == PERF_TYPE_RAW)
563 event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300564
Andi Kleen294fe0f2015-02-17 18:18:06 -0800565 if (event->attr.sample_period && x86_pmu.limit_period) {
566 if (x86_pmu.limit_period(event, event->attr.sample_period) >
567 event->attr.sample_period)
568 return -EINVAL;
569 }
570
Robert Richter9d0fcba62010-04-13 22:23:12 +0200571 return x86_setup_perfctr(event);
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300572}
573
Ingo Molnaree060942008-12-13 09:00:03 +0100574/*
Peter Zijlstra0d486962009-06-02 19:22:16 +0200575 * Setup the hardware configuration for a given attr_type
Ingo Molnar241771e2008-12-03 10:39:53 +0100576 */
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200577static int __x86_pmu_event_init(struct perf_event *event)
Ingo Molnar241771e2008-12-03 10:39:53 +0100578{
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200579 int err;
Ingo Molnar241771e2008-12-03 10:39:53 +0100580
Robert Richter85cf9db2009-04-29 12:47:20 +0200581 if (!x86_pmu_initialized())
582 return -ENODEV;
Ingo Molnar241771e2008-12-03 10:39:53 +0100583
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300584 err = x86_reserve_hardware();
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200585 if (err)
586 return err;
587
Alexander Shishkin1b7b9382015-06-09 13:03:26 +0300588 atomic_inc(&active_events);
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200589 event->destroy = hw_perf_event_destroy;
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +0200590
Robert Richter4261e0e2010-04-13 22:23:10 +0200591 event->hw.idx = -1;
592 event->hw.last_cpu = -1;
593 event->hw.last_tag = ~0ULL;
Stephane Eranianb6900812009-10-06 16:42:09 +0200594
Stephane Eranianefc9f052011-06-06 16:57:03 +0200595 /* mark unused */
596 event->hw.extra_reg.idx = EXTRA_REG_NONE;
Stephane Eranianb36817e2012-02-09 23:20:53 +0100597 event->hw.branch_reg.idx = EXTRA_REG_NONE;
598
Robert Richter9d0fcba62010-04-13 22:23:12 +0200599 return x86_pmu.hw_config(event);
Robert Richter4261e0e2010-04-13 22:23:10 +0200600}
601
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300602void x86_pmu_disable_all(void)
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530603{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500604 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstra9e35ad32009-05-13 16:21:38 +0200605 int idx;
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100606
Robert Richter948b1bb2010-03-29 18:36:50 +0200607 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100608 u64 val;
609
Robert Richter43f62012009-04-29 16:55:56 +0200610 if (!test_bit(idx, cpuc->active_mask))
Robert Richter4295ee62009-04-29 12:47:01 +0200611 continue;
Robert Richter41bf4982011-02-02 17:40:57 +0100612 rdmsrl(x86_pmu_config_addr(idx), val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100613 if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
Robert Richter4295ee62009-04-29 12:47:01 +0200614 continue;
Robert Richterbb1165d2010-03-01 14:21:23 +0100615 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richter41bf4982011-02-02 17:40:57 +0100616 wrmsrl(x86_pmu_config_addr(idx), val);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530617 }
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530618}
619
Kan Liangc3d266c2016-03-03 18:07:28 -0500620/*
621 * There may be PMI landing after enabled=0. The PMI hitting could be before or
622 * after disable_all.
623 *
624 * If PMI hits before disable_all, the PMU will be disabled in the NMI handler.
625 * It will not be re-enabled in the NMI handler again, because enabled=0. After
626 * handling the NMI, disable_all will be called, which will not change the
627 * state either. If PMI hits after disable_all, the PMU is already disabled
628 * before entering NMI handler. The NMI handler will not change the state
629 * either.
630 *
631 * So either situation is harmless.
632 */
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200633static void x86_pmu_disable(struct pmu *pmu)
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +0530634{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500635 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200636
Robert Richter85cf9db2009-04-29 12:47:20 +0200637 if (!x86_pmu_initialized())
Peter Zijlstra9e35ad32009-05-13 16:21:38 +0200638 return;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200639
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +0100640 if (!cpuc->enabled)
641 return;
642
643 cpuc->n_added = 0;
644 cpuc->enabled = 0;
645 barrier();
Stephane Eranian1da53e02010-01-18 10:58:01 +0200646
647 x86_pmu.disable_all();
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +0530648}
Ingo Molnar241771e2008-12-03 10:39:53 +0100649
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300650void x86_pmu_enable_all(int added)
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530651{
Christoph Lameter89cbc762014-08-17 12:30:40 -0500652 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530653 int idx;
654
Robert Richter948b1bb2010-03-29 18:36:50 +0200655 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richterd45dd922011-02-02 17:40:56 +0100656 struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100657
Robert Richter43f62012009-04-29 16:55:56 +0200658 if (!test_bit(idx, cpuc->active_mask))
Robert Richter4295ee62009-04-29 12:47:01 +0200659 continue;
Peter Zijlstra984b8382009-07-10 09:59:56 +0200660
Robert Richterd45dd922011-02-02 17:40:56 +0100661 __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530662 }
663}
664
Peter Zijlstra51b0fe32010-06-11 13:35:57 +0200665static struct pmu pmu;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200666
667static inline int is_x86_event(struct perf_event *event)
668{
669 return event->pmu == &pmu;
670}
671
Robert Richter1e2ad282011-11-18 12:35:21 +0100672/*
673 * Event scheduler state:
674 *
675 * Assign events iterating over all events and counters, beginning
676 * with events with least weights first. Keep the current iterator
677 * state in struct sched_state.
678 */
679struct sched_state {
680 int weight;
681 int event; /* event index */
682 int counter; /* counter index */
683 int unassigned; /* number of events to be assigned left */
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200684 int nr_gp; /* number of GP counters used */
Robert Richter1e2ad282011-11-18 12:35:21 +0100685 unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
686};
687
Robert Richterbc1738f2011-11-18 12:35:22 +0100688/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
689#define SCHED_STATES_MAX 2
690
Robert Richter1e2ad282011-11-18 12:35:21 +0100691struct perf_sched {
692 int max_weight;
693 int max_events;
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200694 int max_gp;
695 int saved_states;
Peter Zijlstrab371b592015-05-21 10:57:13 +0200696 struct event_constraint **constraints;
Robert Richter1e2ad282011-11-18 12:35:21 +0100697 struct sched_state state;
Robert Richterbc1738f2011-11-18 12:35:22 +0100698 struct sched_state saved[SCHED_STATES_MAX];
Robert Richter1e2ad282011-11-18 12:35:21 +0100699};
700
701/*
702 * Initialize interator that runs through all events and counters.
703 */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200704static void perf_sched_init(struct perf_sched *sched, struct event_constraint **constraints,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200705 int num, int wmin, int wmax, int gpmax)
Robert Richter1e2ad282011-11-18 12:35:21 +0100706{
707 int idx;
708
709 memset(sched, 0, sizeof(*sched));
710 sched->max_events = num;
711 sched->max_weight = wmax;
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200712 sched->max_gp = gpmax;
Peter Zijlstrab371b592015-05-21 10:57:13 +0200713 sched->constraints = constraints;
Robert Richter1e2ad282011-11-18 12:35:21 +0100714
715 for (idx = 0; idx < num; idx++) {
Peter Zijlstrab371b592015-05-21 10:57:13 +0200716 if (constraints[idx]->weight == wmin)
Robert Richter1e2ad282011-11-18 12:35:21 +0100717 break;
718 }
719
720 sched->state.event = idx; /* start with min weight */
721 sched->state.weight = wmin;
722 sched->state.unassigned = num;
723}
724
Robert Richterbc1738f2011-11-18 12:35:22 +0100725static void perf_sched_save_state(struct perf_sched *sched)
726{
727 if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
728 return;
729
730 sched->saved[sched->saved_states] = sched->state;
731 sched->saved_states++;
732}
733
734static bool perf_sched_restore_state(struct perf_sched *sched)
735{
736 if (!sched->saved_states)
737 return false;
738
739 sched->saved_states--;
740 sched->state = sched->saved[sched->saved_states];
741
742 /* continue with next counter: */
743 clear_bit(sched->state.counter++, sched->state.used);
744
745 return true;
746}
747
Robert Richter1e2ad282011-11-18 12:35:21 +0100748/*
749 * Select a counter for the current event to schedule. Return true on
750 * success.
751 */
Robert Richterbc1738f2011-11-18 12:35:22 +0100752static bool __perf_sched_find_counter(struct perf_sched *sched)
Robert Richter1e2ad282011-11-18 12:35:21 +0100753{
754 struct event_constraint *c;
755 int idx;
756
757 if (!sched->state.unassigned)
758 return false;
759
760 if (sched->state.event >= sched->max_events)
761 return false;
762
Peter Zijlstrab371b592015-05-21 10:57:13 +0200763 c = sched->constraints[sched->state.event];
Peter Zijlstra4defea82011-11-10 15:15:42 +0100764 /* Prefer fixed purpose counters */
Robert Richter15c7ad52012-06-20 20:46:33 +0200765 if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
766 idx = INTEL_PMC_IDX_FIXED;
Akinobu Mita307b1cd2012-03-23 15:02:03 -0700767 for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
Peter Zijlstra4defea82011-11-10 15:15:42 +0100768 if (!__test_and_set_bit(idx, sched->state.used))
769 goto done;
770 }
771 }
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200772
Robert Richter1e2ad282011-11-18 12:35:21 +0100773 /* Grab the first unused counter starting with idx */
774 idx = sched->state.counter;
Robert Richter15c7ad52012-06-20 20:46:33 +0200775 for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200776 if (!__test_and_set_bit(idx, sched->state.used)) {
777 if (sched->state.nr_gp++ >= sched->max_gp)
778 return false;
779
Peter Zijlstra4defea82011-11-10 15:15:42 +0100780 goto done;
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200781 }
Robert Richter1e2ad282011-11-18 12:35:21 +0100782 }
Robert Richter1e2ad282011-11-18 12:35:21 +0100783
Peter Zijlstra4defea82011-11-10 15:15:42 +0100784 return false;
785
786done:
787 sched->state.counter = idx;
Robert Richter1e2ad282011-11-18 12:35:21 +0100788
Robert Richterbc1738f2011-11-18 12:35:22 +0100789 if (c->overlap)
790 perf_sched_save_state(sched);
791
792 return true;
793}
794
795static bool perf_sched_find_counter(struct perf_sched *sched)
796{
797 while (!__perf_sched_find_counter(sched)) {
798 if (!perf_sched_restore_state(sched))
799 return false;
800 }
801
Robert Richter1e2ad282011-11-18 12:35:21 +0100802 return true;
803}
804
805/*
806 * Go through all unassigned events and find the next one to schedule.
807 * Take events with the least weight first. Return true on success.
808 */
809static bool perf_sched_next_event(struct perf_sched *sched)
810{
811 struct event_constraint *c;
812
813 if (!sched->state.unassigned || !--sched->state.unassigned)
814 return false;
815
816 do {
817 /* next event */
818 sched->state.event++;
819 if (sched->state.event >= sched->max_events) {
820 /* next weight */
821 sched->state.event = 0;
822 sched->state.weight++;
823 if (sched->state.weight > sched->max_weight)
824 return false;
825 }
Peter Zijlstrab371b592015-05-21 10:57:13 +0200826 c = sched->constraints[sched->state.event];
Robert Richter1e2ad282011-11-18 12:35:21 +0100827 } while (c->weight != sched->state.weight);
828
829 sched->state.counter = 0; /* start with first counter */
830
831 return true;
832}
833
834/*
835 * Assign a counter for each event.
836 */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200837int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200838 int wmin, int wmax, int gpmax, int *assign)
Robert Richter1e2ad282011-11-18 12:35:21 +0100839{
840 struct perf_sched sched;
841
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200842 perf_sched_init(&sched, constraints, n, wmin, wmax, gpmax);
Robert Richter1e2ad282011-11-18 12:35:21 +0100843
844 do {
845 if (!perf_sched_find_counter(&sched))
846 break; /* failed */
847 if (assign)
848 assign[sched.state.event] = sched.state.counter;
849 } while (perf_sched_next_event(&sched));
850
851 return sched.state.unassigned;
852}
Yan, Zheng4a3dc122014-03-18 16:56:43 +0800853EXPORT_SYMBOL_GPL(perf_assign_events);
Robert Richter1e2ad282011-11-18 12:35:21 +0100854
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300855int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200856{
Andrew Hunter43b457802013-05-23 11:07:03 -0700857 struct event_constraint *c;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200858 unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200859 struct perf_event *e;
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100860 int i, wmin, wmax, unsched = 0;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200861 struct hw_perf_event *hwc;
862
863 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
864
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100865 if (x86_pmu.start_scheduling)
866 x86_pmu.start_scheduling(cpuc);
867
Robert Richter1e2ad282011-11-18 12:35:21 +0100868 for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
Peter Zijlstrab371b592015-05-21 10:57:13 +0200869 cpuc->event_constraint[i] = NULL;
Stephane Eranian79cba822014-11-17 20:06:56 +0100870 c = x86_pmu.get_event_constraints(cpuc, i, cpuc->event_list[i]);
Peter Zijlstrab371b592015-05-21 10:57:13 +0200871 cpuc->event_constraint[i] = c;
Andrew Hunter43b457802013-05-23 11:07:03 -0700872
Robert Richter1e2ad282011-11-18 12:35:21 +0100873 wmin = min(wmin, c->weight);
874 wmax = max(wmax, c->weight);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200875 }
876
877 /*
Stephane Eranian81130702010-01-21 17:39:01 +0200878 * fastpath, try to reuse previous register
879 */
Peter Zijlstrac933c1a2010-01-22 16:40:12 +0100880 for (i = 0; i < n; i++) {
Stephane Eranian81130702010-01-21 17:39:01 +0200881 hwc = &cpuc->event_list[i]->hw;
Peter Zijlstrab371b592015-05-21 10:57:13 +0200882 c = cpuc->event_constraint[i];
Stephane Eranian81130702010-01-21 17:39:01 +0200883
884 /* never assigned */
885 if (hwc->idx == -1)
886 break;
887
888 /* constraint still honored */
Peter Zijlstra63b14642010-01-22 16:32:17 +0100889 if (!test_bit(hwc->idx, c->idxmsk))
Stephane Eranian81130702010-01-21 17:39:01 +0200890 break;
891
892 /* not already used */
893 if (test_bit(hwc->idx, used_mask))
894 break;
895
Peter Zijlstra34538ee2010-03-02 21:16:55 +0100896 __set_bit(hwc->idx, used_mask);
Stephane Eranian81130702010-01-21 17:39:01 +0200897 if (assign)
898 assign[i] = hwc->idx;
899 }
Stephane Eranian81130702010-01-21 17:39:01 +0200900
Robert Richter1e2ad282011-11-18 12:35:21 +0100901 /* slow path */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200902 if (i != n) {
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200903 int gpmax = x86_pmu.num_counters;
904
905 /*
906 * Do not allow scheduling of more than half the available
907 * generic counters.
908 *
909 * This helps avoid counter starvation of sibling thread by
910 * ensuring at most half the counters cannot be in exclusive
911 * mode. There is no designated counters for the limits. Any
912 * N/2 counters can be used. This helps with events with
913 * specific counter constraints.
914 */
915 if (is_ht_workaround_enabled() && !cpuc->is_fake &&
916 READ_ONCE(cpuc->excl_cntrs->exclusive_present))
917 gpmax /= 2;
918
Peter Zijlstrab371b592015-05-21 10:57:13 +0200919 unsched = perf_assign_events(cpuc->event_constraint, n, wmin,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200920 wmax, gpmax, assign);
Peter Zijlstrab371b592015-05-21 10:57:13 +0200921 }
Stephane Eranian81130702010-01-21 17:39:01 +0200922
Stephane Eranian1da53e02010-01-18 10:58:01 +0200923 /*
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100924 * In case of success (unsched = 0), mark events as committed,
925 * so we do not put_constraint() in case new events are added
926 * and fail to be scheduled
927 *
928 * We invoke the lower level commit callback to lock the resource
929 *
930 * We do not need to do all of this in case we are called to
931 * validate an event group (assign == NULL)
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200932 */
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100933 if (!unsched && assign) {
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200934 for (i = 0; i < n; i++) {
935 e = cpuc->event_list[i];
936 e->hw.flags |= PERF_X86_EVENT_COMMITTED;
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100937 if (x86_pmu.commit_scheduling)
Peter Zijlstrab371b592015-05-21 10:57:13 +0200938 x86_pmu.commit_scheduling(cpuc, i, assign[i]);
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200939 }
Peter Zijlstra8736e542015-05-21 10:57:43 +0200940 } else {
Stephane Eranian1da53e02010-01-18 10:58:01 +0200941 for (i = 0; i < n; i++) {
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200942 e = cpuc->event_list[i];
943 /*
944 * do not put_constraint() on comitted events,
945 * because they are good to go
946 */
947 if ((e->hw.flags & PERF_X86_EVENT_COMMITTED))
948 continue;
949
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100950 /*
951 * release events that failed scheduling
952 */
Stephane Eranian1da53e02010-01-18 10:58:01 +0200953 if (x86_pmu.put_event_constraints)
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200954 x86_pmu.put_event_constraints(cpuc, e);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200955 }
956 }
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100957
958 if (x86_pmu.stop_scheduling)
959 x86_pmu.stop_scheduling(cpuc);
960
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100961 return unsched ? -EINVAL : 0;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200962}
963
964/*
965 * dogrp: true if must collect siblings events (group)
966 * returns total number of events and error code
967 */
968static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
969{
970 struct perf_event *event;
971 int n, max_count;
972
Robert Richter948b1bb2010-03-29 18:36:50 +0200973 max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200974
975 /* current number of events already accepted */
976 n = cpuc->n_events;
977
978 if (is_x86_event(leader)) {
979 if (n >= max_count)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100980 return -EINVAL;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200981 cpuc->event_list[n] = leader;
982 n++;
983 }
984 if (!dogrp)
985 return n;
986
987 list_for_each_entry(event, &leader->sibling_list, group_entry) {
988 if (!is_x86_event(event) ||
Stephane Eranian81130702010-01-21 17:39:01 +0200989 event->state <= PERF_EVENT_STATE_OFF)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200990 continue;
991
992 if (n >= max_count)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100993 return -EINVAL;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200994
995 cpuc->event_list[n] = event;
996 n++;
997 }
998 return n;
999}
1000
Stephane Eranian1da53e02010-01-18 10:58:01 +02001001static inline void x86_assign_hw_event(struct perf_event *event,
Stephane Eranian447a1942010-02-01 14:50:01 +02001002 struct cpu_hw_events *cpuc, int i)
Stephane Eranian1da53e02010-01-18 10:58:01 +02001003{
Stephane Eranian447a1942010-02-01 14:50:01 +02001004 struct hw_perf_event *hwc = &event->hw;
1005
1006 hwc->idx = cpuc->assign[i];
1007 hwc->last_cpu = smp_processor_id();
1008 hwc->last_tag = ++cpuc->tags[i];
Stephane Eranian1da53e02010-01-18 10:58:01 +02001009
Robert Richter15c7ad52012-06-20 20:46:33 +02001010 if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001011 hwc->config_base = 0;
1012 hwc->event_base = 0;
Robert Richter15c7ad52012-06-20 20:46:33 +02001013 } else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001014 hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
Robert Richter15c7ad52012-06-20 20:46:33 +02001015 hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
1016 hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001017 } else {
Robert Richter73d6e522011-02-02 17:40:59 +01001018 hwc->config_base = x86_pmu_config_addr(hwc->idx);
1019 hwc->event_base = x86_pmu_event_addr(hwc->idx);
Jacob Shin0fbdad02013-02-06 11:26:28 -06001020 hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001021 }
1022}
1023
Stephane Eranian447a1942010-02-01 14:50:01 +02001024static inline int match_prev_assignment(struct hw_perf_event *hwc,
1025 struct cpu_hw_events *cpuc,
1026 int i)
1027{
1028 return hwc->idx == cpuc->assign[i] &&
1029 hwc->last_cpu == smp_processor_id() &&
1030 hwc->last_tag == cpuc->tags[i];
1031}
1032
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001033static void x86_pmu_start(struct perf_event *event, int flags);
Peter Zijlstra2e841872010-01-25 15:58:43 +01001034
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001035static void x86_pmu_enable(struct pmu *pmu)
Ingo Molnaree060942008-12-13 09:00:03 +01001036{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001037 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001038 struct perf_event *event;
1039 struct hw_perf_event *hwc;
Peter Zijlstra11164cd2010-03-26 14:08:44 +01001040 int i, added = cpuc->n_added;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001041
Robert Richter85cf9db2009-04-29 12:47:20 +02001042 if (!x86_pmu_initialized())
Ingo Molnar2b9ff0d2008-12-14 18:36:30 +01001043 return;
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +01001044
1045 if (cpuc->enabled)
1046 return;
1047
Stephane Eranian1da53e02010-01-18 10:58:01 +02001048 if (cpuc->n_added) {
Peter Zijlstra19925ce2010-03-06 13:20:40 +01001049 int n_running = cpuc->n_events - cpuc->n_added;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001050 /*
1051 * apply assignment obtained either from
1052 * hw_perf_group_sched_in() or x86_pmu_enable()
1053 *
1054 * step1: save events moving to new counters
Stephane Eranian1da53e02010-01-18 10:58:01 +02001055 */
Peter Zijlstra19925ce2010-03-06 13:20:40 +01001056 for (i = 0; i < n_running; i++) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001057 event = cpuc->event_list[i];
1058 hwc = &event->hw;
1059
Stephane Eranian447a1942010-02-01 14:50:01 +02001060 /*
1061 * we can avoid reprogramming counter if:
1062 * - assigned same counter as last time
1063 * - running on same CPU as last time
1064 * - no other event has used the counter since
1065 */
1066 if (hwc->idx == -1 ||
1067 match_prev_assignment(hwc, cpuc, i))
Stephane Eranian1da53e02010-01-18 10:58:01 +02001068 continue;
1069
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001070 /*
1071 * Ensure we don't accidentally enable a stopped
1072 * counter simply because we rescheduled.
1073 */
1074 if (hwc->state & PERF_HES_STOPPED)
1075 hwc->state |= PERF_HES_ARCH;
1076
1077 x86_pmu_stop(event, PERF_EF_UPDATE);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001078 }
1079
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001080 /*
1081 * step2: reprogram moved events into new counters
1082 */
Stephane Eranian1da53e02010-01-18 10:58:01 +02001083 for (i = 0; i < cpuc->n_events; i++) {
Stephane Eranian1da53e02010-01-18 10:58:01 +02001084 event = cpuc->event_list[i];
1085 hwc = &event->hw;
1086
Peter Zijlstra45e16a62010-03-11 13:40:30 +01001087 if (!match_prev_assignment(hwc, cpuc, i))
Stephane Eranian447a1942010-02-01 14:50:01 +02001088 x86_assign_hw_event(event, cpuc, i);
Peter Zijlstra45e16a62010-03-11 13:40:30 +01001089 else if (i < n_running)
1090 continue;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001091
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001092 if (hwc->state & PERF_HES_ARCH)
1093 continue;
1094
1095 x86_pmu_start(event, PERF_EF_RELOAD);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001096 }
1097 cpuc->n_added = 0;
1098 perf_events_lapic_init();
1099 }
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +01001100
1101 cpuc->enabled = 1;
1102 barrier();
1103
Peter Zijlstra11164cd2010-03-26 14:08:44 +01001104 x86_pmu.enable_all(added);
Ingo Molnaree060942008-12-13 09:00:03 +01001105}
Ingo Molnaree060942008-12-13 09:00:03 +01001106
Tejun Heo245b2e72009-06-24 15:13:48 +09001107static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
Ingo Molnar241771e2008-12-03 10:39:53 +01001108
Ingo Molnaree060942008-12-13 09:00:03 +01001109/*
1110 * Set the next IRQ period, based on the hwc->period_left value.
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001111 * To be called with the event disabled in hw:
Ingo Molnaree060942008-12-13 09:00:03 +01001112 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001113int x86_perf_event_set_period(struct perf_event *event)
Ingo Molnar241771e2008-12-03 10:39:53 +01001114{
Peter Zijlstra07088ed2010-03-02 20:16:01 +01001115 struct hw_perf_event *hwc = &event->hw;
Peter Zijlstrae7850592010-05-21 14:43:08 +02001116 s64 left = local64_read(&hwc->period_left);
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001117 s64 period = hwc->sample_period;
Peter Zijlstra7645a242010-03-08 13:51:31 +01001118 int ret = 0, idx = hwc->idx;
Ingo Molnar241771e2008-12-03 10:39:53 +01001119
Robert Richter15c7ad52012-06-20 20:46:33 +02001120 if (idx == INTEL_PMC_IDX_FIXED_BTS)
Markus Metzger30dd5682009-07-21 15:56:48 +02001121 return 0;
1122
Ingo Molnaree060942008-12-13 09:00:03 +01001123 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001124 * If we are way outside a reasonable range then just skip forward:
Ingo Molnaree060942008-12-13 09:00:03 +01001125 */
1126 if (unlikely(left <= -period)) {
1127 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +02001128 local64_set(&hwc->period_left, left);
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001129 hwc->last_period = period;
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001130 ret = 1;
Ingo Molnaree060942008-12-13 09:00:03 +01001131 }
1132
1133 if (unlikely(left <= 0)) {
1134 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +02001135 local64_set(&hwc->period_left, left);
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001136 hwc->last_period = period;
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001137 ret = 1;
Ingo Molnaree060942008-12-13 09:00:03 +01001138 }
Ingo Molnar1c80f4b2009-05-15 08:25:22 +02001139 /*
Ingo Molnardfc65092009-09-21 11:31:35 +02001140 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
Ingo Molnar1c80f4b2009-05-15 08:25:22 +02001141 */
1142 if (unlikely(left < 2))
1143 left = 2;
Ingo Molnaree060942008-12-13 09:00:03 +01001144
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001145 if (left > x86_pmu.max_period)
1146 left = x86_pmu.max_period;
1147
Andi Kleen294fe0f2015-02-17 18:18:06 -08001148 if (x86_pmu.limit_period)
1149 left = x86_pmu.limit_period(event, left);
1150
Tejun Heo245b2e72009-06-24 15:13:48 +09001151 per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
Ingo Molnaree060942008-12-13 09:00:03 +01001152
Yan, Zheng851559e2015-05-06 15:33:47 -04001153 if (!(hwc->flags & PERF_X86_EVENT_AUTO_RELOAD) ||
1154 local64_read(&hwc->prev_count) != (u64)-left) {
1155 /*
1156 * The hw event starts counting from this event offset,
1157 * mark it to be able to extra future deltas:
1158 */
1159 local64_set(&hwc->prev_count, (u64)-left);
Ingo Molnaree060942008-12-13 09:00:03 +01001160
Yan, Zheng851559e2015-05-06 15:33:47 -04001161 wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1162 }
Cyrill Gorcunov68aa00a2010-06-03 01:23:04 +04001163
1164 /*
1165 * Due to erratum on certan cpu we need
1166 * a second write to be sure the register
1167 * is updated properly
1168 */
1169 if (x86_pmu.perfctr_second_write) {
Robert Richter73d6e522011-02-02 17:40:59 +01001170 wrmsrl(hwc->event_base,
Robert Richter948b1bb2010-03-29 18:36:50 +02001171 (u64)(-left) & x86_pmu.cntval_mask);
Cyrill Gorcunov68aa00a2010-06-03 01:23:04 +04001172 }
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001173
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001174 perf_event_update_userpage(event);
Peter Zijlstra194002b2009-06-22 16:35:24 +02001175
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001176 return ret;
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001177}
1178
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001179void x86_pmu_enable_event(struct perf_event *event)
Robert Richter7c90cc42009-04-29 12:47:18 +02001180{
Tejun Heo0a3aee02010-12-18 16:28:55 +01001181 if (__this_cpu_read(cpu_hw_events.enabled))
Robert Richter31fa58a2010-04-13 22:23:14 +02001182 __x86_pmu_enable_event(&event->hw,
1183 ARCH_PERFMON_EVENTSEL_ENABLE);
Ingo Molnar241771e2008-12-03 10:39:53 +01001184}
1185
Ingo Molnaree060942008-12-13 09:00:03 +01001186/*
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001187 * Add a single event to the PMU.
Stephane Eranian1da53e02010-01-18 10:58:01 +02001188 *
1189 * The event is added to the group of enabled events
1190 * but only if it can be scehduled with existing events.
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001191 */
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001192static int x86_pmu_add(struct perf_event *event, int flags)
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001193{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001194 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001195 struct hw_perf_event *hwc;
1196 int assign[X86_PMC_IDX_MAX];
1197 int n, n0, ret;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001198
Stephane Eranian1da53e02010-01-18 10:58:01 +02001199 hwc = &event->hw;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001200
Stephane Eranian1da53e02010-01-18 10:58:01 +02001201 n0 = cpuc->n_events;
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001202 ret = n = collect_events(cpuc, event, false);
1203 if (ret < 0)
1204 goto out;
Ingo Molnar53b441a2009-05-25 21:41:28 +02001205
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001206 hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
1207 if (!(flags & PERF_EF_START))
1208 hwc->state |= PERF_HES_ARCH;
1209
Lin Ming4d1c52b2010-04-23 13:56:12 +08001210 /*
1211 * If group events scheduling transaction was started,
Lucas De Marchi0d2eb442011-03-17 16:24:16 -03001212 * skip the schedulability test here, it will be performed
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001213 * at commit time (->commit_txn) as a whole.
Peter Zijlstra68f70822016-07-06 18:02:43 +02001214 *
1215 * If commit fails, we'll call ->del() on all events
1216 * for which ->add() was called.
Lin Ming4d1c52b2010-04-23 13:56:12 +08001217 */
Sukadev Bhattiprolu8f3e5682015-09-03 20:07:53 -07001218 if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001219 goto done_collect;
Lin Ming4d1c52b2010-04-23 13:56:12 +08001220
Cyrill Gorcunova0727382010-03-11 19:54:39 +03001221 ret = x86_pmu.schedule_events(cpuc, n, assign);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001222 if (ret)
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001223 goto out;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001224 /*
1225 * copy new assignment, now we know it is possible
1226 * will be used by hw_perf_enable()
1227 */
1228 memcpy(cpuc->assign, assign, n*sizeof(int));
Ingo Molnar241771e2008-12-03 10:39:53 +01001229
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001230done_collect:
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001231 /*
1232 * Commit the collect_events() state. See x86_pmu_del() and
1233 * x86_pmu_*_txn().
1234 */
Stephane Eranian1da53e02010-01-18 10:58:01 +02001235 cpuc->n_events = n;
Peter Zijlstra356e1f22010-03-06 13:49:56 +01001236 cpuc->n_added += n - n0;
Stephane Eranian90151c352010-05-25 16:23:10 +02001237 cpuc->n_txn += n - n0;
Ingo Molnar7e2ae342008-12-09 11:40:46 +01001238
Peter Zijlstra68f70822016-07-06 18:02:43 +02001239 if (x86_pmu.add) {
1240 /*
1241 * This is before x86_pmu_enable() will call x86_pmu_start(),
1242 * so we enable LBRs before an event needs them etc..
1243 */
1244 x86_pmu.add(event);
1245 }
1246
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001247 ret = 0;
1248out:
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001249 return ret;
Ingo Molnar241771e2008-12-03 10:39:53 +01001250}
1251
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001252static void x86_pmu_start(struct perf_event *event, int flags)
Stephane Eraniand76a0812010-02-08 17:06:01 +02001253{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001254 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001255 int idx = event->hw.idx;
1256
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001257 if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
1258 return;
Stephane Eraniand76a0812010-02-08 17:06:01 +02001259
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001260 if (WARN_ON_ONCE(idx == -1))
1261 return;
1262
1263 if (flags & PERF_EF_RELOAD) {
1264 WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
1265 x86_perf_event_set_period(event);
1266 }
1267
1268 event->hw.state = 0;
1269
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001270 cpuc->events[idx] = event;
1271 __set_bit(idx, cpuc->active_mask);
Robert Richter63e6be62010-09-15 18:20:34 +02001272 __set_bit(idx, cpuc->running);
Peter Zijlstraaff3d912010-03-02 20:32:08 +01001273 x86_pmu.enable(event);
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001274 perf_event_update_userpage(event);
Peter Zijlstraa78ac322009-05-25 17:39:05 +02001275}
1276
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001277void perf_event_print_debug(void)
Ingo Molnar241771e2008-12-03 10:39:53 +01001278{
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001279 u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
Andi Kleenda3e6062015-02-27 09:48:31 -08001280 u64 pebs, debugctl;
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001281 struct cpu_hw_events *cpuc;
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001282 unsigned long flags;
Ingo Molnar1e125672008-12-09 12:18:18 +01001283 int cpu, idx;
1284
Robert Richter948b1bb2010-03-29 18:36:50 +02001285 if (!x86_pmu.num_counters)
Ingo Molnar1e125672008-12-09 12:18:18 +01001286 return;
Ingo Molnar241771e2008-12-03 10:39:53 +01001287
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001288 local_irq_save(flags);
Ingo Molnar241771e2008-12-03 10:39:53 +01001289
1290 cpu = smp_processor_id();
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001291 cpuc = &per_cpu(cpu_hw_events, cpu);
Ingo Molnar241771e2008-12-03 10:39:53 +01001292
Robert Richterfaa28ae2009-04-29 12:47:13 +02001293 if (x86_pmu.version >= 2) {
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301294 rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
1295 rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1296 rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
1297 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
Ingo Molnar241771e2008-12-03 10:39:53 +01001298
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301299 pr_info("\n");
1300 pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl);
1301 pr_info("CPU#%d: status: %016llx\n", cpu, status);
1302 pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow);
1303 pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed);
Andi Kleen15fde112015-02-27 09:48:32 -08001304 if (x86_pmu.pebs_constraints) {
1305 rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1306 pr_info("CPU#%d: pebs: %016llx\n", cpu, pebs);
1307 }
Andi Kleenda3e6062015-02-27 09:48:31 -08001308 if (x86_pmu.lbr_nr) {
1309 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
1310 pr_info("CPU#%d: debugctl: %016llx\n", cpu, debugctl);
1311 }
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301312 }
Peter Zijlstra7645a242010-03-08 13:51:31 +01001313 pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask);
Ingo Molnar241771e2008-12-03 10:39:53 +01001314
Robert Richter948b1bb2010-03-29 18:36:50 +02001315 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richter41bf4982011-02-02 17:40:57 +01001316 rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
1317 rdmsrl(x86_pmu_event_addr(idx), pmc_count);
Ingo Molnar241771e2008-12-03 10:39:53 +01001318
Tejun Heo245b2e72009-06-24 15:13:48 +09001319 prev_left = per_cpu(pmc_prev_left[idx], cpu);
Ingo Molnar241771e2008-12-03 10:39:53 +01001320
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301321 pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n",
Ingo Molnar241771e2008-12-03 10:39:53 +01001322 cpu, idx, pmc_ctrl);
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301323 pr_info("CPU#%d: gen-PMC%d count: %016llx\n",
Ingo Molnar241771e2008-12-03 10:39:53 +01001324 cpu, idx, pmc_count);
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301325 pr_info("CPU#%d: gen-PMC%d left: %016llx\n",
Ingo Molnaree060942008-12-13 09:00:03 +01001326 cpu, idx, prev_left);
Ingo Molnar241771e2008-12-03 10:39:53 +01001327 }
Robert Richter948b1bb2010-03-29 18:36:50 +02001328 for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001329 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);
1330
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301331 pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001332 cpu, idx, pmc_count);
1333 }
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001334 local_irq_restore(flags);
Ingo Molnar241771e2008-12-03 10:39:53 +01001335}
1336
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001337void x86_pmu_stop(struct perf_event *event, int flags)
Ingo Molnar241771e2008-12-03 10:39:53 +01001338{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001339 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001340 struct hw_perf_event *hwc = &event->hw;
Ingo Molnar241771e2008-12-03 10:39:53 +01001341
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001342 if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
1343 x86_pmu.disable(event);
1344 cpuc->events[hwc->idx] = NULL;
1345 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
1346 hwc->state |= PERF_HES_STOPPED;
1347 }
Peter Zijlstra71e2d282010-03-08 17:51:33 +01001348
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001349 if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
1350 /*
1351 * Drain the remaining delta count out of a event
1352 * that we are disabling:
1353 */
1354 x86_perf_event_update(event);
1355 hwc->state |= PERF_HES_UPTODATE;
1356 }
Peter Zijlstra2e841872010-01-25 15:58:43 +01001357}
1358
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001359static void x86_pmu_del(struct perf_event *event, int flags)
Peter Zijlstra2e841872010-01-25 15:58:43 +01001360{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001361 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Peter Zijlstra2e841872010-01-25 15:58:43 +01001362 int i;
1363
Stephane Eranian90151c352010-05-25 16:23:10 +02001364 /*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +02001365 * event is descheduled
1366 */
1367 event->hw.flags &= ~PERF_X86_EVENT_COMMITTED;
1368
1369 /*
Peter Zijlstra68f70822016-07-06 18:02:43 +02001370 * If we're called during a txn, we only need to undo x86_pmu.add.
Stephane Eranian90151c352010-05-25 16:23:10 +02001371 * The events never got scheduled and ->cancel_txn will truncate
1372 * the event_list.
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001373 *
1374 * XXX assumes any ->del() called during a TXN will only be on
1375 * an event added during that same TXN.
Stephane Eranian90151c352010-05-25 16:23:10 +02001376 */
Sukadev Bhattiprolu8f3e5682015-09-03 20:07:53 -07001377 if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
Peter Zijlstra68f70822016-07-06 18:02:43 +02001378 goto do_del;
Stephane Eranian90151c352010-05-25 16:23:10 +02001379
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001380 /*
1381 * Not a TXN, therefore cleanup properly.
1382 */
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001383 x86_pmu_stop(event, PERF_EF_UPDATE);
Peter Zijlstra194002b2009-06-22 16:35:24 +02001384
Stephane Eranian1da53e02010-01-18 10:58:01 +02001385 for (i = 0; i < cpuc->n_events; i++) {
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001386 if (event == cpuc->event_list[i])
Peter Zijlstra6c9687a2010-01-25 11:57:25 +01001387 break;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001388 }
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001389
1390 if (WARN_ON_ONCE(i == cpuc->n_events)) /* called ->del() without ->add() ? */
1391 return;
1392
1393 /* If we have a newly added event; make sure to decrease n_added. */
1394 if (i >= cpuc->n_events - cpuc->n_added)
1395 --cpuc->n_added;
1396
1397 if (x86_pmu.put_event_constraints)
1398 x86_pmu.put_event_constraints(cpuc, event);
1399
1400 /* Delete the array entry. */
Peter Zijlstrab371b592015-05-21 10:57:13 +02001401 while (++i < cpuc->n_events) {
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001402 cpuc->event_list[i-1] = cpuc->event_list[i];
Peter Zijlstrab371b592015-05-21 10:57:13 +02001403 cpuc->event_constraint[i-1] = cpuc->event_constraint[i];
1404 }
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001405 --cpuc->n_events;
1406
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001407 perf_event_update_userpage(event);
Peter Zijlstra68f70822016-07-06 18:02:43 +02001408
1409do_del:
1410 if (x86_pmu.del) {
1411 /*
1412 * This is after x86_pmu_stop(); so we disable LBRs after any
1413 * event can need them etc..
1414 */
1415 x86_pmu.del(event);
1416 }
Ingo Molnar241771e2008-12-03 10:39:53 +01001417}
1418
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001419int x86_pmu_handle_irq(struct pt_regs *regs)
Robert Richtera29aa8a2009-04-29 12:47:21 +02001420{
Peter Zijlstradf1a1322009-06-10 21:02:22 +02001421 struct perf_sample_data data;
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001422 struct cpu_hw_events *cpuc;
1423 struct perf_event *event;
Vince Weaver11d15782009-07-08 17:46:14 -04001424 int idx, handled = 0;
Ingo Molnar9029a5e2009-05-15 08:26:20 +02001425 u64 val;
1426
Christoph Lameter89cbc762014-08-17 12:30:40 -05001427 cpuc = this_cpu_ptr(&cpu_hw_events);
Robert Richtera29aa8a2009-04-29 12:47:21 +02001428
Don Zickus2bce5da2011-04-27 06:32:33 -04001429 /*
1430 * Some chipsets need to unmask the LVTPC in a particular spot
1431 * inside the nmi handler. As a result, the unmasking was pushed
1432 * into all the nmi handlers.
1433 *
1434 * This generic handler doesn't seem to have any issues where the
1435 * unmasking occurs so it was left at the top.
1436 */
1437 apic_write(APIC_LVTPC, APIC_DM_NMI);
1438
Robert Richter948b1bb2010-03-29 18:36:50 +02001439 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richter63e6be62010-09-15 18:20:34 +02001440 if (!test_bit(idx, cpuc->active_mask)) {
1441 /*
1442 * Though we deactivated the counter some cpus
1443 * might still deliver spurious interrupts still
1444 * in flight. Catch them:
1445 */
1446 if (__test_and_clear_bit(idx, cpuc->running))
1447 handled++;
Robert Richtera29aa8a2009-04-29 12:47:21 +02001448 continue;
Robert Richter63e6be62010-09-15 18:20:34 +02001449 }
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001450
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001451 event = cpuc->events[idx];
Peter Zijlstraa4016a72009-05-14 14:52:17 +02001452
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +01001453 val = x86_perf_event_update(event);
Robert Richter948b1bb2010-03-29 18:36:50 +02001454 if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
Peter Zijlstra48e22d52009-05-25 17:39:04 +02001455 continue;
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001456
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001457 /*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001458 * event overflow
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001459 */
Robert Richter4177c422010-09-02 15:07:48 -04001460 handled++;
Robert Richterfd0d0002012-04-02 20:19:08 +02001461 perf_sample_data_init(&data, 0, event->hw.last_period);
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001462
Peter Zijlstra07088ed2010-03-02 20:16:01 +01001463 if (!x86_perf_event_set_period(event))
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001464 continue;
1465
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +02001466 if (perf_event_overflow(event, &data, regs))
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001467 x86_pmu_stop(event, 0);
Robert Richtera29aa8a2009-04-29 12:47:21 +02001468 }
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001469
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001470 if (handled)
1471 inc_irq_stat(apic_perf_irqs);
1472
Robert Richtera29aa8a2009-04-29 12:47:21 +02001473 return handled;
1474}
Robert Richter39d81ea2009-04-29 12:47:05 +02001475
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001476void perf_events_lapic_init(void)
Ingo Molnar241771e2008-12-03 10:39:53 +01001477{
Ingo Molnar04da8a42009-08-11 10:40:08 +02001478 if (!x86_pmu.apic || !x86_pmu_initialized())
Ingo Molnar241771e2008-12-03 10:39:53 +01001479 return;
Robert Richter85cf9db2009-04-29 12:47:20 +02001480
Ingo Molnar241771e2008-12-03 10:39:53 +01001481 /*
Yong Wangc323d952009-05-29 13:28:35 +08001482 * Always use NMI for PMU
Ingo Molnar241771e2008-12-03 10:39:53 +01001483 */
Yong Wangc323d952009-05-29 13:28:35 +08001484 apic_write(APIC_LVTPC, APIC_DM_NMI);
Ingo Molnar241771e2008-12-03 10:39:53 +01001485}
1486
Masami Hiramatsu93266382014-04-17 17:18:14 +09001487static int
Don Zickus9c48f1c2011-09-30 15:06:21 -04001488perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
Ingo Molnar241771e2008-12-03 10:39:53 +01001489{
Dave Hansen14c63f12013-06-21 08:51:36 -07001490 u64 start_clock;
1491 u64 finish_clock;
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001492 int ret;
Dave Hansen14c63f12013-06-21 08:51:36 -07001493
Alexander Shishkin1b7b9382015-06-09 13:03:26 +03001494 /*
1495 * All PMUs/events that share this PMI handler should make sure to
1496 * increment active_events for their events.
1497 */
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001498 if (!atomic_read(&active_events))
Don Zickus9c48f1c2011-09-30 15:06:21 -04001499 return NMI_DONE;
Peter Zijlstra63a809a2009-05-01 12:23:17 +02001500
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001501 start_clock = sched_clock();
Dave Hansen14c63f12013-06-21 08:51:36 -07001502 ret = x86_pmu.handle_irq(regs);
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001503 finish_clock = sched_clock();
Dave Hansen14c63f12013-06-21 08:51:36 -07001504
1505 perf_sample_event_took(finish_clock - start_clock);
1506
1507 return ret;
Ingo Molnar241771e2008-12-03 10:39:53 +01001508}
Masami Hiramatsu93266382014-04-17 17:18:14 +09001509NOKPROBE_SYMBOL(perf_event_nmi_handler);
Ingo Molnar241771e2008-12-03 10:39:53 +01001510
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001511struct event_constraint emptyconstraint;
1512struct event_constraint unconstrained;
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301513
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001514static int x86_pmu_prepare_cpu(unsigned int cpu)
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001515{
Peter Zijlstra7fdba1c2011-07-22 13:41:54 +02001516 struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001517 int i;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001518
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001519 for (i = 0 ; i < X86_PERF_KFREE_MAX; i++)
1520 cpuc->kfree_on_online[i] = NULL;
1521 if (x86_pmu.cpu_prepare)
1522 return x86_pmu.cpu_prepare(cpu);
1523 return 0;
1524}
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001525
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001526static int x86_pmu_dead_cpu(unsigned int cpu)
1527{
1528 if (x86_pmu.cpu_dead)
1529 x86_pmu.cpu_dead(cpu);
1530 return 0;
1531}
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001532
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001533static int x86_pmu_online_cpu(unsigned int cpu)
1534{
1535 struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
1536 int i;
Peter Zijlstra7fdba1c2011-07-22 13:41:54 +02001537
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001538 for (i = 0 ; i < X86_PERF_KFREE_MAX; i++) {
1539 kfree(cpuc->kfree_on_online[i]);
1540 cpuc->kfree_on_online[i] = NULL;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001541 }
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001542 return 0;
1543}
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001544
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001545static int x86_pmu_starting_cpu(unsigned int cpu)
1546{
1547 if (x86_pmu.cpu_starting)
1548 x86_pmu.cpu_starting(cpu);
1549 return 0;
1550}
1551
1552static int x86_pmu_dying_cpu(unsigned int cpu)
1553{
1554 if (x86_pmu.cpu_dying)
1555 x86_pmu.cpu_dying(cpu);
1556 return 0;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001557}
1558
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001559static void __init pmu_check_apic(void)
1560{
Borislav Petkov93984fb2016-04-04 22:25:00 +02001561 if (boot_cpu_has(X86_FEATURE_APIC))
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001562 return;
1563
1564 x86_pmu.apic = 0;
1565 pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
1566 pr_info("no hardware sampling interrupt available.\n");
Vince Weaverc184c982014-05-16 17:18:07 -04001567
1568 /*
1569 * If we have a PMU initialized but no APIC
1570 * interrupts, we cannot sample hardware
1571 * events (user-space has to fall back and
1572 * sample via a hrtimer based software event):
1573 */
1574 pmu.capabilities |= PERF_PMU_CAP_NO_INTERRUPT;
1575
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001576}
1577
Jiri Olsa641cc932012-03-15 20:09:14 +01001578static struct attribute_group x86_pmu_format_group = {
1579 .name = "format",
1580 .attrs = NULL,
1581};
1582
Jiri Olsa8300daa2012-10-10 14:53:12 +02001583/*
1584 * Remove all undefined events (x86_pmu.event_map(id) == 0)
1585 * out of events_attr attributes.
1586 */
1587static void __init filter_events(struct attribute **attrs)
1588{
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001589 struct device_attribute *d;
1590 struct perf_pmu_events_attr *pmu_attr;
Stephane Eranian61b87ca2015-12-07 20:33:25 +01001591 int offset = 0;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001592 int i, j;
1593
1594 for (i = 0; attrs[i]; i++) {
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001595 d = (struct device_attribute *)attrs[i];
1596 pmu_attr = container_of(d, struct perf_pmu_events_attr, attr);
1597 /* str trumps id */
1598 if (pmu_attr->event_str)
1599 continue;
Stephane Eranian61b87ca2015-12-07 20:33:25 +01001600 if (x86_pmu.event_map(i + offset))
Jiri Olsa8300daa2012-10-10 14:53:12 +02001601 continue;
1602
1603 for (j = i; attrs[j]; j++)
1604 attrs[j] = attrs[j + 1];
1605
1606 /* Check the shifted attr. */
1607 i--;
Stephane Eranian61b87ca2015-12-07 20:33:25 +01001608
1609 /*
1610 * event_map() is index based, the attrs array is organized
1611 * by increasing event index. If we shift the events, then
1612 * we need to compensate for the event_map(), otherwise
1613 * we are looking up the wrong event in the map
1614 */
1615 offset++;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001616 }
1617}
1618
Andi Kleen1a6461b2013-01-24 16:10:25 +01001619/* Merge two pointer arrays */
Andi Kleen47732d82015-06-29 14:22:13 -07001620__init struct attribute **merge_attr(struct attribute **a, struct attribute **b)
Andi Kleen1a6461b2013-01-24 16:10:25 +01001621{
1622 struct attribute **new;
1623 int j, i;
1624
1625 for (j = 0; a[j]; j++)
1626 ;
1627 for (i = 0; b[i]; i++)
1628 j++;
1629 j++;
1630
1631 new = kmalloc(sizeof(struct attribute *) * j, GFP_KERNEL);
1632 if (!new)
1633 return NULL;
1634
1635 j = 0;
1636 for (i = 0; a[i]; i++)
1637 new[j++] = a[i];
1638 for (i = 0; b[i]; i++)
1639 new[j++] = b[i];
1640 new[j] = NULL;
1641
1642 return new;
1643}
1644
Huang Ruic7ab62b2016-03-09 13:45:06 +08001645ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr, char *page)
Jiri Olsaa4747392012-10-10 14:53:11 +02001646{
1647 struct perf_pmu_events_attr *pmu_attr = \
1648 container_of(attr, struct perf_pmu_events_attr, attr);
Jiri Olsaa4747392012-10-10 14:53:11 +02001649 u64 config = x86_pmu.event_map(pmu_attr->id);
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001650
1651 /* string trumps id */
1652 if (pmu_attr->event_str)
1653 return sprintf(page, "%s", pmu_attr->event_str);
1654
Jiri Olsaa4747392012-10-10 14:53:11 +02001655 return x86_pmu.events_sysfs_show(page, config);
1656}
Huang Ruic7ab62b2016-03-09 13:45:06 +08001657EXPORT_SYMBOL_GPL(events_sysfs_show);
Jiri Olsaa4747392012-10-10 14:53:11 +02001658
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001659ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1660 char *page)
1661{
1662 struct perf_pmu_events_ht_attr *pmu_attr =
1663 container_of(attr, struct perf_pmu_events_ht_attr, attr);
1664
1665 /*
1666 * Report conditional events depending on Hyper-Threading.
1667 *
1668 * This is overly conservative as usually the HT special
1669 * handling is not needed if the other CPU thread is idle.
1670 *
1671 * Note this does not (and cannot) handle the case when thread
1672 * siblings are invisible, for example with virtualization
1673 * if they are owned by some other guest. The user tool
1674 * has to re-read when a thread sibling gets onlined later.
1675 */
1676 return sprintf(page, "%s",
1677 topology_max_smt_threads() > 1 ?
1678 pmu_attr->event_str_ht :
1679 pmu_attr->event_str_noht);
1680}
1681
Jiri Olsaa4747392012-10-10 14:53:11 +02001682EVENT_ATTR(cpu-cycles, CPU_CYCLES );
1683EVENT_ATTR(instructions, INSTRUCTIONS );
1684EVENT_ATTR(cache-references, CACHE_REFERENCES );
1685EVENT_ATTR(cache-misses, CACHE_MISSES );
1686EVENT_ATTR(branch-instructions, BRANCH_INSTRUCTIONS );
1687EVENT_ATTR(branch-misses, BRANCH_MISSES );
1688EVENT_ATTR(bus-cycles, BUS_CYCLES );
1689EVENT_ATTR(stalled-cycles-frontend, STALLED_CYCLES_FRONTEND );
1690EVENT_ATTR(stalled-cycles-backend, STALLED_CYCLES_BACKEND );
1691EVENT_ATTR(ref-cycles, REF_CPU_CYCLES );
1692
1693static struct attribute *empty_attrs;
1694
Peter Huewe95d18aa2012-10-29 21:48:17 +01001695static struct attribute *events_attr[] = {
Jiri Olsaa4747392012-10-10 14:53:11 +02001696 EVENT_PTR(CPU_CYCLES),
1697 EVENT_PTR(INSTRUCTIONS),
1698 EVENT_PTR(CACHE_REFERENCES),
1699 EVENT_PTR(CACHE_MISSES),
1700 EVENT_PTR(BRANCH_INSTRUCTIONS),
1701 EVENT_PTR(BRANCH_MISSES),
1702 EVENT_PTR(BUS_CYCLES),
1703 EVENT_PTR(STALLED_CYCLES_FRONTEND),
1704 EVENT_PTR(STALLED_CYCLES_BACKEND),
1705 EVENT_PTR(REF_CPU_CYCLES),
1706 NULL,
1707};
1708
1709static struct attribute_group x86_pmu_events_group = {
1710 .name = "events",
1711 .attrs = events_attr,
1712};
1713
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001714ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
Jiri Olsa43c032f2012-10-10 14:53:13 +02001715{
Jiri Olsa43c032f2012-10-10 14:53:13 +02001716 u64 umask = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
1717 u64 cmask = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
1718 bool edge = (config & ARCH_PERFMON_EVENTSEL_EDGE);
1719 bool pc = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
1720 bool any = (config & ARCH_PERFMON_EVENTSEL_ANY);
1721 bool inv = (config & ARCH_PERFMON_EVENTSEL_INV);
1722 ssize_t ret;
1723
1724 /*
1725 * We have whole page size to spend and just little data
1726 * to write, so we can safely use sprintf.
1727 */
1728 ret = sprintf(page, "event=0x%02llx", event);
1729
1730 if (umask)
1731 ret += sprintf(page + ret, ",umask=0x%02llx", umask);
1732
1733 if (edge)
1734 ret += sprintf(page + ret, ",edge");
1735
1736 if (pc)
1737 ret += sprintf(page + ret, ",pc");
1738
1739 if (any)
1740 ret += sprintf(page + ret, ",any");
1741
1742 if (inv)
1743 ret += sprintf(page + ret, ",inv");
1744
1745 if (cmask)
1746 ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);
1747
1748 ret += sprintf(page + ret, "\n");
1749
1750 return ret;
1751}
1752
Kan Liang60893272017-05-12 07:51:13 -07001753static struct attribute_group x86_pmu_attr_group;
1754
Yinghai Ludda99112011-01-21 15:30:01 -08001755static int __init init_hw_perf_events(void)
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301756{
Peter Zijlstrac1d6f422011-12-06 14:07:15 +01001757 struct x86_pmu_quirk *quirk;
Robert Richter72eae042009-04-29 12:47:10 +02001758 int err;
1759
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001760 pr_info("Performance Events: ");
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001761
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301762 switch (boot_cpu_data.x86_vendor) {
1763 case X86_VENDOR_INTEL:
Robert Richter72eae042009-04-29 12:47:10 +02001764 err = intel_pmu_init();
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301765 break;
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301766 case X86_VENDOR_AMD:
Robert Richter72eae042009-04-29 12:47:10 +02001767 err = amd_pmu_init();
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301768 break;
Robert Richter41389602009-04-29 12:47:00 +02001769 default:
Ingo Molnar8a3da6c72013-09-28 15:48:48 +02001770 err = -ENOTSUPP;
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301771 }
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001772 if (err != 0) {
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001773 pr_cont("no PMU driver, software events only.\n");
Peter Zijlstra004417a2010-11-25 18:38:29 +01001774 return 0;
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001775 }
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301776
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001777 pmu_check_apic();
1778
Don Zickus33c6d6a2010-11-22 16:55:23 -05001779 /* sanity check that the hardware exists or is emulated */
Peter Zijlstra44072042010-12-08 15:56:23 +01001780 if (!check_hw_exists())
Peter Zijlstra004417a2010-11-25 18:38:29 +01001781 return 0;
Don Zickus33c6d6a2010-11-22 16:55:23 -05001782
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001783 pr_cont("%s PMU driver.\n", x86_pmu.name);
Robert Richterfaa28ae2009-04-29 12:47:13 +02001784
Peter Zijlstrae97df762014-02-05 20:48:51 +01001785 x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */
1786
Peter Zijlstrac1d6f422011-12-06 14:07:15 +01001787 for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
1788 quirk->func();
Peter Zijlstra3c447802010-03-04 21:49:01 +01001789
Robert Richtera1eac7a2012-06-20 20:46:34 +02001790 if (!x86_pmu.intel_ctrl)
1791 x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
Ingo Molnar862a1a52008-12-17 13:09:20 +01001792
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001793 perf_events_lapic_init();
Don Zickus9c48f1c2011-09-30 15:06:21 -04001794 register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001795
Peter Zijlstra63b14642010-01-22 16:32:17 +01001796 unconstrained = (struct event_constraint)
Robert Richter948b1bb2010-03-29 18:36:50 +02001797 __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
Stephane Eranian9fac2cf2013-01-24 16:10:27 +01001798 0, x86_pmu.num_counters, 0, 0);
Peter Zijlstra63b14642010-01-22 16:32:17 +01001799
Jiri Olsa641cc932012-03-15 20:09:14 +01001800 x86_pmu_format_group.attrs = x86_pmu.format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001801
Stephane Eranianf20093e2013-01-24 16:10:32 +01001802 if (x86_pmu.event_attrs)
1803 x86_pmu_events_group.attrs = x86_pmu.event_attrs;
1804
Jiri Olsaa4747392012-10-10 14:53:11 +02001805 if (!x86_pmu.events_sysfs_show)
1806 x86_pmu_events_group.attrs = &empty_attrs;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001807 else
1808 filter_events(x86_pmu_events_group.attrs);
Jiri Olsaa4747392012-10-10 14:53:11 +02001809
Andi Kleen1a6461b2013-01-24 16:10:25 +01001810 if (x86_pmu.cpu_events) {
1811 struct attribute **tmp;
1812
1813 tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events);
1814 if (!WARN_ON(!tmp))
1815 x86_pmu_events_group.attrs = tmp;
1816 }
1817
Kan Liang60893272017-05-12 07:51:13 -07001818 if (x86_pmu.attrs) {
1819 struct attribute **tmp;
1820
1821 tmp = merge_attr(x86_pmu_attr_group.attrs, x86_pmu.attrs);
1822 if (!WARN_ON(!tmp))
1823 x86_pmu_attr_group.attrs = tmp;
1824 }
1825
Ingo Molnar57c0c152009-09-21 12:20:38 +02001826 pr_info("... version: %d\n", x86_pmu.version);
Robert Richter948b1bb2010-03-29 18:36:50 +02001827 pr_info("... bit width: %d\n", x86_pmu.cntval_bits);
1828 pr_info("... generic registers: %d\n", x86_pmu.num_counters);
1829 pr_info("... value mask: %016Lx\n", x86_pmu.cntval_mask);
Ingo Molnar57c0c152009-09-21 12:20:38 +02001830 pr_info("... max period: %016Lx\n", x86_pmu.max_period);
Robert Richter948b1bb2010-03-29 18:36:50 +02001831 pr_info("... fixed-purpose events: %d\n", x86_pmu.num_counters_fixed);
Robert Richterd6dc0b42010-03-17 12:49:13 +01001832 pr_info("... event mask: %016Lx\n", x86_pmu.intel_ctrl);
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001833
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001834 /*
1835 * Install callbacks. Core will call them for each online
1836 * cpu.
1837 */
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001838 err = cpuhp_setup_state(CPUHP_PERF_X86_PREPARE, "perf/x86:prepare",
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001839 x86_pmu_prepare_cpu, x86_pmu_dead_cpu);
1840 if (err)
1841 return err;
1842
1843 err = cpuhp_setup_state(CPUHP_AP_PERF_X86_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001844 "perf/x86:starting", x86_pmu_starting_cpu,
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001845 x86_pmu_dying_cpu);
1846 if (err)
1847 goto out;
1848
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001849 err = cpuhp_setup_state(CPUHP_AP_PERF_X86_ONLINE, "perf/x86:online",
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001850 x86_pmu_online_cpu, NULL);
1851 if (err)
1852 goto out1;
1853
1854 err = perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1855 if (err)
1856 goto out2;
Peter Zijlstra004417a2010-11-25 18:38:29 +01001857
1858 return 0;
Thomas Gleixner95ca7922016-07-13 17:16:10 +00001859
1860out2:
1861 cpuhp_remove_state(CPUHP_AP_PERF_X86_ONLINE);
1862out1:
1863 cpuhp_remove_state(CPUHP_AP_PERF_X86_STARTING);
1864out:
1865 cpuhp_remove_state(CPUHP_PERF_X86_PREPARE);
1866 return err;
Ingo Molnar241771e2008-12-03 10:39:53 +01001867}
Peter Zijlstra004417a2010-11-25 18:38:29 +01001868early_initcall(init_hw_perf_events);
Ingo Molnar621a01e2008-12-11 12:46:46 +01001869
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001870static inline void x86_pmu_read(struct perf_event *event)
Ingo Molnaree060942008-12-13 09:00:03 +01001871{
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +01001872 x86_perf_event_update(event);
Ingo Molnaree060942008-12-13 09:00:03 +01001873}
1874
Lin Ming4d1c52b2010-04-23 13:56:12 +08001875/*
1876 * Start group events scheduling transaction
1877 * Set the flag to make pmu::enable() not perform the
1878 * schedulability test, it will be performed at commit time
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001879 *
1880 * We only support PERF_PMU_TXN_ADD transactions. Save the
1881 * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD
1882 * transactions.
Lin Ming4d1c52b2010-04-23 13:56:12 +08001883 */
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001884static void x86_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001885{
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001886 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1887
1888 WARN_ON_ONCE(cpuc->txn_flags); /* txn already in flight */
1889
1890 cpuc->txn_flags = txn_flags;
1891 if (txn_flags & ~PERF_PMU_TXN_ADD)
1892 return;
1893
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001894 perf_pmu_disable(pmu);
Tejun Heo0a3aee02010-12-18 16:28:55 +01001895 __this_cpu_write(cpu_hw_events.n_txn, 0);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001896}
1897
1898/*
1899 * Stop group events scheduling transaction
1900 * Clear the flag and pmu::enable() will perform the
1901 * schedulability test.
1902 */
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001903static void x86_pmu_cancel_txn(struct pmu *pmu)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001904{
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001905 unsigned int txn_flags;
1906 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1907
1908 WARN_ON_ONCE(!cpuc->txn_flags); /* no txn in flight */
1909
1910 txn_flags = cpuc->txn_flags;
1911 cpuc->txn_flags = 0;
1912 if (txn_flags & ~PERF_PMU_TXN_ADD)
1913 return;
1914
Stephane Eranian90151c352010-05-25 16:23:10 +02001915 /*
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001916 * Truncate collected array by the number of events added in this
1917 * transaction. See x86_pmu_add() and x86_pmu_*_txn().
Stephane Eranian90151c352010-05-25 16:23:10 +02001918 */
Tejun Heo0a3aee02010-12-18 16:28:55 +01001919 __this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
1920 __this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001921 perf_pmu_enable(pmu);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001922}
1923
1924/*
1925 * Commit group events scheduling transaction
1926 * Perform the group schedulability test as a whole
1927 * Return 0 if success
Peter Zijlstrac347a2f2014-02-24 12:26:21 +01001928 *
1929 * Does not cancel the transaction on failure; expects the caller to do this.
Lin Ming4d1c52b2010-04-23 13:56:12 +08001930 */
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001931static int x86_pmu_commit_txn(struct pmu *pmu)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001932{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001933 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001934 int assign[X86_PMC_IDX_MAX];
1935 int n, ret;
1936
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001937 WARN_ON_ONCE(!cpuc->txn_flags); /* no txn in flight */
1938
1939 if (cpuc->txn_flags & ~PERF_PMU_TXN_ADD) {
1940 cpuc->txn_flags = 0;
1941 return 0;
1942 }
1943
Lin Ming4d1c52b2010-04-23 13:56:12 +08001944 n = cpuc->n_events;
1945
1946 if (!x86_pmu_initialized())
1947 return -EAGAIN;
1948
1949 ret = x86_pmu.schedule_events(cpuc, n, assign);
1950 if (ret)
1951 return ret;
1952
1953 /*
1954 * copy new assignment, now we know it is possible
1955 * will be used by hw_perf_enable()
1956 */
1957 memcpy(cpuc->assign, assign, n*sizeof(int));
1958
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -07001959 cpuc->txn_flags = 0;
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001960 perf_pmu_enable(pmu);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001961 return 0;
1962}
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001963/*
1964 * a fake_cpuc is used to validate event groups. Due to
1965 * the extra reg logic, we need to also allocate a fake
1966 * per_core and per_cpu structure. Otherwise, group events
1967 * using extra reg may conflict without the kernel being
1968 * able to catch this when the last event gets added to
1969 * the group.
1970 */
1971static void free_fake_cpuc(struct cpu_hw_events *cpuc)
1972{
1973 kfree(cpuc->shared_regs);
1974 kfree(cpuc);
1975}
1976
1977static struct cpu_hw_events *allocate_fake_cpuc(void)
1978{
1979 struct cpu_hw_events *cpuc;
1980 int cpu = raw_smp_processor_id();
1981
1982 cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
1983 if (!cpuc)
1984 return ERR_PTR(-ENOMEM);
1985
1986 /* only needed, if we have extra_regs */
1987 if (x86_pmu.extra_regs) {
1988 cpuc->shared_regs = allocate_shared_regs(cpu);
1989 if (!cpuc->shared_regs)
1990 goto error;
1991 }
Peter Zijlstrab430f7c2012-06-05 15:30:31 +02001992 cpuc->is_fake = 1;
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001993 return cpuc;
1994error:
1995 free_fake_cpuc(cpuc);
1996 return ERR_PTR(-ENOMEM);
1997}
Lin Ming4d1c52b2010-04-23 13:56:12 +08001998
Stephane Eranian1da53e02010-01-18 10:58:01 +02001999/*
Peter Zijlstraca037702010-03-02 19:52:12 +01002000 * validate that we can schedule this event
2001 */
2002static int validate_event(struct perf_event *event)
2003{
2004 struct cpu_hw_events *fake_cpuc;
2005 struct event_constraint *c;
2006 int ret = 0;
2007
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002008 fake_cpuc = allocate_fake_cpuc();
2009 if (IS_ERR(fake_cpuc))
2010 return PTR_ERR(fake_cpuc);
Peter Zijlstraca037702010-03-02 19:52:12 +01002011
Stephane Eranian79cba822014-11-17 20:06:56 +01002012 c = x86_pmu.get_event_constraints(fake_cpuc, -1, event);
Peter Zijlstraca037702010-03-02 19:52:12 +01002013
2014 if (!c || !c->weight)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +01002015 ret = -EINVAL;
Peter Zijlstraca037702010-03-02 19:52:12 +01002016
2017 if (x86_pmu.put_event_constraints)
2018 x86_pmu.put_event_constraints(fake_cpuc, event);
2019
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002020 free_fake_cpuc(fake_cpuc);
Peter Zijlstraca037702010-03-02 19:52:12 +01002021
2022 return ret;
2023}
2024
2025/*
Stephane Eranian1da53e02010-01-18 10:58:01 +02002026 * validate a single event group
2027 *
2028 * validation include:
Ingo Molnar184f4122010-01-27 08:39:39 +01002029 * - check events are compatible which each other
2030 * - events do not compete for the same counter
2031 * - number of events <= number of counters
Stephane Eranian1da53e02010-01-18 10:58:01 +02002032 *
2033 * validation ensures the group can be loaded onto the
2034 * PMU if it was the only group available.
2035 */
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002036static int validate_group(struct perf_event *event)
2037{
Stephane Eranian1da53e02010-01-18 10:58:01 +02002038 struct perf_event *leader = event->group_leader;
Peter Zijlstra502568d2010-01-22 14:35:46 +01002039 struct cpu_hw_events *fake_cpuc;
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +01002040 int ret = -EINVAL, n;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002041
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002042 fake_cpuc = allocate_fake_cpuc();
2043 if (IS_ERR(fake_cpuc))
2044 return PTR_ERR(fake_cpuc);
Stephane Eranian1da53e02010-01-18 10:58:01 +02002045 /*
2046 * the event is not yet connected with its
2047 * siblings therefore we must first collect
2048 * existing siblings, then add the new event
2049 * before we can simulate the scheduling
2050 */
Peter Zijlstra502568d2010-01-22 14:35:46 +01002051 n = collect_events(fake_cpuc, leader, true);
Stephane Eranian1da53e02010-01-18 10:58:01 +02002052 if (n < 0)
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002053 goto out;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002054
Peter Zijlstra502568d2010-01-22 14:35:46 +01002055 fake_cpuc->n_events = n;
2056 n = collect_events(fake_cpuc, event, false);
Stephane Eranian1da53e02010-01-18 10:58:01 +02002057 if (n < 0)
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002058 goto out;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002059
Peter Zijlstra502568d2010-01-22 14:35:46 +01002060 fake_cpuc->n_events = n;
Stephane Eranian1da53e02010-01-18 10:58:01 +02002061
Cyrill Gorcunova0727382010-03-11 19:54:39 +03002062 ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
Peter Zijlstra502568d2010-01-22 14:35:46 +01002063
Peter Zijlstra502568d2010-01-22 14:35:46 +01002064out:
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02002065 free_fake_cpuc(fake_cpuc);
Peter Zijlstra502568d2010-01-22 14:35:46 +01002066 return ret;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002067}
2068
Yinghai Ludda99112011-01-21 15:30:01 -08002069static int x86_pmu_event_init(struct perf_event *event)
Ingo Molnar621a01e2008-12-11 12:46:46 +01002070{
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02002071 struct pmu *tmp;
Ingo Molnar621a01e2008-12-11 12:46:46 +01002072 int err;
2073
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002074 switch (event->attr.type) {
2075 case PERF_TYPE_RAW:
2076 case PERF_TYPE_HARDWARE:
2077 case PERF_TYPE_HW_CACHE:
2078 break;
2079
2080 default:
2081 return -ENOENT;
2082 }
2083
2084 err = __x86_pmu_event_init(event);
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002085 if (!err) {
Stephane Eranian81130702010-01-21 17:39:01 +02002086 /*
2087 * we temporarily connect event to its pmu
2088 * such that validate_group() can classify
2089 * it as an x86 event using is_x86_event()
2090 */
2091 tmp = event->pmu;
2092 event->pmu = &pmu;
2093
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002094 if (event->group_leader != event)
2095 err = validate_group(event);
Peter Zijlstraca037702010-03-02 19:52:12 +01002096 else
2097 err = validate_event(event);
Stephane Eranian81130702010-01-21 17:39:01 +02002098
2099 event->pmu = tmp;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02002100 }
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +02002101 if (err) {
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002102 if (event->destroy)
2103 event->destroy(event);
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +02002104 }
Ingo Molnar621a01e2008-12-11 12:46:46 +01002105
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002106 if (ACCESS_ONCE(x86_pmu.attr_rdpmc))
2107 event->hw.flags |= PERF_X86_EVENT_RDPMC_ALLOWED;
2108
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002109 return err;
Ingo Molnar621a01e2008-12-11 12:46:46 +01002110}
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002111
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002112static void refresh_pce(void *ignored)
2113{
Andy Lutomirski3d28ebc2017-05-28 10:00:15 -07002114 load_mm_cr4(this_cpu_read(cpu_tlbstate.loaded_mm));
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002115}
2116
2117static void x86_pmu_event_mapped(struct perf_event *event)
2118{
2119 if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
2120 return;
2121
Andy Lutomirski4b073722017-03-16 12:59:40 -07002122 /*
2123 * This function relies on not being called concurrently in two
2124 * tasks in the same mm. Otherwise one task could observe
2125 * perf_rdpmc_allowed > 1 and return all the way back to
2126 * userspace with CR4.PCE clear while another task is still
2127 * doing on_each_cpu_mask() to propagate CR4.PCE.
2128 *
2129 * For now, this can't happen because all callers hold mmap_sem
2130 * for write. If this changes, we'll need a different solution.
2131 */
2132 lockdep_assert_held_exclusive(&current->mm->mmap_sem);
2133
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002134 if (atomic_inc_return(&current->mm->context.perf_rdpmc_allowed) == 1)
2135 on_each_cpu_mask(mm_cpumask(current->mm), refresh_pce, NULL, 1);
2136}
2137
2138static void x86_pmu_event_unmapped(struct perf_event *event)
2139{
2140 if (!current->mm)
2141 return;
2142
2143 if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
2144 return;
2145
2146 if (atomic_dec_and_test(&current->mm->context.perf_rdpmc_allowed))
2147 on_each_cpu_mask(mm_cpumask(current->mm), refresh_pce, NULL, 1);
2148}
2149
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01002150static int x86_pmu_event_idx(struct perf_event *event)
2151{
2152 int idx = event->hw.idx;
2153
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002154 if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
Peter Zijlstrac7206202012-03-22 17:26:36 +01002155 return 0;
2156
Robert Richter15c7ad52012-06-20 20:46:33 +02002157 if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
2158 idx -= INTEL_PMC_IDX_FIXED;
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01002159 idx |= 1 << 30;
2160 }
2161
2162 return idx + 1;
2163}
2164
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002165static ssize_t get_attr_rdpmc(struct device *cdev,
2166 struct device_attribute *attr,
2167 char *buf)
2168{
2169 return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
2170}
2171
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002172static ssize_t set_attr_rdpmc(struct device *cdev,
2173 struct device_attribute *attr,
2174 const char *buf, size_t count)
2175{
Shuah Khane2b297f2012-06-10 21:13:41 -06002176 unsigned long val;
2177 ssize_t ret;
2178
2179 ret = kstrtoul(buf, 0, &val);
2180 if (ret)
2181 return ret;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002182
Andy Lutomirskia6673422014-10-24 15:58:13 -07002183 if (val > 2)
2184 return -EINVAL;
2185
Peter Zijlstrae97df762014-02-05 20:48:51 +01002186 if (x86_pmu.attr_rdpmc_broken)
2187 return -ENOTSUPP;
2188
Andy Lutomirskia6673422014-10-24 15:58:13 -07002189 if ((val == 2) != (x86_pmu.attr_rdpmc == 2)) {
2190 /*
2191 * Changing into or out of always available, aka
2192 * perf-event-bypassing mode. This path is extremely slow,
2193 * but only root can trigger it, so it's okay.
2194 */
2195 if (val == 2)
2196 static_key_slow_inc(&rdpmc_always_available);
2197 else
2198 static_key_slow_dec(&rdpmc_always_available);
2199 on_each_cpu(refresh_pce, NULL, 1);
2200 }
2201
2202 x86_pmu.attr_rdpmc = val;
2203
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002204 return count;
2205}
2206
2207static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);
2208
2209static struct attribute *x86_pmu_attrs[] = {
2210 &dev_attr_rdpmc.attr,
2211 NULL,
2212};
2213
2214static struct attribute_group x86_pmu_attr_group = {
2215 .attrs = x86_pmu_attrs,
2216};
2217
2218static const struct attribute_group *x86_pmu_attr_groups[] = {
2219 &x86_pmu_attr_group,
Jiri Olsa641cc932012-03-15 20:09:14 +01002220 &x86_pmu_format_group,
Jiri Olsaa4747392012-10-10 14:53:11 +02002221 &x86_pmu_events_group,
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002222 NULL,
2223};
2224
Yan, Zhengba532502014-11-04 21:55:58 -05002225static void x86_pmu_sched_task(struct perf_event_context *ctx, bool sched_in)
Stephane Eraniand010b332012-02-09 23:21:00 +01002226{
Yan, Zhengba532502014-11-04 21:55:58 -05002227 if (x86_pmu.sched_task)
2228 x86_pmu.sched_task(ctx, sched_in);
Stephane Eraniand010b332012-02-09 23:21:00 +01002229}
2230
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002231void perf_check_microcode(void)
2232{
2233 if (x86_pmu.check_microcode)
2234 x86_pmu.check_microcode();
2235}
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002236
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002237static struct pmu pmu = {
Stephane Eraniand010b332012-02-09 23:21:00 +01002238 .pmu_enable = x86_pmu_enable,
2239 .pmu_disable = x86_pmu_disable,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02002240
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002241 .attr_groups = x86_pmu_attr_groups,
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01002242
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002243 .event_init = x86_pmu_event_init,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02002244
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002245 .event_mapped = x86_pmu_event_mapped,
2246 .event_unmapped = x86_pmu_event_unmapped,
2247
Stephane Eraniand010b332012-02-09 23:21:00 +01002248 .add = x86_pmu_add,
2249 .del = x86_pmu_del,
2250 .start = x86_pmu_start,
2251 .stop = x86_pmu_stop,
2252 .read = x86_pmu_read,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02002253
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002254 .start_txn = x86_pmu_start_txn,
2255 .cancel_txn = x86_pmu_cancel_txn,
2256 .commit_txn = x86_pmu_commit_txn,
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01002257
Peter Zijlstrac93dc842012-06-08 14:50:50 +02002258 .event_idx = x86_pmu_event_idx,
Yan, Zhengba532502014-11-04 21:55:58 -05002259 .sched_task = x86_pmu_sched_task,
Yan, Zhenge18bf522014-11-04 21:56:03 -05002260 .task_ctx_size = sizeof(struct x86_perf_task_context),
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02002261};
2262
Andy Lutomirskic1317ec2014-10-24 15:58:11 -07002263void arch_perf_update_userpage(struct perf_event *event,
2264 struct perf_event_mmap_page *userpg, u64 now)
Peter Zijlstrae3f35412011-11-21 11:43:53 +01002265{
Peter Zijlstra59eaef72017-05-02 13:22:07 +02002266 struct cyc2ns_data data;
Peter Zijlstra698eff62017-03-17 12:48:18 +01002267 u64 offset;
Peter Zijlstra20d1c862013-11-29 15:40:29 +01002268
Peter Zijlstrafa731582013-09-19 10:16:42 +02002269 userpg->cap_user_time = 0;
2270 userpg->cap_user_time_zero = 0;
Andy Lutomirski7911d3f2014-10-24 15:58:12 -07002271 userpg->cap_user_rdpmc =
2272 !!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED);
Peter Zijlstrac7206202012-03-22 17:26:36 +01002273 userpg->pmc_width = x86_pmu.cntval_bits;
2274
Peter Zijlstra698eff62017-03-17 12:48:18 +01002275 if (!using_native_sched_clock() || !sched_clock_stable())
Peter Zijlstrae3f35412011-11-21 11:43:53 +01002276 return;
2277
Peter Zijlstra59eaef72017-05-02 13:22:07 +02002278 cyc2ns_read_begin(&data);
Peter Zijlstra20d1c862013-11-29 15:40:29 +01002279
Peter Zijlstra59eaef72017-05-02 13:22:07 +02002280 offset = data.cyc2ns_offset + __sched_clock_offset;
Peter Zijlstra698eff62017-03-17 12:48:18 +01002281
Peter Zijlstra34f43922015-02-20 14:05:38 +01002282 /*
2283 * Internal timekeeping for enabled/running/stopped times
2284 * is always in the local_clock domain.
2285 */
Peter Zijlstrafa731582013-09-19 10:16:42 +02002286 userpg->cap_user_time = 1;
Peter Zijlstra59eaef72017-05-02 13:22:07 +02002287 userpg->time_mult = data.cyc2ns_mul;
2288 userpg->time_shift = data.cyc2ns_shift;
Peter Zijlstra698eff62017-03-17 12:48:18 +01002289 userpg->time_offset = offset - now;
Adrian Hunterc73deb62013-06-28 16:22:18 +03002290
Peter Zijlstra34f43922015-02-20 14:05:38 +01002291 /*
2292 * cap_user_time_zero doesn't make sense when we're using a different
2293 * time base for the records.
2294 */
Alexander Shishkinf454bfd2016-04-14 14:59:49 +03002295 if (!event->attr.use_clockid) {
Peter Zijlstra34f43922015-02-20 14:05:38 +01002296 userpg->cap_user_time_zero = 1;
Peter Zijlstra698eff62017-03-17 12:48:18 +01002297 userpg->time_zero = offset;
Peter Zijlstra34f43922015-02-20 14:05:38 +01002298 }
Peter Zijlstra20d1c862013-11-29 15:40:29 +01002299
Peter Zijlstra59eaef72017-05-02 13:22:07 +02002300 cyc2ns_read_end();
Peter Zijlstrae3f35412011-11-21 11:43:53 +01002301}
2302
Frederic Weisbecker56962b4442010-06-30 23:03:51 +02002303void
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002304perf_callchain_kernel(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002305{
Josh Poimboeuf35f4d9b2016-09-16 14:18:13 -05002306 struct unwind_state state;
2307 unsigned long addr;
2308
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002309 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2310 /* TODO: We don't support guest os callchain now */
Peter Zijlstraed805262010-08-20 14:30:41 +02002311 return;
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002312 }
2313
Josh Poimboeuf019e5792016-08-24 11:50:14 -05002314 if (perf_callchain_store(entry, regs->ip))
2315 return;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002316
Josh Poimboeuf35f4d9b2016-09-16 14:18:13 -05002317 for (unwind_start(&state, current, regs, NULL); !unwind_done(&state);
2318 unwind_next_frame(&state)) {
2319 addr = unwind_get_return_address(&state);
2320 if (!addr || perf_callchain_store(entry, addr))
2321 return;
2322 }
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002323}
2324
Arun Sharmabc6ca7b2012-04-20 15:41:35 -07002325static inline int
2326valid_user_frame(const void __user *fp, unsigned long size)
2327{
2328 return (__range_not_ok(fp, size, TASK_SIZE) == 0);
2329}
2330
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002331static unsigned long get_segment_base(unsigned int segment)
2332{
2333 struct desc_struct *desc;
Thomas Gleixner990e9dc2016-12-10 00:13:51 +01002334 unsigned int idx = segment >> 3;
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002335
2336 if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Andy Lutomirskia5b9e5a2015-07-30 14:31:34 -07002337#ifdef CONFIG_MODIFY_LDT_SYSCALL
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002338 struct ldt_struct *ldt;
2339
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002340 if (idx > LDT_ENTRIES)
2341 return 0;
2342
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002343 /* IRQs are off, so this synchronizes with smp_store_release */
2344 ldt = lockless_dereference(current->active_mm->context.ldt);
Borislav Petkovbbf79d22017-06-06 19:31:16 +02002345 if (!ldt || idx > ldt->nr_entries)
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002346 return 0;
2347
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002348 desc = &ldt->entries[idx];
Andy Lutomirskia5b9e5a2015-07-30 14:31:34 -07002349#else
2350 return 0;
2351#endif
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002352 } else {
2353 if (idx > GDT_ENTRIES)
2354 return 0;
2355
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002356 desc = raw_cpu_ptr(gdt_page.gdt) + idx;
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002357 }
2358
Andy Lutomirski37868fe2015-07-30 14:31:32 -07002359 return get_desc_base(desc);
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002360}
2361
Brian Gerst10ed3492015-06-22 07:55:17 -04002362#ifdef CONFIG_IA32_EMULATION
H. Peter Anvind1a797f2012-02-19 10:06:34 -08002363
2364#include <asm/compat.h>
2365
Torok Edwin257ef9d2010-03-17 12:07:16 +02002366static inline int
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002367perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
Peter Zijlstra74193ef2009-06-15 13:07:24 +02002368{
Torok Edwin257ef9d2010-03-17 12:07:16 +02002369 /* 32-bit process in 64-bit kernel. */
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002370 unsigned long ss_base, cs_base;
Torok Edwin257ef9d2010-03-17 12:07:16 +02002371 struct stack_frame_ia32 frame;
2372 const void __user *fp;
Peter Zijlstra74193ef2009-06-15 13:07:24 +02002373
Torok Edwin257ef9d2010-03-17 12:07:16 +02002374 if (!test_thread_flag(TIF_IA32))
2375 return 0;
Peter Zijlstra74193ef2009-06-15 13:07:24 +02002376
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002377 cs_base = get_segment_base(regs->cs);
2378 ss_base = get_segment_base(regs->ss);
2379
2380 fp = compat_ptr(ss_base + regs->bp);
Andi Kleen75925e12015-10-22 15:07:21 -07002381 pagefault_disable();
Arnaldo Carvalho de Melo3b1fff02016-05-10 18:08:32 -03002382 while (entry->nr < entry->max_stack) {
Torok Edwin257ef9d2010-03-17 12:07:16 +02002383 unsigned long bytes;
2384 frame.next_frame = 0;
2385 frame.return_address = 0;
2386
Johannes Weinerae31fe52016-11-22 10:57:42 +01002387 if (!valid_user_frame(fp, sizeof(frame)))
Andi Kleen75925e12015-10-22 15:07:21 -07002388 break;
2389
2390 bytes = __copy_from_user_nmi(&frame.next_frame, fp, 4);
2391 if (bytes != 0)
2392 break;
2393 bytes = __copy_from_user_nmi(&frame.return_address, fp+4, 4);
Peter Zijlstra0a196842013-10-30 21:16:22 +01002394 if (bytes != 0)
Torok Edwin257ef9d2010-03-17 12:07:16 +02002395 break;
2396
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002397 perf_callchain_store(entry, cs_base + frame.return_address);
2398 fp = compat_ptr(ss_base + frame.next_frame);
Torok Edwin257ef9d2010-03-17 12:07:16 +02002399 }
Andi Kleen75925e12015-10-22 15:07:21 -07002400 pagefault_enable();
Torok Edwin257ef9d2010-03-17 12:07:16 +02002401 return 1;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002402}
Torok Edwin257ef9d2010-03-17 12:07:16 +02002403#else
2404static inline int
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002405perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
Torok Edwin257ef9d2010-03-17 12:07:16 +02002406{
2407 return 0;
2408}
2409#endif
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002410
Frederic Weisbecker56962b4442010-06-30 23:03:51 +02002411void
Arnaldo Carvalho de Melocfbcf462016-04-28 12:30:53 -03002412perf_callchain_user(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002413{
2414 struct stack_frame frame;
Josh Poimboeuffc188222016-07-01 23:02:05 -05002415 const unsigned long __user *fp;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002416
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002417 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2418 /* TODO: We don't support guest os callchain now */
Peter Zijlstraed805262010-08-20 14:30:41 +02002419 return;
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002420 }
Ingo Molnar5a6cec32009-05-29 11:25:09 +02002421
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002422 /*
2423 * We don't know what to do with VM86 stacks.. ignore them for now.
2424 */
2425 if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
2426 return;
2427
Josh Poimboeuffc188222016-07-01 23:02:05 -05002428 fp = (unsigned long __user *)regs->bp;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002429
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02002430 perf_callchain_store(entry, regs->ip);
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002431
Andrey Vagin20afc602011-08-30 12:32:36 +04002432 if (!current->mm)
2433 return;
2434
Torok Edwin257ef9d2010-03-17 12:07:16 +02002435 if (perf_callchain_user32(regs, entry))
2436 return;
2437
Andi Kleen75925e12015-10-22 15:07:21 -07002438 pagefault_disable();
Arnaldo Carvalho de Melo3b1fff02016-05-10 18:08:32 -03002439 while (entry->nr < entry->max_stack) {
Torok Edwin257ef9d2010-03-17 12:07:16 +02002440 unsigned long bytes;
Josh Poimboeuffc188222016-07-01 23:02:05 -05002441
Ingo Molnar038e8362009-06-15 09:57:59 +02002442 frame.next_frame = NULL;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002443 frame.return_address = 0;
2444
Johannes Weinerae31fe52016-11-22 10:57:42 +01002445 if (!valid_user_frame(fp, sizeof(frame)))
Andi Kleen75925e12015-10-22 15:07:21 -07002446 break;
2447
Josh Poimboeuffc188222016-07-01 23:02:05 -05002448 bytes = __copy_from_user_nmi(&frame.next_frame, fp, sizeof(*fp));
Andi Kleen75925e12015-10-22 15:07:21 -07002449 if (bytes != 0)
2450 break;
Josh Poimboeuffc188222016-07-01 23:02:05 -05002451 bytes = __copy_from_user_nmi(&frame.return_address, fp + 1, sizeof(*fp));
Peter Zijlstra0a196842013-10-30 21:16:22 +01002452 if (bytes != 0)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002453 break;
2454
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02002455 perf_callchain_store(entry, frame.return_address);
Andi Kleen75925e12015-10-22 15:07:21 -07002456 fp = (void __user *)frame.next_frame;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002457 }
Andi Kleen75925e12015-10-22 15:07:21 -07002458 pagefault_enable();
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002459}
2460
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002461/*
2462 * Deal with code segment offsets for the various execution modes:
2463 *
2464 * VM86 - the good olde 16 bit days, where the linear address is
2465 * 20 bits and we use regs->ip + 0x10 * regs->cs.
2466 *
2467 * IA32 - Where we need to look at GDT/LDT segment descriptor tables
2468 * to figure out what the 32bit base address is.
2469 *
2470 * X32 - has TIF_X32 set, but is running in x86_64
2471 *
2472 * X86_64 - CS,DS,SS,ES are all zero based.
2473 */
2474static unsigned long code_segment_base(struct pt_regs *regs)
2475{
2476 /*
Andy Lutomirski383f3af2015-03-18 18:33:30 -07002477 * For IA32 we look at the GDT/LDT segment base to convert the
2478 * effective IP to a linear address.
2479 */
2480
2481#ifdef CONFIG_X86_32
2482 /*
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002483 * If we are in VM86 mode, add the segment offset to convert to a
2484 * linear address.
2485 */
2486 if (regs->flags & X86_VM_MASK)
2487 return 0x10 * regs->cs;
2488
Ingo Molnar55474c42015-03-29 11:02:34 +02002489 if (user_mode(regs) && regs->cs != __USER_CS)
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002490 return get_segment_base(regs->cs);
2491#else
Andy Lutomirskic56716a2015-03-18 18:33:28 -07002492 if (user_mode(regs) && !user_64bit_mode(regs) &&
2493 regs->cs != __USER32_CS)
2494 return get_segment_base(regs->cs);
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002495#endif
2496 return 0;
2497}
2498
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002499unsigned long perf_instruction_pointer(struct pt_regs *regs)
2500{
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002501 if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002502 return perf_guest_cbs->get_guest_ip();
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002503
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002504 return regs->ip + code_segment_base(regs);
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002505}
2506
2507unsigned long perf_misc_flags(struct pt_regs *regs)
2508{
2509 int misc = 0;
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002510
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002511 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002512 if (perf_guest_cbs->is_user_mode())
2513 misc |= PERF_RECORD_MISC_GUEST_USER;
2514 else
2515 misc |= PERF_RECORD_MISC_GUEST_KERNEL;
2516 } else {
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002517 if (user_mode(regs))
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002518 misc |= PERF_RECORD_MISC_USER;
2519 else
2520 misc |= PERF_RECORD_MISC_KERNEL;
2521 }
2522
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002523 if (regs->flags & PERF_EFLAGS_EXACT)
Peter Zijlstraab608342010-04-08 23:03:20 +02002524 misc |= PERF_RECORD_MISC_EXACT_IP;
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002525
2526 return misc;
2527}
Gleb Natapovb3d94682011-11-10 14:57:27 +02002528
2529void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
2530{
2531 cap->version = x86_pmu.version;
2532 cap->num_counters_gp = x86_pmu.num_counters;
2533 cap->num_counters_fixed = x86_pmu.num_counters_fixed;
2534 cap->bit_width_gp = x86_pmu.cntval_bits;
2535 cap->bit_width_fixed = x86_pmu.cntval_bits;
2536 cap->events_mask = (unsigned int)x86_pmu.events_maskl;
2537 cap->events_mask_len = x86_pmu.events_mask_len;
2538}
2539EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);