blob: ea4371f4335fe2e131a912e8d2f3709cdd3459a5 [file] [log] [blame]
Ariel Elior85b26ea2012-01-26 06:01:54 +00001/* Copyright 2008-2012 Broadcom Corporation
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
17#ifndef BNX2X_LINK_H
18#define BNX2X_LINK_H
19
20
21
22/***********************************************************/
23/* Defines */
24/***********************************************************/
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000025#define DEFAULT_PHY_DEV_ADDR 3
26#define E2_DEFAULT_PHY_DEV_ADDR 5
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070027
28
29
David S. Millerc0700f92008-12-16 23:53:20 -080030#define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
31#define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
32#define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
33#define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
34#define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070035
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000036#define NET_SERDES_IF_XFI 1
37#define NET_SERDES_IF_SFI 2
38#define NET_SERDES_IF_KR 3
39#define NET_SERDES_IF_DXGXS 4
40
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000041#define SPEED_AUTO_NEG 0
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000042#define SPEED_20000 20000
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070043
Eilon Greenstein4d295db2009-07-21 05:47:47 +000044#define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
45#define SFP_EEPROM_VENDOR_NAME_SIZE 16
46#define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
47#define SFP_EEPROM_VENDOR_OUI_SIZE 3
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000048#define SFP_EEPROM_PART_NO_ADDR 0x28
49#define SFP_EEPROM_PART_NO_SIZE 16
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000050#define SFP_EEPROM_REVISION_ADDR 0x38
51#define SFP_EEPROM_REVISION_SIZE 4
52#define SFP_EEPROM_SERIAL_ADDR 0x44
53#define SFP_EEPROM_SERIAL_SIZE 16
54#define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
55#define SFP_EEPROM_DATE_SIZE 6
Eilon Greenstein4d295db2009-07-21 05:47:47 +000056#define PWR_FLT_ERR_MSG_LEN 250
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000057
58#define XGXS_EXT_PHY_TYPE(ext_phy_config) \
59 ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
60#define XGXS_EXT_PHY_ADDR(ext_phy_config) \
61 (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
62 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
63#define SERDES_EXT_PHY_TYPE(ext_phy_config) \
64 ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
65
Yaniv Rosnere10bc842010-09-07 11:40:50 +000066/* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
67#define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
68/* Single Media board contains single external phy */
69#define SINGLE_MEDIA(params) (params->num_phys == 2)
Yaniv Rosnera22f0782010-09-07 11:41:20 +000070/* Dual Media board contains two external phy with different media */
71#define DUAL_MEDIA(params) (params->num_phys == 3)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000072
73#define FW_PARAM_PHY_ADDR_MASK 0x000000FF
74#define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
75#define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000076#define FW_PARAM_MDIO_CTRL_OFFSET 16
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000077#define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
78 FW_PARAM_PHY_ADDR_MASK)
79#define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
80 FW_PARAM_PHY_TYPE_MASK)
81#define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
82 FW_PARAM_MDIO_CTRL_MASK) >> \
83 FW_PARAM_MDIO_CTRL_OFFSET)
Yaniv Rosnera22f0782010-09-07 11:41:20 +000084#define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
85 (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +000086
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +000087
88#define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
89#define PFC_BRB_FULL_LB_XON_THRESHOLD 250
90
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030091#define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
Yuval Mintz452427b2012-03-26 20:47:07 +000092
93#define BMAC_CONTROL_RX_ENABLE 2
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070094/***********************************************************/
95/* Structs */
96/***********************************************************/
Yaniv Rosnere10bc842010-09-07 11:40:50 +000097#define INT_PHY 0
98#define EXT_PHY1 1
Yaniv Rosnera22f0782010-09-07 11:41:20 +000099#define EXT_PHY2 2
100#define MAX_PHYS 3
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000101
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000102/* Same configuration is shared between the XGXS and the first external phy */
103#define LINK_CONFIG_SIZE (MAX_PHYS - 1)
104#define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
105 0 : (_phy_idx - 1))
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000106/***********************************************************/
107/* bnx2x_phy struct */
108/* Defines the required arguments and function per phy */
109/***********************************************************/
110struct link_vars;
111struct link_params;
112struct bnx2x_phy;
113
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000114typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
115 struct link_vars *vars);
116typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
117 struct link_vars *vars);
118typedef void (*link_reset_t)(struct bnx2x_phy *phy,
119 struct link_params *params);
120typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
121 struct link_params *params);
122typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
123typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
124typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
125 struct link_params *params, u8 mode);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000126typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
127 struct link_params *params, u32 action);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000128
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000129struct bnx2x_phy {
130 u32 type;
131
132 /* Loaded during init */
133 u8 addr;
Yaniv Rosner9045f6b2011-05-31 21:28:27 +0000134 u8 def_md_devad;
135 u16 flags;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000136 /* Require HW lock */
137#define FLAGS_HW_LOCK_REQUIRED (1<<0)
138 /* No Over-Current detection */
139#define FLAGS_NOC (1<<1)
140 /* Fan failure detection required */
141#define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
142 /* Initialize first the XGXS and only then the phy itself */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000143#define FLAGS_INIT_XGXS_FIRST (1<<3)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000144#define FLAGS_WC_DUAL_MODE (1<<4)
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000145#define FLAGS_4_PORT_MODE (1<<5)
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000146#define FLAGS_REARM_LATCH_SIGNAL (1<<6)
147#define FLAGS_SFP_NOT_APPROVED (1<<7)
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000148#define FLAGS_MDC_MDIO_WA (1<<8)
149#define FLAGS_DUMMY_READ (1<<9)
Yaniv Rosner157fa282011-08-02 22:59:32 +0000150#define FLAGS_MDC_MDIO_WA_B0 (1<<10)
Yaniv Rosnerde6f3372011-08-02 22:59:25 +0000151#define FLAGS_TX_ERROR_CHECK (1<<12)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000152
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000153 /* preemphasis values for the rx side */
154 u16 rx_preemphasis[4];
155
156 /* preemphasis values for the tx side */
157 u16 tx_preemphasis[4];
158
159 /* EMAC address for access MDIO */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000160 u32 mdio_ctrl;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000161
162 u32 supported;
163
164 u32 media_type;
165#define ETH_PHY_UNSPECIFIED 0x0
166#define ETH_PHY_SFP_FIBER 0x1
167#define ETH_PHY_XFP_FIBER 0x2
168#define ETH_PHY_DA_TWINAX 0x3
169#define ETH_PHY_BASE_T 0x4
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000170#define ETH_PHY_KR 0xf0
171#define ETH_PHY_CX4 0xf1
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000172#define ETH_PHY_NOT_PRESENT 0xff
173
174 /* The address in which version is located*/
175 u32 ver_addr;
176
177 u16 req_flow_ctrl;
178
179 u16 req_line_speed;
180
181 u32 speed_cap_mask;
182
183 u16 req_duplex;
184 u16 rsrv;
185 /* Called per phy/port init, and it configures LASI, speed, autoneg,
186 duplex, flow control negotiation, etc. */
187 config_init_t config_init;
188
189 /* Called due to interrupt. It determines the link, speed */
190 read_status_t read_status;
191
192 /* Called when driver is unloading. Should reset the phy */
193 link_reset_t link_reset;
194
195 /* Set the loopback configuration for the phy */
196 config_loopback_t config_loopback;
197
198 /* Format the given raw number into str up to len */
199 format_fw_ver_t format_fw_ver;
200
201 /* Reset the phy (both ports) */
202 hw_reset_t hw_reset;
203
204 /* Set link led mode (on/off/oper)*/
205 set_link_led_t set_link_led;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000206
207 /* PHY Specific tasks */
208 phy_specific_func_t phy_specific_func;
209#define DISABLE_TX 1
210#define ENABLE_TX 2
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000211};
212
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700213/* Inputs parameters to the CLC */
214struct link_params {
215
216 u8 port;
217
218 /* Default / User Configuration */
219 u8 loopback_mode;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000220#define LOOPBACK_NONE 0
221#define LOOPBACK_EMAC 1
222#define LOOPBACK_BMAC 2
Yaniv Rosnerde6eae12010-09-07 11:41:13 +0000223#define LOOPBACK_XGXS 3
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700224#define LOOPBACK_EXT_PHY 4
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000225#define LOOPBACK_EXT 5
226#define LOOPBACK_UMAC 6
227#define LOOPBACK_XMAC 7
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700228
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700229 /* Device parameters */
230 u8 mac_addr[6];
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700231
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000232 u16 req_duplex[LINK_CONFIG_SIZE];
233 u16 req_flow_ctrl[LINK_CONFIG_SIZE];
234
235 u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
236
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700237 /* shmem parameters */
238 u32 shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000239 u32 shmem2_base;
240 u32 speed_cap_mask[LINK_CONFIG_SIZE];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700241 u32 switch_cfg;
242#define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
243#define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
244#define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
245
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700246 u32 lane_config;
Eilon Greenstein659bc5c2009-08-12 08:24:02 +0000247
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700248 /* Phy register parameter */
249 u32 chip_id;
250
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000251 /* features */
Eilon Greenstein589abe32009-02-12 08:36:55 +0000252 u32 feature_config_flags;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000253#define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
254#define FEATURE_CONFIG_PFC_ENABLED (1<<1)
255#define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000256#define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
Barak Witkowskia3348722012-04-23 03:04:46 +0000257#define FEATURE_CONFIG_BC_SUPPORTS_AFEX (1<<8)
Yaniv Rosnera89a1d42011-07-05 01:07:05 +0000258#define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9)
Yaniv Rosner85242ee2011-07-05 01:06:53 +0000259#define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10)
Yaniv Rosner55098c52012-04-03 18:41:27 +0000260#define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET (1<<11)
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000261 /* Will be populated during common init */
262 struct bnx2x_phy phy[MAX_PHYS];
263
264 /* Will be populated during common init */
265 u8 num_phys;
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000266
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000267 u8 rsrv;
268 u16 hw_led_mode; /* part of the hw_config read from the shmem */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000269 u32 multi_phy_config;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000270
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700271 /* Device pointer passed to all callback functions */
272 struct bnx2x *bp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000273 u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
274 req_flow_ctrl is set to AUTO */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700275};
276
277/* Output parameters */
278struct link_vars {
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000279 u8 phy_flags;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000280#define PHY_XGXS_FLAG (1<<0)
281#define PHY_SGMII_FLAG (1<<1)
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000282#define PHY_PHYSICAL_LINK_FLAG (1<<2)
283#define PHY_HALF_OPEN_CONN_FLAG (1<<3)
284#define PHY_OVER_CURRENT_FLAG (1<<4)
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000285
286 u8 mac_type;
287#define MAC_TYPE_NONE 0
288#define MAC_TYPE_EMAC 1
289#define MAC_TYPE_BMAC 2
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300290#define MAC_TYPE_UMAC 3
291#define MAC_TYPE_XMAC 4
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000292
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700293 u8 phy_link_up; /* internal phy link indication */
294 u8 link_up;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700295
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700296 u16 line_speed;
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000297 u16 duplex;
298
299 u16 flow_ctrl;
300 u16 ieee_fc;
301
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700302 /* The same definitions as the shmem parameter */
303 u32 link_status;
Yaniv Rosnerc688fe22011-05-31 21:27:06 +0000304 u8 fault_detected;
305 u8 rsrv1;
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000306 u16 periodic_flags;
307#define PERIODIC_FLAGS_LINK_EVENT 0x0001
308
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000309 u32 aeu_int_mask;
Yaniv Rosnera9077bf2011-10-27 05:09:46 +0000310 u8 rx_tx_asic_rst;
311 u8 turn_to_run_wc_rt;
312 u16 rsrv2;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700313};
314
315/***********************************************************/
316/* Functions */
317/***********************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000318int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700319
Eilon Greenstein589abe32009-02-12 08:36:55 +0000320/* Reset the link. Should be called when driver or interface goes down
321 Before calling phy firmware upgrade, the reset_ext_phy should be set
322 to 0 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000323int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
324 u8 reset_ext_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700325
326/* bnx2x_link_update should be called upon link interrupt */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000327int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700328
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000329/* use the following phy functions to read/write from external_phy
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700330 In order to use it to read/write internal phy registers, use
331 DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700332 the register */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000333int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
334 u8 devad, u16 reg, u16 *ret_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700335
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000336int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
337 u8 devad, u16 reg, u16 val);
338
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700339/* Reads the link_status from the shmem,
Eilon Greenstein33471622008-08-13 15:59:08 -0700340 and update the link vars accordingly */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700341void bnx2x_link_status_update(struct link_params *input,
342 struct link_vars *output);
343/* returns string representing the fw_version of the external phy */
Mintz Yuvala1e785e2012-02-15 02:10:32 +0000344int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
345 u16 len);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700346
347/* Set/Unset the led
348 Basically, the CLC takes care of the led for the link, but in case one needs
Eilon Greenstein33471622008-08-13 15:59:08 -0700349 to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700350 blink the led, and LED_MODE_OFF to set the led off.*/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000351int bnx2x_set_led(struct link_params *params,
352 struct link_vars *vars, u8 mode, u32 speed);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +0000353#define LED_MODE_OFF 0
354#define LED_MODE_ON 1
355#define LED_MODE_OPER 2
356#define LED_MODE_FRONT_PANEL_OFF 3
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700357
Eilon Greenstein589abe32009-02-12 08:36:55 +0000358/* bnx2x_handle_module_detect_int should be called upon module detection
359 interrupt */
360void bnx2x_handle_module_detect_int(struct link_params *params);
361
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700362/* Get the actual link status. In case it returns 0, link is up,
363 otherwise link is down*/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000364int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
365 u8 is_serdes);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700366
Yaniv Rosner6bbca912008-08-13 15:57:28 -0700367/* One-time initialization for external phy after power up */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000368int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
369 u32 shmem2_base_path[], u32 chip_id);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700370
Eilon Greensteinf57a6022009-08-12 08:23:11 +0000371/* Reset the external PHY using GPIO */
372void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
373
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000374/* Reset the external of SFX7101 */
375void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
Eilon Greenstein356e2382009-02-12 08:38:32 +0000376
Yaniv Rosner65a001b2011-01-31 04:22:03 +0000377/* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000378int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
379 struct link_params *params, u16 addr,
380 u8 byte_cnt, u8 *o_buf);
Yaniv Rosner65a001b2011-01-31 04:22:03 +0000381
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000382void bnx2x_hw_reset_phy(struct link_params *params);
383
384/* Checks if HW lock is required for this phy/board type */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000385u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
386 u32 shmem2_base);
387
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000388/* Check swap bit and adjust PHY order */
389u32 bnx2x_phy_selection(struct link_params *params);
390
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000391/* Probe the phys on board, and populate them in "params" */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000392int bnx2x_phy_probe(struct link_params *params);
393
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000394/* Checks if fan failure detection is required on one of the phys on board */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000395u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
396 u32 shmem2_base, u8 port);
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000397
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000398
399
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300400/* DCBX structs */
401
402/* Number of maximum COS per chip */
403#define DCBX_E2E3_MAX_NUM_COS (2)
404#define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
405#define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
406#define DCBX_E3B0_MAX_NUM_COS ( \
407 MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
408 DCBX_E3B0_MAX_NUM_COS_PORT1))
409
410#define DCBX_MAX_NUM_COS ( \
411 MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
412 DCBX_E2E3_MAX_NUM_COS))
413
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000414/* PFC port configuration params */
415struct bnx2x_nig_brb_pfc_port_params {
416 /* NIG */
417 u32 pause_enable;
418 u32 llfc_out_en;
419 u32 llfc_enable;
420 u32 pkt_priority_to_cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300421 u8 num_of_rx_cos_priority_mask;
422 u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000423 u32 llfc_high_priority_classes;
424 u32 llfc_low_priority_classes;
425 /* BRB */
426 u32 cos0_pauseable;
427 u32 cos1_pauseable;
428};
429
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000430
431/* ETS port configuration params */
432struct bnx2x_ets_bw_params {
433 u8 bw;
434};
435
436struct bnx2x_ets_sp_params {
437 /**
438 * valid values are 0 - 5. 0 is highest strict priority.
439 * There can't be two COS's with the same pri.
440 */
441 u8 pri;
442};
443
444enum bnx2x_cos_state {
445 bnx2x_cos_state_strict = 0,
446 bnx2x_cos_state_bw = 1,
447};
448
449struct bnx2x_ets_cos_params {
450 enum bnx2x_cos_state state ;
451 union {
452 struct bnx2x_ets_bw_params bw_params;
453 struct bnx2x_ets_sp_params sp_params;
454 } params;
455};
456
457struct bnx2x_ets_params {
458 u8 num_of_cos; /* Number of valid COS entries*/
459 struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
460};
461
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000462/**
463 * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
464 * when link is already up
465 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000466int bnx2x_update_pfc(struct link_params *params,
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000467 struct link_vars *vars,
468 struct bnx2x_nig_brb_pfc_port_params *pfc_params);
469
470
471/* Used to configure the ETS to disable */
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000472int bnx2x_ets_disabled(struct link_params *params,
473 struct link_vars *vars);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000474
475/* Used to configure the ETS to BW limited */
476void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000477 const u32 cos1_bw);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000478
479/* Used to configure the ETS to strict */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000480int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000481
Yaniv Rosner6c3218c2011-06-14 01:34:23 +0000482
483/* Configure the COS to ETS according to BW and SP settings.*/
484int bnx2x_ets_e3b0_config(const struct link_params *params,
485 const struct link_vars *vars,
Yaniv Rosner870516e12011-11-28 00:49:46 +0000486 struct bnx2x_ets_params *ets_params);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000487/* Read pfc statistic*/
488void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
489 u32 pfc_frames_sent[2],
490 u32 pfc_frames_received[2]);
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000491void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
492 u32 chip_id, u32 shmem_base, u32 shmem2_base,
493 u8 port);
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000494
495int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
496 struct link_params *params);
Yaniv Rosner3deb8162011-06-14 01:34:33 +0000497
498void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
499
Yaniv Rosner55098c52012-04-03 18:41:27 +0000500int bnx2x_check_half_open_conn(struct link_params *params,
501 struct link_vars *vars, u8 notify);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700502#endif /* BNX2X_LINK_H */