Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-pxa/pxa27x.c |
| 3 | * |
| 4 | * Author: Nicolas Pitre |
| 5 | * Created: Nov 05, 2002 |
| 6 | * Copyright: MontaVista Software Inc. |
| 7 | * |
| 8 | * Code specific to PXA27x aka Bulverde. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
Russell King | 2f8163b | 2011-07-26 10:53:52 +0100 | [diff] [blame] | 14 | #include <linux/gpio.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/module.h> |
| 16 | #include <linux/kernel.h> |
| 17 | #include <linux/init.h> |
Rafael J. Wysocki | 95d9ffb | 2007-10-18 03:04:39 -0700 | [diff] [blame] | 18 | #include <linux/suspend.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 20 | #include <linux/syscore_ops.h> |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 21 | #include <linux/io.h> |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 22 | #include <linux/irq.h> |
Sebastian Andrzej Siewior | b459396 | 2011-02-23 12:38:16 +0100 | [diff] [blame] | 23 | #include <linux/i2c/pxa-i2c.h> |
Linus Walleij | f55be1b | 2011-09-28 09:11:30 +0100 | [diff] [blame] | 24 | #include <linux/gpio.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame] | 26 | #include <asm/mach/map.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 27 | #include <mach/hardware.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <asm/irq.h> |
Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 29 | #include <asm/suspend.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 30 | #include <mach/irqs.h> |
Eric Miao | 51c6298 | 2009-01-02 23:17:22 +0800 | [diff] [blame] | 31 | #include <mach/pxa27x.h> |
Russell King | afd2fc0 | 2008-08-07 11:05:25 +0100 | [diff] [blame] | 32 | #include <mach/reset.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 33 | #include <mach/ohci.h> |
| 34 | #include <mach/pm.h> |
| 35 | #include <mach/dma.h> |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 36 | #include <mach/smemc.h> |
| 37 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | #include "generic.h" |
Russell King | 46c41e6 | 2007-05-15 15:39:36 +0100 | [diff] [blame] | 39 | #include "devices.h" |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 40 | #include "clock.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | |
Eric Miao | 0cb0b0d | 2008-10-04 12:45:39 +0800 | [diff] [blame] | 42 | void pxa27x_clear_otgph(void) |
| 43 | { |
| 44 | if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH)) |
| 45 | PSSR |= PSSR_OTGPH; |
| 46 | } |
| 47 | EXPORT_SYMBOL(pxa27x_clear_otgph); |
| 48 | |
Eric Miao | fb1bf8c | 2010-01-04 16:30:58 +0800 | [diff] [blame] | 49 | static unsigned long ac97_reset_config[] = { |
Eric Miao | fb1bf8c | 2010-01-04 16:30:58 +0800 | [diff] [blame] | 50 | GPIO113_GPIO, |
Eric Miao | 5e16e3c | 2010-07-13 09:41:28 +0800 | [diff] [blame] | 51 | GPIO113_AC97_nRESET, |
| 52 | GPIO95_GPIO, |
| 53 | GPIO95_AC97_nRESET, |
Eric Miao | fb1bf8c | 2010-01-04 16:30:58 +0800 | [diff] [blame] | 54 | }; |
| 55 | |
| 56 | void pxa27x_assert_ac97reset(int reset_gpio, int on) |
| 57 | { |
| 58 | if (reset_gpio == 113) |
| 59 | pxa2xx_mfp_config(on ? &ac97_reset_config[0] : |
| 60 | &ac97_reset_config[1], 1); |
| 61 | |
| 62 | if (reset_gpio == 95) |
| 63 | pxa2xx_mfp_config(on ? &ac97_reset_config[2] : |
| 64 | &ac97_reset_config[3], 1); |
| 65 | } |
| 66 | EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset); |
| 67 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | /* Crystal clock: 13MHz */ |
| 69 | #define BASE_CLK 13000000 |
| 70 | |
| 71 | /* |
| 72 | * Get the clock frequency as reflected by CCSR and the turbo flag. |
| 73 | * We assume these values have been applied via a fcs. |
| 74 | * If info is not 0 we also display the current settings. |
| 75 | */ |
Russell King | 15a4033 | 2007-08-20 10:07:44 +0100 | [diff] [blame] | 76 | unsigned int pxa27x_get_clk_frequency_khz(int info) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | { |
| 78 | unsigned long ccsr, clkcfg; |
| 79 | unsigned int l, L, m, M, n2, N, S; |
| 80 | int cccr_a, t, ht, b; |
| 81 | |
| 82 | ccsr = CCSR; |
| 83 | cccr_a = CCCR & (1 << 25); |
| 84 | |
| 85 | /* Read clkcfg register: it has turbo, b, half-turbo (and f) */ |
| 86 | asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) ); |
Richard Purdie | afe5df2 | 2006-02-01 19:25:59 +0000 | [diff] [blame] | 87 | t = clkcfg & (1 << 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | ht = clkcfg & (1 << 2); |
| 89 | b = clkcfg & (1 << 3); |
| 90 | |
| 91 | l = ccsr & 0x1f; |
| 92 | n2 = (ccsr>>7) & 0xf; |
| 93 | m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4; |
| 94 | |
| 95 | L = l * BASE_CLK; |
| 96 | N = (L * n2) / 2; |
| 97 | M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2)); |
| 98 | S = (b) ? L : (L/2); |
| 99 | |
| 100 | if (info) { |
| 101 | printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n", |
| 102 | L / 1000000, (L % 1000000) / 10000, l ); |
| 103 | printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n", |
| 104 | N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5, |
| 105 | (t) ? "" : "in" ); |
| 106 | printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n", |
| 107 | M / 1000000, (M % 1000000) / 10000, m ); |
| 108 | printk( KERN_INFO "System bus clock: %d.%02dMHz \n", |
| 109 | S / 1000000, (S % 1000000) / 10000 ); |
| 110 | } |
| 111 | |
| 112 | return (t) ? (N/1000) : (L/1000); |
| 113 | } |
| 114 | |
| 115 | /* |
Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 116 | * Return the current mem clock frequency as reflected by CCCR[A], B, and L |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 117 | */ |
Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 118 | static unsigned long clk_pxa27x_mem_getrate(struct clk *clk) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | { |
| 120 | unsigned long ccsr, clkcfg; |
| 121 | unsigned int l, L, m, M; |
| 122 | int cccr_a, b; |
| 123 | |
| 124 | ccsr = CCSR; |
| 125 | cccr_a = CCCR & (1 << 25); |
| 126 | |
| 127 | /* Read clkcfg register: it has turbo, b, half-turbo (and f) */ |
| 128 | asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) ); |
| 129 | b = clkcfg & (1 << 3); |
| 130 | |
| 131 | l = ccsr & 0x1f; |
| 132 | m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4; |
| 133 | |
| 134 | L = l * BASE_CLK; |
| 135 | M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2)); |
| 136 | |
Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 137 | return M; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | } |
| 139 | |
Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 140 | static const struct clkops clk_pxa27x_mem_ops = { |
| 141 | .enable = clk_dummy_enable, |
| 142 | .disable = clk_dummy_disable, |
| 143 | .getrate = clk_pxa27x_mem_getrate, |
| 144 | }; |
| 145 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | /* |
| 147 | * Return the current LCD clock frequency in units of 10kHz as |
| 148 | */ |
Russell King | a88a447 | 2007-08-20 10:34:37 +0100 | [diff] [blame] | 149 | static unsigned int pxa27x_get_lcdclk_frequency_10khz(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | { |
| 151 | unsigned long ccsr; |
| 152 | unsigned int l, L, k, K; |
| 153 | |
| 154 | ccsr = CCSR; |
| 155 | |
| 156 | l = ccsr & 0x1f; |
| 157 | k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4; |
| 158 | |
| 159 | L = l * BASE_CLK; |
| 160 | K = L / k; |
| 161 | |
| 162 | return (K / 10000); |
| 163 | } |
| 164 | |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 165 | static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk) |
| 166 | { |
| 167 | return pxa27x_get_lcdclk_frequency_10khz() * 10000; |
| 168 | } |
| 169 | |
| 170 | static const struct clkops clk_pxa27x_lcd_ops = { |
Eric Miao | 4029813 | 2010-11-22 10:49:55 +0800 | [diff] [blame] | 171 | .enable = clk_pxa2xx_cken_enable, |
| 172 | .disable = clk_pxa2xx_cken_disable, |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 173 | .getrate = clk_pxa27x_lcd_getrate, |
| 174 | }; |
| 175 | |
Eric Miao | 4029813 | 2010-11-22 10:49:55 +0800 | [diff] [blame] | 176 | static DEFINE_PXA2_CKEN(pxa27x_ffuart, FFUART, 14857000, 1); |
| 177 | static DEFINE_PXA2_CKEN(pxa27x_btuart, BTUART, 14857000, 1); |
| 178 | static DEFINE_PXA2_CKEN(pxa27x_stuart, STUART, 14857000, 1); |
| 179 | static DEFINE_PXA2_CKEN(pxa27x_i2s, I2S, 14682000, 0); |
| 180 | static DEFINE_PXA2_CKEN(pxa27x_i2c, I2C, 32842000, 0); |
| 181 | static DEFINE_PXA2_CKEN(pxa27x_usb, USB, 48000000, 5); |
| 182 | static DEFINE_PXA2_CKEN(pxa27x_mmc, MMC, 19500000, 0); |
| 183 | static DEFINE_PXA2_CKEN(pxa27x_ficp, FICP, 48000000, 0); |
| 184 | static DEFINE_PXA2_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0); |
| 185 | static DEFINE_PXA2_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0); |
| 186 | static DEFINE_PXA2_CKEN(pxa27x_keypad, KEYPAD, 32768, 0); |
| 187 | static DEFINE_PXA2_CKEN(pxa27x_ssp1, SSP1, 13000000, 0); |
| 188 | static DEFINE_PXA2_CKEN(pxa27x_ssp2, SSP2, 13000000, 0); |
| 189 | static DEFINE_PXA2_CKEN(pxa27x_ssp3, SSP3, 13000000, 0); |
| 190 | static DEFINE_PXA2_CKEN(pxa27x_pwm0, PWM0, 13000000, 0); |
| 191 | static DEFINE_PXA2_CKEN(pxa27x_pwm1, PWM1, 13000000, 0); |
| 192 | static DEFINE_PXA2_CKEN(pxa27x_ac97, AC97, 24576000, 0); |
| 193 | static DEFINE_PXA2_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0); |
| 194 | static DEFINE_PXA2_CKEN(pxa27x_msl, MSL, 48000000, 0); |
| 195 | static DEFINE_PXA2_CKEN(pxa27x_usim, USIM, 48000000, 0); |
| 196 | static DEFINE_PXA2_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0); |
| 197 | static DEFINE_PXA2_CKEN(pxa27x_im, IM, 0, 0); |
| 198 | static DEFINE_PXA2_CKEN(pxa27x_memc, MEMC, 0, 0); |
| 199 | |
Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 200 | static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops); |
| 201 | static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops); |
Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 202 | static DEFINE_CLK(pxa27x_mem, &clk_pxa27x_mem_ops, 0, 0); |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 203 | |
Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 204 | static struct clk_lookup pxa27x_clkregs[] = { |
| 205 | INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL), |
| 206 | INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL), |
| 207 | INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL), |
| 208 | INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL), |
| 209 | INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL), |
| 210 | INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL), |
| 211 | INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL), |
| 212 | INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL), |
| 213 | INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL), |
| 214 | INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"), |
| 215 | INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"), |
| 216 | INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL), |
| 217 | INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL), |
| 218 | INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL), |
| 219 | INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL), |
| 220 | INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL), |
| 221 | INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL), |
| 222 | INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL), |
| 223 | INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL), |
| 224 | INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"), |
| 225 | INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"), |
| 226 | INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"), |
| 227 | INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"), |
| 228 | INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"), |
| 229 | INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"), |
| 230 | INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"), |
Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 231 | INIT_CLKREG(&clk_pxa27x_mem, "pxa2xx-pcmcia", NULL), |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 232 | }; |
| 233 | |
Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 234 | #ifdef CONFIG_PM |
| 235 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 236 | #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x |
| 237 | #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x] |
| 238 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 239 | /* |
Mike Rapoport | d082d36 | 2009-05-26 09:10:18 +0300 | [diff] [blame] | 240 | * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM |
| 241 | */ |
| 242 | static unsigned int pwrmode = PWRMODE_SLEEP; |
| 243 | |
| 244 | int __init pxa27x_set_pwrmode(unsigned int mode) |
| 245 | { |
| 246 | switch (mode) { |
| 247 | case PWRMODE_SLEEP: |
| 248 | case PWRMODE_DEEPSLEEP: |
| 249 | pwrmode = mode; |
| 250 | return 0; |
| 251 | } |
| 252 | |
| 253 | return -EINVAL; |
| 254 | } |
| 255 | |
| 256 | /* |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 257 | * List of global PXA peripheral registers to preserve. |
| 258 | * More ones like CP and general purpose register values are preserved |
| 259 | * with the stack pointer in sleep.S. |
| 260 | */ |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 261 | enum { |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 262 | SLEEP_SAVE_PSTR, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 263 | SLEEP_SAVE_MDREFR, |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 264 | SLEEP_SAVE_PCFR, |
Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 265 | SLEEP_SAVE_COUNT |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 266 | }; |
| 267 | |
| 268 | void pxa27x_cpu_pm_save(unsigned long *sleep_save) |
| 269 | { |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 270 | sleep_save[SLEEP_SAVE_MDREFR] = __raw_readl(MDREFR); |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 271 | SAVE(PCFR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 272 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 273 | SAVE(PSTR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | void pxa27x_cpu_pm_restore(unsigned long *sleep_save) |
| 277 | { |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 278 | __raw_writel(sleep_save[SLEEP_SAVE_MDREFR], MDREFR); |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 279 | RESTORE(PCFR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 280 | |
| 281 | PSSR = PSSR_RDH | PSSR_PH; |
| 282 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 283 | RESTORE(PSTR); |
| 284 | } |
| 285 | |
| 286 | void pxa27x_cpu_pm_enter(suspend_state_t state) |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 287 | { |
| 288 | extern void pxa_cpu_standby(void); |
Russell King | a9503d2 | 2011-06-21 16:29:30 +0100 | [diff] [blame] | 289 | #ifndef CONFIG_IWMMXT |
| 290 | u64 acc0; |
| 291 | |
| 292 | asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0)); |
| 293 | #endif |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 294 | |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 295 | /* ensure voltage-change sequencer not initiated, which hangs */ |
| 296 | PCFR &= ~PCFR_FVC; |
| 297 | |
| 298 | /* Clear edge-detect status register. */ |
| 299 | PEDR = 0xDF12FE1B; |
| 300 | |
Russell King | dc38e2a | 2008-05-08 16:50:39 +0100 | [diff] [blame] | 301 | /* Clear reset status */ |
| 302 | RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR; |
| 303 | |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 304 | switch (state) { |
Todd Poynor | 26705ca | 2005-07-01 11:27:05 +0100 | [diff] [blame] | 305 | case PM_SUSPEND_STANDBY: |
| 306 | pxa_cpu_standby(); |
| 307 | break; |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 308 | case PM_SUSPEND_MEM: |
Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 309 | cpu_suspend(pwrmode, pxa27x_finish_suspend); |
Russell King | a9503d2 | 2011-06-21 16:29:30 +0100 | [diff] [blame] | 310 | #ifndef CONFIG_IWMMXT |
| 311 | asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0)); |
| 312 | #endif |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 313 | break; |
| 314 | } |
| 315 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 317 | static int pxa27x_cpu_pm_valid(suspend_state_t state) |
Russell King | 88dfe98 | 2007-05-15 11:22:48 +0100 | [diff] [blame] | 318 | { |
| 319 | return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY; |
| 320 | } |
| 321 | |
Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 322 | static int pxa27x_cpu_pm_prepare(void) |
| 323 | { |
| 324 | /* set resume return address */ |
Russell King | 4f5ad99 | 2011-02-06 17:41:26 +0000 | [diff] [blame] | 325 | PSPR = virt_to_phys(cpu_resume); |
Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 326 | return 0; |
| 327 | } |
| 328 | |
| 329 | static void pxa27x_cpu_pm_finish(void) |
| 330 | { |
| 331 | /* ensure not to come back here if it wasn't intended */ |
| 332 | PSPR = 0; |
| 333 | } |
| 334 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 335 | static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = { |
Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 336 | .save_count = SLEEP_SAVE_COUNT, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 337 | .save = pxa27x_cpu_pm_save, |
| 338 | .restore = pxa27x_cpu_pm_restore, |
| 339 | .valid = pxa27x_cpu_pm_valid, |
| 340 | .enter = pxa27x_cpu_pm_enter, |
Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 341 | .prepare = pxa27x_cpu_pm_prepare, |
| 342 | .finish = pxa27x_cpu_pm_finish, |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 343 | }; |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 344 | |
| 345 | static void __init pxa27x_init_pm(void) |
| 346 | { |
| 347 | pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns; |
| 348 | } |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 349 | #else |
| 350 | static inline void pxa27x_init_pm(void) {} |
Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 351 | #endif |
| 352 | |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 353 | /* PXA27x: Various gpios can issue wakeup events. This logic only |
| 354 | * handles the simple cases, not the WEMUX2 and WEMUX3 options |
| 355 | */ |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 356 | static int pxa27x_set_wake(struct irq_data *d, unsigned int on) |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 357 | { |
Eric Miao | 7db6a7f | 2011-04-12 18:39:39 +0800 | [diff] [blame] | 358 | int gpio = irq_to_gpio(d->irq); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 359 | uint32_t mask; |
| 360 | |
eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 361 | if (gpio >= 0 && gpio < 128) |
| 362 | return gpio_set_wake(gpio, on); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 363 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 364 | if (d->irq == IRQ_KEYPAD) |
eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 365 | return keypad_set_wake(on); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 366 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 367 | switch (d->irq) { |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 368 | case IRQ_RTCAlrm: |
| 369 | mask = PWER_RTC; |
| 370 | break; |
| 371 | case IRQ_USB: |
| 372 | mask = 1u << 26; |
| 373 | break; |
| 374 | default: |
| 375 | return -EINVAL; |
| 376 | } |
| 377 | |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 378 | if (on) |
| 379 | PWER |= mask; |
| 380 | else |
| 381 | PWER &=~mask; |
| 382 | |
| 383 | return 0; |
| 384 | } |
| 385 | |
| 386 | void __init pxa27x_init_irq(void) |
| 387 | { |
eric miao | b9e25ac | 2008-03-04 14:19:58 +0800 | [diff] [blame] | 388 | pxa_init_irq(34, pxa27x_set_wake); |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 389 | pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 390 | } |
| 391 | |
Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame] | 392 | static struct map_desc pxa27x_io_desc[] __initdata = { |
| 393 | { /* Mem Ctl */ |
Arnd Bergmann | 97b09da | 2011-10-01 22:03:45 +0200 | [diff] [blame] | 394 | .virtual = (unsigned long)SMEMC_VIRT, |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 395 | .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE), |
Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame] | 396 | .length = 0x00200000, |
| 397 | .type = MT_DEVICE |
| 398 | }, { /* IMem ctl */ |
| 399 | .virtual = 0xfe000000, |
| 400 | .pfn = __phys_to_pfn(0x58000000), |
| 401 | .length = 0x00100000, |
| 402 | .type = MT_DEVICE |
| 403 | }, |
| 404 | }; |
| 405 | |
| 406 | void __init pxa27x_map_io(void) |
| 407 | { |
| 408 | pxa_map_io(); |
| 409 | iotable_init(ARRAY_AND_SIZE(pxa27x_io_desc)); |
| 410 | pxa27x_get_clk_frequency_khz(1); |
| 411 | } |
| 412 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | /* |
| 414 | * device registration specific to PXA27x. |
| 415 | */ |
Mike Rapoport | 9ba63c4 | 2008-08-17 06:23:05 +0100 | [diff] [blame] | 416 | void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info) |
Mike Rapoport | b7a3670 | 2008-01-27 18:14:50 +0100 | [diff] [blame] | 417 | { |
Philipp Zabel | bc3a595 | 2008-06-02 18:49:27 +0100 | [diff] [blame] | 418 | local_irq_disable(); |
| 419 | PCFR |= PCFR_PI2CEN; |
| 420 | local_irq_enable(); |
Eric Miao | 1475822 | 2008-11-28 15:24:12 +0800 | [diff] [blame] | 421 | pxa_register_device(&pxa27x_device_i2c_power, info); |
Mike Rapoport | b7a3670 | 2008-01-27 18:14:50 +0100 | [diff] [blame] | 422 | } |
| 423 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | static struct platform_device *devices[] __initdata = { |
Philipp Zabel | 7a85762 | 2008-06-22 23:36:39 +0100 | [diff] [blame] | 425 | &pxa27x_device_udc, |
Eric Miao | 09a5358 | 2010-06-14 00:43:00 +0800 | [diff] [blame] | 426 | &pxa_device_pmu, |
Eric Miao | e09d02e | 2007-07-17 10:45:58 +0100 | [diff] [blame] | 427 | &pxa_device_i2s, |
Liam Girdwood | f0fba2a | 2010-03-17 20:15:21 +0000 | [diff] [blame] | 428 | &pxa_device_asoc_ssp1, |
| 429 | &pxa_device_asoc_ssp2, |
| 430 | &pxa_device_asoc_ssp3, |
| 431 | &pxa_device_asoc_platform, |
Robert Jarzmik | 7249314 | 2008-11-13 23:50:56 +0100 | [diff] [blame] | 432 | &sa1100_device_rtc, |
Eric Miao | e09d02e | 2007-07-17 10:45:58 +0100 | [diff] [blame] | 433 | &pxa_device_rtc, |
eric miao | d8e0db1 | 2007-12-10 17:54:36 +0800 | [diff] [blame] | 434 | &pxa27x_device_ssp1, |
| 435 | &pxa27x_device_ssp2, |
| 436 | &pxa27x_device_ssp3, |
eric miao | 75540c1 | 2008-04-13 21:44:04 +0100 | [diff] [blame] | 437 | &pxa27x_device_pwm0, |
| 438 | &pxa27x_device_pwm1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | }; |
| 440 | |
| 441 | static int __init pxa27x_init(void) |
| 442 | { |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 443 | int ret = 0; |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 444 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 445 | if (cpu_is_pxa27x()) { |
Eric Miao | 04fef22 | 2008-07-29 14:26:00 +0800 | [diff] [blame] | 446 | |
| 447 | reset_status = RCSR; |
| 448 | |
Russell King | 0a0300d | 2010-01-12 12:28:00 +0000 | [diff] [blame] | 449 | clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs)); |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 450 | |
Eric Miao | fef1f99 | 2009-01-02 16:26:33 +0800 | [diff] [blame] | 451 | if ((ret = pxa_init_dma(IRQ_DMA, 32))) |
Eric Miao | f53f066 | 2007-06-22 05:40:17 +0100 | [diff] [blame] | 452 | return ret; |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 453 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 454 | pxa27x_init_pm(); |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 455 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 456 | register_syscore_ops(&pxa_irq_syscore_ops); |
| 457 | register_syscore_ops(&pxa2xx_mfp_syscore_ops); |
| 458 | register_syscore_ops(&pxa_gpio_syscore_ops); |
| 459 | register_syscore_ops(&pxa2xx_clock_syscore_ops); |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 460 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 461 | ret = platform_add_devices(devices, ARRAY_SIZE(devices)); |
| 462 | } |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 463 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 464 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | } |
| 466 | |
Russell King | 1c104e0 | 2008-04-19 10:59:24 +0100 | [diff] [blame] | 467 | postcore_initcall(pxa27x_init); |