blob: bae514feba80d56260561cb764cc6c108ed22739 [file] [log] [blame]
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/slab.h>
17#include <linux/platform_device.h>
18#include <linux/dma-mapping.h>
Manu Gautamb5067272012-07-02 09:53:41 +053019#include <linux/pm_runtime.h>
Manu Gautam377821c2012-09-28 16:53:24 +053020#include <linux/ratelimit.h>
Manu Gautamb5067272012-07-02 09:53:41 +053021#include <linux/interrupt.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020022#include <linux/ioport.h>
Manu Gautam1742db22012-06-19 13:33:24 +053023#include <linux/clk.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020024#include <linux/io.h>
25#include <linux/module.h>
26#include <linux/types.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020027#include <linux/delay.h>
28#include <linux/of.h>
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +053029#include <linux/of_platform.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030030#include <linux/list.h>
Manu Gautamb5067272012-07-02 09:53:41 +053031#include <linux/debugfs.h>
32#include <linux/uaccess.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030033#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
David Keitelad4a0282013-03-19 18:04:27 -070035#include <linux/qpnp-misc.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030036#include <linux/usb/msm_hsusb.h>
Manu Gautam60e01352012-05-29 09:00:34 +053037#include <linux/regulator/consumer.h>
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +053038#include <linux/power_supply.h>
Jack Pham0fc12332012-11-19 13:14:22 -080039#include <linux/qpnp/qpnp-adc.h>
Manu Gautam60e01352012-05-29 09:00:34 +053040
41#include <mach/rpm-regulator.h>
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +053042#include <mach/rpm-regulator-smd.h>
Manu Gautam2617deb2012-08-31 17:50:06 -070043#include <mach/msm_bus.h>
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +053044#include <mach/clk.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030045
Manu Gautam8c642812012-06-07 10:35:10 +053046#include "dwc3_otg.h"
Ido Shayevitz9fb83452012-04-01 17:45:58 +030047#include "core.h"
48#include "gadget.h"
49
Jack Pham0fc12332012-11-19 13:14:22 -080050/* ADC threshold values */
51static int adc_low_threshold = 700;
52module_param(adc_low_threshold, int, S_IRUGO | S_IWUSR);
53MODULE_PARM_DESC(adc_low_threshold, "ADC ID Low voltage threshold");
54
55static int adc_high_threshold = 950;
56module_param(adc_high_threshold, int, S_IRUGO | S_IWUSR);
57MODULE_PARM_DESC(adc_high_threshold, "ADC ID High voltage threshold");
58
59static int adc_meas_interval = ADC_MEAS1_INTERVAL_1S;
60module_param(adc_meas_interval, int, S_IRUGO | S_IWUSR);
61MODULE_PARM_DESC(adc_meas_interval, "ADC ID polling period");
62
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +053063static int override_phy_init;
64module_param(override_phy_init, int, S_IRUGO|S_IWUSR);
65MODULE_PARM_DESC(override_phy_init, "Override HSPHY Init Seq");
66
Jack Pham9b4606b2013-04-02 17:32:25 -070067/* Enable Proprietary charger detection */
68static bool prop_chg_detect;
69module_param(prop_chg_detect, bool, S_IRUGO | S_IWUSR);
70MODULE_PARM_DESC(prop_chg_detect, "Enable Proprietary charger detection");
71
Ido Shayevitz9fb83452012-04-01 17:45:58 +030072/**
73 * USB DBM Hardware registers.
74 *
75 */
Shimrit Malichia00d7322012-08-05 13:56:28 +030076#define DBM_BASE 0x000F8000
77#define DBM_EP_CFG(n) (DBM_BASE + (0x00 + 4 * (n)))
78#define DBM_DATA_FIFO(n) (DBM_BASE + (0x10 + 4 * (n)))
79#define DBM_DATA_FIFO_SIZE(n) (DBM_BASE + (0x20 + 4 * (n)))
80#define DBM_DATA_FIFO_EN (DBM_BASE + (0x30))
81#define DBM_GEVNTADR (DBM_BASE + (0x34))
82#define DBM_GEVNTSIZ (DBM_BASE + (0x38))
83#define DBM_DBG_CNFG (DBM_BASE + (0x3C))
84#define DBM_HW_TRB0_EP(n) (DBM_BASE + (0x40 + 4 * (n)))
85#define DBM_HW_TRB1_EP(n) (DBM_BASE + (0x50 + 4 * (n)))
86#define DBM_HW_TRB2_EP(n) (DBM_BASE + (0x60 + 4 * (n)))
87#define DBM_HW_TRB3_EP(n) (DBM_BASE + (0x70 + 4 * (n)))
88#define DBM_PIPE_CFG (DBM_BASE + (0x80))
89#define DBM_SOFT_RESET (DBM_BASE + (0x84))
90#define DBM_GEN_CFG (DBM_BASE + (0x88))
Ido Shayevitz9fb83452012-04-01 17:45:58 +030091
92/**
93 * USB DBM Hardware registers bitmask.
94 *
95 */
96/* DBM_EP_CFG */
Shimrit Malichia00d7322012-08-05 13:56:28 +030097#define DBM_EN_EP 0x00000001
98#define USB3_EPNUM 0x0000003E
Ido Shayevitz9fb83452012-04-01 17:45:58 +030099#define DBM_BAM_PIPE_NUM 0x000000C0
100#define DBM_PRODUCER 0x00000100
101#define DBM_DISABLE_WB 0x00000200
102#define DBM_INT_RAM_ACC 0x00000400
103
104/* DBM_DATA_FIFO_SIZE */
105#define DBM_DATA_FIFO_SIZE_MASK 0x0000ffff
106
107/* DBM_GEVNTSIZ */
108#define DBM_GEVNTSIZ_MASK 0x0000ffff
109
110/* DBM_DBG_CNFG */
111#define DBM_ENABLE_IOC_MASK 0x0000000f
112
113/* DBM_SOFT_RESET */
114#define DBM_SFT_RST_EP0 0x00000001
115#define DBM_SFT_RST_EP1 0x00000002
116#define DBM_SFT_RST_EP2 0x00000004
117#define DBM_SFT_RST_EP3 0x00000008
Shimrit Malichia00d7322012-08-05 13:56:28 +0300118#define DBM_SFT_RST_EPS_MASK 0x0000000F
119#define DBM_SFT_RST_MASK 0x80000000
120#define DBM_EN_MASK 0x00000002
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200121
122#define DBM_MAX_EPS 4
123
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300124/* DBM TRB configurations */
125#define DBM_TRB_BIT 0x80000000
126#define DBM_TRB_DATA_SRC 0x40000000
127#define DBM_TRB_DMA 0x20000000
128#define DBM_TRB_EP_NUM(ep) (ep<<24)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300129
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530130#define USB3_PORTSC (0x430)
131#define PORT_PE (0x1 << 1)
Manu Gautam8c642812012-06-07 10:35:10 +0530132/**
133 * USB QSCRATCH Hardware registers
134 *
135 */
136#define QSCRATCH_REG_OFFSET (0x000F8800)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300137#define QSCRATCH_GENERAL_CFG (QSCRATCH_REG_OFFSET + 0x08)
Manu Gautambd0e5782012-08-30 10:39:01 -0700138#define HS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x10)
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530139#define PARAMETER_OVERRIDE_X_REG (QSCRATCH_REG_OFFSET + 0x14)
Manu Gautam8c642812012-06-07 10:35:10 +0530140#define CHARGING_DET_CTRL_REG (QSCRATCH_REG_OFFSET + 0x18)
141#define CHARGING_DET_OUTPUT_REG (QSCRATCH_REG_OFFSET + 0x1C)
142#define ALT_INTERRUPT_EN_REG (QSCRATCH_REG_OFFSET + 0x20)
143#define HS_PHY_IRQ_STAT_REG (QSCRATCH_REG_OFFSET + 0x24)
Manu Gautamd4108b72012-12-14 17:35:18 +0530144#define CGCTL_REG (QSCRATCH_REG_OFFSET + 0x28)
Manu Gautambd0e5782012-08-30 10:39:01 -0700145#define SS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x30)
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +0530146#define SS_PHY_PARAM_CTRL_1 (QSCRATCH_REG_OFFSET + 0x34)
147#define SS_PHY_PARAM_CTRL_2 (QSCRATCH_REG_OFFSET + 0x38)
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530148#define SS_CR_PROTOCOL_DATA_IN_REG (QSCRATCH_REG_OFFSET + 0x3C)
149#define SS_CR_PROTOCOL_DATA_OUT_REG (QSCRATCH_REG_OFFSET + 0x40)
150#define SS_CR_PROTOCOL_CAP_ADDR_REG (QSCRATCH_REG_OFFSET + 0x44)
151#define SS_CR_PROTOCOL_CAP_DATA_REG (QSCRATCH_REG_OFFSET + 0x48)
152#define SS_CR_PROTOCOL_READ_REG (QSCRATCH_REG_OFFSET + 0x4C)
153#define SS_CR_PROTOCOL_WRITE_REG (QSCRATCH_REG_OFFSET + 0x50)
Manu Gautam8c642812012-06-07 10:35:10 +0530154
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300155struct dwc3_msm_req_complete {
156 struct list_head list_item;
157 struct usb_request *req;
158 void (*orig_complete)(struct usb_ep *ep,
159 struct usb_request *req);
160};
161
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200162struct dwc3_msm {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200163 struct device *dev;
164 void __iomem *base;
165 u32 resource_size;
166 int dbm_num_eps;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300167 u8 ep_num_mapping[DBM_MAX_EPS];
168 const struct usb_ep_ops *original_ep_ops[DWC3_ENDPOINTS_NUM];
169 struct list_head req_complete_list;
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530170 struct clk *xo_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700171 struct clk *ref_clk;
Manu Gautam1742db22012-06-19 13:33:24 +0530172 struct clk *core_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700173 struct clk *iface_clk;
174 struct clk *sleep_clk;
175 struct clk *hsphy_sleep_clk;
Jack Pham22698b82013-02-13 17:45:06 -0800176 struct clk *utmi_clk;
Manu Gautam60e01352012-05-29 09:00:34 +0530177 struct regulator *hsusb_3p3;
178 struct regulator *hsusb_1p8;
179 struct regulator *hsusb_vddcx;
180 struct regulator *ssusb_1p8;
181 struct regulator *ssusb_vddcx;
Hemant Kumar086bf6b2013-06-10 19:29:27 -0700182 struct regulator *dwc3_gdsc;
Manu Gautambb825d72013-03-12 16:25:42 +0530183
184 /* VBUS regulator if no OTG and running in host only mode */
185 struct regulator *vbus_otg;
Manu Gautamb5067272012-07-02 09:53:41 +0530186 struct dwc3_ext_xceiv ext_xceiv;
187 bool resume_pending;
188 atomic_t pm_suspended;
189 atomic_t in_lpm;
Manu Gautam377821c2012-09-28 16:53:24 +0530190 int hs_phy_irq;
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530191 int hsphy_init_seq;
Manu Gautam377821c2012-09-28 16:53:24 +0530192 bool lpm_irq_seen;
Manu Gautamb5067272012-07-02 09:53:41 +0530193 struct delayed_work resume_work;
Manu Gautam6eb13e32013-02-01 15:19:15 +0530194 struct work_struct restart_usb_work;
Manu Gautamb5067272012-07-02 09:53:41 +0530195 struct wake_lock wlock;
Manu Gautam8c642812012-06-07 10:35:10 +0530196 struct dwc3_charger charger;
197 struct usb_phy *otg_xceiv;
198 struct delayed_work chg_work;
199 enum usb_chg_state chg_state;
Jack Pham0cca9412013-03-08 13:22:42 -0800200 int pmic_id_irq;
201 struct work_struct id_work;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -0800202 struct qpnp_adc_tm_btm_param adc_param;
Jack Pham0fc12332012-11-19 13:14:22 -0800203 struct delayed_work init_adc_work;
204 bool id_adc_detect;
Manu Gautam8c642812012-06-07 10:35:10 +0530205 u8 dcd_retries;
Manu Gautam2617deb2012-08-31 17:50:06 -0700206 u32 bus_perf_client;
207 struct msm_bus_scale_pdata *bus_scale_table;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530208 struct power_supply usb_psy;
Jack Pham9354c6a2012-12-20 19:19:32 -0800209 struct power_supply *ext_vbus_psy;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530210 unsigned int online;
211 unsigned int host_mode;
212 unsigned int current_max;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +0530213 unsigned int vdd_no_vol_level;
214 unsigned int vdd_low_vol_level;
215 unsigned int vdd_high_vol_level;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530216 bool vbus_active;
Jack Phamfadd6432012-12-07 19:03:41 -0800217 bool ext_inuse;
Jack Phamf12b7e12012-12-28 14:27:26 -0800218 enum dwc3_id_state id_state;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530219 unsigned long lpm_flags;
220#define MDWC3_CORECLK_OFF BIT(0)
221#define MDWC3_TCXO_SHUTDOWN BIT(1)
Manu Gautam60e01352012-05-29 09:00:34 +0530222};
223
224#define USB_HSPHY_3P3_VOL_MIN 3050000 /* uV */
225#define USB_HSPHY_3P3_VOL_MAX 3300000 /* uV */
226#define USB_HSPHY_3P3_HPM_LOAD 16000 /* uA */
227
228#define USB_HSPHY_1P8_VOL_MIN 1800000 /* uV */
229#define USB_HSPHY_1P8_VOL_MAX 1800000 /* uV */
230#define USB_HSPHY_1P8_HPM_LOAD 19000 /* uA */
231
232#define USB_SSPHY_1P8_VOL_MIN 1800000 /* uV */
233#define USB_SSPHY_1P8_VOL_MAX 1800000 /* uV */
234#define USB_SSPHY_1P8_HPM_LOAD 23000 /* uA */
235
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300236static struct dwc3_msm *context;
237
Jack Phamfadd6432012-12-07 19:03:41 -0800238static struct usb_ext_notification *usb_ext;
239
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300240/**
241 *
242 * Read register with debug info.
243 *
244 * @base - DWC3 base virtual address.
245 * @offset - register offset.
246 *
247 * @return u32
248 */
249static inline u32 dwc3_msm_read_reg(void *base, u32 offset)
250{
251 u32 val = ioread32(base + offset);
252 return val;
253}
254
255/**
256 * Read register masked field with debug info.
257 *
258 * @base - DWC3 base virtual address.
259 * @offset - register offset.
260 * @mask - register bitmask.
261 *
262 * @return u32
263 */
264static inline u32 dwc3_msm_read_reg_field(void *base,
265 u32 offset,
266 const u32 mask)
267{
268 u32 shift = find_first_bit((void *)&mask, 32);
269 u32 val = ioread32(base + offset);
270 val &= mask; /* clear other bits */
271 val >>= shift;
272 return val;
273}
274
275/**
276 *
277 * Write register with debug info.
278 *
279 * @base - DWC3 base virtual address.
280 * @offset - register offset.
281 * @val - value to write.
282 *
283 */
284static inline void dwc3_msm_write_reg(void *base, u32 offset, u32 val)
285{
286 iowrite32(val, base + offset);
287}
288
289/**
290 * Write register masked field with debug info.
291 *
292 * @base - DWC3 base virtual address.
293 * @offset - register offset.
294 * @mask - register bitmask.
295 * @val - value to write.
296 *
297 */
298static inline void dwc3_msm_write_reg_field(void *base, u32 offset,
299 const u32 mask, u32 val)
300{
301 u32 shift = find_first_bit((void *)&mask, 32);
302 u32 tmp = ioread32(base + offset);
303
304 tmp &= ~mask; /* clear written bits */
305 val = tmp | (val << shift);
306 iowrite32(val, base + offset);
307}
308
309/**
Manu Gautam8c642812012-06-07 10:35:10 +0530310 * Write register and read back masked value to confirm it is written
311 *
312 * @base - DWC3 base virtual address.
313 * @offset - register offset.
314 * @mask - register bitmask specifying what should be updated
315 * @val - value to write.
316 *
317 */
318static inline void dwc3_msm_write_readback(void *base, u32 offset,
319 const u32 mask, u32 val)
320{
321 u32 write_val, tmp = ioread32(base + offset);
322
323 tmp &= ~mask; /* retain other bits */
324 write_val = tmp | val;
325
326 iowrite32(write_val, base + offset);
327
328 /* Read back to see if val was written */
329 tmp = ioread32(base + offset);
330 tmp &= mask; /* clear other bits */
331
332 if (tmp != val)
333 dev_err(context->dev, "%s: write: %x to QSCRATCH: %x FAILED\n",
334 __func__, val, offset);
335}
336
337/**
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530338 *
339 * Write SSPHY register with debug info.
340 *
341 * @base - DWC3 base virtual address.
342 * @addr - SSPHY address to write.
343 * @val - value to write.
344 *
345 */
346static void dwc3_msm_ssusb_write_phycreg(void *base, u32 addr, u32 val)
347{
348 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
349 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
350 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
351 cpu_relax();
352
353 iowrite32(val, base + SS_CR_PROTOCOL_DATA_IN_REG);
354 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_DATA_REG);
355 while (ioread32(base + SS_CR_PROTOCOL_CAP_DATA_REG))
356 cpu_relax();
357
358 iowrite32(0x1, base + SS_CR_PROTOCOL_WRITE_REG);
359 while (ioread32(base + SS_CR_PROTOCOL_WRITE_REG))
360 cpu_relax();
361}
362
363/**
364 *
365 * Read SSPHY register with debug info.
366 *
367 * @base - DWC3 base virtual address.
368 * @addr - SSPHY address to read.
369 *
370 */
371static u32 dwc3_msm_ssusb_read_phycreg(void *base, u32 addr)
372{
373 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
374 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
375 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
376 cpu_relax();
377
378 iowrite32(0x1, base + SS_CR_PROTOCOL_READ_REG);
379 while (ioread32(base + SS_CR_PROTOCOL_READ_REG))
380 cpu_relax();
381
382 return ioread32(base + SS_CR_PROTOCOL_DATA_OUT_REG);
383}
384
385/**
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300386 * Return DBM EP number according to usb endpoint number.
387 *
388 */
389static int dwc3_msm_find_matching_dbm_ep(u8 usb_ep)
390{
391 int i;
392
393 for (i = 0; i < context->dbm_num_eps; i++)
394 if (context->ep_num_mapping[i] == usb_ep)
395 return i;
396
397 return -ENODEV; /* Not found */
398}
399
400/**
401 * Return number of configured DBM endpoints.
402 *
403 */
404static int dwc3_msm_configured_dbm_ep_num(void)
405{
406 int i;
407 int count = 0;
408
409 for (i = 0; i < context->dbm_num_eps; i++)
410 if (context->ep_num_mapping[i])
411 count++;
412
413 return count;
414}
415
416/**
417 * Configure the DBM with the USB3 core event buffer.
418 * This function is called by the SNPS UDC upon initialization.
419 *
420 * @addr - address of the event buffer.
421 * @size - size of the event buffer.
422 *
423 */
424static int dwc3_msm_event_buffer_config(u32 addr, u16 size)
425{
426 dev_dbg(context->dev, "%s\n", __func__);
427
428 dwc3_msm_write_reg(context->base, DBM_GEVNTADR, addr);
429 dwc3_msm_write_reg_field(context->base, DBM_GEVNTSIZ,
430 DBM_GEVNTSIZ_MASK, size);
431
432 return 0;
433}
434
435/**
436 * Reset the DBM registers upon initialization.
437 *
438 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300439static int dwc3_msm_dbm_soft_reset(int enter_reset)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300440{
441 dev_dbg(context->dev, "%s\n", __func__);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300442 if (enter_reset) {
443 dev_dbg(context->dev, "enter DBM reset\n");
444 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
445 DBM_SFT_RST_MASK, 1);
446 } else {
447 dev_dbg(context->dev, "exit DBM reset\n");
448 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
449 DBM_SFT_RST_MASK, 0);
450 /*enable DBM*/
451 dwc3_msm_write_reg_field(context->base, QSCRATCH_GENERAL_CFG,
452 DBM_EN_MASK, 0x1);
453 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300454
455 return 0;
456}
457
458/**
459 * Soft reset specific DBM ep.
460 * This function is called by the function driver upon events
461 * such as transfer aborting, USB re-enumeration and USB
462 * disconnection.
463 *
464 * @dbm_ep - DBM ep number.
465 * @enter_reset - should we enter a reset state or get out of it.
466 *
467 */
468static int dwc3_msm_dbm_ep_soft_reset(u8 dbm_ep, bool enter_reset)
469{
470 dev_dbg(context->dev, "%s\n", __func__);
471
472 if (dbm_ep >= context->dbm_num_eps) {
473 dev_err(context->dev,
474 "%s: Invalid DBM ep index\n", __func__);
475 return -ENODEV;
476 }
477
478 if (enter_reset) {
479 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300480 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300481 } else {
482 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300483 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300484 }
485
486 return 0;
487}
488
489/**
490 * Configure a USB DBM ep to work in BAM mode.
491 *
492 *
493 * @usb_ep - USB physical EP number.
494 * @producer - producer/consumer.
495 * @disable_wb - disable write back to system memory.
496 * @internal_mem - use internal USB memory for data fifo.
497 * @ioc - enable interrupt on completion.
498 *
499 * @return int - DBM ep number.
500 */
501static int dwc3_msm_dbm_ep_config(u8 usb_ep, u8 bam_pipe,
502 bool producer, bool disable_wb,
503 bool internal_mem, bool ioc)
504{
505 u8 dbm_ep;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300506 u32 ep_cfg;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300507
508 dev_dbg(context->dev, "%s\n", __func__);
509
Shimrit Malichia00d7322012-08-05 13:56:28 +0300510 dbm_ep = dwc3_msm_find_matching_dbm_ep(usb_ep);
511
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300512 if (dbm_ep < 0) {
Shimrit Malichia00d7322012-08-05 13:56:28 +0300513 dev_err(context->dev,
514 "%s: Invalid usb ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300515 return -ENODEV;
516 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300517 /* First, reset the dbm endpoint */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300518 dwc3_msm_dbm_ep_soft_reset(dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300519
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300520 /* Set ioc bit for dbm_ep if needed */
521 dwc3_msm_write_reg_field(context->base, DBM_DBG_CNFG,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300522 DBM_ENABLE_IOC_MASK & 1 << dbm_ep, ioc ? 1 : 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300523
Shimrit Malichia00d7322012-08-05 13:56:28 +0300524 ep_cfg = (producer ? DBM_PRODUCER : 0) |
525 (disable_wb ? DBM_DISABLE_WB : 0) |
526 (internal_mem ? DBM_INT_RAM_ACC : 0);
527
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300528 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep),
Shimrit Malichia00d7322012-08-05 13:56:28 +0300529 DBM_PRODUCER | DBM_DISABLE_WB | DBM_INT_RAM_ACC, ep_cfg >> 8);
530
531 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep), USB3_EPNUM,
532 usb_ep);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300533 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep),
534 DBM_BAM_PIPE_NUM, bam_pipe);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300535 dwc3_msm_write_reg_field(context->base, DBM_PIPE_CFG, 0x000000ff,
536 0xe4);
537 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep), DBM_EN_EP,
538 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300539
540 return dbm_ep;
541}
542
543/**
544 * Configure a USB DBM ep to work in normal mode.
545 *
546 * @usb_ep - USB ep number.
547 *
548 */
549static int dwc3_msm_dbm_ep_unconfig(u8 usb_ep)
550{
551 u8 dbm_ep;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530552 u32 data;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300553
554 dev_dbg(context->dev, "%s\n", __func__);
555
556 dbm_ep = dwc3_msm_find_matching_dbm_ep(usb_ep);
557
558 if (dbm_ep < 0) {
559 dev_err(context->dev,
560 "%s: Invalid usb ep index\n", __func__);
561 return -ENODEV;
562 }
563
564 context->ep_num_mapping[dbm_ep] = 0;
565
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530566 data = dwc3_msm_read_reg(context->base, DBM_EP_CFG(dbm_ep));
567 data &= (~0x1);
568 dwc3_msm_write_reg(context->base, DBM_EP_CFG(dbm_ep), data);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300569
570 /* Reset the dbm endpoint */
571 dwc3_msm_dbm_ep_soft_reset(dbm_ep, true);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530572 /*
573 * 10 usec delay is required before deasserting DBM endpoint reset
574 * according to hardware programming guide.
575 */
576 udelay(10);
577 dwc3_msm_dbm_ep_soft_reset(dbm_ep, false);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300578
579 return 0;
580}
581
582/**
583 * Configure the DBM with the BAM's data fifo.
584 * This function is called by the USB BAM Driver
585 * upon initialization.
586 *
587 * @ep - pointer to usb endpoint.
588 * @addr - address of data fifo.
589 * @size - size of data fifo.
590 *
591 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300592int msm_data_fifo_config(struct usb_ep *ep, u32 addr, u32 size, u8 dst_pipe_idx)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300593{
594 u8 dbm_ep;
595 struct dwc3_ep *dep = to_dwc3_ep(ep);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300596 u8 bam_pipe = dst_pipe_idx;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300597
598 dev_dbg(context->dev, "%s\n", __func__);
599
Shimrit Malichia00d7322012-08-05 13:56:28 +0300600 dbm_ep = bam_pipe;
601 context->ep_num_mapping[dbm_ep] = dep->number;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300602
603 dwc3_msm_write_reg(context->base, DBM_DATA_FIFO(dbm_ep), addr);
604 dwc3_msm_write_reg_field(context->base, DBM_DATA_FIFO_SIZE(dbm_ep),
605 DBM_DATA_FIFO_SIZE_MASK, size);
606
607 return 0;
608}
609
610/**
611* Cleanups for msm endpoint on request complete.
612*
613* Also call original request complete.
614*
615* @usb_ep - pointer to usb_ep instance.
616* @request - pointer to usb_request instance.
617*
618* @return int - 0 on success, negetive on error.
619*/
620static void dwc3_msm_req_complete_func(struct usb_ep *ep,
621 struct usb_request *request)
622{
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300623 struct dwc3_ep *dep = to_dwc3_ep(ep);
624 struct dwc3_msm_req_complete *req_complete = NULL;
625
626 /* Find original request complete function and remove it from list */
627 list_for_each_entry(req_complete,
628 &context->req_complete_list,
629 list_item) {
630 if (req_complete->req == request)
631 break;
632 }
633 if (!req_complete || req_complete->req != request) {
634 dev_err(dep->dwc->dev, "%s: could not find the request\n",
635 __func__);
636 return;
637 }
638 list_del(&req_complete->list_item);
639
640 /*
641 * Release another one TRB to the pool since DBM queue took 2 TRBs
642 * (normal and link), and the dwc3/gadget.c :: dwc3_gadget_giveback
643 * released only one.
644 */
Manu Gautam55d34222012-12-19 16:49:47 +0530645 dep->busy_slot++;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300646
647 /* Unconfigure dbm ep */
648 dwc3_msm_dbm_ep_unconfig(dep->number);
649
650 /*
651 * If this is the last endpoint we unconfigured, than reset also
652 * the event buffers.
653 */
654 if (0 == dwc3_msm_configured_dbm_ep_num())
655 dwc3_msm_event_buffer_config(0, 0);
656
657 /*
658 * Call original complete function, notice that dwc->lock is already
659 * taken by the caller of this function (dwc3_gadget_giveback()).
660 */
661 request->complete = req_complete->orig_complete;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300662 if (request->complete)
663 request->complete(ep, request);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300664
665 kfree(req_complete);
666}
667
668/**
669* Helper function.
670* See the header of the dwc3_msm_ep_queue function.
671*
672* @dwc3_ep - pointer to dwc3_ep instance.
673* @req - pointer to dwc3_request instance.
674*
675* @return int - 0 on success, negetive on error.
676*/
677static int __dwc3_msm_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
678{
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300679 struct dwc3_trb *trb;
680 struct dwc3_trb *trb_link;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300681 struct dwc3_gadget_ep_cmd_params params;
682 u32 cmd;
683 int ret = 0;
684
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300685 /* We push the request to the dep->req_queued list to indicate that
686 * this request is issued with start transfer. The request will be out
687 * from this list in 2 cases. The first is that the transfer will be
688 * completed (not if the transfer is endless using a circular TRBs with
689 * with link TRB). The second case is an option to do stop stransfer,
690 * this can be initiated by the function driver when calling dequeue.
691 */
692 req->queued = true;
693 list_add_tail(&req->list, &dep->req_queued);
694
695 /* First, prepare a normal TRB, point to the fake buffer */
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300696 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300697 dep->free_slot++;
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300698 memset(trb, 0, sizeof(*trb));
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300699
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300700 req->trb = trb;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300701 trb->bph = DBM_TRB_BIT | DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300702 trb->size = DWC3_TRB_SIZE_LENGTH(req->request.length);
703 trb->ctrl = DWC3_TRBCTL_NORMAL | DWC3_TRB_CTRL_HWO | DWC3_TRB_CTRL_CHN;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300704 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300705
706 /* Second, prepare a Link TRB that points to the first TRB*/
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300707 trb_link = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300708 dep->free_slot++;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300709 memset(trb_link, 0, sizeof *trb_link);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300710
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300711 trb_link->bpl = lower_32_bits(req->trb_dma);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300712 trb_link->bph = DBM_TRB_BIT |
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300713 DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
714 trb_link->size = 0;
715 trb_link->ctrl = DWC3_TRBCTL_LINK_TRB | DWC3_TRB_CTRL_HWO;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300716
717 /*
718 * Now start the transfer
719 */
720 memset(&params, 0, sizeof(params));
Shimrit Malichia00d7322012-08-05 13:56:28 +0300721 params.param0 = 0; /* TDAddr High */
722 params.param1 = lower_32_bits(req->trb_dma); /* DAddr Low */
723
Manu Gautam5b2bf9a2012-10-18 10:52:50 +0530724 /* DBM requires IOC to be set */
725 cmd = DWC3_DEPCMD_STARTTRANSFER | DWC3_DEPCMD_CMDIOC;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300726 ret = dwc3_send_gadget_ep_cmd(dep->dwc, dep->number, cmd, &params);
727 if (ret < 0) {
728 dev_dbg(dep->dwc->dev,
729 "%s: failed to send STARTTRANSFER command\n",
730 __func__);
731
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300732 list_del(&req->list);
733 return ret;
734 }
Manu Gautam4a51a062012-12-07 11:24:39 +0530735 dep->flags |= DWC3_EP_BUSY;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300736
737 return ret;
738}
739
740/**
741* Queue a usb request to the DBM endpoint.
742* This function should be called after the endpoint
743* was enabled by the ep_enable.
744*
745* This function prepares special structure of TRBs which
746* is familier with the DBM HW, so it will possible to use
747* this endpoint in DBM mode.
748*
749* The TRBs prepared by this function, is one normal TRB
750* which point to a fake buffer, followed by a link TRB
751* that points to the first TRB.
752*
753* The API of this function follow the regular API of
754* usb_ep_queue (see usb_ep_ops in include/linuk/usb/gadget.h).
755*
756* @usb_ep - pointer to usb_ep instance.
757* @request - pointer to usb_request instance.
758* @gfp_flags - possible flags.
759*
760* @return int - 0 on success, negetive on error.
761*/
762static int dwc3_msm_ep_queue(struct usb_ep *ep,
763 struct usb_request *request, gfp_t gfp_flags)
764{
765 struct dwc3_request *req = to_dwc3_request(request);
766 struct dwc3_ep *dep = to_dwc3_ep(ep);
767 struct dwc3 *dwc = dep->dwc;
768 struct dwc3_msm_req_complete *req_complete;
769 unsigned long flags;
770 int ret = 0;
771 u8 bam_pipe;
772 bool producer;
773 bool disable_wb;
774 bool internal_mem;
775 bool ioc;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300776 u8 speed;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300777
778 if (!(request->udc_priv & MSM_SPS_MODE)) {
779 /* Not SPS mode, call original queue */
780 dev_vdbg(dwc->dev, "%s: not sps mode, use regular queue\n",
781 __func__);
782
783 return (context->original_ep_ops[dep->number])->queue(ep,
784 request,
785 gfp_flags);
786 }
787
788 if (!dep->endpoint.desc) {
789 dev_err(dwc->dev,
790 "%s: trying to queue request %p to disabled ep %s\n",
791 __func__, request, ep->name);
792 return -EPERM;
793 }
794
795 if (dep->number == 0 || dep->number == 1) {
796 dev_err(dwc->dev,
797 "%s: trying to queue dbm request %p to control ep %s\n",
798 __func__, request, ep->name);
799 return -EPERM;
800 }
801
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300802
Manu Gautam4a51a062012-12-07 11:24:39 +0530803 if (dep->busy_slot != dep->free_slot || !list_empty(&dep->request_list)
804 || !list_empty(&dep->req_queued)) {
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300805 dev_err(dwc->dev,
806 "%s: trying to queue dbm request %p tp ep %s\n",
807 __func__, request, ep->name);
808 return -EPERM;
Manu Gautam4a51a062012-12-07 11:24:39 +0530809 } else {
810 dep->busy_slot = 0;
811 dep->free_slot = 0;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300812 }
813
814 /*
815 * Override req->complete function, but before doing that,
816 * store it's original pointer in the req_complete_list.
817 */
818 req_complete = kzalloc(sizeof(*req_complete), GFP_KERNEL);
819 if (!req_complete) {
820 dev_err(dep->dwc->dev, "%s: not enough memory\n", __func__);
821 return -ENOMEM;
822 }
823 req_complete->req = request;
824 req_complete->orig_complete = request->complete;
825 list_add_tail(&req_complete->list_item, &context->req_complete_list);
826 request->complete = dwc3_msm_req_complete_func;
827
828 /*
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300829 * Configure the DBM endpoint
830 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300831 bam_pipe = request->udc_priv & MSM_PIPE_ID_MASK;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300832 producer = ((request->udc_priv & MSM_PRODUCER) ? true : false);
833 disable_wb = ((request->udc_priv & MSM_DISABLE_WB) ? true : false);
834 internal_mem = ((request->udc_priv & MSM_INTERNAL_MEM) ? true : false);
835 ioc = ((request->udc_priv & MSM_ETD_IOC) ? true : false);
836
837 ret = dwc3_msm_dbm_ep_config(dep->number,
838 bam_pipe, producer,
839 disable_wb, internal_mem, ioc);
840 if (ret < 0) {
841 dev_err(context->dev,
842 "error %d after calling dwc3_msm_dbm_ep_config\n",
843 ret);
844 return ret;
845 }
846
847 dev_vdbg(dwc->dev, "%s: queing request %p to ep %s length %d\n",
848 __func__, request, ep->name, request->length);
849
850 /*
851 * We must obtain the lock of the dwc3 core driver,
852 * including disabling interrupts, so we will be sure
853 * that we are the only ones that configure the HW device
854 * core and ensure that we queuing the request will finish
855 * as soon as possible so we will release back the lock.
856 */
857 spin_lock_irqsave(&dwc->lock, flags);
858 ret = __dwc3_msm_ep_queue(dep, req);
859 spin_unlock_irqrestore(&dwc->lock, flags);
860 if (ret < 0) {
861 dev_err(context->dev,
862 "error %d after calling __dwc3_msm_ep_queue\n", ret);
863 return ret;
864 }
865
Shimrit Malichia00d7322012-08-05 13:56:28 +0300866 speed = dwc3_readl(dwc->regs, DWC3_DSTS) & DWC3_DSTS_CONNECTSPD;
867 dwc3_msm_write_reg(context->base, DBM_GEN_CFG, speed >> 2);
868
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300869 return 0;
870}
871
872/**
873 * Configure MSM endpoint.
874 * This function do specific configurations
875 * to an endpoint which need specific implementaion
876 * in the MSM architecture.
877 *
878 * This function should be called by usb function/class
879 * layer which need a support from the specific MSM HW
880 * which wrap the USB3 core. (like DBM specific endpoints)
881 *
882 * @ep - a pointer to some usb_ep instance
883 *
884 * @return int - 0 on success, negetive on error.
885 */
886int msm_ep_config(struct usb_ep *ep)
887{
888 struct dwc3_ep *dep = to_dwc3_ep(ep);
889 struct usb_ep_ops *new_ep_ops;
890
Manu Gautama302f612012-12-18 17:33:06 +0530891 dwc3_msm_event_buffer_config(dwc3_msm_read_reg(context->base,
892 DWC3_GEVNTADRLO(0)),
893 dwc3_msm_read_reg(context->base, DWC3_GEVNTSIZ(0)));
894
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300895 /* Save original ep ops for future restore*/
896 if (context->original_ep_ops[dep->number]) {
897 dev_err(context->dev,
898 "ep [%s,%d] already configured as msm endpoint\n",
899 ep->name, dep->number);
900 return -EPERM;
901 }
902 context->original_ep_ops[dep->number] = ep->ops;
903
904 /* Set new usb ops as we like */
905 new_ep_ops = kzalloc(sizeof(struct usb_ep_ops), GFP_KERNEL);
906 if (!new_ep_ops) {
907 dev_err(context->dev,
908 "%s: unable to allocate mem for new usb ep ops\n",
909 __func__);
910 return -ENOMEM;
911 }
912 (*new_ep_ops) = (*ep->ops);
913 new_ep_ops->queue = dwc3_msm_ep_queue;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530914 new_ep_ops->disable = ep->ops->disable;
915
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300916 ep->ops = new_ep_ops;
917
918 /*
919 * Do HERE more usb endpoint configurations
920 * which are specific to MSM.
921 */
922
923 return 0;
924}
925EXPORT_SYMBOL(msm_ep_config);
926
927/**
928 * Un-configure MSM endpoint.
929 * Tear down configurations done in the
930 * dwc3_msm_ep_config function.
931 *
932 * @ep - a pointer to some usb_ep instance
933 *
934 * @return int - 0 on success, negetive on error.
935 */
936int msm_ep_unconfig(struct usb_ep *ep)
937{
938 struct dwc3_ep *dep = to_dwc3_ep(ep);
939 struct usb_ep_ops *old_ep_ops;
940
941 /* Restore original ep ops */
942 if (!context->original_ep_ops[dep->number]) {
943 dev_err(context->dev,
944 "ep [%s,%d] was not configured as msm endpoint\n",
945 ep->name, dep->number);
946 return -EINVAL;
947 }
948 old_ep_ops = (struct usb_ep_ops *)ep->ops;
949 ep->ops = context->original_ep_ops[dep->number];
950 context->original_ep_ops[dep->number] = NULL;
951 kfree(old_ep_ops);
952
953 /*
954 * Do HERE more usb endpoint un-configurations
955 * which are specific to MSM.
956 */
957
958 return 0;
959}
960EXPORT_SYMBOL(msm_ep_unconfig);
961
Manu Gautam6eb13e32013-02-01 15:19:15 +0530962static void dwc3_restart_usb_work(struct work_struct *w)
963{
964 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
965 restart_usb_work);
966
967 dev_dbg(mdwc->dev, "%s\n", __func__);
968
969 if (atomic_read(&mdwc->in_lpm) || !mdwc->otg_xceiv) {
970 dev_err(mdwc->dev, "%s failed!!!\n", __func__);
971 return;
972 }
973
974 if (!mdwc->ext_xceiv.bsv) {
975 dev_dbg(mdwc->dev, "%s bailing out in disconnect\n", __func__);
976 return;
977 }
978
979 /* Reset active USB connection */
980 mdwc->ext_xceiv.bsv = false;
981 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
982 /* Make sure disconnect is processed before sending connect */
983 flush_delayed_work(&mdwc->resume_work);
984
985 mdwc->ext_xceiv.bsv = true;
986 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
987}
988
989/**
990 * Reset USB peripheral connection
991 * Inform OTG for Vbus LOW followed by Vbus HIGH notification.
992 * This performs full hardware reset and re-initialization which
993 * might be required by some DBM client driver during uninit/cleanup.
994 */
995void msm_dwc3_restart_usb_session(void)
996{
997 struct dwc3_msm *mdwc = context;
998
999 dev_dbg(mdwc->dev, "%s\n", __func__);
1000 queue_work(system_nrt_wq, &mdwc->restart_usb_work);
1001
1002 return;
1003}
1004EXPORT_SYMBOL(msm_dwc3_restart_usb_session);
1005
Jack Phamfadd6432012-12-07 19:03:41 -08001006/**
1007 * msm_register_usb_ext_notification: register for event notification
1008 * @info: pointer to client usb_ext_notification structure. May be NULL.
1009 *
1010 * @return int - 0 on success, negative on error
1011 */
1012int msm_register_usb_ext_notification(struct usb_ext_notification *info)
1013{
1014 pr_debug("%s usb_ext: %p\n", __func__, info);
1015
1016 if (info) {
1017 if (usb_ext) {
1018 pr_err("%s: already registered\n", __func__);
1019 return -EEXIST;
1020 }
1021
1022 if (!info->notify) {
1023 pr_err("%s: notify is NULL\n", __func__);
1024 return -EINVAL;
1025 }
1026 }
1027
1028 usb_ext = info;
1029 return 0;
1030}
1031EXPORT_SYMBOL(msm_register_usb_ext_notification);
1032
Manu Gautam60e01352012-05-29 09:00:34 +05301033/* HSPHY */
1034static int dwc3_hsusb_config_vddcx(int high)
1035{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301036 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301037 struct dwc3_msm *dwc = context;
Manu Gautam60e01352012-05-29 09:00:34 +05301038
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301039 max_vol = dwc->vdd_high_vol_level;
1040 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301041 ret = regulator_set_voltage(dwc->hsusb_vddcx, min_vol, max_vol);
1042 if (ret) {
1043 dev_err(dwc->dev, "unable to set voltage for HSUSB_VDDCX\n");
1044 return ret;
1045 }
1046
1047 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1048 min_vol, max_vol);
1049
1050 return ret;
1051}
1052
1053static int dwc3_hsusb_ldo_init(int init)
1054{
1055 int rc = 0;
1056 struct dwc3_msm *dwc = context;
1057
1058 if (!init) {
1059 regulator_set_voltage(dwc->hsusb_1p8, 0, USB_HSPHY_1P8_VOL_MAX);
1060 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1061 return 0;
1062 }
1063
1064 dwc->hsusb_3p3 = devm_regulator_get(dwc->dev, "HSUSB_3p3");
1065 if (IS_ERR(dwc->hsusb_3p3)) {
1066 dev_err(dwc->dev, "unable to get hsusb 3p3\n");
1067 return PTR_ERR(dwc->hsusb_3p3);
1068 }
1069
1070 rc = regulator_set_voltage(dwc->hsusb_3p3,
1071 USB_HSPHY_3P3_VOL_MIN, USB_HSPHY_3P3_VOL_MAX);
1072 if (rc) {
1073 dev_err(dwc->dev, "unable to set voltage for hsusb 3p3\n");
1074 return rc;
1075 }
1076 dwc->hsusb_1p8 = devm_regulator_get(dwc->dev, "HSUSB_1p8");
1077 if (IS_ERR(dwc->hsusb_1p8)) {
1078 dev_err(dwc->dev, "unable to get hsusb 1p8\n");
1079 rc = PTR_ERR(dwc->hsusb_1p8);
1080 goto devote_3p3;
1081 }
1082 rc = regulator_set_voltage(dwc->hsusb_1p8,
1083 USB_HSPHY_1P8_VOL_MIN, USB_HSPHY_1P8_VOL_MAX);
1084 if (rc) {
1085 dev_err(dwc->dev, "unable to set voltage for hsusb 1p8\n");
1086 goto devote_3p3;
1087 }
1088
1089 return 0;
1090
1091devote_3p3:
1092 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1093
1094 return rc;
1095}
1096
1097static int dwc3_hsusb_ldo_enable(int on)
1098{
1099 int rc = 0;
1100 struct dwc3_msm *dwc = context;
1101
1102 dev_dbg(dwc->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1103
1104 if (!on)
1105 goto disable_regulators;
1106
1107
1108 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, USB_HSPHY_1P8_HPM_LOAD);
1109 if (rc < 0) {
1110 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_1p8\n");
1111 return rc;
1112 }
1113
1114 rc = regulator_enable(dwc->hsusb_1p8);
1115 if (rc) {
1116 dev_err(dwc->dev, "Unable to enable HSUSB_1p8\n");
1117 goto put_1p8_lpm;
1118 }
1119
1120 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, USB_HSPHY_3P3_HPM_LOAD);
1121 if (rc < 0) {
1122 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_3p3\n");
1123 goto disable_1p8;
1124 }
1125
1126 rc = regulator_enable(dwc->hsusb_3p3);
1127 if (rc) {
1128 dev_err(dwc->dev, "Unable to enable HSUSB_3p3\n");
1129 goto put_3p3_lpm;
1130 }
1131
1132 return 0;
1133
1134disable_regulators:
1135 rc = regulator_disable(dwc->hsusb_3p3);
1136 if (rc)
1137 dev_err(dwc->dev, "Unable to disable HSUSB_3p3\n");
1138
1139put_3p3_lpm:
1140 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, 0);
1141 if (rc < 0)
1142 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_3p3\n");
1143
1144disable_1p8:
1145 rc = regulator_disable(dwc->hsusb_1p8);
1146 if (rc)
1147 dev_err(dwc->dev, "Unable to disable HSUSB_1p8\n");
1148
1149put_1p8_lpm:
1150 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, 0);
1151 if (rc < 0)
1152 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_1p8\n");
1153
1154 return rc < 0 ? rc : 0;
1155}
1156
1157/* SSPHY */
1158static int dwc3_ssusb_config_vddcx(int high)
1159{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301160 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301161 struct dwc3_msm *dwc = context;
Manu Gautam60e01352012-05-29 09:00:34 +05301162
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301163 max_vol = dwc->vdd_high_vol_level;
1164 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301165 ret = regulator_set_voltage(dwc->ssusb_vddcx, min_vol, max_vol);
1166 if (ret) {
1167 dev_err(dwc->dev, "unable to set voltage for SSUSB_VDDCX\n");
1168 return ret;
1169 }
1170
1171 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1172 min_vol, max_vol);
1173 return ret;
1174}
1175
1176/* 3.3v supply not needed for SS PHY */
1177static int dwc3_ssusb_ldo_init(int init)
1178{
1179 int rc = 0;
1180 struct dwc3_msm *dwc = context;
1181
1182 if (!init) {
1183 regulator_set_voltage(dwc->ssusb_1p8, 0, USB_SSPHY_1P8_VOL_MAX);
1184 return 0;
1185 }
1186
1187 dwc->ssusb_1p8 = devm_regulator_get(dwc->dev, "SSUSB_1p8");
1188 if (IS_ERR(dwc->ssusb_1p8)) {
1189 dev_err(dwc->dev, "unable to get ssusb 1p8\n");
1190 return PTR_ERR(dwc->ssusb_1p8);
1191 }
1192 rc = regulator_set_voltage(dwc->ssusb_1p8,
1193 USB_SSPHY_1P8_VOL_MIN, USB_SSPHY_1P8_VOL_MAX);
1194 if (rc)
1195 dev_err(dwc->dev, "unable to set voltage for ssusb 1p8\n");
1196
1197 return rc;
1198}
1199
1200static int dwc3_ssusb_ldo_enable(int on)
1201{
1202 int rc = 0;
1203 struct dwc3_msm *dwc = context;
1204
1205 dev_dbg(context->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1206
1207 if (!on)
1208 goto disable_regulators;
1209
1210
1211 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, USB_SSPHY_1P8_HPM_LOAD);
1212 if (rc < 0) {
1213 dev_err(dwc->dev, "Unable to set HPM of SSUSB_1p8\n");
1214 return rc;
1215 }
1216
1217 rc = regulator_enable(dwc->ssusb_1p8);
1218 if (rc) {
1219 dev_err(dwc->dev, "Unable to enable SSUSB_1p8\n");
1220 goto put_1p8_lpm;
1221 }
1222
1223 return 0;
1224
1225disable_regulators:
1226 rc = regulator_disable(dwc->ssusb_1p8);
1227 if (rc)
1228 dev_err(dwc->dev, "Unable to disable SSUSB_1p8\n");
1229
1230put_1p8_lpm:
1231 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, 0);
1232 if (rc < 0)
1233 dev_err(dwc->dev, "Unable to set LPM of SSUSB_1p8\n");
1234
1235 return rc < 0 ? rc : 0;
1236}
1237
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001238/*
1239 * Config Global Distributed Switch Controller (GDSC)
1240 * to support controller power collapse
1241 */
1242static int dwc3_msm_config_gdsc(struct dwc3_msm *msm, int on)
1243{
1244 int ret = 0;
1245
1246 if (IS_ERR(msm->dwc3_gdsc))
1247 return 0;
1248
1249 if (!msm->dwc3_gdsc) {
1250 msm->dwc3_gdsc = devm_regulator_get(msm->dev,
1251 "USB3_GDSC");
1252 if (IS_ERR(msm->dwc3_gdsc))
1253 return 0;
1254 }
1255
1256 if (on) {
1257 ret = regulator_enable(msm->dwc3_gdsc);
1258 if (ret) {
1259 dev_err(msm->dev, "unable to enable usb3 gdsc\n");
1260 return ret;
1261 }
1262 } else {
1263 regulator_disable(msm->dwc3_gdsc);
1264 }
1265
1266 return 0;
1267}
1268
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301269static int dwc3_msm_link_clk_reset(bool assert)
1270{
1271 int ret = 0;
1272 struct dwc3_msm *mdwc = context;
1273
1274 if (assert) {
1275 /* Using asynchronous block reset to the hardware */
1276 dev_dbg(mdwc->dev, "block_reset ASSERT\n");
1277 clk_disable_unprepare(mdwc->ref_clk);
1278 clk_disable_unprepare(mdwc->iface_clk);
1279 clk_disable_unprepare(mdwc->core_clk);
1280 ret = clk_reset(mdwc->core_clk, CLK_RESET_ASSERT);
1281 if (ret)
1282 dev_err(mdwc->dev, "dwc3 core_clk assert failed\n");
1283 } else {
1284 dev_dbg(mdwc->dev, "block_reset DEASSERT\n");
1285 ret = clk_reset(mdwc->core_clk, CLK_RESET_DEASSERT);
1286 ndelay(200);
1287 clk_prepare_enable(mdwc->core_clk);
1288 clk_prepare_enable(mdwc->ref_clk);
1289 clk_prepare_enable(mdwc->iface_clk);
1290 if (ret)
1291 dev_err(mdwc->dev, "dwc3 core_clk deassert failed\n");
1292 }
1293
1294 return ret;
1295}
1296
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301297/* Reinitialize SSPHY parameters by overriding using QSCRATCH CR interface */
1298static void dwc3_msm_ss_phy_reg_init(struct dwc3_msm *msm)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301299{
1300 u32 data = 0;
1301
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301302 /*
1303 * WORKAROUND: There is SSPHY suspend bug due to which USB enumerates
1304 * in HS mode instead of SS mode. Workaround it by asserting
1305 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus mode
1306 */
1307 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x102D);
1308 data |= (1 << 7);
1309 dwc3_msm_ssusb_write_phycreg(msm->base, 0x102D, data);
1310
1311 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1010);
1312 data &= ~0xFF0;
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301313 data |= 0x20;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301314 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1010, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301315
1316 /*
1317 * Fix RX Equalization setting as follows
1318 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0
1319 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1
1320 * LANE0.RX_OVRD_IN_HI.RX_EQ set to 3
1321 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1
1322 */
1323 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1006);
1324 data &= ~(1 << 6);
1325 data |= (1 << 7);
1326 data &= ~(0x7 << 8);
1327 data |= (0x3 << 8);
1328 data |= (0x1 << 11);
1329 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1006, data);
1330
1331 /*
1332 * Set EQ and TX launch amplitudes as follows
1333 * LANE0.TX_OVRD_DRV_LO.PREEMPH set to 22
1334 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 127
1335 * LANE0.TX_OVRD_DRV_LO.EN set to 1.
1336 */
1337 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1002);
1338 data &= ~0x3F80;
1339 data |= (0x16 << 7);
1340 data &= ~0x7F;
1341 data |= (0x7F | (1 << 14));
1342 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1002, data);
1343
Jack Pham63c8c702013-04-24 19:21:33 -07001344 /*
1345 * Set the QSCRATCH SS_PHY_PARAM_CTRL1 parameters as follows
1346 * TX_FULL_SWING [26:20] amplitude to 127
1347 * TX_DEEMPH_3_5DB [13:8] to 22
1348 * LOS_BIAS [2:0] to 0x5
1349 */
1350 dwc3_msm_write_readback(msm->base, SS_PHY_PARAM_CTRL_1,
1351 0x07f03f07, 0x07f01605);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301352}
1353
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301354/* Initialize QSCRATCH registers for HSPHY and SSPHY operation */
1355static void dwc3_msm_qscratch_reg_init(struct dwc3_msm *msm)
1356{
1357 /* SSPHY Initialization: Use ref_clk from pads and set its parameters */
1358 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210002);
1359 msleep(30);
1360 /* Assert SSPHY reset */
1361 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210082);
1362 usleep_range(2000, 2200);
1363 /* De-assert SSPHY reset - power and ref_clock must be ON */
1364 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210002);
1365 usleep_range(2000, 2200);
1366 /* Ref clock must be stable now, enable ref clock for HS mode */
1367 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210102);
1368 usleep_range(2000, 2200);
1369 /*
1370 * HSPHY Initialization: Enable UTMI clock and clamp enable HVINTs,
1371 * and disable RETENTION (power-on default is ENABLED)
1372 */
1373 dwc3_msm_write_reg(msm->base, HS_PHY_CTRL_REG, 0x5220bb2);
1374 usleep_range(2000, 2200);
1375 /* Disable (bypass) VBUS and ID filters */
1376 dwc3_msm_write_reg(msm->base, QSCRATCH_GENERAL_CFG, 0x78);
1377 /*
1378 * write HSPHY init value to QSCRATCH reg to set HSPHY parameters like
1379 * VBUS valid threshold, disconnect valid threshold, DC voltage level,
1380 * preempasis and rise/fall time.
1381 */
1382 if (override_phy_init)
1383 msm->hsphy_init_seq = override_phy_init;
1384 if (msm->hsphy_init_seq)
1385 dwc3_msm_write_readback(msm->base,
1386 PARAMETER_OVERRIDE_X_REG, 0x03FFFFFF,
1387 msm->hsphy_init_seq & 0x03FFFFFF);
1388
1389 /* Enable master clock for RAMs to allow BAM to access RAMs when
1390 * RAM clock gating is enabled via DWC3's GCTL. Otherwise, issues
1391 * are seen where RAM clocks get turned OFF in SS mode
1392 */
1393 dwc3_msm_write_reg(msm->base, CGCTL_REG,
1394 dwc3_msm_read_reg(msm->base, CGCTL_REG) | 0x18);
1395
1396 dwc3_msm_ss_phy_reg_init(msm);
1397}
1398
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301399static void dwc3_msm_block_reset(bool core_reset)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301400{
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301401
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301402 struct dwc3_msm *mdwc = context;
1403 int ret = 0;
1404
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301405 if (core_reset) {
1406 ret = dwc3_msm_link_clk_reset(1);
1407 if (ret)
1408 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301409
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301410 usleep_range(1000, 1200);
1411 ret = dwc3_msm_link_clk_reset(0);
1412 if (ret)
1413 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301414
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301415 usleep_range(10000, 12000);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301416
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301417 /* Reinitialize QSCRATCH registers after block reset */
1418 dwc3_msm_qscratch_reg_init(mdwc);
1419 }
Manu Gautama302f612012-12-18 17:33:06 +05301420
1421 /* Reset the DBM */
1422 dwc3_msm_dbm_soft_reset(1);
1423 usleep_range(1000, 1200);
1424 dwc3_msm_dbm_soft_reset(0);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301425}
1426
Manu Gautam8c642812012-06-07 10:35:10 +05301427static void dwc3_chg_enable_secondary_det(struct dwc3_msm *mdwc)
1428{
1429 u32 chg_ctrl;
1430
1431 /* Turn off VDP_SRC */
1432 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1433 msleep(20);
1434
1435 /* Before proceeding make sure VDP_SRC is OFF */
1436 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1437 if (chg_ctrl & 0x3F)
1438 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1439 __func__, chg_ctrl);
1440 /*
1441 * Configure DM as current source, DP as current sink
1442 * and enable battery charging comparators.
1443 */
1444 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x34);
1445}
1446
Manu Gautama1e331d2013-02-07 14:55:05 +05301447static bool dwc3_chg_det_check_linestate(struct dwc3_msm *mdwc)
1448{
1449 u32 chg_det;
Jack Pham9b4606b2013-04-02 17:32:25 -07001450
1451 if (!prop_chg_detect)
1452 return false;
Manu Gautama1e331d2013-02-07 14:55:05 +05301453
1454 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
Jack Pham9b4606b2013-04-02 17:32:25 -07001455 return chg_det & (3 << 8);
Manu Gautama1e331d2013-02-07 14:55:05 +05301456}
1457
Manu Gautam8c642812012-06-07 10:35:10 +05301458static bool dwc3_chg_det_check_output(struct dwc3_msm *mdwc)
1459{
1460 u32 chg_det;
1461 bool ret = false;
1462
1463 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1464 ret = chg_det & 1;
1465
1466 return ret;
1467}
1468
1469static void dwc3_chg_enable_primary_det(struct dwc3_msm *mdwc)
1470{
1471 /*
1472 * Configure DP as current source, DM as current sink
1473 * and enable battery charging comparators.
1474 */
1475 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x30);
1476}
1477
1478static inline bool dwc3_chg_check_dcd(struct dwc3_msm *mdwc)
1479{
1480 u32 chg_state;
1481 bool ret = false;
1482
1483 chg_state = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1484 ret = chg_state & 2;
1485
1486 return ret;
1487}
1488
1489static inline void dwc3_chg_disable_dcd(struct dwc3_msm *mdwc)
1490{
1491 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x0);
1492}
1493
1494static inline void dwc3_chg_enable_dcd(struct dwc3_msm *mdwc)
1495{
1496 /* Data contact detection enable, DCDENB */
1497 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x2);
1498}
1499
1500static void dwc3_chg_block_reset(struct dwc3_msm *mdwc)
1501{
1502 u32 chg_ctrl;
1503
1504 /* Clear charger detecting control bits */
1505 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1506
1507 /* Clear alt interrupt latch and enable bits */
1508 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1509 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x0);
1510
1511 udelay(100);
1512
1513 /* Before proceeding make sure charger block is RESET */
1514 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1515 if (chg_ctrl & 0x3F)
1516 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1517 __func__, chg_ctrl);
1518}
1519
1520static const char *chg_to_string(enum dwc3_chg_type chg_type)
1521{
1522 switch (chg_type) {
Manu Gautama1e331d2013-02-07 14:55:05 +05301523 case DWC3_SDP_CHARGER: return "USB_SDP_CHARGER";
1524 case DWC3_DCP_CHARGER: return "USB_DCP_CHARGER";
1525 case DWC3_CDP_CHARGER: return "USB_CDP_CHARGER";
1526 case DWC3_PROPRIETARY_CHARGER: return "USB_PROPRIETARY_CHARGER";
Manu Gautam8c642812012-06-07 10:35:10 +05301527 default: return "INVALID_CHARGER";
1528 }
1529}
1530
1531#define DWC3_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1532#define DWC3_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1533#define DWC3_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1534#define DWC3_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
1535
1536static void dwc3_chg_detect_work(struct work_struct *w)
1537{
1538 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, chg_work.work);
1539 bool is_dcd = false, tmout, vout;
1540 unsigned long delay;
1541
1542 dev_dbg(mdwc->dev, "chg detection work\n");
1543 switch (mdwc->chg_state) {
1544 case USB_CHG_STATE_UNDEFINED:
1545 dwc3_chg_block_reset(mdwc);
1546 dwc3_chg_enable_dcd(mdwc);
1547 mdwc->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1548 mdwc->dcd_retries = 0;
1549 delay = DWC3_CHG_DCD_POLL_TIME;
1550 break;
1551 case USB_CHG_STATE_WAIT_FOR_DCD:
1552 is_dcd = dwc3_chg_check_dcd(mdwc);
1553 tmout = ++mdwc->dcd_retries == DWC3_CHG_DCD_MAX_RETRIES;
1554 if (is_dcd || tmout) {
1555 dwc3_chg_disable_dcd(mdwc);
Manu Gautama1e331d2013-02-07 14:55:05 +05301556 if (dwc3_chg_det_check_linestate(mdwc)) {
1557 dev_dbg(mdwc->dev, "proprietary charger\n");
1558 mdwc->charger.chg_type =
1559 DWC3_PROPRIETARY_CHARGER;
1560 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1561 delay = 0;
1562 break;
1563 }
Manu Gautam8c642812012-06-07 10:35:10 +05301564 dwc3_chg_enable_primary_det(mdwc);
1565 delay = DWC3_CHG_PRIMARY_DET_TIME;
1566 mdwc->chg_state = USB_CHG_STATE_DCD_DONE;
1567 } else {
1568 delay = DWC3_CHG_DCD_POLL_TIME;
1569 }
1570 break;
1571 case USB_CHG_STATE_DCD_DONE:
1572 vout = dwc3_chg_det_check_output(mdwc);
1573 if (vout) {
1574 dwc3_chg_enable_secondary_det(mdwc);
1575 delay = DWC3_CHG_SECONDARY_DET_TIME;
1576 mdwc->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1577 } else {
Manu Gautama1e331d2013-02-07 14:55:05 +05301578 mdwc->charger.chg_type = DWC3_SDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301579 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1580 delay = 0;
1581 }
1582 break;
1583 case USB_CHG_STATE_PRIMARY_DONE:
1584 vout = dwc3_chg_det_check_output(mdwc);
1585 if (vout)
Manu Gautama1e331d2013-02-07 14:55:05 +05301586 mdwc->charger.chg_type = DWC3_DCP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301587 else
Manu Gautama1e331d2013-02-07 14:55:05 +05301588 mdwc->charger.chg_type = DWC3_CDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301589 mdwc->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1590 /* fall through */
1591 case USB_CHG_STATE_SECONDARY_DONE:
1592 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1593 /* fall through */
1594 case USB_CHG_STATE_DETECTED:
1595 dwc3_chg_block_reset(mdwc);
Manu Gautama48296e2012-12-05 17:37:56 +05301596 /* Enable VDP_SRC */
1597 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER)
1598 dwc3_msm_write_readback(mdwc->base,
1599 CHARGING_DET_CTRL_REG, 0x1F, 0x10);
Manu Gautam8c642812012-06-07 10:35:10 +05301600 dev_dbg(mdwc->dev, "chg_type = %s\n",
1601 chg_to_string(mdwc->charger.chg_type));
1602 mdwc->charger.notify_detection_complete(mdwc->otg_xceiv->otg,
1603 &mdwc->charger);
1604 return;
1605 default:
1606 return;
1607 }
1608
1609 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, delay);
1610}
1611
1612static void dwc3_start_chg_det(struct dwc3_charger *charger, bool start)
1613{
1614 struct dwc3_msm *mdwc = context;
1615
1616 if (start == false) {
Jack Pham9354c6a2012-12-20 19:19:32 -08001617 dev_dbg(mdwc->dev, "canceling charging detection work\n");
Manu Gautam8c642812012-06-07 10:35:10 +05301618 cancel_delayed_work_sync(&mdwc->chg_work);
1619 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1620 charger->chg_type = DWC3_INVALID_CHARGER;
1621 return;
1622 }
1623
1624 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1625 charger->chg_type = DWC3_INVALID_CHARGER;
1626 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, 0);
1627}
1628
Manu Gautamb5067272012-07-02 09:53:41 +05301629static int dwc3_msm_suspend(struct dwc3_msm *mdwc)
1630{
Manu Gautam2617deb2012-08-31 17:50:06 -07001631 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301632 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301633 bool host_bus_suspend;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301634 bool host_ss_active;
Manu Gautam2617deb2012-08-31 17:50:06 -07001635
Manu Gautamb5067272012-07-02 09:53:41 +05301636 dev_dbg(mdwc->dev, "%s: entering lpm\n", __func__);
1637
1638 if (atomic_read(&mdwc->in_lpm)) {
1639 dev_dbg(mdwc->dev, "%s: Already suspended\n", __func__);
1640 return 0;
1641 }
1642
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301643 host_ss_active = dwc3_msm_read_reg(mdwc->base, USB3_PORTSC) & PORT_PE;
Manu Gautama48296e2012-12-05 17:37:56 +05301644 if (mdwc->hs_phy_irq)
1645 disable_irq(mdwc->hs_phy_irq);
1646
Manu Gautam98013c22012-11-20 17:42:42 +05301647 if (cancel_delayed_work_sync(&mdwc->chg_work))
1648 dev_dbg(mdwc->dev, "%s: chg_work was pending\n", __func__);
1649 if (mdwc->chg_state != USB_CHG_STATE_DETECTED) {
1650 /* charger detection wasn't complete; re-init flags */
1651 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1652 mdwc->charger.chg_type = DWC3_INVALID_CHARGER;
Manu Gautama48296e2012-12-05 17:37:56 +05301653 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG,
1654 0x37, 0x0);
Manu Gautam98013c22012-11-20 17:42:42 +05301655 }
1656
Manu Gautam840f4fe2013-04-16 16:50:30 +05301657 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1658 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301659 host_bus_suspend = mdwc->host_mode == 1;
Manu Gautam377821c2012-09-28 16:53:24 +05301660
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301661 /* Sequence to put SSPHY in low power state:
1662 * 1. Clear REF_SS_PHY_EN in SS_PHY_CTRL_REG
1663 * 2. Clear REF_USE_PAD in SS_PHY_CTRL_REG
1664 * 3. Set TEST_POWERED_DOWN in SS_PHY_CTRL_REG to enable PHY retention
1665 * 4. Disable SSPHY ref clk
1666 */
1667 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8), 0x0);
1668 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28), 0x0);
1669 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26),
1670 (1 << 26));
1671
Manu Gautam377821c2012-09-28 16:53:24 +05301672 usleep_range(1000, 1200);
Manu Gautam3e9ad352012-08-16 14:44:47 -07001673 clk_disable_unprepare(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301674
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301675 if (host_bus_suspend) {
1676 /* Sequence for host bus suspend case:
1677 * 1. Set suspend and sleep bits in GUSB2PHYCONFIG reg
1678 * 2. Clear interrupt latch register and enable BSV, ID HV intr
1679 * 3. Enable DP and DM HV interrupts in ALT_INTERRUPT_EN_REG
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301680 */
1681 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1682 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1683 0x00000140);
1684 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1685 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1686 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1687 0x18000, 0x18000);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301688 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0xFC0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301689 udelay(5);
1690 } else {
1691 /* Sequence to put hardware in low power state:
1692 * 1. Set OTGDISABLE to disable OTG block in HSPHY (saves power)
1693 * 2. Clear charger detection control fields (performed above)
1694 * 3. SUSPEND PHY and turn OFF core clock after some delay
1695 * 4. Clear interrupt latch register and enable BSV, ID HV intr
1696 * 5. Enable PHY retention
1697 */
1698 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x1000,
1699 0x1000);
1700 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1701 0xC00000, 0x800000);
1702 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1703 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1704 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1705 0x18000, 0x18000);
1706 if (!dcp)
1707 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1708 0x2, 0x0);
1709 }
Manu Gautam377821c2012-09-28 16:53:24 +05301710
1711 /* make sure above writes are completed before turning off clocks */
1712 wmb();
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001713
1714 /* remove vote for controller power collapse */
1715 if (!host_bus_suspend)
1716 dwc3_msm_config_gdsc(mdwc, 0);
1717
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301718 if (!host_bus_suspend || !host_ss_active) {
1719 clk_disable_unprepare(mdwc->core_clk);
1720 mdwc->lpm_flags |= MDWC3_CORECLK_OFF;
1721 }
Manu Gautam377821c2012-09-28 16:53:24 +05301722 clk_disable_unprepare(mdwc->iface_clk);
1723
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301724 if (!host_bus_suspend)
Jack Pham22698b82013-02-13 17:45:06 -08001725 clk_disable_unprepare(mdwc->utmi_clk);
1726
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301727 if (!host_bus_suspend) {
Jack Pham22698b82013-02-13 17:45:06 -08001728 /* USB PHY no more requires TCXO */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301729 clk_disable_unprepare(mdwc->xo_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301730 mdwc->lpm_flags |= MDWC3_TCXO_SHUTDOWN;
Jack Pham22698b82013-02-13 17:45:06 -08001731 }
Manu Gautamb5067272012-07-02 09:53:41 +05301732
Manu Gautam2617deb2012-08-31 17:50:06 -07001733 if (mdwc->bus_perf_client) {
1734 ret = msm_bus_scale_client_update_request(
1735 mdwc->bus_perf_client, 0);
1736 if (ret)
1737 dev_err(mdwc->dev, "Failed to reset bus bw vote\n");
1738 }
1739
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301740 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1741 !host_bus_suspend)
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301742 dwc3_hsusb_ldo_enable(0);
1743
Vijayavardhan Vennapusa6bc06962012-10-31 13:23:38 +05301744 dwc3_ssusb_ldo_enable(0);
1745 dwc3_ssusb_config_vddcx(0);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301746 if (!host_bus_suspend && !dcp)
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301747 dwc3_hsusb_config_vddcx(0);
Manu Gautam377821c2012-09-28 16:53:24 +05301748 wake_unlock(&mdwc->wlock);
Manu Gautamb5067272012-07-02 09:53:41 +05301749 atomic_set(&mdwc->in_lpm, 1);
Manu Gautam377821c2012-09-28 16:53:24 +05301750
Manu Gautamb5067272012-07-02 09:53:41 +05301751 dev_info(mdwc->dev, "DWC3 in low power mode\n");
1752
Manu Gautam840f4fe2013-04-16 16:50:30 +05301753 if (mdwc->hs_phy_irq) {
Manu Gautama48296e2012-12-05 17:37:56 +05301754 enable_irq(mdwc->hs_phy_irq);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301755 /* with DCP we dont require wakeup using HS_PHY_IRQ */
1756 if (dcp)
1757 disable_irq_wake(mdwc->hs_phy_irq);
1758 }
Manu Gautama48296e2012-12-05 17:37:56 +05301759
Manu Gautamb5067272012-07-02 09:53:41 +05301760 return 0;
1761}
1762
1763static int dwc3_msm_resume(struct dwc3_msm *mdwc)
1764{
Manu Gautam2617deb2012-08-31 17:50:06 -07001765 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301766 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301767 bool host_bus_suspend;
Manu Gautam2617deb2012-08-31 17:50:06 -07001768
Manu Gautamb5067272012-07-02 09:53:41 +05301769 dev_dbg(mdwc->dev, "%s: exiting lpm\n", __func__);
1770
1771 if (!atomic_read(&mdwc->in_lpm)) {
1772 dev_dbg(mdwc->dev, "%s: Already resumed\n", __func__);
1773 return 0;
1774 }
1775
Manu Gautam377821c2012-09-28 16:53:24 +05301776 wake_lock(&mdwc->wlock);
1777
Manu Gautam2617deb2012-08-31 17:50:06 -07001778 if (mdwc->bus_perf_client) {
1779 ret = msm_bus_scale_client_update_request(
1780 mdwc->bus_perf_client, 1);
1781 if (ret)
1782 dev_err(mdwc->dev, "Failed to vote for bus scaling\n");
1783 }
1784
Manu Gautam840f4fe2013-04-16 16:50:30 +05301785 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1786 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301787 host_bus_suspend = mdwc->host_mode == 1;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301788
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301789 if (mdwc->lpm_flags & MDWC3_TCXO_SHUTDOWN) {
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301790 /* Vote for TCXO while waking up USB HSPHY */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301791 ret = clk_prepare_enable(mdwc->xo_clk);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301792 if (ret)
1793 dev_err(mdwc->dev, "%s failed to vote TCXO buffer%d\n",
1794 __func__, ret);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301795 mdwc->lpm_flags &= ~MDWC3_TCXO_SHUTDOWN;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301796 }
1797
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001798 /* add vote for controller power collapse */
1799 if (!host_bus_suspend)
1800 dwc3_msm_config_gdsc(mdwc, 1);
1801
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301802 if (!host_bus_suspend)
1803 clk_prepare_enable(mdwc->utmi_clk);
1804
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301805 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1806 !host_bus_suspend)
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301807 dwc3_hsusb_ldo_enable(1);
1808
Vijayavardhan Vennapusa6bc06962012-10-31 13:23:38 +05301809 dwc3_ssusb_ldo_enable(1);
1810 dwc3_ssusb_config_vddcx(1);
Jack Pham22698b82013-02-13 17:45:06 -08001811
Manu Gautam840f4fe2013-04-16 16:50:30 +05301812 if (!host_bus_suspend && !dcp)
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301813 dwc3_hsusb_config_vddcx(1);
Jack Pham22698b82013-02-13 17:45:06 -08001814
Manu Gautam3e9ad352012-08-16 14:44:47 -07001815 clk_prepare_enable(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301816 usleep_range(1000, 1200);
1817
Manu Gautam3e9ad352012-08-16 14:44:47 -07001818 clk_prepare_enable(mdwc->iface_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301819 if (mdwc->lpm_flags & MDWC3_CORECLK_OFF) {
1820 clk_prepare_enable(mdwc->core_clk);
1821 mdwc->lpm_flags &= ~MDWC3_CORECLK_OFF;
1822 }
Manu Gautam377821c2012-09-28 16:53:24 +05301823
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301824 if (host_bus_suspend) {
1825 /* Disable HV interrupt */
1826 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1827 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1828 0x18000, 0x0);
1829 /* Clear interrupt latch register */
1830 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301831
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301832 /* Disable DP and DM HV interrupt */
1833 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301834
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301835 /* Clear suspend bit in GUSB2PHYCONFIG register */
1836 dwc3_msm_write_readback(mdwc->base, DWC3_GUSB2PHYCFG(0),
1837 0x40, 0x0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301838 } else {
1839 /* Disable HV interrupt */
1840 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1841 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1842 0x18000, 0x0);
1843 /* Disable Retention */
1844 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x2, 0x2);
1845
1846 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1847 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1848 0xF0000000);
1849 /* 10usec delay required before de-asserting PHY RESET */
1850 udelay(10);
1851 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1852 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) &
1853 0x7FFFFFFF);
1854
1855 /* Bring PHY out of suspend */
1856 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0xC00000,
1857 0x0);
1858
1859 }
Manu Gautamb5067272012-07-02 09:53:41 +05301860
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301861 /* Assert SS PHY RESET */
1862 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7),
1863 (1 << 7));
1864 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28),
1865 (1 << 28));
1866 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8),
1867 (1 << 8));
1868 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26), 0x0);
1869 /* 10usec delay required before de-asserting SS PHY RESET */
1870 udelay(10);
1871 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7), 0x0);
1872
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301873 /*
1874 * Reinitilize SSPHY parameters as SS_PHY RESET will reset
1875 * the internal registers to default values.
1876 */
1877 dwc3_msm_ss_phy_reg_init(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301878 atomic_set(&mdwc->in_lpm, 0);
Manu Gautam377821c2012-09-28 16:53:24 +05301879
1880 /* match disable_irq call from isr */
1881 if (mdwc->lpm_irq_seen && mdwc->hs_phy_irq) {
1882 enable_irq(mdwc->hs_phy_irq);
1883 mdwc->lpm_irq_seen = false;
1884 }
Manu Gautam840f4fe2013-04-16 16:50:30 +05301885 /* it must DCP disconnect, re-enable HS_PHY wakeup IRQ */
1886 if (mdwc->hs_phy_irq && dcp)
1887 enable_irq_wake(mdwc->hs_phy_irq);
Manu Gautam377821c2012-09-28 16:53:24 +05301888
Manu Gautamb5067272012-07-02 09:53:41 +05301889 dev_info(mdwc->dev, "DWC3 exited from low power mode\n");
1890
1891 return 0;
1892}
1893
1894static void dwc3_resume_work(struct work_struct *w)
1895{
1896 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
1897 resume_work.work);
1898
1899 dev_dbg(mdwc->dev, "%s: dwc3 resume work\n", __func__);
1900 /* handle any event that was queued while work was already running */
1901 if (!atomic_read(&mdwc->in_lpm)) {
1902 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
1903 if (mdwc->otg_xceiv)
1904 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1905 DWC3_EVENT_XCEIV_STATE);
1906 return;
1907 }
1908
1909 /* bail out if system resume in process, else initiate RESUME */
1910 if (atomic_read(&mdwc->pm_suspended)) {
1911 mdwc->resume_pending = true;
1912 } else {
1913 pm_runtime_get_sync(mdwc->dev);
1914 if (mdwc->otg_xceiv)
1915 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1916 DWC3_EVENT_PHY_RESUME);
Manu Gautambb825d72013-03-12 16:25:42 +05301917 pm_runtime_put_noidle(mdwc->dev);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301918 if (mdwc->otg_xceiv && (mdwc->ext_xceiv.otg_capability))
1919 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1920 DWC3_EVENT_XCEIV_STATE);
Manu Gautamb5067272012-07-02 09:53:41 +05301921 }
1922}
1923
Jack Pham0fc12332012-11-19 13:14:22 -08001924static u32 debug_id = true, debug_bsv, debug_connect;
Manu Gautamb5067272012-07-02 09:53:41 +05301925
1926static int dwc3_connect_show(struct seq_file *s, void *unused)
1927{
1928 if (debug_connect)
1929 seq_printf(s, "true\n");
1930 else
1931 seq_printf(s, "false\n");
1932
1933 return 0;
1934}
1935
1936static int dwc3_connect_open(struct inode *inode, struct file *file)
1937{
1938 return single_open(file, dwc3_connect_show, inode->i_private);
1939}
1940
1941static ssize_t dwc3_connect_write(struct file *file, const char __user *ubuf,
1942 size_t count, loff_t *ppos)
1943{
1944 struct seq_file *s = file->private_data;
1945 struct dwc3_msm *mdwc = s->private;
1946 char buf[8];
1947
1948 memset(buf, 0x00, sizeof(buf));
1949
1950 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
1951 return -EFAULT;
1952
1953 if (!strncmp(buf, "enable", 6) || !strncmp(buf, "true", 4)) {
1954 debug_connect = true;
1955 } else {
1956 debug_connect = debug_bsv = false;
1957 debug_id = true;
1958 }
1959
1960 mdwc->ext_xceiv.bsv = debug_bsv;
1961 mdwc->ext_xceiv.id = debug_id ? DWC3_ID_FLOAT : DWC3_ID_GROUND;
1962
1963 if (atomic_read(&mdwc->in_lpm)) {
1964 dev_dbg(mdwc->dev, "%s: calling resume_work\n", __func__);
1965 dwc3_resume_work(&mdwc->resume_work.work);
1966 } else {
1967 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
1968 if (mdwc->otg_xceiv)
1969 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1970 DWC3_EVENT_XCEIV_STATE);
1971 }
1972
1973 return count;
1974}
1975
1976const struct file_operations dwc3_connect_fops = {
1977 .open = dwc3_connect_open,
1978 .read = seq_read,
1979 .write = dwc3_connect_write,
1980 .llseek = seq_lseek,
1981 .release = single_release,
1982};
1983
1984static struct dentry *dwc3_debugfs_root;
1985
1986static void dwc3_debugfs_init(struct dwc3_msm *mdwc)
1987{
1988 dwc3_debugfs_root = debugfs_create_dir("msm_dwc3", NULL);
1989
1990 if (!dwc3_debugfs_root || IS_ERR(dwc3_debugfs_root))
1991 return;
1992
1993 if (!debugfs_create_bool("id", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05301994 &debug_id))
Manu Gautamb5067272012-07-02 09:53:41 +05301995 goto error;
1996
1997 if (!debugfs_create_bool("bsv", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05301998 &debug_bsv))
Manu Gautamb5067272012-07-02 09:53:41 +05301999 goto error;
2000
2001 if (!debugfs_create_file("connect", S_IRUGO | S_IWUSR,
2002 dwc3_debugfs_root, mdwc, &dwc3_connect_fops))
2003 goto error;
2004
2005 return;
2006
2007error:
2008 debugfs_remove_recursive(dwc3_debugfs_root);
2009}
Manu Gautam8c642812012-06-07 10:35:10 +05302010
Manu Gautam377821c2012-09-28 16:53:24 +05302011static irqreturn_t msm_dwc3_irq(int irq, void *data)
2012{
2013 struct dwc3_msm *mdwc = data;
2014
2015 if (atomic_read(&mdwc->in_lpm)) {
2016 dev_dbg(mdwc->dev, "%s received in LPM\n", __func__);
2017 mdwc->lpm_irq_seen = true;
2018 disable_irq_nosync(irq);
2019 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
2020 } else {
2021 pr_info_ratelimited("%s: IRQ outside LPM\n", __func__);
2022 }
2023
2024 return IRQ_HANDLED;
2025}
2026
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302027static int dwc3_msm_power_get_property_usb(struct power_supply *psy,
2028 enum power_supply_property psp,
2029 union power_supply_propval *val)
2030{
2031 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2032 usb_psy);
2033 switch (psp) {
2034 case POWER_SUPPLY_PROP_SCOPE:
2035 val->intval = mdwc->host_mode;
2036 break;
2037 case POWER_SUPPLY_PROP_CURRENT_MAX:
2038 val->intval = mdwc->current_max;
2039 break;
2040 case POWER_SUPPLY_PROP_PRESENT:
2041 val->intval = mdwc->vbus_active;
2042 break;
2043 case POWER_SUPPLY_PROP_ONLINE:
2044 val->intval = mdwc->online;
2045 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302046 case POWER_SUPPLY_PROP_TYPE:
2047 val->intval = psy->type;
2048 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302049 default:
2050 return -EINVAL;
2051 }
2052 return 0;
2053}
2054
2055static int dwc3_msm_power_set_property_usb(struct power_supply *psy,
2056 enum power_supply_property psp,
2057 const union power_supply_propval *val)
2058{
2059 static bool init;
2060 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2061 usb_psy);
2062
2063 switch (psp) {
2064 case POWER_SUPPLY_PROP_SCOPE:
2065 mdwc->host_mode = val->intval;
2066 break;
2067 /* Process PMIC notification in PRESENT prop */
2068 case POWER_SUPPLY_PROP_PRESENT:
2069 dev_dbg(mdwc->dev, "%s: notify xceiv event\n", __func__);
Jack Pham9354c6a2012-12-20 19:19:32 -08002070 if (mdwc->otg_xceiv && !mdwc->ext_inuse &&
2071 (mdwc->ext_xceiv.otg_capability || !init)) {
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302072 mdwc->ext_xceiv.bsv = val->intval;
Manu Gautamf71d9cb2013-02-07 13:52:12 +05302073 queue_delayed_work(system_nrt_wq,
Jack Pham4d91aab2013-03-08 10:02:16 -08002074 &mdwc->resume_work, 20);
Jack Pham9354c6a2012-12-20 19:19:32 -08002075
2076 if (!init)
2077 init = true;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302078 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302079 mdwc->vbus_active = val->intval;
2080 break;
2081 case POWER_SUPPLY_PROP_ONLINE:
2082 mdwc->online = val->intval;
2083 break;
2084 case POWER_SUPPLY_PROP_CURRENT_MAX:
2085 mdwc->current_max = val->intval;
2086 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302087 case POWER_SUPPLY_PROP_TYPE:
2088 psy->type = val->intval;
2089 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302090 default:
2091 return -EINVAL;
2092 }
2093
2094 power_supply_changed(&mdwc->usb_psy);
2095 return 0;
2096}
2097
Jack Pham9354c6a2012-12-20 19:19:32 -08002098static void dwc3_msm_external_power_changed(struct power_supply *psy)
2099{
2100 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm, usb_psy);
2101 union power_supply_propval ret = {0,};
2102
2103 if (!mdwc->ext_vbus_psy)
2104 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2105
2106 if (!mdwc->ext_vbus_psy) {
2107 pr_err("%s: Unable to get ext_vbus power_supply\n", __func__);
2108 return;
2109 }
2110
2111 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2112 POWER_SUPPLY_PROP_ONLINE, &ret);
2113 if (ret.intval) {
2114 dwc3_start_chg_det(&mdwc->charger, false);
2115 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2116 POWER_SUPPLY_PROP_CURRENT_MAX, &ret);
2117 power_supply_set_current_limit(&mdwc->usb_psy, ret.intval);
2118 }
2119
2120 power_supply_set_online(&mdwc->usb_psy, ret.intval);
2121 power_supply_changed(&mdwc->usb_psy);
2122}
2123
2124
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302125static char *dwc3_msm_pm_power_supplied_to[] = {
2126 "battery",
2127};
2128
2129static enum power_supply_property dwc3_msm_pm_power_props_usb[] = {
2130 POWER_SUPPLY_PROP_PRESENT,
2131 POWER_SUPPLY_PROP_ONLINE,
2132 POWER_SUPPLY_PROP_CURRENT_MAX,
2133 POWER_SUPPLY_PROP_SCOPE,
2134};
2135
Jack Phamfadd6432012-12-07 19:03:41 -08002136static void dwc3_init_adc_work(struct work_struct *w);
2137
2138static void dwc3_ext_notify_online(int on)
2139{
2140 struct dwc3_msm *mdwc = context;
Jack Phamf12b7e12012-12-28 14:27:26 -08002141 bool notify_otg = false;
Jack Phamfadd6432012-12-07 19:03:41 -08002142
2143 if (!mdwc) {
2144 pr_err("%s: DWC3 driver already removed\n", __func__);
2145 return;
2146 }
2147
2148 dev_dbg(mdwc->dev, "notify %s%s\n", on ? "" : "dis", "connected");
2149
Jack Pham9354c6a2012-12-20 19:19:32 -08002150 if (!mdwc->ext_vbus_psy)
2151 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2152
2153 mdwc->ext_inuse = on;
Jack Phamf12b7e12012-12-28 14:27:26 -08002154 if (on) {
2155 /* force OTG to exit B-peripheral state */
2156 mdwc->ext_xceiv.bsv = false;
2157 notify_otg = true;
Jack Pham9354c6a2012-12-20 19:19:32 -08002158 dwc3_start_chg_det(&mdwc->charger, false);
Jack Phamf12b7e12012-12-28 14:27:26 -08002159 } else {
2160 /* external client offline; tell OTG about cached ID/BSV */
2161 if (mdwc->ext_xceiv.id != mdwc->id_state) {
2162 mdwc->ext_xceiv.id = mdwc->id_state;
2163 notify_otg = true;
2164 }
2165
2166 mdwc->ext_xceiv.bsv = mdwc->vbus_active;
2167 notify_otg |= mdwc->vbus_active;
2168 }
Jack Pham9354c6a2012-12-20 19:19:32 -08002169
2170 if (mdwc->ext_vbus_psy)
2171 power_supply_set_present(mdwc->ext_vbus_psy, on);
Jack Phamf12b7e12012-12-28 14:27:26 -08002172
2173 if (notify_otg)
2174 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
Jack Phamfadd6432012-12-07 19:03:41 -08002175}
2176
Jack Pham0cca9412013-03-08 13:22:42 -08002177static void dwc3_id_work(struct work_struct *w)
Jack Phamfadd6432012-12-07 19:03:41 -08002178{
Jack Pham0cca9412013-03-08 13:22:42 -08002179 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, id_work);
Jack Pham5c585062013-03-25 18:39:12 -07002180 int ret;
Jack Phamfadd6432012-12-07 19:03:41 -08002181
Jack Pham0cca9412013-03-08 13:22:42 -08002182 /* Give external client a chance to handle */
Jack Pham5c585062013-03-25 18:39:12 -07002183 if (!mdwc->ext_inuse && usb_ext) {
2184 if (mdwc->pmic_id_irq)
2185 disable_irq(mdwc->pmic_id_irq);
2186
2187 ret = usb_ext->notify(usb_ext->ctxt, mdwc->id_state,
2188 dwc3_ext_notify_online);
2189 dev_dbg(mdwc->dev, "%s: external handler returned %d\n",
2190 __func__, ret);
2191
2192 if (mdwc->pmic_id_irq) {
2193 /* ID may have changed while IRQ disabled; update it */
2194 mdwc->id_state = !!irq_read_line(mdwc->pmic_id_irq);
2195 enable_irq(mdwc->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002196 }
Jack Pham5c585062013-03-25 18:39:12 -07002197
2198 mdwc->ext_inuse = (ret == 0);
Jack Pham0cca9412013-03-08 13:22:42 -08002199 }
Jack Phamfadd6432012-12-07 19:03:41 -08002200
Jack Pham0cca9412013-03-08 13:22:42 -08002201 if (!mdwc->ext_inuse) { /* notify OTG */
2202 mdwc->ext_xceiv.id = mdwc->id_state;
2203 dwc3_resume_work(&mdwc->resume_work.work);
2204 }
2205}
2206
2207static irqreturn_t dwc3_pmic_id_irq(int irq, void *data)
2208{
2209 struct dwc3_msm *mdwc = data;
Jack Pham5c585062013-03-25 18:39:12 -07002210 enum dwc3_id_state id;
Jack Pham0cca9412013-03-08 13:22:42 -08002211
2212 /* If we can't read ID line state for some reason, treat it as float */
Jack Pham5c585062013-03-25 18:39:12 -07002213 id = !!irq_read_line(irq);
2214 if (mdwc->id_state != id) {
2215 mdwc->id_state = id;
2216 queue_work(system_nrt_wq, &mdwc->id_work);
2217 }
Jack Pham0cca9412013-03-08 13:22:42 -08002218
2219 return IRQ_HANDLED;
Jack Phamfadd6432012-12-07 19:03:41 -08002220}
2221
Jack Pham0fc12332012-11-19 13:14:22 -08002222static void dwc3_adc_notification(enum qpnp_tm_state state, void *ctx)
2223{
2224 struct dwc3_msm *mdwc = ctx;
2225
2226 if (state >= ADC_TM_STATE_NUM) {
2227 pr_err("%s: invalid notification %d\n", __func__, state);
2228 return;
2229 }
2230
2231 dev_dbg(mdwc->dev, "%s: state = %s\n", __func__,
2232 state == ADC_TM_HIGH_STATE ? "high" : "low");
2233
Jack Phamf12b7e12012-12-28 14:27:26 -08002234 /* save ID state, but don't necessarily notify OTG */
Jack Pham0fc12332012-11-19 13:14:22 -08002235 if (state == ADC_TM_HIGH_STATE) {
Jack Phamf12b7e12012-12-28 14:27:26 -08002236 mdwc->id_state = DWC3_ID_FLOAT;
Jack Pham0fc12332012-11-19 13:14:22 -08002237 mdwc->adc_param.state_request = ADC_TM_LOW_THR_ENABLE;
2238 } else {
Jack Phamf12b7e12012-12-28 14:27:26 -08002239 mdwc->id_state = DWC3_ID_GROUND;
Jack Pham0fc12332012-11-19 13:14:22 -08002240 mdwc->adc_param.state_request = ADC_TM_HIGH_THR_ENABLE;
2241 }
2242
Jack Pham0cca9412013-03-08 13:22:42 -08002243 dwc3_id_work(&mdwc->id_work);
2244
Jack Phamfadd6432012-12-07 19:03:41 -08002245 /* re-arm ADC interrupt */
Jack Pham0fc12332012-11-19 13:14:22 -08002246 qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2247}
2248
2249static void dwc3_init_adc_work(struct work_struct *w)
2250{
2251 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
2252 init_adc_work.work);
2253 int ret;
2254
2255 ret = qpnp_adc_tm_is_ready();
2256 if (ret == -EPROBE_DEFER) {
Jack Pham90b4d122012-12-13 11:46:22 -08002257 queue_delayed_work(system_nrt_wq, to_delayed_work(w),
2258 msecs_to_jiffies(100));
Jack Pham0fc12332012-11-19 13:14:22 -08002259 return;
2260 }
2261
2262 mdwc->adc_param.low_thr = adc_low_threshold;
2263 mdwc->adc_param.high_thr = adc_high_threshold;
2264 mdwc->adc_param.timer_interval = adc_meas_interval;
2265 mdwc->adc_param.state_request = ADC_TM_HIGH_LOW_THR_ENABLE;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -08002266 mdwc->adc_param.btm_ctx = mdwc;
Jack Pham0fc12332012-11-19 13:14:22 -08002267 mdwc->adc_param.threshold_notification = dwc3_adc_notification;
2268
2269 ret = qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2270 if (ret) {
2271 dev_err(mdwc->dev, "%s: request ADC error %d\n", __func__, ret);
2272 return;
2273 }
2274
2275 mdwc->id_adc_detect = true;
2276}
2277
2278static ssize_t adc_enable_show(struct device *dev,
2279 struct device_attribute *attr, char *buf)
2280{
2281 return snprintf(buf, PAGE_SIZE, "%s\n", context->id_adc_detect ?
2282 "enabled" : "disabled");
2283}
2284
2285static ssize_t adc_enable_store(struct device *dev,
2286 struct device_attribute *attr, const char
2287 *buf, size_t size)
2288{
2289 if (!strnicmp(buf, "enable", 6)) {
2290 if (!context->id_adc_detect)
2291 dwc3_init_adc_work(&context->init_adc_work.work);
2292 return size;
2293 } else if (!strnicmp(buf, "disable", 7)) {
2294 qpnp_adc_tm_usbid_end();
2295 context->id_adc_detect = false;
2296 return size;
2297 }
2298
2299 return -EINVAL;
2300}
2301
2302static DEVICE_ATTR(adc_enable, S_IRUGO | S_IWUSR, adc_enable_show,
2303 adc_enable_store);
2304
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002305static int __devinit dwc3_msm_probe(struct platform_device *pdev)
2306{
2307 struct device_node *node = pdev->dev.of_node;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002308 struct dwc3_msm *msm;
2309 struct resource *res;
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002310 void __iomem *tcsr;
Manu Gautamf08f7b62013-04-02 16:09:42 +05302311 unsigned long flags;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002312 int ret = 0;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302313 int len = 0;
2314 u32 tmp[3];
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002315
2316 msm = devm_kzalloc(&pdev->dev, sizeof(*msm), GFP_KERNEL);
2317 if (!msm) {
2318 dev_err(&pdev->dev, "not enough memory\n");
2319 return -ENOMEM;
2320 }
2321
2322 platform_set_drvdata(pdev, msm);
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002323 context = msm;
Manu Gautam60e01352012-05-29 09:00:34 +05302324 msm->dev = &pdev->dev;
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002325
2326 INIT_LIST_HEAD(&msm->req_complete_list);
Manu Gautam8c642812012-06-07 10:35:10 +05302327 INIT_DELAYED_WORK(&msm->chg_work, dwc3_chg_detect_work);
Manu Gautamb5067272012-07-02 09:53:41 +05302328 INIT_DELAYED_WORK(&msm->resume_work, dwc3_resume_work);
Manu Gautam6eb13e32013-02-01 15:19:15 +05302329 INIT_WORK(&msm->restart_usb_work, dwc3_restart_usb_work);
Jack Pham0cca9412013-03-08 13:22:42 -08002330 INIT_WORK(&msm->id_work, dwc3_id_work);
Jack Pham0fc12332012-11-19 13:14:22 -08002331 INIT_DELAYED_WORK(&msm->init_adc_work, dwc3_init_adc_work);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002332
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002333 ret = dwc3_msm_config_gdsc(msm, 1);
2334 if (ret) {
2335 dev_err(&pdev->dev, "unable to configure usb3 gdsc\n");
2336 return ret;
2337 }
2338
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302339 msm->xo_clk = clk_get(&pdev->dev, "xo");
2340 if (IS_ERR(msm->xo_clk)) {
Manu Gautam377821c2012-09-28 16:53:24 +05302341 dev_err(&pdev->dev, "%s unable to get TCXO buffer handle\n",
2342 __func__);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002343 ret = PTR_ERR(msm->xo_clk);
2344 goto disable_dwc3_gdsc;
Manu Gautam377821c2012-09-28 16:53:24 +05302345 }
2346
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302347 ret = clk_prepare_enable(msm->xo_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05302348 if (ret) {
2349 dev_err(&pdev->dev, "%s failed to vote for TCXO buffer%d\n",
2350 __func__, ret);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302351 goto put_xo;
Manu Gautam377821c2012-09-28 16:53:24 +05302352 }
2353
Manu Gautam1742db22012-06-19 13:33:24 +05302354 /*
2355 * DWC3 Core requires its CORE CLK (aka master / bus clk) to
2356 * run at 125Mhz in SSUSB mode and >60MHZ for HSUSB mode.
2357 */
2358 msm->core_clk = devm_clk_get(&pdev->dev, "core_clk");
2359 if (IS_ERR(msm->core_clk)) {
2360 dev_err(&pdev->dev, "failed to get core_clk\n");
Manu Gautam377821c2012-09-28 16:53:24 +05302361 ret = PTR_ERR(msm->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302362 goto disable_xo;
Manu Gautam1742db22012-06-19 13:33:24 +05302363 }
2364 clk_set_rate(msm->core_clk, 125000000);
2365 clk_prepare_enable(msm->core_clk);
2366
Manu Gautam3e9ad352012-08-16 14:44:47 -07002367 msm->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
2368 if (IS_ERR(msm->iface_clk)) {
2369 dev_err(&pdev->dev, "failed to get iface_clk\n");
2370 ret = PTR_ERR(msm->iface_clk);
2371 goto disable_core_clk;
2372 }
2373 clk_prepare_enable(msm->iface_clk);
2374
2375 msm->sleep_clk = devm_clk_get(&pdev->dev, "sleep_clk");
2376 if (IS_ERR(msm->sleep_clk)) {
2377 dev_err(&pdev->dev, "failed to get sleep_clk\n");
2378 ret = PTR_ERR(msm->sleep_clk);
2379 goto disable_iface_clk;
2380 }
2381 clk_prepare_enable(msm->sleep_clk);
2382
2383 msm->hsphy_sleep_clk = devm_clk_get(&pdev->dev, "sleep_a_clk");
2384 if (IS_ERR(msm->hsphy_sleep_clk)) {
2385 dev_err(&pdev->dev, "failed to get sleep_a_clk\n");
2386 ret = PTR_ERR(msm->hsphy_sleep_clk);
2387 goto disable_sleep_clk;
2388 }
2389 clk_prepare_enable(msm->hsphy_sleep_clk);
2390
Jack Pham22698b82013-02-13 17:45:06 -08002391 msm->utmi_clk = devm_clk_get(&pdev->dev, "utmi_clk");
2392 if (IS_ERR(msm->utmi_clk)) {
2393 dev_err(&pdev->dev, "failed to get utmi_clk\n");
2394 ret = PTR_ERR(msm->utmi_clk);
2395 goto disable_sleep_a_clk;
2396 }
2397 clk_prepare_enable(msm->utmi_clk);
2398
Manu Gautam3e9ad352012-08-16 14:44:47 -07002399 msm->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
2400 if (IS_ERR(msm->ref_clk)) {
2401 dev_err(&pdev->dev, "failed to get ref_clk\n");
2402 ret = PTR_ERR(msm->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002403 goto disable_utmi_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -07002404 }
2405 clk_prepare_enable(msm->ref_clk);
2406
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302407 of_get_property(node, "qcom,vdd-voltage-level", &len);
2408 if (len == sizeof(tmp)) {
2409 of_property_read_u32_array(node, "qcom,vdd-voltage-level",
2410 tmp, len/sizeof(*tmp));
2411 msm->vdd_no_vol_level = tmp[0];
2412 msm->vdd_low_vol_level = tmp[1];
2413 msm->vdd_high_vol_level = tmp[2];
2414 } else {
2415 dev_err(&pdev->dev, "no qcom,vdd-voltage-level property\n");
2416 ret = -EINVAL;
2417 goto disable_ref_clk;
2418 }
2419
Manu Gautam60e01352012-05-29 09:00:34 +05302420 /* SS PHY */
Manu Gautam60e01352012-05-29 09:00:34 +05302421 msm->ssusb_vddcx = devm_regulator_get(&pdev->dev, "ssusb_vdd_dig");
2422 if (IS_ERR(msm->ssusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302423 dev_err(&pdev->dev, "unable to get ssusb vddcx\n");
2424 ret = PTR_ERR(msm->ssusb_vddcx);
2425 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302426 }
2427
2428 ret = dwc3_ssusb_config_vddcx(1);
2429 if (ret) {
2430 dev_err(&pdev->dev, "ssusb vddcx configuration failed\n");
Manu Gautam3e9ad352012-08-16 14:44:47 -07002431 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302432 }
2433
2434 ret = regulator_enable(context->ssusb_vddcx);
2435 if (ret) {
2436 dev_err(&pdev->dev, "unable to enable the ssusb vddcx\n");
2437 goto unconfig_ss_vddcx;
2438 }
2439
2440 ret = dwc3_ssusb_ldo_init(1);
2441 if (ret) {
2442 dev_err(&pdev->dev, "ssusb vreg configuration failed\n");
2443 goto disable_ss_vddcx;
2444 }
2445
2446 ret = dwc3_ssusb_ldo_enable(1);
2447 if (ret) {
2448 dev_err(&pdev->dev, "ssusb vreg enable failed\n");
2449 goto free_ss_ldo_init;
2450 }
2451
2452 /* HS PHY */
Manu Gautam60e01352012-05-29 09:00:34 +05302453 msm->hsusb_vddcx = devm_regulator_get(&pdev->dev, "hsusb_vdd_dig");
2454 if (IS_ERR(msm->hsusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302455 dev_err(&pdev->dev, "unable to get hsusb vddcx\n");
2456 ret = PTR_ERR(msm->hsusb_vddcx);
2457 goto disable_ss_ldo;
Manu Gautam60e01352012-05-29 09:00:34 +05302458 }
2459
2460 ret = dwc3_hsusb_config_vddcx(1);
2461 if (ret) {
2462 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
2463 goto disable_ss_ldo;
2464 }
2465
2466 ret = regulator_enable(context->hsusb_vddcx);
2467 if (ret) {
2468 dev_err(&pdev->dev, "unable to enable the hsusb vddcx\n");
2469 goto unconfig_hs_vddcx;
2470 }
2471
2472 ret = dwc3_hsusb_ldo_init(1);
2473 if (ret) {
2474 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
2475 goto disable_hs_vddcx;
2476 }
2477
2478 ret = dwc3_hsusb_ldo_enable(1);
2479 if (ret) {
2480 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
2481 goto free_hs_ldo_init;
2482 }
2483
Jack Pham5c585062013-03-25 18:39:12 -07002484 msm->id_state = msm->ext_xceiv.id = DWC3_ID_FLOAT;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302485 msm->ext_xceiv.otg_capability = of_property_read_bool(node,
Manu Gautam6c0ff032012-11-02 14:55:35 +05302486 "qcom,otg-capability");
2487 msm->charger.charging_disabled = of_property_read_bool(node,
2488 "qcom,charging-disabled");
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302489
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002490 msm->charger.skip_chg_detect = of_property_read_bool(node,
2491 "qcom,skip-charger-detection");
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302492 /*
2493 * DWC3 has separate IRQ line for OTG events (ID/BSV) and for
2494 * DP and DM linestate transitions during low power mode.
2495 */
2496 msm->hs_phy_irq = platform_get_irq_byname(pdev, "hs_phy_irq");
2497 if (msm->hs_phy_irq < 0) {
2498 dev_dbg(&pdev->dev, "pget_irq for hs_phy_irq failed\n");
2499 msm->hs_phy_irq = 0;
Jack Pham0fc12332012-11-19 13:14:22 -08002500 } else {
Jack Pham56a0a632013-03-08 13:18:42 -08002501 ret = devm_request_irq(&pdev->dev, msm->hs_phy_irq,
2502 msm_dwc3_irq, IRQF_TRIGGER_RISING,
2503 "msm_dwc3", msm);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302504 if (ret) {
2505 dev_err(&pdev->dev, "irqreq HSPHYINT failed\n");
2506 goto disable_hs_ldo;
2507 }
2508 enable_irq_wake(msm->hs_phy_irq);
2509 }
Jack Pham0cca9412013-03-08 13:22:42 -08002510
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302511 if (msm->ext_xceiv.otg_capability) {
Jack Pham0cca9412013-03-08 13:22:42 -08002512 msm->pmic_id_irq = platform_get_irq_byname(pdev, "pmic_id_irq");
2513 if (msm->pmic_id_irq > 0) {
David Keitelad4a0282013-03-19 18:04:27 -07002514 /* check if PMIC ID IRQ is supported */
2515 ret = qpnp_misc_irqs_available(&pdev->dev);
2516
2517 if (ret == -EPROBE_DEFER) {
2518 /* qpnp hasn't probed yet; defer dwc probe */
Jack Pham0cca9412013-03-08 13:22:42 -08002519 goto disable_hs_ldo;
David Keitelad4a0282013-03-19 18:04:27 -07002520 } else if (ret == 0) {
2521 msm->pmic_id_irq = 0;
2522 } else {
2523 ret = devm_request_irq(&pdev->dev,
2524 msm->pmic_id_irq,
2525 dwc3_pmic_id_irq,
2526 IRQF_TRIGGER_RISING |
2527 IRQF_TRIGGER_FALLING,
2528 "dwc3_msm_pmic_id", msm);
2529 if (ret) {
2530 dev_err(&pdev->dev, "irqreq IDINT failed\n");
2531 goto disable_hs_ldo;
2532 }
Jack Pham9198d9f2013-04-09 17:54:54 -07002533
Manu Gautamf08f7b62013-04-02 16:09:42 +05302534 local_irq_save(flags);
2535 /* Update initial ID state */
Jack Pham9198d9f2013-04-09 17:54:54 -07002536 msm->id_state =
Manu Gautamf08f7b62013-04-02 16:09:42 +05302537 !!irq_read_line(msm->pmic_id_irq);
Jack Pham9198d9f2013-04-09 17:54:54 -07002538 if (msm->id_state == DWC3_ID_GROUND)
2539 queue_work(system_nrt_wq,
2540 &msm->id_work);
Manu Gautamf08f7b62013-04-02 16:09:42 +05302541 local_irq_restore(flags);
David Keitelad4a0282013-03-19 18:04:27 -07002542 enable_irq_wake(msm->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002543 }
David Keitelad4a0282013-03-19 18:04:27 -07002544 }
2545
2546 if (msm->pmic_id_irq <= 0) {
Jack Pham0cca9412013-03-08 13:22:42 -08002547 /* If no PMIC ID IRQ, use ADC for ID pin detection */
2548 queue_work(system_nrt_wq, &msm->init_adc_work.work);
2549 device_create_file(&pdev->dev, &dev_attr_adc_enable);
2550 msm->pmic_id_irq = 0;
2551 }
Manu Gautam377821c2012-09-28 16:53:24 +05302552 }
2553
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002554 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2555 if (!res) {
2556 dev_dbg(&pdev->dev, "missing TCSR memory resource\n");
2557 } else {
2558 tcsr = devm_ioremap_nocache(&pdev->dev, res->start,
2559 resource_size(res));
2560 if (!tcsr) {
2561 dev_dbg(&pdev->dev, "tcsr ioremap failed\n");
2562 } else {
2563 /* Enable USB3 on the primary USB port. */
2564 writel_relaxed(0x1, tcsr);
2565 /*
2566 * Ensure that TCSR write is completed before
2567 * USB registers initialization.
2568 */
2569 mb();
2570 }
2571 }
2572
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002573 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2574 if (!res) {
2575 dev_err(&pdev->dev, "missing memory base resource\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302576 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002577 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002578 }
2579
2580 msm->base = devm_ioremap_nocache(&pdev->dev, res->start,
2581 resource_size(res));
2582 if (!msm->base) {
2583 dev_err(&pdev->dev, "ioremap failed\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302584 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002585 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002586 }
2587
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002588 msm->resource_size = resource_size(res);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002589
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302590 if (of_property_read_u32(node, "qcom,dwc-hsphy-init",
2591 &msm->hsphy_init_seq))
2592 dev_dbg(&pdev->dev, "unable to read hsphy init seq\n");
2593 else if (!msm->hsphy_init_seq)
2594 dev_warn(&pdev->dev, "incorrect hsphyinitseq.Using PORvalue\n");
2595
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05302596 dwc3_msm_qscratch_reg_init(msm);
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +05302597
Manu Gautamb5067272012-07-02 09:53:41 +05302598 pm_runtime_set_active(msm->dev);
Manu Gautam377821c2012-09-28 16:53:24 +05302599 pm_runtime_enable(msm->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302600
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002601 if (of_property_read_u32(node, "qcom,dwc-usb3-msm-dbm-eps",
2602 &msm->dbm_num_eps)) {
2603 dev_err(&pdev->dev,
2604 "unable to read platform data num of dbm eps\n");
2605 msm->dbm_num_eps = DBM_MAX_EPS;
2606 }
2607
2608 if (msm->dbm_num_eps > DBM_MAX_EPS) {
2609 dev_err(&pdev->dev,
2610 "Driver doesn't support number of DBM EPs. "
2611 "max: %d, dbm_num_eps: %d\n",
2612 DBM_MAX_EPS, msm->dbm_num_eps);
2613 ret = -ENODEV;
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302614 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002615 }
2616
Manu Gautambb825d72013-03-12 16:25:42 +05302617 /* usb_psy required only for vbus_notifications or charging support */
2618 if (msm->ext_xceiv.otg_capability || !msm->charger.charging_disabled) {
2619 msm->usb_psy.name = "usb";
2620 msm->usb_psy.type = POWER_SUPPLY_TYPE_USB;
2621 msm->usb_psy.supplied_to = dwc3_msm_pm_power_supplied_to;
2622 msm->usb_psy.num_supplicants = ARRAY_SIZE(
2623 dwc3_msm_pm_power_supplied_to);
2624 msm->usb_psy.properties = dwc3_msm_pm_power_props_usb;
2625 msm->usb_psy.num_properties =
2626 ARRAY_SIZE(dwc3_msm_pm_power_props_usb);
2627 msm->usb_psy.get_property = dwc3_msm_power_get_property_usb;
2628 msm->usb_psy.set_property = dwc3_msm_power_set_property_usb;
2629 msm->usb_psy.external_power_changed =
2630 dwc3_msm_external_power_changed;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302631
Manu Gautambb825d72013-03-12 16:25:42 +05302632 ret = power_supply_register(&pdev->dev, &msm->usb_psy);
2633 if (ret < 0) {
2634 dev_err(&pdev->dev,
2635 "%s:power_supply_register usb failed\n",
2636 __func__);
2637 goto disable_hs_ldo;
2638 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302639 }
2640
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302641 if (node) {
2642 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2643 if (ret) {
2644 dev_err(&pdev->dev,
2645 "failed to add create dwc3 core\n");
2646 goto put_psupply;
2647 }
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002648 }
2649
Manu Gautam2617deb2012-08-31 17:50:06 -07002650 msm->bus_scale_table = msm_bus_cl_get_pdata(pdev);
2651 if (!msm->bus_scale_table) {
2652 dev_err(&pdev->dev, "bus scaling is disabled\n");
2653 } else {
2654 msm->bus_perf_client =
2655 msm_bus_scale_register_client(msm->bus_scale_table);
2656 ret = msm_bus_scale_client_update_request(
2657 msm->bus_perf_client, 1);
2658 if (ret)
2659 dev_err(&pdev->dev, "Failed to vote for bus scaling\n");
2660 }
2661
Manu Gautam8c642812012-06-07 10:35:10 +05302662 msm->otg_xceiv = usb_get_transceiver();
Manu Gautambb825d72013-03-12 16:25:42 +05302663 /* Register with OTG if present, ignore USB2 OTG using other PHY */
2664 if (msm->otg_xceiv && !(msm->otg_xceiv->flags & ENABLE_SECONDARY_PHY)) {
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002665 /* Skip charger detection for simulator targets */
2666 if (!msm->charger.skip_chg_detect) {
2667 msm->charger.start_detection = dwc3_start_chg_det;
2668 ret = dwc3_set_charger(msm->otg_xceiv->otg,
2669 &msm->charger);
2670 if (ret || !msm->charger.notify_detection_complete) {
2671 dev_err(&pdev->dev,
2672 "failed to register charger: %d\n",
2673 ret);
2674 goto put_xcvr;
2675 }
Manu Gautam8c642812012-06-07 10:35:10 +05302676 }
Manu Gautamb5067272012-07-02 09:53:41 +05302677
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05302678 if (msm->ext_xceiv.otg_capability)
2679 msm->ext_xceiv.ext_block_reset = dwc3_msm_block_reset;
Manu Gautamb5067272012-07-02 09:53:41 +05302680 ret = dwc3_set_ext_xceiv(msm->otg_xceiv->otg, &msm->ext_xceiv);
2681 if (ret || !msm->ext_xceiv.notify_ext_events) {
2682 dev_err(&pdev->dev, "failed to register xceiver: %d\n",
2683 ret);
2684 goto put_xcvr;
2685 }
Manu Gautam8c642812012-06-07 10:35:10 +05302686 } else {
Manu Gautambb825d72013-03-12 16:25:42 +05302687 dev_dbg(&pdev->dev, "No OTG, DWC3 running in host only mode\n");
2688 msm->host_mode = 1;
2689 msm->vbus_otg = devm_regulator_get(&pdev->dev, "vbus_dwc3");
2690 if (IS_ERR(msm->vbus_otg)) {
2691 dev_dbg(&pdev->dev, "Failed to get vbus regulator\n");
2692 msm->vbus_otg = 0;
2693 } else {
2694 ret = regulator_enable(msm->vbus_otg);
2695 if (ret) {
2696 msm->vbus_otg = 0;
2697 dev_err(&pdev->dev, "Failed to enable vbus_otg\n");
2698 }
2699 }
2700 msm->otg_xceiv = NULL;
Manu Gautam8c642812012-06-07 10:35:10 +05302701 }
2702
Manu Gautamb5067272012-07-02 09:53:41 +05302703 wake_lock_init(&msm->wlock, WAKE_LOCK_SUSPEND, "msm_dwc3");
2704 wake_lock(&msm->wlock);
2705 dwc3_debugfs_init(msm);
2706
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002707 return 0;
2708
Manu Gautam8c642812012-06-07 10:35:10 +05302709put_xcvr:
2710 usb_put_transceiver(msm->otg_xceiv);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302711put_psupply:
Manu Gautambb825d72013-03-12 16:25:42 +05302712 if (msm->usb_psy.dev)
2713 power_supply_unregister(&msm->usb_psy);
Manu Gautam60e01352012-05-29 09:00:34 +05302714disable_hs_ldo:
2715 dwc3_hsusb_ldo_enable(0);
2716free_hs_ldo_init:
2717 dwc3_hsusb_ldo_init(0);
2718disable_hs_vddcx:
2719 regulator_disable(context->hsusb_vddcx);
2720unconfig_hs_vddcx:
2721 dwc3_hsusb_config_vddcx(0);
2722disable_ss_ldo:
2723 dwc3_ssusb_ldo_enable(0);
2724free_ss_ldo_init:
2725 dwc3_ssusb_ldo_init(0);
2726disable_ss_vddcx:
2727 regulator_disable(context->ssusb_vddcx);
2728unconfig_ss_vddcx:
2729 dwc3_ssusb_config_vddcx(0);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002730disable_ref_clk:
2731 clk_disable_unprepare(msm->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002732disable_utmi_clk:
2733 clk_disable_unprepare(msm->utmi_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002734disable_sleep_a_clk:
2735 clk_disable_unprepare(msm->hsphy_sleep_clk);
2736disable_sleep_clk:
2737 clk_disable_unprepare(msm->sleep_clk);
2738disable_iface_clk:
2739 clk_disable_unprepare(msm->iface_clk);
Manu Gautam1742db22012-06-19 13:33:24 +05302740disable_core_clk:
2741 clk_disable_unprepare(msm->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302742disable_xo:
2743 clk_disable_unprepare(msm->xo_clk);
2744put_xo:
2745 clk_put(msm->xo_clk);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002746disable_dwc3_gdsc:
2747 dwc3_msm_config_gdsc(msm, 0);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002748
2749 return ret;
2750}
2751
2752static int __devexit dwc3_msm_remove(struct platform_device *pdev)
2753{
2754 struct dwc3_msm *msm = platform_get_drvdata(pdev);
2755
Jack Pham0fc12332012-11-19 13:14:22 -08002756 if (msm->id_adc_detect)
2757 qpnp_adc_tm_usbid_end();
Manu Gautamb5067272012-07-02 09:53:41 +05302758 if (dwc3_debugfs_root)
2759 debugfs_remove_recursive(dwc3_debugfs_root);
Manu Gautam8c642812012-06-07 10:35:10 +05302760 if (msm->otg_xceiv) {
2761 dwc3_start_chg_det(&msm->charger, false);
2762 usb_put_transceiver(msm->otg_xceiv);
2763 }
Manu Gautambb825d72013-03-12 16:25:42 +05302764 if (msm->usb_psy.dev)
2765 power_supply_unregister(&msm->usb_psy);
2766 if (msm->vbus_otg)
2767 regulator_disable(msm->vbus_otg);
Jack Pham0fc12332012-11-19 13:14:22 -08002768
Manu Gautamb5067272012-07-02 09:53:41 +05302769 pm_runtime_disable(msm->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302770 wake_lock_destroy(&msm->wlock);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002771
Manu Gautam60e01352012-05-29 09:00:34 +05302772 dwc3_hsusb_ldo_enable(0);
2773 dwc3_hsusb_ldo_init(0);
2774 regulator_disable(msm->hsusb_vddcx);
2775 dwc3_hsusb_config_vddcx(0);
2776 dwc3_ssusb_ldo_enable(0);
2777 dwc3_ssusb_ldo_init(0);
2778 regulator_disable(msm->ssusb_vddcx);
2779 dwc3_ssusb_config_vddcx(0);
Manu Gautam1742db22012-06-19 13:33:24 +05302780 clk_disable_unprepare(msm->core_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002781 clk_disable_unprepare(msm->iface_clk);
2782 clk_disable_unprepare(msm->sleep_clk);
2783 clk_disable_unprepare(msm->hsphy_sleep_clk);
2784 clk_disable_unprepare(msm->ref_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302785 clk_disable_unprepare(msm->xo_clk);
2786 clk_put(msm->xo_clk);
Manu Gautam60e01352012-05-29 09:00:34 +05302787
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002788 dwc3_msm_config_gdsc(msm, 0);
2789
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002790 return 0;
2791}
2792
Manu Gautamb5067272012-07-02 09:53:41 +05302793static int dwc3_msm_pm_suspend(struct device *dev)
2794{
2795 int ret = 0;
2796 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2797
2798 dev_dbg(dev, "dwc3-msm PM suspend\n");
2799
Manu Gautam8d98a572013-01-21 16:34:50 +05302800 flush_delayed_work_sync(&mdwc->resume_work);
2801 if (!atomic_read(&mdwc->in_lpm)) {
2802 dev_err(mdwc->dev, "Abort PM suspend!! (USB is outside LPM)\n");
2803 return -EBUSY;
2804 }
2805
Manu Gautamb5067272012-07-02 09:53:41 +05302806 ret = dwc3_msm_suspend(mdwc);
2807 if (!ret)
2808 atomic_set(&mdwc->pm_suspended, 1);
2809
2810 return ret;
2811}
2812
2813static int dwc3_msm_pm_resume(struct device *dev)
2814{
2815 int ret = 0;
2816 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2817
2818 dev_dbg(dev, "dwc3-msm PM resume\n");
2819
2820 atomic_set(&mdwc->pm_suspended, 0);
2821 if (mdwc->resume_pending) {
2822 mdwc->resume_pending = false;
2823
2824 ret = dwc3_msm_resume(mdwc);
2825 /* Update runtime PM status */
2826 pm_runtime_disable(dev);
2827 pm_runtime_set_active(dev);
2828 pm_runtime_enable(dev);
2829
2830 /* Let OTG know about resume event and update pm_count */
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302831 if (mdwc->otg_xceiv) {
Manu Gautamb5067272012-07-02 09:53:41 +05302832 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2833 DWC3_EVENT_PHY_RESUME);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302834 if (mdwc->ext_xceiv.otg_capability)
2835 mdwc->ext_xceiv.notify_ext_events(
2836 mdwc->otg_xceiv->otg,
2837 DWC3_EVENT_XCEIV_STATE);
2838 }
Manu Gautamb5067272012-07-02 09:53:41 +05302839 }
2840
2841 return ret;
2842}
2843
2844static int dwc3_msm_runtime_idle(struct device *dev)
2845{
2846 dev_dbg(dev, "DWC3-msm runtime idle\n");
2847
2848 return 0;
2849}
2850
2851static int dwc3_msm_runtime_suspend(struct device *dev)
2852{
2853 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2854
2855 dev_dbg(dev, "DWC3-msm runtime suspend\n");
2856
2857 return dwc3_msm_suspend(mdwc);
2858}
2859
2860static int dwc3_msm_runtime_resume(struct device *dev)
2861{
2862 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2863
2864 dev_dbg(dev, "DWC3-msm runtime resume\n");
2865
2866 return dwc3_msm_resume(mdwc);
2867}
2868
2869static const struct dev_pm_ops dwc3_msm_dev_pm_ops = {
2870 SET_SYSTEM_SLEEP_PM_OPS(dwc3_msm_pm_suspend, dwc3_msm_pm_resume)
2871 SET_RUNTIME_PM_OPS(dwc3_msm_runtime_suspend, dwc3_msm_runtime_resume,
2872 dwc3_msm_runtime_idle)
2873};
2874
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002875static const struct of_device_id of_dwc3_matach[] = {
2876 {
2877 .compatible = "qcom,dwc-usb3-msm",
2878 },
2879 { },
2880};
2881MODULE_DEVICE_TABLE(of, of_dwc3_matach);
2882
2883static struct platform_driver dwc3_msm_driver = {
2884 .probe = dwc3_msm_probe,
2885 .remove = __devexit_p(dwc3_msm_remove),
2886 .driver = {
2887 .name = "msm-dwc3",
Manu Gautamb5067272012-07-02 09:53:41 +05302888 .pm = &dwc3_msm_dev_pm_ops,
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002889 .of_match_table = of_dwc3_matach,
2890 },
2891};
2892
Manu Gautam377821c2012-09-28 16:53:24 +05302893MODULE_LICENSE("GPL v2");
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002894MODULE_DESCRIPTION("DesignWare USB3 MSM Glue Layer");
2895
2896static int __devinit dwc3_msm_init(void)
2897{
2898 return platform_driver_register(&dwc3_msm_driver);
2899}
2900module_init(dwc3_msm_init);
2901
2902static void __exit dwc3_msm_exit(void)
2903{
2904 platform_driver_unregister(&dwc3_msm_driver);
2905}
2906module_exit(dwc3_msm_exit);