blob: a369878d4295c0f9eafead20e7c7c84475278911 [file] [log] [blame]
Seemanta Dutta4e2d49c2013-04-05 16:28:11 -07001/* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Stephen Boyd3acc9e42011-09-28 16:46:40 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/init.h>
14#include <linux/module.h>
15#include <linux/platform_device.h>
16#include <linux/io.h>
17#include <linux/ioport.h>
18#include <linux/delay.h>
Stephen Boyd3acc9e42011-09-28 16:46:40 -070019#include <linux/err.h>
20#include <linux/clk.h>
Stephen Boyd2e19d932012-05-09 17:36:04 -070021#include <linux/workqueue.h>
22#include <linux/interrupt.h>
Stephen Boyd3acc9e42011-09-28 16:46:40 -070023
Stephen Boyd2e19d932012-05-09 17:36:04 -070024#include <mach/subsystem_restart.h>
25#include <mach/scm.h>
Seemanta Dutta4e2d49c2013-04-05 16:28:11 -070026#include <mach/ramdump.h>
Stephen Boyd3acc9e42011-09-28 16:46:40 -070027
28#include "peripheral-loader.h"
29#include "scm-pas.h"
30
31#define QDSP6SS_RST_EVB 0x0000
32#define QDSP6SS_STRAP_TCM 0x001C
33#define QDSP6SS_STRAP_AHB 0x0020
34
Stephen Boyde24edf52012-07-12 17:46:19 -070035#define LCC_Q6_FUNC 0x001C
Stephen Boyd3acc9e42011-09-28 16:46:40 -070036#define LV_EN BIT(27)
37#define STOP_CORE BIT(26)
38#define CLAMP_IO BIT(25)
39#define Q6SS_PRIV_ARES BIT(24)
40#define Q6SS_SS_ARES BIT(23)
41#define Q6SS_ISDB_ARES BIT(22)
42#define Q6SS_ETM_ARES BIT(21)
43#define Q6_JTAG_CRC_EN BIT(20)
44#define Q6_JTAG_INV_EN BIT(19)
45#define Q6_JTAG_CXC_EN BIT(18)
46#define Q6_PXO_CRC_EN BIT(17)
47#define Q6_PXO_INV_EN BIT(16)
48#define Q6_PXO_CXC_EN BIT(15)
49#define Q6_PXO_SLEEP_EN BIT(14)
50#define Q6_SLP_CRC_EN BIT(13)
51#define Q6_SLP_INV_EN BIT(12)
52#define Q6_SLP_CXC_EN BIT(11)
53#define CORE_ARES BIT(10)
54#define CORE_L1_MEM_CORE_EN BIT(9)
55#define CORE_TCM_MEM_CORE_EN BIT(8)
56#define CORE_TCM_MEM_PERPH_EN BIT(7)
57#define CORE_GFM4_CLK_EN BIT(2)
58#define CORE_GFM4_RES BIT(1)
59#define RAMP_PLL_SRC_SEL BIT(0)
60
61#define Q6_STRAP_AHB_UPPER (0x290 << 12)
62#define Q6_STRAP_AHB_LOWER 0x280
63#define Q6_STRAP_TCM_BASE (0x28C << 15)
64#define Q6_STRAP_TCM_CONFIG 0x28B
65
Stephen Boyd2e19d932012-05-09 17:36:04 -070066#define SCM_Q6_NMI_CMD 0x1
67
68/**
69 * struct q6v3_data - LPASS driver data
70 * @base: register base
Stephen Boyde24edf52012-07-12 17:46:19 -070071 * @cbase: clock base
Stephen Boyd2e19d932012-05-09 17:36:04 -070072 * @wk_base: wakeup register base
73 * @wd_base: watchdog register base
Stephen Boyd2e19d932012-05-09 17:36:04 -070074 * @irq: watchdog irq
75 * @pil: peripheral handle
76 * @subsys: subsystem restart handle
77 * @subsys_desc: subsystem restart descriptor
78 * @fatal_wrk: fatal error workqueue
79 * @pll: pll clock handle
80 * @ramdump_dev: ramdump device
81 */
Stephen Boyd3acc9e42011-09-28 16:46:40 -070082struct q6v3_data {
83 void __iomem *base;
Stephen Boyde24edf52012-07-12 17:46:19 -070084 void __iomem *cbase;
Stephen Boyd2e19d932012-05-09 17:36:04 -070085 void __iomem *wk_base;
86 void __iomem *wd_base;
Stephen Boyd2e19d932012-05-09 17:36:04 -070087 int irq;
Stephen Boyde83a0a22012-06-29 13:51:27 -070088 struct pil_desc pil_desc;
Stephen Boyd2e19d932012-05-09 17:36:04 -070089 struct subsys_device *subsys;
90 struct subsys_desc subsys_desc;
91 struct work_struct fatal_wrk;
Stephen Boyd3acc9e42011-09-28 16:46:40 -070092 struct clk *pll;
Stephen Boyd2e19d932012-05-09 17:36:04 -070093 struct ramdump_device *ramdump_dev;
Stephen Boyd3acc9e42011-09-28 16:46:40 -070094};
95
Stephen Boyd32f7f2e2012-03-22 10:59:22 -070096static void pil_q6v3_remove_proxy_votes(struct pil_desc *pil)
Stephen Boyd3acc9e42011-09-28 16:46:40 -070097{
Stephen Boyd32f7f2e2012-03-22 10:59:22 -070098 struct q6v3_data *drv = dev_get_drvdata(pil->dev);
Stephen Boyd4f8b7e22012-01-24 13:31:29 -080099 clk_disable_unprepare(drv->pll);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700100}
101
Stephen Boyd32f7f2e2012-03-22 10:59:22 -0700102static int pil_q6v3_make_proxy_votes(struct pil_desc *pil)
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700103{
104 int ret;
Stephen Boyd32f7f2e2012-03-22 10:59:22 -0700105 struct q6v3_data *drv = dev_get_drvdata(pil->dev);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700106
Stephen Boyd4f8b7e22012-01-24 13:31:29 -0800107 ret = clk_prepare_enable(drv->pll);
108 if (ret) {
Stephen Boyd32f7f2e2012-03-22 10:59:22 -0700109 dev_err(pil->dev, "Failed to enable PLL\n");
Stephen Boyd4f8b7e22012-01-24 13:31:29 -0800110 return ret;
111 }
Stephen Boyd4f8b7e22012-01-24 13:31:29 -0800112 return 0;
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700113}
114
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700115static int pil_q6v3_reset(struct pil_desc *pil)
116{
117 u32 reg;
118 struct q6v3_data *drv = dev_get_drvdata(pil->dev);
Tianyi Gou819851e2013-04-16 16:05:56 -0700119 phys_addr_t start_addr = pil_get_entry_addr(pil);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700120
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700121 /* Put Q6 into reset */
Stephen Boyde24edf52012-07-12 17:46:19 -0700122 reg = readl_relaxed(drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700123 reg |= Q6SS_SS_ARES | Q6SS_ISDB_ARES | Q6SS_ETM_ARES | STOP_CORE |
124 CORE_ARES;
125 reg &= ~CORE_GFM4_CLK_EN;
Stephen Boyde24edf52012-07-12 17:46:19 -0700126 writel_relaxed(reg, drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700127
128 /* Wait 8 AHB cycles for Q6 to be fully reset (AHB = 1.5Mhz) */
129 usleep_range(20, 30);
130
131 /* Turn on Q6 memory */
132 reg |= CORE_GFM4_CLK_EN | CORE_L1_MEM_CORE_EN | CORE_TCM_MEM_CORE_EN |
133 CORE_TCM_MEM_PERPH_EN;
Stephen Boyde24edf52012-07-12 17:46:19 -0700134 writel_relaxed(reg, drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700135
136 /* Turn on Q6 core clocks and take core out of reset */
137 reg &= ~(CLAMP_IO | Q6SS_SS_ARES | Q6SS_ISDB_ARES | Q6SS_ETM_ARES |
138 CORE_ARES);
Stephen Boyde24edf52012-07-12 17:46:19 -0700139 writel_relaxed(reg, drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700140
141 /* Wait for clocks to be enabled */
142 mb();
143 /* Program boot address */
Stephen Boyd3030c252012-08-08 17:24:05 -0700144 writel_relaxed((start_addr >> 12) & 0xFFFFF,
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700145 drv->base + QDSP6SS_RST_EVB);
146
147 writel_relaxed(Q6_STRAP_TCM_CONFIG | Q6_STRAP_TCM_BASE,
148 drv->base + QDSP6SS_STRAP_TCM);
149 writel_relaxed(Q6_STRAP_AHB_UPPER | Q6_STRAP_AHB_LOWER,
150 drv->base + QDSP6SS_STRAP_AHB);
151
152 /* Wait for addresses to be programmed before starting Q6 */
153 mb();
154
155 /* Start Q6 instruction execution */
156 reg &= ~STOP_CORE;
Stephen Boyde24edf52012-07-12 17:46:19 -0700157 writel_relaxed(reg, drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700158
159 return 0;
160}
161
162static int pil_q6v3_shutdown(struct pil_desc *pil)
163{
164 u32 reg;
Stephen Boyde24edf52012-07-12 17:46:19 -0700165 struct q6v3_data *drv = dev_get_drvdata(pil->dev);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700166
167 /* Put Q6 into reset */
Stephen Boyde24edf52012-07-12 17:46:19 -0700168 reg = readl_relaxed(drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700169 reg |= Q6SS_SS_ARES | Q6SS_ISDB_ARES | Q6SS_ETM_ARES | STOP_CORE |
170 CORE_ARES;
171 reg &= ~CORE_GFM4_CLK_EN;
Stephen Boyde24edf52012-07-12 17:46:19 -0700172 writel_relaxed(reg, drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700173
174 /* Wait 8 AHB cycles for Q6 to be fully reset (AHB = 1.5Mhz) */
175 usleep_range(20, 30);
176
177 /* Turn off Q6 memory */
178 reg &= ~(CORE_L1_MEM_CORE_EN | CORE_TCM_MEM_CORE_EN |
179 CORE_TCM_MEM_PERPH_EN);
Stephen Boyde24edf52012-07-12 17:46:19 -0700180 writel_relaxed(reg, drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700181
182 reg |= CLAMP_IO;
Stephen Boyde24edf52012-07-12 17:46:19 -0700183 writel_relaxed(reg, drv->cbase + LCC_Q6_FUNC);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700184
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700185 return 0;
186}
187
188static struct pil_reset_ops pil_q6v3_ops = {
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700189 .auth_and_reset = pil_q6v3_reset,
190 .shutdown = pil_q6v3_shutdown,
Stephen Boyd32f7f2e2012-03-22 10:59:22 -0700191 .proxy_vote = pil_q6v3_make_proxy_votes,
192 .proxy_unvote = pil_q6v3_remove_proxy_votes,
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700193};
194
195static int pil_q6v3_init_image_trusted(struct pil_desc *pil,
196 const u8 *metadata, size_t size)
197{
198 return pas_init_image(PAS_Q6, metadata, size);
199}
200
201static int pil_q6v3_reset_trusted(struct pil_desc *pil)
202{
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700203 return pas_auth_and_reset(PAS_Q6);
204}
205
206static int pil_q6v3_shutdown_trusted(struct pil_desc *pil)
207{
Stephen Boyd32f7f2e2012-03-22 10:59:22 -0700208 return pas_shutdown(PAS_Q6);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700209}
210
211static struct pil_reset_ops pil_q6v3_ops_trusted = {
212 .init_image = pil_q6v3_init_image_trusted,
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700213 .auth_and_reset = pil_q6v3_reset_trusted,
214 .shutdown = pil_q6v3_shutdown_trusted,
Stephen Boyd32f7f2e2012-03-22 10:59:22 -0700215 .proxy_vote = pil_q6v3_make_proxy_votes,
216 .proxy_unvote = pil_q6v3_remove_proxy_votes,
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700217};
218
Stephen Boyd2e19d932012-05-09 17:36:04 -0700219static void q6_fatal_fn(struct work_struct *work)
220{
221 struct q6v3_data *drv = container_of(work, struct q6v3_data, fatal_wrk);
222
223 pr_err("Watchdog bite received from Q6!\n");
224 subsystem_restart_dev(drv->subsys);
225 enable_irq(drv->irq);
226}
227
228static void send_q6_nmi(struct q6v3_data *drv)
229{
230 /* Send NMI to QDSP6 via an SCM call. */
231 scm_call_atomic1(SCM_SVC_UTIL, SCM_Q6_NMI_CMD, 0x1);
232
233 /* Wakeup the Q6 */
234 writel_relaxed(0x2000, drv->wk_base + 0x1c);
235 /* Q6 requires atleast 100ms to dump caches etc.*/
236 mdelay(100);
237 pr_info("Q6 NMI was sent.\n");
238}
239
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700240static int lpass_q6_start(const struct subsys_desc *subsys)
241{
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700242 struct q6v3_data *drv;
243
244 drv = container_of(subsys, struct q6v3_data, subsys_desc);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700245 return pil_boot(&drv->pil_desc);
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700246}
247
248static void lpass_q6_stop(const struct subsys_desc *subsys)
249{
250 struct q6v3_data *drv;
251
252 drv = container_of(subsys, struct q6v3_data, subsys_desc);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700253 pil_shutdown(&drv->pil_desc);
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700254}
255
Stephen Boyd2e19d932012-05-09 17:36:04 -0700256static int lpass_q6_shutdown(const struct subsys_desc *subsys)
257{
258 struct q6v3_data *drv;
259
260 drv = container_of(subsys, struct q6v3_data, subsys_desc);
261 send_q6_nmi(drv);
262 writel_relaxed(0x0, drv->wd_base + 0x24);
263 mb();
264
Stephen Boyde83a0a22012-06-29 13:51:27 -0700265 pil_shutdown(&drv->pil_desc);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700266 disable_irq_nosync(drv->irq);
267
268 return 0;
269}
270
271static int lpass_q6_powerup(const struct subsys_desc *subsys)
272{
273 struct q6v3_data *drv;
274 int ret;
275
276 drv = container_of(subsys, struct q6v3_data, subsys_desc);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700277 ret = pil_boot(&drv->pil_desc);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700278 enable_irq(drv->irq);
279 return ret;
280}
281
Stephen Boyd2e19d932012-05-09 17:36:04 -0700282static int lpass_q6_ramdump(int enable, const struct subsys_desc *subsys)
283{
284 struct q6v3_data *drv;
285
286 drv = container_of(subsys, struct q6v3_data, subsys_desc);
Stephen Boyd5eb17ce2012-11-29 15:34:21 -0800287 if (!enable)
Stephen Boyd2e19d932012-05-09 17:36:04 -0700288 return 0;
Stephen Boyd5eb17ce2012-11-29 15:34:21 -0800289
290 return pil_do_ramdump(&drv->pil_desc, drv->ramdump_dev);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700291}
292
293static void lpass_q6_crash_shutdown(const struct subsys_desc *subsys)
294{
295 struct q6v3_data *drv;
296
297 drv = container_of(subsys, struct q6v3_data, subsys_desc);
298 send_q6_nmi(drv);
299}
300
301static irqreturn_t lpass_wdog_bite_irq(int irq, void *dev_id)
302{
303 int ret;
304 struct q6v3_data *drv = dev_id;
305
306 ret = schedule_work(&drv->fatal_wrk);
307 disable_irq_nosync(drv->irq);
308
309 return IRQ_HANDLED;
310}
311
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700312static int __devinit pil_q6v3_driver_probe(struct platform_device *pdev)
313{
314 struct q6v3_data *drv;
315 struct resource *res;
316 struct pil_desc *desc;
Stephen Boyd2e19d932012-05-09 17:36:04 -0700317 int ret;
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700318
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700319 drv = devm_kzalloc(&pdev->dev, sizeof(*drv), GFP_KERNEL);
320 if (!drv)
321 return -ENOMEM;
322 platform_set_drvdata(pdev, drv);
323
Stephen Boydf8f89282012-07-16 18:05:48 -0700324 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
325 drv->base = devm_request_and_ioremap(&pdev->dev, res);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700326 if (!drv->base)
327 return -ENOMEM;
328
Stephen Boyd2e19d932012-05-09 17:36:04 -0700329 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Stephen Boydf8f89282012-07-16 18:05:48 -0700330 drv->wk_base = devm_request_and_ioremap(&pdev->dev, res);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700331 if (!drv->wk_base)
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700332 return -ENOMEM;
333
Stephen Boyd2e19d932012-05-09 17:36:04 -0700334 res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
Stephen Boydf8f89282012-07-16 18:05:48 -0700335 drv->wd_base = devm_request_and_ioremap(&pdev->dev, res);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700336 if (!drv->wd_base)
337 return -ENOMEM;
338
Stephen Boyde24edf52012-07-12 17:46:19 -0700339 res = platform_get_resource(pdev, IORESOURCE_MEM, 3);
340 if (!res)
341 return -EINVAL;
342 drv->cbase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
343 if (!drv->cbase)
344 return -ENOMEM;
345
Stephen Boyd2e19d932012-05-09 17:36:04 -0700346 drv->irq = platform_get_irq(pdev, 0);
347 if (drv->irq < 0)
348 return drv->irq;
349
Stephen Boydf11bfb52012-03-23 15:30:48 -0700350 drv->pll = devm_clk_get(&pdev->dev, "pll4");
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700351 if (IS_ERR(drv->pll))
352 return PTR_ERR(drv->pll);
353
Stephen Boyde83a0a22012-06-29 13:51:27 -0700354 desc = &drv->pil_desc;
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700355 desc->name = "q6";
356 desc->dev = &pdev->dev;
Stephen Boyd6d67d252011-09-27 11:50:05 -0700357 desc->owner = THIS_MODULE;
Stephen Boyd32f7f2e2012-03-22 10:59:22 -0700358 desc->proxy_timeout = 10000;
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700359
360 if (pas_supported(PAS_Q6) > 0) {
361 desc->ops = &pil_q6v3_ops_trusted;
362 dev_info(&pdev->dev, "using secure boot\n");
363 } else {
364 desc->ops = &pil_q6v3_ops;
365 dev_info(&pdev->dev, "using non-secure boot\n");
366 }
367
Stephen Boyde83a0a22012-06-29 13:51:27 -0700368 ret = pil_desc_init(desc);
369 if (ret)
370 return ret;
Stephen Boyd2e19d932012-05-09 17:36:04 -0700371
Stephen Boyd77db8bb2012-06-27 15:15:16 -0700372 drv->subsys_desc.name = "adsp";
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700373 drv->subsys_desc.dev = &pdev->dev;
374 drv->subsys_desc.owner = THIS_MODULE;
375 drv->subsys_desc.start = lpass_q6_start;
376 drv->subsys_desc.stop = lpass_q6_stop;
Stephen Boyd2e19d932012-05-09 17:36:04 -0700377 drv->subsys_desc.shutdown = lpass_q6_shutdown;
378 drv->subsys_desc.powerup = lpass_q6_powerup;
379 drv->subsys_desc.ramdump = lpass_q6_ramdump;
380 drv->subsys_desc.crash_shutdown = lpass_q6_crash_shutdown;
381
382 INIT_WORK(&drv->fatal_wrk, q6_fatal_fn);
383
Stephen Boydc1a72612012-07-05 14:07:35 -0700384 drv->ramdump_dev = create_ramdump_device("lpass", &pdev->dev);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700385 if (!drv->ramdump_dev) {
386 ret = -ENOMEM;
387 goto err_ramdump;
Stephen Boyd4f8b7e22012-01-24 13:31:29 -0800388 }
Stephen Boyd2e19d932012-05-09 17:36:04 -0700389
390 drv->subsys = subsys_register(&drv->subsys_desc);
391 if (IS_ERR(drv->subsys)) {
392 ret = PTR_ERR(drv->subsys);
393 goto err_subsys;
394 }
395
396 ret = devm_request_irq(&pdev->dev, drv->irq, lpass_wdog_bite_irq,
397 IRQF_TRIGGER_RISING, "lpass_wdog", drv);
398 if (ret) {
399 dev_err(&pdev->dev, "Unable to request wdog irq.\n");
400 goto err_irq;
401 }
402
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700403 return 0;
Stephen Boyd2e19d932012-05-09 17:36:04 -0700404err_irq:
405 subsys_unregister(drv->subsys);
406err_subsys:
407 destroy_ramdump_device(drv->ramdump_dev);
408err_ramdump:
Stephen Boyde83a0a22012-06-29 13:51:27 -0700409 pil_desc_release(desc);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700410 return ret;
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700411}
412
413static int __devexit pil_q6v3_driver_exit(struct platform_device *pdev)
414{
415 struct q6v3_data *drv = platform_get_drvdata(pdev);
Stephen Boyd2e19d932012-05-09 17:36:04 -0700416 subsys_unregister(drv->subsys);
417 destroy_ramdump_device(drv->ramdump_dev);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700418 pil_desc_release(&drv->pil_desc);
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700419 return 0;
420}
421
422static struct platform_driver pil_q6v3_driver = {
423 .probe = pil_q6v3_driver_probe,
424 .remove = __devexit_p(pil_q6v3_driver_exit),
425 .driver = {
426 .name = "pil_qdsp6v3",
427 .owner = THIS_MODULE,
428 },
429};
430
431static int __init pil_q6v3_init(void)
432{
433 return platform_driver_register(&pil_q6v3_driver);
434}
435module_init(pil_q6v3_init);
436
437static void __exit pil_q6v3_exit(void)
438{
439 platform_driver_unregister(&pil_q6v3_driver);
440}
441module_exit(pil_q6v3_exit);
442
443MODULE_DESCRIPTION("Support for booting QDSP6v3 (Hexagon) processors");
444MODULE_LICENSE("GPL v2");