blob: 32b25bcaf865d2cf64864b62ed6483764819a7e9 [file] [log] [blame]
Len Brown26717172010-03-08 14:07:30 -05001/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
4 * Copyright (c) 2010, Intel Corporation.
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
58#include <linux/clockchips.h>
59#include <linux/hrtimer.h> /* ktime_get_real() */
60#include <trace/events/power.h>
61#include <linux/sched.h>
Shaohua Li2a2d31c2011-01-10 09:38:12 +080062#include <linux/notifier.h>
63#include <linux/cpu.h>
H. Peter Anvinbc83ccc2010-09-17 15:36:40 -070064#include <asm/mwait.h>
Len Brown14796fc2011-01-18 20:48:27 -050065#include <asm/msr.h>
Len Brown26717172010-03-08 14:07:30 -050066
67#define INTEL_IDLE_VERSION "0.4"
68#define PREFIX "intel_idle: "
69
Len Brown26717172010-03-08 14:07:30 -050070static struct cpuidle_driver intel_idle_driver = {
71 .name = "intel_idle",
72 .owner = THIS_MODULE,
73};
74/* intel_idle.max_cstate=0 disables driver */
75static int max_cstate = MWAIT_MAX_NUM_CSTATES - 1;
Len Brown26717172010-03-08 14:07:30 -050076
Len Brownc4236282010-05-28 02:22:03 -040077static unsigned int mwait_substates;
Len Brown26717172010-03-08 14:07:30 -050078
Shaohua Li2a2d31c2011-01-10 09:38:12 +080079#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
Len Brown26717172010-03-08 14:07:30 -050080/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
Len Brownd13780d2010-07-07 00:12:03 -040081static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
Len Brown26717172010-03-08 14:07:30 -050082
Namhyung Kim3265eba2010-08-08 03:10:03 +090083static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
Len Brown26717172010-03-08 14:07:30 -050084static int intel_idle(struct cpuidle_device *dev, struct cpuidle_state *state);
85
86static struct cpuidle_state *cpuidle_state_table;
87
88/*
Len Brown14796fc2011-01-18 20:48:27 -050089 * Hardware C-state auto-demotion may not always be optimal.
90 * Indicate which enable bits to clear here.
91 */
92static unsigned long long auto_demotion_disable_flags;
93
94/*
Len Brown956d0332011-01-12 02:51:20 -050095 * Set this flag for states where the HW flushes the TLB for us
96 * and so we don't need cross-calls to keep it consistent.
97 * If this flag is set, SW flushes the TLB, so even if the
98 * HW doesn't do the flushing, this flag is safe to use.
99 */
100#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
101
102/*
Len Brown26717172010-03-08 14:07:30 -0500103 * States are indexed by the cstate number,
104 * which is also the index into the MWAIT hint array.
105 * Thus C0 is a dummy.
106 */
107static struct cpuidle_state nehalem_cstates[MWAIT_MAX_NUM_CSTATES] = {
108 { /* MWAIT C0 */ },
109 { /* MWAIT C1 */
110 .name = "NHM-C1",
111 .desc = "MWAIT 0x00",
112 .driver_data = (void *) 0x00,
113 .flags = CPUIDLE_FLAG_TIME_VALID,
114 .exit_latency = 3,
Len Brown26717172010-03-08 14:07:30 -0500115 .target_residency = 6,
116 .enter = &intel_idle },
117 { /* MWAIT C2 */
118 .name = "NHM-C3",
119 .desc = "MWAIT 0x10",
120 .driver_data = (void *) 0x10,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400121 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500122 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500123 .target_residency = 80,
124 .enter = &intel_idle },
125 { /* MWAIT C3 */
126 .name = "NHM-C6",
127 .desc = "MWAIT 0x20",
128 .driver_data = (void *) 0x20,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400129 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500130 .exit_latency = 200,
Len Brown26717172010-03-08 14:07:30 -0500131 .target_residency = 800,
132 .enter = &intel_idle },
133};
134
Len Brownd13780d2010-07-07 00:12:03 -0400135static struct cpuidle_state snb_cstates[MWAIT_MAX_NUM_CSTATES] = {
136 { /* MWAIT C0 */ },
137 { /* MWAIT C1 */
138 .name = "SNB-C1",
139 .desc = "MWAIT 0x00",
140 .driver_data = (void *) 0x00,
141 .flags = CPUIDLE_FLAG_TIME_VALID,
142 .exit_latency = 1,
Len Brownddbd5502010-12-13 18:28:22 -0500143 .target_residency = 1,
Len Brownd13780d2010-07-07 00:12:03 -0400144 .enter = &intel_idle },
145 { /* MWAIT C2 */
146 .name = "SNB-C3",
147 .desc = "MWAIT 0x10",
148 .driver_data = (void *) 0x10,
Len Brown00527cc2010-10-23 02:33:50 -0400149 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400150 .exit_latency = 80,
Len Brownddbd5502010-12-13 18:28:22 -0500151 .target_residency = 211,
Len Brownd13780d2010-07-07 00:12:03 -0400152 .enter = &intel_idle },
153 { /* MWAIT C3 */
154 .name = "SNB-C6",
155 .desc = "MWAIT 0x20",
156 .driver_data = (void *) 0x20,
Len Brown00527cc2010-10-23 02:33:50 -0400157 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400158 .exit_latency = 104,
Len Brownddbd5502010-12-13 18:28:22 -0500159 .target_residency = 345,
Len Brownd13780d2010-07-07 00:12:03 -0400160 .enter = &intel_idle },
161 { /* MWAIT C4 */
162 .name = "SNB-C7",
163 .desc = "MWAIT 0x30",
164 .driver_data = (void *) 0x30,
Len Brown00527cc2010-10-23 02:33:50 -0400165 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400166 .exit_latency = 109,
Len Brownddbd5502010-12-13 18:28:22 -0500167 .target_residency = 345,
Len Brownd13780d2010-07-07 00:12:03 -0400168 .enter = &intel_idle },
169};
170
Len Brown26717172010-03-08 14:07:30 -0500171static struct cpuidle_state atom_cstates[MWAIT_MAX_NUM_CSTATES] = {
172 { /* MWAIT C0 */ },
173 { /* MWAIT C1 */
174 .name = "ATM-C1",
175 .desc = "MWAIT 0x00",
176 .driver_data = (void *) 0x00,
177 .flags = CPUIDLE_FLAG_TIME_VALID,
178 .exit_latency = 1,
Len Brown26717172010-03-08 14:07:30 -0500179 .target_residency = 4,
180 .enter = &intel_idle },
181 { /* MWAIT C2 */
182 .name = "ATM-C2",
183 .desc = "MWAIT 0x10",
184 .driver_data = (void *) 0x10,
185 .flags = CPUIDLE_FLAG_TIME_VALID,
186 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500187 .target_residency = 80,
188 .enter = &intel_idle },
189 { /* MWAIT C3 */ },
190 { /* MWAIT C4 */
191 .name = "ATM-C4",
192 .desc = "MWAIT 0x30",
193 .driver_data = (void *) 0x30,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400194 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500195 .exit_latency = 100,
Len Brown26717172010-03-08 14:07:30 -0500196 .target_residency = 400,
197 .enter = &intel_idle },
198 { /* MWAIT C5 */ },
199 { /* MWAIT C6 */
200 .name = "ATM-C6",
Len Brown7fcca7d2010-10-05 13:43:14 -0400201 .desc = "MWAIT 0x52",
202 .driver_data = (void *) 0x52,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400203 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown7fcca7d2010-10-05 13:43:14 -0400204 .exit_latency = 140,
Len Brown7fcca7d2010-10-05 13:43:14 -0400205 .target_residency = 560,
206 .enter = &intel_idle },
Len Brown26717172010-03-08 14:07:30 -0500207};
208
Len Brown26717172010-03-08 14:07:30 -0500209/**
210 * intel_idle
211 * @dev: cpuidle_device
212 * @state: cpuidle state
213 *
214 */
215static int intel_idle(struct cpuidle_device *dev, struct cpuidle_state *state)
216{
217 unsigned long ecx = 1; /* break on interrupt flag */
218 unsigned long eax = (unsigned long)cpuidle_get_statedata(state);
219 unsigned int cstate;
220 ktime_t kt_before, kt_after;
221 s64 usec_delta;
222 int cpu = smp_processor_id();
223
224 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
225
Len Brown26717172010-03-08 14:07:30 -0500226 local_irq_disable();
227
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400228 /*
Len Brownc8381cc2010-10-15 20:43:06 -0400229 * leave_mm() to avoid costly and often unnecessary wakeups
230 * for flushing the user TLB's associated with the active mm.
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400231 */
Len Brownc8381cc2010-10-15 20:43:06 -0400232 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400233 leave_mm(cpu);
234
Len Brown26717172010-03-08 14:07:30 -0500235 if (!(lapic_timer_reliable_states & (1 << (cstate))))
236 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
237
238 kt_before = ktime_get_real();
239
240 stop_critical_timings();
Len Brown26717172010-03-08 14:07:30 -0500241 if (!need_resched()) {
242
243 __monitor((void *)&current_thread_info()->flags, 0, 0);
244 smp_mb();
245 if (!need_resched())
246 __mwait(eax, ecx);
247 }
248
249 start_critical_timings();
250
251 kt_after = ktime_get_real();
252 usec_delta = ktime_to_us(ktime_sub(kt_after, kt_before));
253
254 local_irq_enable();
255
256 if (!(lapic_timer_reliable_states & (1 << (cstate))))
257 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
258
259 return usec_delta;
260}
261
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800262static void __setup_broadcast_timer(void *arg)
263{
264 unsigned long reason = (unsigned long)arg;
265 int cpu = smp_processor_id();
266
267 reason = reason ?
268 CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
269
270 clockevents_notify(reason, &cpu);
271}
272
Shaohua Liec30f342011-01-24 08:00:01 +0000273static int setup_broadcast_cpuhp_notify(struct notifier_block *n,
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800274 unsigned long action, void *hcpu)
275{
276 int hotcpu = (unsigned long)hcpu;
277
278 switch (action & 0xf) {
279 case CPU_ONLINE:
280 smp_call_function_single(hotcpu, __setup_broadcast_timer,
281 (void *)true, 1);
282 break;
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800283 }
284 return NOTIFY_OK;
285}
286
Shaohua Liec30f342011-01-24 08:00:01 +0000287static struct notifier_block setup_broadcast_notifier = {
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800288 .notifier_call = setup_broadcast_cpuhp_notify,
289};
290
Len Brown14796fc2011-01-18 20:48:27 -0500291static void auto_demotion_disable(void *dummy)
292{
293 unsigned long long msr_bits;
294
295 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
296 msr_bits &= ~auto_demotion_disable_flags;
297 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
298}
299
Len Brown26717172010-03-08 14:07:30 -0500300/*
301 * intel_idle_probe()
302 */
303static int intel_idle_probe(void)
304{
Len Brownc4236282010-05-28 02:22:03 -0400305 unsigned int eax, ebx, ecx;
Len Brown26717172010-03-08 14:07:30 -0500306
307 if (max_cstate == 0) {
308 pr_debug(PREFIX "disabled\n");
309 return -EPERM;
310 }
311
312 if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
313 return -ENODEV;
314
315 if (!boot_cpu_has(X86_FEATURE_MWAIT))
316 return -ENODEV;
317
318 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
319 return -ENODEV;
320
Len Brownc4236282010-05-28 02:22:03 -0400321 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500322
323 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
324 !(ecx & CPUID5_ECX_INTERRUPT_BREAK))
325 return -ENODEV;
Len Brown26717172010-03-08 14:07:30 -0500326
Len Brownc4236282010-05-28 02:22:03 -0400327 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500328
Len Brown26717172010-03-08 14:07:30 -0500329
330 if (boot_cpu_data.x86 != 6) /* family 6 */
331 return -ENODEV;
332
333 switch (boot_cpu_data.x86_model) {
334
335 case 0x1A: /* Core i7, Xeon 5500 series */
336 case 0x1E: /* Core i7 and i5 Processor - Lynnfield Jasper Forest */
337 case 0x1F: /* Core i7 and i5 Processor - Nehalem */
338 case 0x2E: /* Nehalem-EX Xeon */
Len Brownec67a2b2010-07-26 23:40:19 -0400339 case 0x2F: /* Westmere-EX Xeon */
Len Brown26717172010-03-08 14:07:30 -0500340 case 0x25: /* Westmere */
341 case 0x2C: /* Westmere */
342 cpuidle_state_table = nehalem_cstates;
Len Brown14796fc2011-01-18 20:48:27 -0500343 auto_demotion_disable_flags =
344 (NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE);
Len Brown26717172010-03-08 14:07:30 -0500345 break;
346
347 case 0x1C: /* 28 - Atom Processor */
Arjan van de Ven4725fd32010-07-21 23:42:25 -0400348 case 0x26: /* 38 - Lincroft Atom Processor */
Len Brown26717172010-03-08 14:07:30 -0500349 cpuidle_state_table = atom_cstates;
Len Brown26717172010-03-08 14:07:30 -0500350 break;
Len Brownd13780d2010-07-07 00:12:03 -0400351
352 case 0x2A: /* SNB */
353 case 0x2D: /* SNB Xeon */
354 cpuidle_state_table = snb_cstates;
Len Brownd13780d2010-07-07 00:12:03 -0400355 break;
Len Brown26717172010-03-08 14:07:30 -0500356
357 default:
358 pr_debug(PREFIX "does not run on family %d model %d\n",
359 boot_cpu_data.x86, boot_cpu_data.x86_model);
360 return -ENODEV;
361 }
362
Len Brown56b9aea2010-12-02 01:19:32 -0500363 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800364 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
365 else {
366 smp_call_function(__setup_broadcast_timer, (void *)true, 1);
367 register_cpu_notifier(&setup_broadcast_notifier);
368 }
Len Brown56b9aea2010-12-02 01:19:32 -0500369
Len Brown26717172010-03-08 14:07:30 -0500370 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
371 " model 0x%X\n", boot_cpu_data.x86_model);
372
373 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
374 lapic_timer_reliable_states);
375 return 0;
376}
377
378/*
379 * intel_idle_cpuidle_devices_uninit()
380 * unregister, free cpuidle_devices
381 */
382static void intel_idle_cpuidle_devices_uninit(void)
383{
384 int i;
385 struct cpuidle_device *dev;
386
387 for_each_online_cpu(i) {
388 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
389 cpuidle_unregister_device(dev);
390 }
391
392 free_percpu(intel_idle_cpuidle_devices);
393 return;
394}
395/*
396 * intel_idle_cpuidle_devices_init()
397 * allocate, initialize, register cpuidle_devices
398 */
399static int intel_idle_cpuidle_devices_init(void)
400{
401 int i, cstate;
402 struct cpuidle_device *dev;
403
404 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
405 if (intel_idle_cpuidle_devices == NULL)
406 return -ENOMEM;
407
408 for_each_online_cpu(i) {
409 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
410
411 dev->state_count = 1;
412
413 for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
414 int num_substates;
415
416 if (cstate > max_cstate) {
417 printk(PREFIX "max_cstate %d reached\n",
418 max_cstate);
419 break;
420 }
421
422 /* does the state exist in CPUID.MWAIT? */
Len Brownc4236282010-05-28 02:22:03 -0400423 num_substates = (mwait_substates >> ((cstate) * 4))
Len Brown26717172010-03-08 14:07:30 -0500424 & MWAIT_SUBSTATE_MASK;
425 if (num_substates == 0)
426 continue;
427 /* is the state not enabled? */
428 if (cpuidle_state_table[cstate].enter == NULL) {
429 /* does the driver not know about the state? */
430 if (*cpuidle_state_table[cstate].name == '\0')
431 pr_debug(PREFIX "unaware of model 0x%x"
432 " MWAIT %d please"
433 " contact lenb@kernel.org",
434 boot_cpu_data.x86_model, cstate);
435 continue;
436 }
437
438 if ((cstate > 2) &&
439 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
440 mark_tsc_unstable("TSC halts in idle"
441 " states deeper than C2");
442
443 dev->states[dev->state_count] = /* structure copy */
444 cpuidle_state_table[cstate];
445
446 dev->state_count += 1;
447 }
448
449 dev->cpu = i;
450 if (cpuidle_register_device(dev)) {
451 pr_debug(PREFIX "cpuidle_register_device %d failed!\n",
452 i);
453 intel_idle_cpuidle_devices_uninit();
454 return -EIO;
455 }
456 }
Len Brown14796fc2011-01-18 20:48:27 -0500457 if (auto_demotion_disable_flags)
458 smp_call_function(auto_demotion_disable, NULL, 1);
Len Brown26717172010-03-08 14:07:30 -0500459
460 return 0;
461}
462
463
464static int __init intel_idle_init(void)
465{
466 int retval;
467
Thomas Renningerd1896042010-11-03 17:06:14 +0100468 /* Do not load intel_idle at all for now if idle= is passed */
469 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
470 return -ENODEV;
471
Len Brown26717172010-03-08 14:07:30 -0500472 retval = intel_idle_probe();
473 if (retval)
474 return retval;
475
476 retval = cpuidle_register_driver(&intel_idle_driver);
477 if (retval) {
478 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
479 cpuidle_get_driver()->name);
480 return retval;
481 }
482
483 retval = intel_idle_cpuidle_devices_init();
484 if (retval) {
485 cpuidle_unregister_driver(&intel_idle_driver);
486 return retval;
487 }
488
489 return 0;
490}
491
492static void __exit intel_idle_exit(void)
493{
494 intel_idle_cpuidle_devices_uninit();
495 cpuidle_unregister_driver(&intel_idle_driver);
496
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800497 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE) {
498 smp_call_function(__setup_broadcast_timer, (void *)false, 1);
499 unregister_cpu_notifier(&setup_broadcast_notifier);
500 }
501
Len Brown26717172010-03-08 14:07:30 -0500502 return;
503}
504
505module_init(intel_idle_init);
506module_exit(intel_idle_exit);
507
Len Brown26717172010-03-08 14:07:30 -0500508module_param(max_cstate, int, 0444);
Len Brown26717172010-03-08 14:07:30 -0500509
510MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
511MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
512MODULE_LICENSE("GPL");