blob: 0ef52db4685f612464963159919f8cc7acad4d79 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
Chris Wilson5eddb702010-09-11 13:48:45 +0100962 intel_clock_t clock;
963 if (target < 200000) {
964 clock.p1 = 2;
965 clock.p2 = 10;
966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
969 } else {
970 clock.p1 = 1;
971 clock.p2 = 10;
972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
975 }
976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
979 clock.vco = 0;
980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982}
983
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800993{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
Chris Wilson300387c2010-09-05 20:25:43 +0100997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020/*
1021 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 * On Gen4 and above:
1030 * wait for the pipe register state bit to turn off
1031 *
1032 * Otherwise:
1033 * wait for the display line value to settle (it usually
1034 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001035 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001037void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038{
1039 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001045 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1046 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1048 } else {
1049 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001050 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1052
1053 /* Wait for the display line to settle */
1054 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001055 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001057 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 time_after(timeout, jiffies));
1059 if (time_after(jiffies, timeout))
1060 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Jesse Barnes80824002009-09-10 15:28:06 -07001064static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1065{
1066 struct drm_device *dev = crtc->dev;
1067 struct drm_i915_private *dev_priv = dev->dev_private;
1068 struct drm_framebuffer *fb = crtc->fb;
1069 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001070 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1072 int plane, i;
1073 u32 fbc_ctl, fbc_ctl2;
1074
Chris Wilsonbed4a672010-09-11 10:47:47 +01001075 if (fb->pitch == dev_priv->cfb_pitch &&
1076 obj_priv->fence_reg == dev_priv->cfb_fence &&
1077 intel_crtc->plane == dev_priv->cfb_plane &&
1078 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1079 return;
1080
1081 i8xx_disable_fbc(dev);
1082
Jesse Barnes80824002009-09-10 15:28:06 -07001083 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1084
1085 if (fb->pitch < dev_priv->cfb_pitch)
1086 dev_priv->cfb_pitch = fb->pitch;
1087
1088 /* FBC_CTL wants 64B units */
1089 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1090 dev_priv->cfb_fence = obj_priv->fence_reg;
1091 dev_priv->cfb_plane = intel_crtc->plane;
1092 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1093
1094 /* Clear old tags */
1095 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1096 I915_WRITE(FBC_TAG + (i * 4), 0);
1097
1098 /* Set it up... */
1099 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1100 if (obj_priv->tiling_mode != I915_TILING_NONE)
1101 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1102 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1103 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1104
1105 /* enable it... */
1106 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001107 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001108 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001109 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1110 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1111 if (obj_priv->tiling_mode != I915_TILING_NONE)
1112 fbc_ctl |= dev_priv->cfb_fence;
1113 I915_WRITE(FBC_CONTROL, fbc_ctl);
1114
Zhao Yakui28c97732009-10-09 11:39:41 +08001115 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001116 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001117}
1118
1119void i8xx_disable_fbc(struct drm_device *dev)
1120{
1121 struct drm_i915_private *dev_priv = dev->dev_private;
1122 u32 fbc_ctl;
1123
1124 /* Disable compression */
1125 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001126 if ((fbc_ctl & FBC_CTL_EN) == 0)
1127 return;
1128
Jesse Barnes80824002009-09-10 15:28:06 -07001129 fbc_ctl &= ~FBC_CTL_EN;
1130 I915_WRITE(FBC_CONTROL, fbc_ctl);
1131
1132 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001133 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001134 DRM_DEBUG_KMS("FBC idle timed out\n");
1135 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001136 }
Jesse Barnes80824002009-09-10 15:28:06 -07001137
Zhao Yakui28c97732009-10-09 11:39:41 +08001138 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001139}
1140
Adam Jacksonee5382a2010-04-23 11:17:39 -04001141static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001142{
Jesse Barnes80824002009-09-10 15:28:06 -07001143 struct drm_i915_private *dev_priv = dev->dev_private;
1144
1145 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1146}
1147
Jesse Barnes74dff282009-09-14 15:39:40 -07001148static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1149{
1150 struct drm_device *dev = crtc->dev;
1151 struct drm_i915_private *dev_priv = dev->dev_private;
1152 struct drm_framebuffer *fb = crtc->fb;
1153 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001154 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001156 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001157 unsigned long stall_watermark = 200;
1158 u32 dpfc_ctl;
1159
Chris Wilsonbed4a672010-09-11 10:47:47 +01001160 dpfc_ctl = I915_READ(DPFC_CONTROL);
1161 if (dpfc_ctl & DPFC_CTL_EN) {
1162 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1163 dev_priv->cfb_fence == obj_priv->fence_reg &&
1164 dev_priv->cfb_plane == intel_crtc->plane &&
1165 dev_priv->cfb_y == crtc->y)
1166 return;
1167
1168 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1169 POSTING_READ(DPFC_CONTROL);
1170 intel_wait_for_vblank(dev, intel_crtc->pipe);
1171 }
1172
Jesse Barnes74dff282009-09-14 15:39:40 -07001173 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1174 dev_priv->cfb_fence = obj_priv->fence_reg;
1175 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001176 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001177
1178 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1179 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1180 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1181 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1182 } else {
1183 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1184 }
1185
Jesse Barnes74dff282009-09-14 15:39:40 -07001186 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1187 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1188 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1189 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1190
1191 /* enable it... */
1192 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1193
Zhao Yakui28c97732009-10-09 11:39:41 +08001194 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001195}
1196
1197void g4x_disable_fbc(struct drm_device *dev)
1198{
1199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 u32 dpfc_ctl;
1201
1202 /* Disable compression */
1203 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001204 if (dpfc_ctl & DPFC_CTL_EN) {
1205 dpfc_ctl &= ~DPFC_CTL_EN;
1206 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001207
Chris Wilsonbed4a672010-09-11 10:47:47 +01001208 DRM_DEBUG_KMS("disabled FBC\n");
1209 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001210}
1211
Adam Jacksonee5382a2010-04-23 11:17:39 -04001212static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001213{
Jesse Barnes74dff282009-09-14 15:39:40 -07001214 struct drm_i915_private *dev_priv = dev->dev_private;
1215
1216 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1217}
1218
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001219static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1220{
1221 struct drm_device *dev = crtc->dev;
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 struct drm_framebuffer *fb = crtc->fb;
1224 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1225 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001227 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001228 unsigned long stall_watermark = 200;
1229 u32 dpfc_ctl;
1230
Chris Wilsonbed4a672010-09-11 10:47:47 +01001231 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1232 if (dpfc_ctl & DPFC_CTL_EN) {
1233 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1234 dev_priv->cfb_fence == obj_priv->fence_reg &&
1235 dev_priv->cfb_plane == intel_crtc->plane &&
1236 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1237 dev_priv->cfb_y == crtc->y)
1238 return;
1239
1240 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1241 POSTING_READ(ILK_DPFC_CONTROL);
1242 intel_wait_for_vblank(dev, intel_crtc->pipe);
1243 }
1244
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001245 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1246 dev_priv->cfb_fence = obj_priv->fence_reg;
1247 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001248 dev_priv->cfb_offset = obj_priv->gtt_offset;
1249 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001250
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001251 dpfc_ctl &= DPFC_RESERVED;
1252 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1253 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1254 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1255 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1256 } else {
1257 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1258 }
1259
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001260 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1261 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1262 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1263 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1264 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1265 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001266 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001267
1268 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1269}
1270
1271void ironlake_disable_fbc(struct drm_device *dev)
1272{
1273 struct drm_i915_private *dev_priv = dev->dev_private;
1274 u32 dpfc_ctl;
1275
1276 /* Disable compression */
1277 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001278 if (dpfc_ctl & DPFC_CTL_EN) {
1279 dpfc_ctl &= ~DPFC_CTL_EN;
1280 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001281
Chris Wilsonbed4a672010-09-11 10:47:47 +01001282 DRM_DEBUG_KMS("disabled FBC\n");
1283 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001284}
1285
1286static bool ironlake_fbc_enabled(struct drm_device *dev)
1287{
1288 struct drm_i915_private *dev_priv = dev->dev_private;
1289
1290 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1291}
1292
Adam Jacksonee5382a2010-04-23 11:17:39 -04001293bool intel_fbc_enabled(struct drm_device *dev)
1294{
1295 struct drm_i915_private *dev_priv = dev->dev_private;
1296
1297 if (!dev_priv->display.fbc_enabled)
1298 return false;
1299
1300 return dev_priv->display.fbc_enabled(dev);
1301}
1302
1303void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1304{
1305 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1306
1307 if (!dev_priv->display.enable_fbc)
1308 return;
1309
1310 dev_priv->display.enable_fbc(crtc, interval);
1311}
1312
1313void intel_disable_fbc(struct drm_device *dev)
1314{
1315 struct drm_i915_private *dev_priv = dev->dev_private;
1316
1317 if (!dev_priv->display.disable_fbc)
1318 return;
1319
1320 dev_priv->display.disable_fbc(dev);
1321}
1322
Jesse Barnes80824002009-09-10 15:28:06 -07001323/**
1324 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001325 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001326 *
1327 * Set up the framebuffer compression hardware at mode set time. We
1328 * enable it if possible:
1329 * - plane A only (on pre-965)
1330 * - no pixel mulitply/line duplication
1331 * - no alpha buffer discard
1332 * - no dual wide
1333 * - framebuffer <= 2048 in width, 1536 in height
1334 *
1335 * We can't assume that any compression will take place (worst case),
1336 * so the compressed buffer has to be the same size as the uncompressed
1337 * one. It also must reside (along with the line length buffer) in
1338 * stolen memory.
1339 *
1340 * We need to enable/disable FBC on a global basis.
1341 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001342static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001343{
Jesse Barnes80824002009-09-10 15:28:06 -07001344 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001345 struct drm_crtc *crtc = NULL, *tmp_crtc;
1346 struct intel_crtc *intel_crtc;
1347 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001348 struct intel_framebuffer *intel_fb;
1349 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001350
1351 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001352
1353 if (!i915_powersave)
1354 return;
1355
Adam Jacksonee5382a2010-04-23 11:17:39 -04001356 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001357 return;
1358
Jesse Barnes80824002009-09-10 15:28:06 -07001359 /*
1360 * If FBC is already on, we just have to verify that we can
1361 * keep it that way...
1362 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001363 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001364 * - changing FBC params (stride, fence, mode)
1365 * - new fb is too large to fit in compressed buffer
1366 * - going to an unsupported config (interlace, pixel multiply, etc.)
1367 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001368 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001369 if (tmp_crtc->enabled) {
1370 if (crtc) {
1371 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1372 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1373 goto out_disable;
1374 }
1375 crtc = tmp_crtc;
1376 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001377 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001378
1379 if (!crtc || crtc->fb == NULL) {
1380 DRM_DEBUG_KMS("no output, disabling\n");
1381 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001382 goto out_disable;
1383 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001384
1385 intel_crtc = to_intel_crtc(crtc);
1386 fb = crtc->fb;
1387 intel_fb = to_intel_framebuffer(fb);
1388 obj_priv = to_intel_bo(intel_fb->obj);
1389
Jesse Barnes80824002009-09-10 15:28:06 -07001390 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001391 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001392 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001393 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001394 goto out_disable;
1395 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001396 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1397 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001398 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001399 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001400 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001401 goto out_disable;
1402 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001403 if ((crtc->mode.hdisplay > 2048) ||
1404 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001405 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001406 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001407 goto out_disable;
1408 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001409 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001410 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001411 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001412 goto out_disable;
1413 }
1414 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001415 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001416 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001417 goto out_disable;
1418 }
1419
Jason Wesselc924b932010-08-05 09:22:32 -05001420 /* If the kernel debugger is active, always disable compression */
1421 if (in_dbg_master())
1422 goto out_disable;
1423
Chris Wilsonbed4a672010-09-11 10:47:47 +01001424 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001425 return;
1426
1427out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001428 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001429 if (intel_fbc_enabled(dev)) {
1430 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001431 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001432 }
Jesse Barnes80824002009-09-10 15:28:06 -07001433}
1434
Chris Wilson127bd2a2010-07-23 23:32:05 +01001435int
Chris Wilson48b956c2010-09-14 12:50:34 +01001436intel_pin_and_fence_fb_obj(struct drm_device *dev,
1437 struct drm_gem_object *obj,
1438 bool pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001439{
Daniel Vetter23010e42010-03-08 13:35:02 +01001440 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001441 u32 alignment;
1442 int ret;
1443
1444 switch (obj_priv->tiling_mode) {
1445 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001446 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1447 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001448 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001449 alignment = 4 * 1024;
1450 else
1451 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001452 break;
1453 case I915_TILING_X:
1454 /* pin() will align the object as required by fence */
1455 alignment = 0;
1456 break;
1457 case I915_TILING_Y:
1458 /* FIXME: Is this true? */
1459 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1460 return -EINVAL;
1461 default:
1462 BUG();
1463 }
1464
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001465 ret = i915_gem_object_pin(obj, alignment);
Chris Wilson48b956c2010-09-14 12:50:34 +01001466 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001467 return ret;
1468
Chris Wilson48b956c2010-09-14 12:50:34 +01001469 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1470 if (ret)
1471 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001472
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001473 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1474 * fence, whereas 965+ only requires a fence if using
1475 * framebuffer compression. For simplicity, we always install
1476 * a fence as the cost is not that onerous.
1477 */
1478 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1479 obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001480 ret = i915_gem_object_get_fence_reg(obj, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01001481 if (ret)
1482 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001483 }
1484
1485 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001486
1487err_unpin:
1488 i915_gem_object_unpin(obj);
1489 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001490}
1491
Jesse Barnes81255562010-08-02 12:07:50 -07001492/* Assume fb object is pinned & idle & fenced and just update base pointers */
1493static int
1494intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel413d45d2010-09-26 06:47:25 -05001495 int x, int y, int enter)
Jesse Barnes81255562010-08-02 12:07:50 -07001496{
1497 struct drm_device *dev = crtc->dev;
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1500 struct intel_framebuffer *intel_fb;
1501 struct drm_i915_gem_object *obj_priv;
1502 struct drm_gem_object *obj;
1503 int plane = intel_crtc->plane;
1504 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001505 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001506 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001507
1508 switch (plane) {
1509 case 0:
1510 case 1:
1511 break;
1512 default:
1513 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1514 return -EINVAL;
1515 }
1516
1517 intel_fb = to_intel_framebuffer(fb);
1518 obj = intel_fb->obj;
1519 obj_priv = to_intel_bo(obj);
1520
Chris Wilson5eddb702010-09-11 13:48:45 +01001521 reg = DSPCNTR(plane);
1522 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001523 /* Mask out pixel format bits in case we change it */
1524 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1525 switch (fb->bits_per_pixel) {
1526 case 8:
1527 dspcntr |= DISPPLANE_8BPP;
1528 break;
1529 case 16:
1530 if (fb->depth == 15)
1531 dspcntr |= DISPPLANE_15_16BPP;
1532 else
1533 dspcntr |= DISPPLANE_16BPP;
1534 break;
1535 case 24:
1536 case 32:
1537 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1538 break;
1539 default:
1540 DRM_ERROR("Unknown color depth\n");
1541 return -EINVAL;
1542 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001543 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes81255562010-08-02 12:07:50 -07001544 if (obj_priv->tiling_mode != I915_TILING_NONE)
1545 dspcntr |= DISPPLANE_TILED;
1546 else
1547 dspcntr &= ~DISPPLANE_TILED;
1548 }
1549
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001550 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001551 /* must disable */
1552 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1553
Chris Wilson5eddb702010-09-11 13:48:45 +01001554 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001555
1556 Start = obj_priv->gtt_offset;
1557 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1558
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001559 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1560 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001561 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001562 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001563 I915_WRITE(DSPSURF(plane), Start);
1564 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1565 I915_WRITE(DSPADDR(plane), Offset);
1566 } else
1567 I915_WRITE(DSPADDR(plane), Start + Offset);
1568 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001569
Chris Wilsonbed4a672010-09-11 10:47:47 +01001570 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001571 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001572
1573 return 0;
1574}
1575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001576static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001577intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1578 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001579{
1580 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001581 struct drm_i915_master_private *master_priv;
1582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001583 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584
1585 /* no fb bound */
1586 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001587 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001588 return 0;
1589 }
1590
Chris Wilson265db952010-09-20 15:41:01 +01001591 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 case 0:
1593 case 1:
1594 break;
1595 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001596 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001597 }
1598
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001600 ret = intel_pin_and_fence_fb_obj(dev,
1601 to_intel_framebuffer(crtc->fb)->obj,
1602 false);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001603 if (ret != 0) {
1604 mutex_unlock(&dev->struct_mutex);
1605 return ret;
1606 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001607
Chris Wilson265db952010-09-20 15:41:01 +01001608 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson265db952010-09-20 15:41:01 +01001610 struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1611 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1612
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001613 wait_event(dev_priv->pending_flip_queue,
1614 atomic_read(&obj_priv->pending_flip) == 0);
Chris Wilson265db952010-09-20 15:41:01 +01001615 }
1616
Jason Wessel413d45d2010-09-26 06:47:25 -05001617 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y, 0);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001618 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001619 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001620 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001621 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001622 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001623
Chris Wilson265db952010-09-20 15:41:01 +01001624 if (old_fb)
1625 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001626
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001627 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001628
1629 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001630 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001631
1632 master_priv = dev->primary->master->driver_priv;
1633 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001634 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001635
Chris Wilson265db952010-09-20 15:41:01 +01001636 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001637 master_priv->sarea_priv->pipeB_x = x;
1638 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001639 } else {
1640 master_priv->sarea_priv->pipeA_x = x;
1641 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001642 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001643
1644 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001645}
1646
Chris Wilson5eddb702010-09-11 13:48:45 +01001647static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001648{
1649 struct drm_device *dev = crtc->dev;
1650 struct drm_i915_private *dev_priv = dev->dev_private;
1651 u32 dpa_ctl;
1652
Zhao Yakui28c97732009-10-09 11:39:41 +08001653 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001654 dpa_ctl = I915_READ(DP_A);
1655 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1656
1657 if (clock < 200000) {
1658 u32 temp;
1659 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1660 /* workaround for 160Mhz:
1661 1) program 0x4600c bits 15:0 = 0x8124
1662 2) program 0x46010 bit 0 = 1
1663 3) program 0x46034 bit 24 = 1
1664 4) program 0x64000 bit 14 = 1
1665 */
1666 temp = I915_READ(0x4600c);
1667 temp &= 0xffff0000;
1668 I915_WRITE(0x4600c, temp | 0x8124);
1669
1670 temp = I915_READ(0x46010);
1671 I915_WRITE(0x46010, temp | 1);
1672
1673 temp = I915_READ(0x46034);
1674 I915_WRITE(0x46034, temp | (1 << 24));
1675 } else {
1676 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1677 }
1678 I915_WRITE(DP_A, dpa_ctl);
1679
Chris Wilson5eddb702010-09-11 13:48:45 +01001680 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001681 udelay(500);
1682}
1683
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001684/* The FDI link training functions for ILK/Ibexpeak. */
1685static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1686{
1687 struct drm_device *dev = crtc->dev;
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1690 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001691 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001692
Adam Jacksone1a44742010-06-25 15:32:14 -04001693 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1694 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001695 reg = FDI_RX_IMR(pipe);
1696 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001697 temp &= ~FDI_RX_SYMBOL_LOCK;
1698 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001699 I915_WRITE(reg, temp);
1700 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001701 udelay(150);
1702
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001703 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001704 reg = FDI_TX_CTL(pipe);
1705 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001706 temp &= ~(7 << 19);
1707 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001708 temp &= ~FDI_LINK_TRAIN_NONE;
1709 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001710 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001711
Chris Wilson5eddb702010-09-11 13:48:45 +01001712 reg = FDI_RX_CTL(pipe);
1713 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001714 temp &= ~FDI_LINK_TRAIN_NONE;
1715 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001716 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1717
1718 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001719 udelay(150);
1720
Chris Wilson5eddb702010-09-11 13:48:45 +01001721 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001722 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001723 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1725
1726 if ((temp & FDI_RX_BIT_LOCK)) {
1727 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001728 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001729 break;
1730 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001731 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001732 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001733 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001734
1735 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001736 reg = FDI_TX_CTL(pipe);
1737 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001738 temp &= ~FDI_LINK_TRAIN_NONE;
1739 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001740 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001741
Chris Wilson5eddb702010-09-11 13:48:45 +01001742 reg = FDI_RX_CTL(pipe);
1743 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001744 temp &= ~FDI_LINK_TRAIN_NONE;
1745 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001746 I915_WRITE(reg, temp);
1747
1748 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001749 udelay(150);
1750
Chris Wilson5eddb702010-09-11 13:48:45 +01001751 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001752 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001753 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1755
1756 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001757 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001758 DRM_DEBUG_KMS("FDI train 2 done.\n");
1759 break;
1760 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001761 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001762 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001763 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001764
1765 DRM_DEBUG_KMS("FDI train done\n");
1766}
1767
Chris Wilson5eddb702010-09-11 13:48:45 +01001768static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001769 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1770 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1771 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1772 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1773};
1774
1775/* The FDI link training functions for SNB/Cougarpoint. */
1776static void gen6_fdi_link_train(struct drm_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1781 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001782 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001783
Adam Jacksone1a44742010-06-25 15:32:14 -04001784 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1785 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001786 reg = FDI_RX_IMR(pipe);
1787 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001788 temp &= ~FDI_RX_SYMBOL_LOCK;
1789 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001790 I915_WRITE(reg, temp);
1791
1792 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001793 udelay(150);
1794
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001795 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001796 reg = FDI_TX_CTL(pipe);
1797 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001798 temp &= ~(7 << 19);
1799 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001800 temp &= ~FDI_LINK_TRAIN_NONE;
1801 temp |= FDI_LINK_TRAIN_PATTERN_1;
1802 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1803 /* SNB-B */
1804 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001805 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001806
Chris Wilson5eddb702010-09-11 13:48:45 +01001807 reg = FDI_RX_CTL(pipe);
1808 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001809 if (HAS_PCH_CPT(dev)) {
1810 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1811 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1812 } else {
1813 temp &= ~FDI_LINK_TRAIN_NONE;
1814 temp |= FDI_LINK_TRAIN_PATTERN_1;
1815 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001816 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1817
1818 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001819 udelay(150);
1820
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001821 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001822 reg = FDI_TX_CTL(pipe);
1823 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001824 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1825 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001826 I915_WRITE(reg, temp);
1827
1828 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001829 udelay(500);
1830
Chris Wilson5eddb702010-09-11 13:48:45 +01001831 reg = FDI_RX_IIR(pipe);
1832 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001833 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1834
1835 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001836 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001837 DRM_DEBUG_KMS("FDI train 1 done.\n");
1838 break;
1839 }
1840 }
1841 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001842 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001843
1844 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001845 reg = FDI_TX_CTL(pipe);
1846 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001847 temp &= ~FDI_LINK_TRAIN_NONE;
1848 temp |= FDI_LINK_TRAIN_PATTERN_2;
1849 if (IS_GEN6(dev)) {
1850 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1851 /* SNB-B */
1852 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1853 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001854 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001855
Chris Wilson5eddb702010-09-11 13:48:45 +01001856 reg = FDI_RX_CTL(pipe);
1857 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001858 if (HAS_PCH_CPT(dev)) {
1859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1860 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1861 } else {
1862 temp &= ~FDI_LINK_TRAIN_NONE;
1863 temp |= FDI_LINK_TRAIN_PATTERN_2;
1864 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001865 I915_WRITE(reg, temp);
1866
1867 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001868 udelay(150);
1869
1870 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001871 reg = FDI_TX_CTL(pipe);
1872 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001873 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1874 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001875 I915_WRITE(reg, temp);
1876
1877 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001878 udelay(500);
1879
Chris Wilson5eddb702010-09-11 13:48:45 +01001880 reg = FDI_RX_IIR(pipe);
1881 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001882 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1883
1884 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001885 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001886 DRM_DEBUG_KMS("FDI train 2 done.\n");
1887 break;
1888 }
1889 }
1890 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001891 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001892
1893 DRM_DEBUG_KMS("FDI train done.\n");
1894}
1895
Jesse Barnes0e23b992010-09-10 11:10:00 -07001896static void ironlake_fdi_enable(struct drm_crtc *crtc)
1897{
1898 struct drm_device *dev = crtc->dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
1900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1901 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001902 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001903
Jesse Barnesc64e3112010-09-10 11:27:03 -07001904 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001905 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1906 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001907
Jesse Barnes0e23b992010-09-10 11:10:00 -07001908 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001909 reg = FDI_RX_CTL(pipe);
1910 temp = I915_READ(reg);
1911 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001912 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001913 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1914 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1915
1916 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001917 udelay(200);
1918
1919 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001920 temp = I915_READ(reg);
1921 I915_WRITE(reg, temp | FDI_PCDCLK);
1922
1923 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001924 udelay(200);
1925
1926 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001927 reg = FDI_TX_CTL(pipe);
1928 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001929 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001930 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1931
1932 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001933 udelay(100);
1934 }
1935}
1936
Chris Wilson5eddb702010-09-11 13:48:45 +01001937static void intel_flush_display_plane(struct drm_device *dev,
1938 int plane)
1939{
1940 struct drm_i915_private *dev_priv = dev->dev_private;
1941 u32 reg = DSPADDR(plane);
1942 I915_WRITE(reg, I915_READ(reg));
1943}
1944
Chris Wilson6b383a72010-09-13 13:54:26 +01001945/*
1946 * When we disable a pipe, we need to clear any pending scanline wait events
1947 * to avoid hanging the ring, which we assume we are waiting on.
1948 */
1949static void intel_clear_scanline_wait(struct drm_device *dev)
1950{
1951 struct drm_i915_private *dev_priv = dev->dev_private;
1952 u32 tmp;
1953
1954 if (IS_GEN2(dev))
1955 /* Can't break the hang on i8xx */
1956 return;
1957
1958 tmp = I915_READ(PRB0_CTL);
1959 if (tmp & RING_WAIT) {
1960 I915_WRITE(PRB0_CTL, tmp);
1961 POSTING_READ(PRB0_CTL);
1962 }
1963}
1964
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001965static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
1966{
1967 struct drm_i915_gem_object *obj_priv;
1968 struct drm_i915_private *dev_priv;
1969
1970 if (crtc->fb == NULL)
1971 return;
1972
1973 obj_priv = to_intel_bo(to_intel_framebuffer(crtc->fb)->obj);
1974 dev_priv = crtc->dev->dev_private;
1975 wait_event(dev_priv->pending_flip_queue,
1976 atomic_read(&obj_priv->pending_flip) == 0);
1977}
1978
Jesse Barnes6be4a602010-09-10 10:26:01 -07001979static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001980{
1981 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1984 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001985 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01001986 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001987
Chris Wilsonf7abfe82010-09-13 14:19:16 +01001988 if (intel_crtc->active)
1989 return;
1990
1991 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01001992 intel_update_watermarks(dev);
1993
Jesse Barnes6be4a602010-09-10 10:26:01 -07001994 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1995 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01001996 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07001997 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001998 }
1999
Jesse Barnes0e23b992010-09-10 11:10:00 -07002000 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002001
2002 /* Enable panel fitting for LVDS */
2003 if (dev_priv->pch_pf_size &&
Jesse Barnes1d850362010-10-07 16:01:10 -07002004 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
Jesse Barnes6be4a602010-09-10 10:26:01 -07002005 /* Force use of hard-coded filter coefficients
2006 * as some pre-programmed values are broken,
2007 * e.g. x201.
2008 */
2009 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2010 PF_ENABLE | PF_FILTER_MED_3x3);
2011 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2012 dev_priv->pch_pf_pos);
2013 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2014 dev_priv->pch_pf_size);
2015 }
2016
2017 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002018 reg = PIPECONF(pipe);
2019 temp = I915_READ(reg);
2020 if ((temp & PIPECONF_ENABLE) == 0) {
2021 I915_WRITE(reg, temp | PIPECONF_ENABLE);
2022 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002023 udelay(100);
2024 }
2025
2026 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002027 reg = DSPCNTR(plane);
2028 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002029 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2031 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002032 }
2033
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002034 /* For PCH output, training FDI link */
2035 if (IS_GEN6(dev))
2036 gen6_fdi_link_train(crtc);
2037 else
2038 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002039
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002040 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002041 reg = PCH_DPLL(pipe);
2042 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002043 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002044 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2045 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01002046 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002047 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002048
2049 if (HAS_PCH_CPT(dev)) {
2050 /* Be sure PCH DPLL SEL is set */
2051 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002052 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002053 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002054 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002055 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2056 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002057 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002058
Chris Wilson5eddb702010-09-11 13:48:45 +01002059 /* set transcoder timing */
2060 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2061 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2062 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2063
2064 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2065 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2066 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002067
2068 /* enable normal train */
Chris Wilson5eddb702010-09-11 13:48:45 +01002069 reg = FDI_TX_CTL(pipe);
2070 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002071 temp &= ~FDI_LINK_TRAIN_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2073 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002074
Chris Wilson5eddb702010-09-11 13:48:45 +01002075 reg = FDI_RX_CTL(pipe);
2076 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002077 if (HAS_PCH_CPT(dev)) {
2078 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2079 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2080 } else {
2081 temp &= ~FDI_LINK_TRAIN_NONE;
2082 temp |= FDI_LINK_TRAIN_NONE;
2083 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002084 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002085
2086 /* wait one idle pattern time */
Chris Wilson5eddb702010-09-11 13:48:45 +01002087 POSTING_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002088 udelay(100);
2089
2090 /* For PCH DP, enable TRANS_DP_CTL */
2091 if (HAS_PCH_CPT(dev) &&
2092 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002093 reg = TRANS_DP_CTL(pipe);
2094 temp = I915_READ(reg);
2095 temp &= ~(TRANS_DP_PORT_SEL_MASK |
2096 TRANS_DP_SYNC_MASK);
2097 temp |= (TRANS_DP_OUTPUT_ENABLE |
2098 TRANS_DP_ENH_FRAMING);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002099
2100 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002101 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002102 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002103 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002104
2105 switch (intel_trans_dp_port_sel(crtc)) {
2106 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002107 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002108 break;
2109 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002111 break;
2112 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002113 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002114 break;
2115 default:
2116 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002118 break;
2119 }
2120
Chris Wilson5eddb702010-09-11 13:48:45 +01002121 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002122 }
2123
2124 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002125 reg = TRANSCONF(pipe);
2126 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002127 /*
2128 * make the BPC in transcoder be consistent with
2129 * that in pipeconf reg.
2130 */
2131 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002132 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2133 I915_WRITE(reg, temp | TRANS_ENABLE);
2134 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002135 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002136
2137 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002138 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002139 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002140}
2141
2142static void ironlake_crtc_disable(struct drm_crtc *crtc)
2143{
2144 struct drm_device *dev = crtc->dev;
2145 struct drm_i915_private *dev_priv = dev->dev_private;
2146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2147 int pipe = intel_crtc->pipe;
2148 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002149 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002151 if (!intel_crtc->active)
2152 return;
2153
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002154 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002155 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002156 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002157
Jesse Barnes6be4a602010-09-10 10:26:01 -07002158 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002159 reg = DSPCNTR(plane);
2160 temp = I915_READ(reg);
2161 if (temp & DISPLAY_PLANE_ENABLE) {
2162 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2163 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002164 }
2165
2166 if (dev_priv->cfb_plane == plane &&
2167 dev_priv->display.disable_fbc)
2168 dev_priv->display.disable_fbc(dev);
2169
2170 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002171 reg = PIPECONF(pipe);
2172 temp = I915_READ(reg);
2173 if (temp & PIPECONF_ENABLE) {
2174 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002175 /* wait for cpu pipe off, pipe state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002176 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002177 DRM_ERROR("failed to turn off cpu pipe\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002178 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002179
Jesse Barnes6be4a602010-09-10 10:26:01 -07002180 /* Disable PF */
2181 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2182 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2183
2184 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002185 reg = FDI_TX_CTL(pipe);
2186 temp = I915_READ(reg);
2187 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2188 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002189
Chris Wilson5eddb702010-09-11 13:48:45 +01002190 reg = FDI_RX_CTL(pipe);
2191 temp = I915_READ(reg);
2192 temp &= ~(0x7 << 16);
2193 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2194 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002195
Chris Wilson5eddb702010-09-11 13:48:45 +01002196 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002197 udelay(100);
2198
2199 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002200 reg = FDI_TX_CTL(pipe);
2201 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002202 temp &= ~FDI_LINK_TRAIN_NONE;
2203 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002204 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002205
Chris Wilson5eddb702010-09-11 13:48:45 +01002206 reg = FDI_RX_CTL(pipe);
2207 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002208 if (HAS_PCH_CPT(dev)) {
2209 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2210 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2211 } else {
2212 temp &= ~FDI_LINK_TRAIN_NONE;
2213 temp |= FDI_LINK_TRAIN_PATTERN_1;
2214 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002215 /* BPC in FDI rx is consistent with that in PIPECONF */
2216 temp &= ~(0x07 << 16);
2217 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2218 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002219
Chris Wilson5eddb702010-09-11 13:48:45 +01002220 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002221 udelay(100);
2222
2223 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2224 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002225 if (temp & LVDS_PORT_EN) {
2226 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2227 POSTING_READ(PCH_LVDS);
2228 udelay(100);
2229 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002230 }
2231
2232 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002233 reg = TRANSCONF(plane);
2234 temp = I915_READ(reg);
2235 if (temp & TRANS_ENABLE) {
2236 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002237 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002238 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002239 DRM_ERROR("failed to disable transcoder\n");
2240 }
2241
Jesse Barnes6be4a602010-09-10 10:26:01 -07002242 if (HAS_PCH_CPT(dev)) {
2243 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002244 reg = TRANS_DP_CTL(pipe);
2245 temp = I915_READ(reg);
2246 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2247 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002248
2249 /* disable DPLL_SEL */
2250 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002251 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002252 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2253 else
2254 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2255 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002256 }
2257
2258 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002259 reg = PCH_DPLL(pipe);
2260 temp = I915_READ(reg);
2261 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002262
2263 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002264 reg = FDI_RX_CTL(pipe);
2265 temp = I915_READ(reg);
2266 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002267
2268 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002269 reg = FDI_TX_CTL(pipe);
2270 temp = I915_READ(reg);
2271 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2272
2273 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002274 udelay(100);
2275
Chris Wilson5eddb702010-09-11 13:48:45 +01002276 reg = FDI_RX_CTL(pipe);
2277 temp = I915_READ(reg);
2278 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002279
2280 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002281 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002282 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002283
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002284 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002285 intel_update_watermarks(dev);
2286 intel_update_fbc(dev);
2287 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002288}
2289
2290static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2291{
2292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2293 int pipe = intel_crtc->pipe;
2294 int plane = intel_crtc->plane;
2295
Zhenyu Wang2c072452009-06-05 15:38:42 +08002296 /* XXX: When our outputs are all unaware of DPMS modes other than off
2297 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2298 */
2299 switch (mode) {
2300 case DRM_MODE_DPMS_ON:
2301 case DRM_MODE_DPMS_STANDBY:
2302 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002303 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002304 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002305 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002306
Zhenyu Wang2c072452009-06-05 15:38:42 +08002307 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002308 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002309 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002310 break;
2311 }
2312}
2313
Daniel Vetter02e792f2009-09-15 22:57:34 +02002314static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2315{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002316 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002317 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002318
Chris Wilson23f09ce2010-08-12 13:53:37 +01002319 mutex_lock(&dev->struct_mutex);
2320 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2321 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002322 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002323
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002324 /* Let userspace switch the overlay on again. In most cases userspace
2325 * has to recompute where to put it anyway.
2326 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002327}
2328
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002329static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002330{
2331 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002332 struct drm_i915_private *dev_priv = dev->dev_private;
2333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2334 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002335 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002336 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002337
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002338 if (intel_crtc->active)
2339 return;
2340
2341 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002342 intel_update_watermarks(dev);
2343
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002344 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 reg = DPLL(pipe);
2346 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002347 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 I915_WRITE(reg, temp);
2349
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002350 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002352 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002353
2354 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2355
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002356 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002357 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002358 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002359
2360 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2361
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002362 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002363 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002364 udelay(150);
2365 }
2366
2367 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 reg = PIPECONF(pipe);
2369 temp = I915_READ(reg);
2370 if ((temp & PIPECONF_ENABLE) == 0)
2371 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002372
2373 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002374 reg = DSPCNTR(plane);
2375 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002376 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2378 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002379 }
2380
2381 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002382 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002383
2384 /* Give the overlay scaler a chance to enable if it's on this pipe */
2385 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002386 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002387}
2388
2389static void i9xx_crtc_disable(struct drm_crtc *crtc)
2390{
2391 struct drm_device *dev = crtc->dev;
2392 struct drm_i915_private *dev_priv = dev->dev_private;
2393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2394 int pipe = intel_crtc->pipe;
2395 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002397
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002398 if (!intel_crtc->active)
2399 return;
2400
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002401 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002402 intel_crtc_wait_for_pending_flips(crtc);
2403 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002404 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002405 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002406
2407 if (dev_priv->cfb_plane == plane &&
2408 dev_priv->display.disable_fbc)
2409 dev_priv->display.disable_fbc(dev);
2410
2411 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 reg = DSPCNTR(plane);
2413 temp = I915_READ(reg);
2414 if (temp & DISPLAY_PLANE_ENABLE) {
2415 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002416 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002418
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002419 /* Wait for vblank for the disable to take effect */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002420 if (IS_GEN2(dev))
Chris Wilson58e10eb2010-10-03 10:56:11 +01002421 intel_wait_for_vblank(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002422 }
2423
2424 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
Chris Wilson6b383a72010-09-13 13:54:26 +01002426 goto done;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002427
2428 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 reg = PIPECONF(pipe);
2430 temp = I915_READ(reg);
2431 if (temp & PIPECONF_ENABLE) {
2432 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2433
Chris Wilson58e10eb2010-10-03 10:56:11 +01002434 /* Wait for the pipe to turn off */
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 POSTING_READ(reg);
Chris Wilson58e10eb2010-10-03 10:56:11 +01002436 intel_wait_for_pipe_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002437 }
2438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = DPLL(pipe);
2440 temp = I915_READ(reg);
2441 if (temp & DPLL_VCO_ENABLE) {
2442 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002443
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 /* Wait for the clocks to turn off. */
2445 POSTING_READ(reg);
2446 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002447 }
Chris Wilson6b383a72010-09-13 13:54:26 +01002448
2449done:
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002450 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002451 intel_update_fbc(dev);
2452 intel_update_watermarks(dev);
2453 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002454}
2455
2456static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2457{
Jesse Barnes79e53942008-11-07 14:24:08 -08002458 /* XXX: When our outputs are all unaware of DPMS modes other than off
2459 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2460 */
2461 switch (mode) {
2462 case DRM_MODE_DPMS_ON:
2463 case DRM_MODE_DPMS_STANDBY:
2464 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002465 i9xx_crtc_enable(crtc);
2466 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002467 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002468 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002469 break;
2470 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002471}
2472
2473/**
2474 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002475 */
2476static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2477{
2478 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002479 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002480 struct drm_i915_master_private *master_priv;
2481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2482 int pipe = intel_crtc->pipe;
2483 bool enabled;
2484
Chris Wilson032d2a02010-09-06 16:17:22 +01002485 if (intel_crtc->dpms_mode == mode)
2486 return;
2487
Chris Wilsondebcadd2010-08-07 11:01:33 +01002488 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002489
Jesse Barnese70236a2009-09-21 10:42:27 -07002490 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002491
2492 if (!dev->primary->master)
2493 return;
2494
2495 master_priv = dev->primary->master->driver_priv;
2496 if (!master_priv->sarea_priv)
2497 return;
2498
2499 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2500
2501 switch (pipe) {
2502 case 0:
2503 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2504 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2505 break;
2506 case 1:
2507 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2508 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2509 break;
2510 default:
2511 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2512 break;
2513 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002514}
2515
Chris Wilsoncdd59982010-09-08 16:30:16 +01002516static void intel_crtc_disable(struct drm_crtc *crtc)
2517{
2518 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2519 struct drm_device *dev = crtc->dev;
2520
2521 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2522
2523 if (crtc->fb) {
2524 mutex_lock(&dev->struct_mutex);
2525 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2526 mutex_unlock(&dev->struct_mutex);
2527 }
2528}
2529
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002530/* Prepare for a mode set.
2531 *
2532 * Note we could be a lot smarter here. We need to figure out which outputs
2533 * will be enabled, which disabled (in short, how the config will changes)
2534 * and perform the minimum necessary steps to accomplish that, e.g. updating
2535 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2536 * panel fitting is in the proper state, etc.
2537 */
2538static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002539{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002540 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002541}
2542
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002543static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002544{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002545 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002546}
2547
2548static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2549{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002550 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002551}
2552
2553static void ironlake_crtc_commit(struct drm_crtc *crtc)
2554{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002555 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002556}
2557
2558void intel_encoder_prepare (struct drm_encoder *encoder)
2559{
2560 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2561 /* lvds has its own version of prepare see intel_lvds_prepare */
2562 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2563}
2564
2565void intel_encoder_commit (struct drm_encoder *encoder)
2566{
2567 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2568 /* lvds has its own version of commit see intel_lvds_commit */
2569 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2570}
2571
Chris Wilsonea5b2132010-08-04 13:50:23 +01002572void intel_encoder_destroy(struct drm_encoder *encoder)
2573{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002574 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002575
Chris Wilsonea5b2132010-08-04 13:50:23 +01002576 drm_encoder_cleanup(encoder);
2577 kfree(intel_encoder);
2578}
2579
Jesse Barnes79e53942008-11-07 14:24:08 -08002580static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2581 struct drm_display_mode *mode,
2582 struct drm_display_mode *adjusted_mode)
2583{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002584 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01002585
Eric Anholtbad720f2009-10-22 16:11:14 -07002586 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002587 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002588 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2589 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002590 }
Chris Wilson89749352010-09-12 18:25:19 +01002591
2592 /* XXX some encoders set the crtcinfo, others don't.
2593 * Obviously we need some form of conflict resolution here...
2594 */
2595 if (adjusted_mode->crtc_htotal == 0)
2596 drm_mode_set_crtcinfo(adjusted_mode, 0);
2597
Jesse Barnes79e53942008-11-07 14:24:08 -08002598 return true;
2599}
2600
Jesse Barnese70236a2009-09-21 10:42:27 -07002601static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002602{
Jesse Barnese70236a2009-09-21 10:42:27 -07002603 return 400000;
2604}
Jesse Barnes79e53942008-11-07 14:24:08 -08002605
Jesse Barnese70236a2009-09-21 10:42:27 -07002606static int i915_get_display_clock_speed(struct drm_device *dev)
2607{
2608 return 333000;
2609}
Jesse Barnes79e53942008-11-07 14:24:08 -08002610
Jesse Barnese70236a2009-09-21 10:42:27 -07002611static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2612{
2613 return 200000;
2614}
Jesse Barnes79e53942008-11-07 14:24:08 -08002615
Jesse Barnese70236a2009-09-21 10:42:27 -07002616static int i915gm_get_display_clock_speed(struct drm_device *dev)
2617{
2618 u16 gcfgc = 0;
2619
2620 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2621
2622 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002623 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002624 else {
2625 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2626 case GC_DISPLAY_CLOCK_333_MHZ:
2627 return 333000;
2628 default:
2629 case GC_DISPLAY_CLOCK_190_200_MHZ:
2630 return 190000;
2631 }
2632 }
2633}
Jesse Barnes79e53942008-11-07 14:24:08 -08002634
Jesse Barnese70236a2009-09-21 10:42:27 -07002635static int i865_get_display_clock_speed(struct drm_device *dev)
2636{
2637 return 266000;
2638}
2639
2640static int i855_get_display_clock_speed(struct drm_device *dev)
2641{
2642 u16 hpllcc = 0;
2643 /* Assume that the hardware is in the high speed state. This
2644 * should be the default.
2645 */
2646 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2647 case GC_CLOCK_133_200:
2648 case GC_CLOCK_100_200:
2649 return 200000;
2650 case GC_CLOCK_166_250:
2651 return 250000;
2652 case GC_CLOCK_100_133:
2653 return 133000;
2654 }
2655
2656 /* Shouldn't happen */
2657 return 0;
2658}
2659
2660static int i830_get_display_clock_speed(struct drm_device *dev)
2661{
2662 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002663}
2664
Zhenyu Wang2c072452009-06-05 15:38:42 +08002665struct fdi_m_n {
2666 u32 tu;
2667 u32 gmch_m;
2668 u32 gmch_n;
2669 u32 link_m;
2670 u32 link_n;
2671};
2672
2673static void
2674fdi_reduce_ratio(u32 *num, u32 *den)
2675{
2676 while (*num > 0xffffff || *den > 0xffffff) {
2677 *num >>= 1;
2678 *den >>= 1;
2679 }
2680}
2681
2682#define DATA_N 0x800000
2683#define LINK_N 0x80000
2684
2685static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002686ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2687 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002688{
2689 u64 temp;
2690
2691 m_n->tu = 64; /* default size */
2692
2693 temp = (u64) DATA_N * pixel_clock;
2694 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002695 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2696 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002697 m_n->gmch_n = DATA_N;
2698 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2699
2700 temp = (u64) LINK_N * pixel_clock;
2701 m_n->link_m = div_u64(temp, link_clock);
2702 m_n->link_n = LINK_N;
2703 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2704}
2705
2706
Shaohua Li7662c8b2009-06-26 11:23:55 +08002707struct intel_watermark_params {
2708 unsigned long fifo_size;
2709 unsigned long max_wm;
2710 unsigned long default_wm;
2711 unsigned long guard_size;
2712 unsigned long cacheline_size;
2713};
2714
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002715/* Pineview has different values for various configs */
2716static struct intel_watermark_params pineview_display_wm = {
2717 PINEVIEW_DISPLAY_FIFO,
2718 PINEVIEW_MAX_WM,
2719 PINEVIEW_DFT_WM,
2720 PINEVIEW_GUARD_WM,
2721 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002722};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002723static struct intel_watermark_params pineview_display_hplloff_wm = {
2724 PINEVIEW_DISPLAY_FIFO,
2725 PINEVIEW_MAX_WM,
2726 PINEVIEW_DFT_HPLLOFF_WM,
2727 PINEVIEW_GUARD_WM,
2728 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002729};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002730static struct intel_watermark_params pineview_cursor_wm = {
2731 PINEVIEW_CURSOR_FIFO,
2732 PINEVIEW_CURSOR_MAX_WM,
2733 PINEVIEW_CURSOR_DFT_WM,
2734 PINEVIEW_CURSOR_GUARD_WM,
2735 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002736};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002737static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2738 PINEVIEW_CURSOR_FIFO,
2739 PINEVIEW_CURSOR_MAX_WM,
2740 PINEVIEW_CURSOR_DFT_WM,
2741 PINEVIEW_CURSOR_GUARD_WM,
2742 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002743};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002744static struct intel_watermark_params g4x_wm_info = {
2745 G4X_FIFO_SIZE,
2746 G4X_MAX_WM,
2747 G4X_MAX_WM,
2748 2,
2749 G4X_FIFO_LINE_SIZE,
2750};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002751static struct intel_watermark_params g4x_cursor_wm_info = {
2752 I965_CURSOR_FIFO,
2753 I965_CURSOR_MAX_WM,
2754 I965_CURSOR_DFT_WM,
2755 2,
2756 G4X_FIFO_LINE_SIZE,
2757};
2758static struct intel_watermark_params i965_cursor_wm_info = {
2759 I965_CURSOR_FIFO,
2760 I965_CURSOR_MAX_WM,
2761 I965_CURSOR_DFT_WM,
2762 2,
2763 I915_FIFO_LINE_SIZE,
2764};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002765static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002766 I945_FIFO_SIZE,
2767 I915_MAX_WM,
2768 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002769 2,
2770 I915_FIFO_LINE_SIZE
2771};
2772static struct intel_watermark_params i915_wm_info = {
2773 I915_FIFO_SIZE,
2774 I915_MAX_WM,
2775 1,
2776 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002777 I915_FIFO_LINE_SIZE
2778};
2779static struct intel_watermark_params i855_wm_info = {
2780 I855GM_FIFO_SIZE,
2781 I915_MAX_WM,
2782 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002783 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002784 I830_FIFO_LINE_SIZE
2785};
2786static struct intel_watermark_params i830_wm_info = {
2787 I830_FIFO_SIZE,
2788 I915_MAX_WM,
2789 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002790 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002791 I830_FIFO_LINE_SIZE
2792};
2793
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002794static struct intel_watermark_params ironlake_display_wm_info = {
2795 ILK_DISPLAY_FIFO,
2796 ILK_DISPLAY_MAXWM,
2797 ILK_DISPLAY_DFTWM,
2798 2,
2799 ILK_FIFO_LINE_SIZE
2800};
2801
Zhao Yakuic936f442010-06-12 14:32:26 +08002802static struct intel_watermark_params ironlake_cursor_wm_info = {
2803 ILK_CURSOR_FIFO,
2804 ILK_CURSOR_MAXWM,
2805 ILK_CURSOR_DFTWM,
2806 2,
2807 ILK_FIFO_LINE_SIZE
2808};
2809
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002810static struct intel_watermark_params ironlake_display_srwm_info = {
2811 ILK_DISPLAY_SR_FIFO,
2812 ILK_DISPLAY_MAX_SRWM,
2813 ILK_DISPLAY_DFT_SRWM,
2814 2,
2815 ILK_FIFO_LINE_SIZE
2816};
2817
2818static struct intel_watermark_params ironlake_cursor_srwm_info = {
2819 ILK_CURSOR_SR_FIFO,
2820 ILK_CURSOR_MAX_SRWM,
2821 ILK_CURSOR_DFT_SRWM,
2822 2,
2823 ILK_FIFO_LINE_SIZE
2824};
2825
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002826/**
2827 * intel_calculate_wm - calculate watermark level
2828 * @clock_in_khz: pixel clock
2829 * @wm: chip FIFO params
2830 * @pixel_size: display pixel size
2831 * @latency_ns: memory latency for the platform
2832 *
2833 * Calculate the watermark level (the level at which the display plane will
2834 * start fetching from memory again). Each chip has a different display
2835 * FIFO size and allocation, so the caller needs to figure that out and pass
2836 * in the correct intel_watermark_params structure.
2837 *
2838 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2839 * on the pixel size. When it reaches the watermark level, it'll start
2840 * fetching FIFO line sized based chunks from memory until the FIFO fills
2841 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2842 * will occur, and a display engine hang could result.
2843 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002844static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2845 struct intel_watermark_params *wm,
2846 int pixel_size,
2847 unsigned long latency_ns)
2848{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002849 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002850
Jesse Barnesd6604672009-09-11 12:25:56 -07002851 /*
2852 * Note: we need to make sure we don't overflow for various clock &
2853 * latency values.
2854 * clocks go from a few thousand to several hundred thousand.
2855 * latency is usually a few thousand
2856 */
2857 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2858 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002859 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002860
Zhao Yakui28c97732009-10-09 11:39:41 +08002861 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002862
2863 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2864
Zhao Yakui28c97732009-10-09 11:39:41 +08002865 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002866
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002867 /* Don't promote wm_size to unsigned... */
2868 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002869 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002870 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002871 wm_size = wm->default_wm;
2872 return wm_size;
2873}
2874
2875struct cxsr_latency {
2876 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002877 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002878 unsigned long fsb_freq;
2879 unsigned long mem_freq;
2880 unsigned long display_sr;
2881 unsigned long display_hpll_disable;
2882 unsigned long cursor_sr;
2883 unsigned long cursor_hpll_disable;
2884};
2885
Chris Wilson403c89f2010-08-04 15:25:31 +01002886static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002887 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2888 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2889 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2890 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2891 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002892
Li Peng95534262010-05-18 18:58:44 +08002893 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2894 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2895 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2896 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2897 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002898
Li Peng95534262010-05-18 18:58:44 +08002899 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2900 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2901 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2902 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2903 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002904
Li Peng95534262010-05-18 18:58:44 +08002905 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2906 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2907 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2908 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2909 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002910
Li Peng95534262010-05-18 18:58:44 +08002911 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2912 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2913 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2914 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2915 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002916
Li Peng95534262010-05-18 18:58:44 +08002917 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2918 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2919 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2920 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2921 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002922};
2923
Chris Wilson403c89f2010-08-04 15:25:31 +01002924static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2925 int is_ddr3,
2926 int fsb,
2927 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002928{
Chris Wilson403c89f2010-08-04 15:25:31 +01002929 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002930 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002931
2932 if (fsb == 0 || mem == 0)
2933 return NULL;
2934
2935 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2936 latency = &cxsr_latency_table[i];
2937 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002938 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302939 fsb == latency->fsb_freq && mem == latency->mem_freq)
2940 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002941 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302942
Zhao Yakui28c97732009-10-09 11:39:41 +08002943 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302944
2945 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002946}
2947
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002948static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002949{
2950 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002951
2952 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002953 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002954}
2955
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002956/*
2957 * Latency for FIFO fetches is dependent on several factors:
2958 * - memory configuration (speed, channels)
2959 * - chipset
2960 * - current MCH state
2961 * It can be fairly high in some situations, so here we assume a fairly
2962 * pessimal value. It's a tradeoff between extra memory fetches (if we
2963 * set this value too high, the FIFO will fetch frequently to stay full)
2964 * and power consumption (set it too low to save power and we might see
2965 * FIFO underruns and display "flicker").
2966 *
2967 * A value of 5us seems to be a good balance; safe for very low end
2968 * platforms but not overly aggressive on lower latency configs.
2969 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002970static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002971
Jesse Barnese70236a2009-09-21 10:42:27 -07002972static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002973{
2974 struct drm_i915_private *dev_priv = dev->dev_private;
2975 uint32_t dsparb = I915_READ(DSPARB);
2976 int size;
2977
Chris Wilson8de9b312010-07-19 19:59:52 +01002978 size = dsparb & 0x7f;
2979 if (plane)
2980 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002981
Zhao Yakui28c97732009-10-09 11:39:41 +08002982 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002984
2985 return size;
2986}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002987
Jesse Barnese70236a2009-09-21 10:42:27 -07002988static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2989{
2990 struct drm_i915_private *dev_priv = dev->dev_private;
2991 uint32_t dsparb = I915_READ(DSPARB);
2992 int size;
2993
Chris Wilson8de9b312010-07-19 19:59:52 +01002994 size = dsparb & 0x1ff;
2995 if (plane)
2996 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002997 size >>= 1; /* Convert to cachelines */
2998
Zhao Yakui28c97732009-10-09 11:39:41 +08002999 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003001
3002 return size;
3003}
3004
3005static int i845_get_fifo_size(struct drm_device *dev, int plane)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 uint32_t dsparb = I915_READ(DSPARB);
3009 int size;
3010
3011 size = dsparb & 0x7f;
3012 size >>= 2; /* Convert to cachelines */
3013
Zhao Yakui28c97732009-10-09 11:39:41 +08003014 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 plane ? "B" : "A",
3016 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003017
3018 return size;
3019}
3020
3021static int i830_get_fifo_size(struct drm_device *dev, int plane)
3022{
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024 uint32_t dsparb = I915_READ(DSPARB);
3025 int size;
3026
3027 size = dsparb & 0x7f;
3028 size >>= 1; /* Convert to cachelines */
3029
Zhao Yakui28c97732009-10-09 11:39:41 +08003030 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003032
3033 return size;
3034}
3035
Zhao Yakuid4294342010-03-22 22:45:36 +08003036static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 int planeb_clock, int sr_hdisplay, int unused,
3038 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003041 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003042 u32 reg;
3043 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003044 int sr_clock;
3045
Chris Wilson403c89f2010-08-04 15:25:31 +01003046 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003047 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003048 if (!latency) {
3049 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3050 pineview_disable_cxsr(dev);
3051 return;
3052 }
3053
3054 if (!planea_clock || !planeb_clock) {
3055 sr_clock = planea_clock ? planea_clock : planeb_clock;
3056
3057 /* Display SR */
3058 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3059 pixel_size, latency->display_sr);
3060 reg = I915_READ(DSPFW1);
3061 reg &= ~DSPFW_SR_MASK;
3062 reg |= wm << DSPFW_SR_SHIFT;
3063 I915_WRITE(DSPFW1, reg);
3064 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3065
3066 /* cursor SR */
3067 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3068 pixel_size, latency->cursor_sr);
3069 reg = I915_READ(DSPFW3);
3070 reg &= ~DSPFW_CURSOR_SR_MASK;
3071 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3072 I915_WRITE(DSPFW3, reg);
3073
3074 /* Display HPLL off SR */
3075 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3076 pixel_size, latency->display_hpll_disable);
3077 reg = I915_READ(DSPFW3);
3078 reg &= ~DSPFW_HPLL_SR_MASK;
3079 reg |= wm & DSPFW_HPLL_SR_MASK;
3080 I915_WRITE(DSPFW3, reg);
3081
3082 /* cursor HPLL off SR */
3083 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3084 pixel_size, latency->cursor_hpll_disable);
3085 reg = I915_READ(DSPFW3);
3086 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3087 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3088 I915_WRITE(DSPFW3, reg);
3089 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3090
3091 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003092 I915_WRITE(DSPFW3,
3093 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003094 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3095 } else {
3096 pineview_disable_cxsr(dev);
3097 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3098 }
3099}
3100
Jesse Barnes0e442c62009-10-19 10:09:33 +09003101static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003102 int planeb_clock, int sr_hdisplay, int sr_htotal,
3103 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003104{
3105 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003106 int total_size, cacheline_size;
3107 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3108 struct intel_watermark_params planea_params, planeb_params;
3109 unsigned long line_time_us;
3110 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003111
Jesse Barnes0e442c62009-10-19 10:09:33 +09003112 /* Create copies of the base settings for each pipe */
3113 planea_params = planeb_params = g4x_wm_info;
3114
3115 /* Grab a couple of global values before we overwrite them */
3116 total_size = planea_params.fifo_size;
3117 cacheline_size = planea_params.cacheline_size;
3118
3119 /*
3120 * Note: we need to make sure we don't overflow for various clock &
3121 * latency values.
3122 * clocks go from a few thousand to several hundred thousand.
3123 * latency is usually a few thousand
3124 */
3125 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3126 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003127 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003128 planea_wm = entries_required + planea_params.guard_size;
3129
3130 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3131 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003132 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003133 planeb_wm = entries_required + planeb_params.guard_size;
3134
3135 cursora_wm = cursorb_wm = 16;
3136 cursor_sr = 32;
3137
3138 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3139
3140 /* Calc sr entries for one plane configs */
3141 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3142 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003143 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003144
3145 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003146 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003147
3148 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003149 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003150 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003151 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003152
3153 entries_required = (((sr_latency_ns / line_time_us) +
3154 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003155 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003157 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3158
3159 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3160 cursor_sr = g4x_cursor_wm_info.max_wm;
3161 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3162 "cursor %d\n", sr_entries, cursor_sr);
3163
Jesse Barnes0e442c62009-10-19 10:09:33 +09003164 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303165 } else {
3166 /* Turn off self refresh if both pipes are enabled */
3167 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003169 }
3170
3171 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3172 planea_wm, planeb_wm, sr_entries);
3173
3174 planea_wm &= 0x3f;
3175 planeb_wm &= 0x3f;
3176
3177 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3178 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3179 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3180 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3181 (cursora_wm << DSPFW_CURSORA_SHIFT));
3182 /* HPLL off in SR has some issues on G4x... disable it */
3183 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3184 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003185}
3186
Jesse Barnes1dc75462009-10-19 10:08:17 +09003187static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003188 int planeb_clock, int sr_hdisplay, int sr_htotal,
3189 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003192 unsigned long line_time_us;
3193 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003194 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003195
Jesse Barnes1dc75462009-10-19 10:08:17 +09003196 /* Calc sr entries for one plane configs */
3197 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3198 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003199 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003200
3201 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003202 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003203
3204 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003205 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003207 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003208 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003209 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003210 if (srwm < 0)
3211 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003212 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003213
3214 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003215 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003216 sr_entries = DIV_ROUND_UP(sr_entries,
3217 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003218 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003220
3221 if (cursor_sr > i965_cursor_wm_info.max_wm)
3222 cursor_sr = i965_cursor_wm_info.max_wm;
3223
3224 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3225 "cursor %d\n", srwm, cursor_sr);
3226
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003227 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003228 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303229 } else {
3230 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003231 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003232 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3233 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003234 }
3235
3236 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3237 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003238
3239 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003240 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3241 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003242 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003243 /* update cursor SR watermark */
3244 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003245}
3246
3247static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003248 int planeb_clock, int sr_hdisplay, int sr_htotal,
3249 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003250{
3251 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003252 uint32_t fwater_lo;
3253 uint32_t fwater_hi;
3254 int total_size, cacheline_size, cwm, srwm = 1;
3255 int planea_wm, planeb_wm;
3256 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003257 unsigned long line_time_us;
3258 int sr_clock, sr_entries = 0;
3259
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003260 /* Create copies of the base settings for each pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003261 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003262 planea_params = planeb_params = i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003263 else if (!IS_GEN2(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003264 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003265 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003266 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003267
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003268 /* Grab a couple of global values before we overwrite them */
3269 total_size = planea_params.fifo_size;
3270 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003271
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003272 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003273 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3274 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003275
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003276 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3277 pixel_size, latency_ns);
3278 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3279 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003280 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003281
3282 /*
3283 * Overlay gets an aggressive default since video jitter is bad.
3284 */
3285 cwm = 2;
3286
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003287 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003288 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3289 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003290 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003291 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003292
Shaohua Li7662c8b2009-06-26 11:23:55 +08003293 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003294 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003295
3296 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003297 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003298 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003299 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003300 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003301 srwm = total_size - sr_entries;
3302 if (srwm < 0)
3303 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003304
3305 if (IS_I945G(dev) || IS_I945GM(dev))
3306 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3307 else if (IS_I915GM(dev)) {
3308 /* 915M has a smaller SRWM field */
3309 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3310 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3311 }
David John33c5fd12010-01-27 15:19:08 +05303312 } else {
3313 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003314 if (IS_I945G(dev) || IS_I945GM(dev)) {
3315 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3316 & ~FW_BLC_SELF_EN);
3317 } else if (IS_I915GM(dev)) {
3318 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3319 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003320 }
3321
Zhao Yakui28c97732009-10-09 11:39:41 +08003322 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003323 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003324
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003325 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3326 fwater_hi = (cwm & 0x1f);
3327
3328 /* Set request length to 8 cachelines per fetch */
3329 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3330 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003331
3332 I915_WRITE(FW_BLC, fwater_lo);
3333 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003334}
3335
Jesse Barnese70236a2009-09-21 10:42:27 -07003336static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003337 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003338{
3339 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003340 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003341 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003342
Jesse Barnese70236a2009-09-21 10:42:27 -07003343 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003345 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3346 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003347 fwater_lo |= (3<<8) | planea_wm;
3348
Zhao Yakui28c97732009-10-09 11:39:41 +08003349 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003350
3351 I915_WRITE(FW_BLC, fwater_lo);
3352}
3353
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003354#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003355#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003356
Chris Wilson4ed765f2010-09-11 10:46:47 +01003357static bool ironlake_compute_wm0(struct drm_device *dev,
3358 int pipe,
3359 int *plane_wm,
3360 int *cursor_wm)
3361{
3362 struct drm_crtc *crtc;
3363 int htotal, hdisplay, clock, pixel_size = 0;
3364 int line_time_us, line_count, entries;
3365
3366 crtc = intel_get_crtc_for_pipe(dev, pipe);
3367 if (crtc->fb == NULL || !crtc->enabled)
3368 return false;
3369
3370 htotal = crtc->mode.htotal;
3371 hdisplay = crtc->mode.hdisplay;
3372 clock = crtc->mode.clock;
3373 pixel_size = crtc->fb->bits_per_pixel / 8;
3374
3375 /* Use the small buffer method to calculate plane watermark */
3376 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3377 entries = DIV_ROUND_UP(entries,
3378 ironlake_display_wm_info.cacheline_size);
3379 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3380 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3381 *plane_wm = ironlake_display_wm_info.max_wm;
3382
3383 /* Use the large buffer method to calculate cursor watermark */
3384 line_time_us = ((htotal * 1000) / clock);
3385 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3386 entries = line_count * 64 * pixel_size;
3387 entries = DIV_ROUND_UP(entries,
3388 ironlake_cursor_wm_info.cacheline_size);
3389 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3390 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3391 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3392
3393 return true;
3394}
3395
3396static void ironlake_update_wm(struct drm_device *dev,
3397 int planea_clock, int planeb_clock,
3398 int sr_hdisplay, int sr_htotal,
3399 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003400{
3401 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003402 int plane_wm, cursor_wm, enabled;
3403 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003404
Chris Wilson4ed765f2010-09-11 10:46:47 +01003405 enabled = 0;
3406 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3407 I915_WRITE(WM0_PIPEA_ILK,
3408 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3409 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3410 " plane %d, " "cursor: %d\n",
3411 plane_wm, cursor_wm);
3412 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003413 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003414
Chris Wilson4ed765f2010-09-11 10:46:47 +01003415 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3416 I915_WRITE(WM0_PIPEB_ILK,
3417 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3418 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3419 " plane %d, cursor: %d\n",
3420 plane_wm, cursor_wm);
3421 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003422 }
3423
3424 /*
3425 * Calculate and update the self-refresh watermark only when one
3426 * display plane is used.
3427 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003428 tmp = 0;
3429 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3430 unsigned long line_time_us;
3431 int small, large, plane_fbc;
3432 int sr_clock, entries;
3433 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003434 /* Read the self-refresh latency. The unit is 0.5us */
3435 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3436
3437 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003438 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003439
3440 /* Use ns/us then divide to preserve precision */
3441 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003443 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003444
Chris Wilson4ed765f2010-09-11 10:46:47 +01003445 /* Use the minimum of the small and large buffer method for primary */
3446 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3447 large = line_count * line_size;
3448
3449 entries = DIV_ROUND_UP(min(small, large),
3450 ironlake_display_srwm_info.cacheline_size);
3451
3452 plane_fbc = entries * 64;
3453 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3454
3455 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3456 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3457 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003458
3459 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003460 entries = line_count * pixel_size * 64;
3461 entries = DIV_ROUND_UP(entries,
3462 ironlake_cursor_srwm_info.cacheline_size);
3463
3464 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3465 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3466 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003467
3468 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003469 tmp = (WM1_LP_SR_EN |
3470 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3471 (plane_fbc << WM1_LP_FBC_SHIFT) |
3472 (plane_wm << WM1_LP_SR_SHIFT) |
3473 cursor_wm);
3474 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3475 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003476 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003477 I915_WRITE(WM1_LP_ILK, tmp);
3478 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003479}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003480
Shaohua Li7662c8b2009-06-26 11:23:55 +08003481/**
3482 * intel_update_watermarks - update FIFO watermark values based on current modes
3483 *
3484 * Calculate watermark values for the various WM regs based on current mode
3485 * and plane configuration.
3486 *
3487 * There are several cases to deal with here:
3488 * - normal (i.e. non-self-refresh)
3489 * - self-refresh (SR) mode
3490 * - lines are large relative to FIFO size (buffer can hold up to 2)
3491 * - lines are small relative to FIFO size (buffer can hold more than 2
3492 * lines), so need to account for TLB latency
3493 *
3494 * The normal calculation is:
3495 * watermark = dotclock * bytes per pixel * latency
3496 * where latency is platform & configuration dependent (we assume pessimal
3497 * values here).
3498 *
3499 * The SR calculation is:
3500 * watermark = (trunc(latency/line time)+1) * surface width *
3501 * bytes per pixel
3502 * where
3503 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003504 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003505 * and latency is assumed to be high, as above.
3506 *
3507 * The final value programmed to the register should always be rounded up,
3508 * and include an extra 2 entries to account for clock crossings.
3509 *
3510 * We don't use the sprite, so we can ignore that. And on Crestline we have
3511 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003513static void intel_update_watermarks(struct drm_device *dev)
3514{
Jesse Barnese70236a2009-09-21 10:42:27 -07003515 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003516 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517 int sr_hdisplay = 0;
3518 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3519 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003520 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003521
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003522 if (!dev_priv->display.update_wm)
3523 return;
3524
Shaohua Li7662c8b2009-06-26 11:23:55 +08003525 /* Get the clock config from both planes */
3526 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003528 if (intel_crtc->active) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003529 enabled++;
3530 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003531 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003533 planea_clock = crtc->mode.clock;
3534 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003535 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537 planeb_clock = crtc->mode.clock;
3538 }
3539 sr_hdisplay = crtc->mode.hdisplay;
3540 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003541 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003542 if (crtc->fb)
3543 pixel_size = crtc->fb->bits_per_pixel / 8;
3544 else
3545 pixel_size = 4; /* by default */
3546 }
3547 }
3548
3549 if (enabled <= 0)
3550 return;
3551
Jesse Barnese70236a2009-09-21 10:42:27 -07003552 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003553 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003554}
3555
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003556static int intel_crtc_mode_set(struct drm_crtc *crtc,
3557 struct drm_display_mode *mode,
3558 struct drm_display_mode *adjusted_mode,
3559 int x, int y,
3560 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003561{
3562 struct drm_device *dev = crtc->dev;
3563 struct drm_i915_private *dev_priv = dev->dev_private;
3564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3565 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003566 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003568 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003569 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003571 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003572 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003573 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003574 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003576 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003577 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003578 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003580 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003581
3582 drm_vblank_pre_modeset(dev, pipe);
3583
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3585 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003586 continue;
3587
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003589 case INTEL_OUTPUT_LVDS:
3590 is_lvds = true;
3591 break;
3592 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003593 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003594 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003596 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 break;
3598 case INTEL_OUTPUT_DVO:
3599 is_dvo = true;
3600 break;
3601 case INTEL_OUTPUT_TVOUT:
3602 is_tv = true;
3603 break;
3604 case INTEL_OUTPUT_ANALOG:
3605 is_crt = true;
3606 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 case INTEL_OUTPUT_DISPLAYPORT:
3608 is_dp = true;
3609 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003610 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003611 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003612 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003613 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003614
Eric Anholtc751ce42010-03-25 11:48:48 -07003615 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003616 }
3617
Eric Anholtc751ce42010-03-25 11:48:48 -07003618 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003619 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003620 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003622 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003623 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003624 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003625 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003626 } else {
3627 refclk = 48000;
3628 }
3629
Ma Lingd4906092009-03-18 20:13:27 +08003630 /*
3631 * Returns a set of divisors for the desired target clock with the given
3632 * refclk, or FALSE. The returned values represent the clock equation:
3633 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3634 */
3635 limit = intel_limit(crtc);
3636 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003637 if (!ok) {
3638 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003639 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003640 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003641 }
3642
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003643 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01003644 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003645
Zhao Yakuiddc90032010-01-06 22:05:56 +08003646 if (is_lvds && dev_priv->lvds_downclock_avail) {
3647 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003648 dev_priv->lvds_downclock,
3649 refclk,
3650 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003651 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3652 /*
3653 * If the different P is found, it means that we can't
3654 * switch the display clock by using the FP0/FP1.
3655 * In such case we will disable the LVDS downclock
3656 * feature.
3657 */
3658 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003659 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003660 has_reduced_clock = 0;
3661 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003662 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003663 /* SDVO TV has fixed PLL values depend on its clock range,
3664 this mirrors vbios setting. */
3665 if (is_sdvo && is_tv) {
3666 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003667 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003668 clock.p1 = 2;
3669 clock.p2 = 10;
3670 clock.n = 3;
3671 clock.m1 = 16;
3672 clock.m2 = 8;
3673 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003674 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003675 clock.p1 = 1;
3676 clock.p2 = 10;
3677 clock.n = 6;
3678 clock.m1 = 12;
3679 clock.m2 = 8;
3680 }
3681 }
3682
Zhenyu Wang2c072452009-06-05 15:38:42 +08003683 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003684 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003685 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003686 /* eDP doesn't require FDI link, so just set DP M/N
3687 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003688 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003689 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003690 intel_edp_link_config(has_edp_encoder,
3691 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003692 } else {
3693 /* DP over FDI requires target mode clock
3694 instead of link clock */
3695 if (is_dp)
3696 target_clock = mode->clock;
3697 else
3698 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003699
3700 /* FDI is a binary signal running at ~2.7GHz, encoding
3701 * each output octet as 10 bits. The actual frequency
3702 * is stored as a divider into a 100MHz clock, and the
3703 * mode pixel clock is stored in units of 1KHz.
3704 * Hence the bw of each lane in terms of the mode signal
3705 * is:
3706 */
3707 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003708 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003709
3710 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003711 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003712 temp &= ~PIPE_BPC_MASK;
3713 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003714 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003715 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003716 temp |= PIPE_8BPC;
3717 else
3718 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07003719 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01003720 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003721 case 8:
3722 temp |= PIPE_8BPC;
3723 break;
3724 case 10:
3725 temp |= PIPE_10BPC;
3726 break;
3727 case 6:
3728 temp |= PIPE_6BPC;
3729 break;
3730 case 12:
3731 temp |= PIPE_12BPC;
3732 break;
3733 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003734 } else
3735 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003737
3738 switch (temp & PIPE_BPC_MASK) {
3739 case PIPE_8BPC:
3740 bpp = 24;
3741 break;
3742 case PIPE_10BPC:
3743 bpp = 30;
3744 break;
3745 case PIPE_6BPC:
3746 bpp = 18;
3747 break;
3748 case PIPE_12BPC:
3749 bpp = 36;
3750 break;
3751 default:
3752 DRM_ERROR("unknown pipe bpc value\n");
3753 bpp = 24;
3754 }
3755
Adam Jackson77ffb592010-04-12 11:38:44 -04003756 if (!lane) {
3757 /*
3758 * Account for spread spectrum to avoid
3759 * oversubscribing the link. Max center spread
3760 * is 2.5%; use 5% for safety's sake.
3761 */
3762 u32 bps = target_clock * bpp * 21 / 20;
3763 lane = bps / (link_bw * 8) + 1;
3764 }
3765
3766 intel_crtc->fdi_lanes = lane;
3767
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003768 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003769 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003770
Zhenyu Wangc038e512009-10-19 15:43:48 +08003771 /* Ironlake: try to setup display ref clock before DPLL
3772 * enabling. This is only under driver's control after
3773 * PCH B stepping, previous chipset stepping should be
3774 * ignoring this setting.
3775 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003776 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003777 temp = I915_READ(PCH_DREF_CONTROL);
3778 /* Always enable nonspread source */
3779 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3780 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003781 temp &= ~DREF_SSC_SOURCE_MASK;
3782 temp |= DREF_SSC_SOURCE_ENABLE;
3783 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003784
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003786 udelay(200);
3787
Chris Wilson8e647a22010-08-22 10:54:23 +01003788 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003789 if (dev_priv->lvds_use_ssc) {
3790 temp |= DREF_SSC1_ENABLE;
3791 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003792
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003794 udelay(200);
3795
3796 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3797 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003798 } else {
3799 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003800 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003802 }
3803 }
3804
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003805 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003806 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003807 if (has_reduced_clock)
3808 fp2 = (1 << reduced_clock.n) << 16 |
3809 reduced_clock.m1 << 8 | reduced_clock.m2;
3810 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003811 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003812 if (has_reduced_clock)
3813 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3814 reduced_clock.m2;
3815 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003816
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003818 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003819 dpll = DPLL_VGA_MODE_DIS;
3820
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003821 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003822 if (is_lvds)
3823 dpll |= DPLLB_MODE_LVDS;
3824 else
3825 dpll |= DPLLB_MODE_DAC_SERIAL;
3826 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003827 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3828 if (pixel_multiplier > 1) {
3829 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3830 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3831 else if (HAS_PCH_SPLIT(dev))
3832 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003834 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003835 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003836 if (is_dp)
3837 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003838
3839 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003840 if (IS_PINEVIEW(dev))
3841 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003842 else {
Shaohua Li21778322009-02-23 15:19:16 +08003843 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003844 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003845 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003846 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003847 if (IS_G4X(dev) && has_reduced_clock)
3848 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003849 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003850 switch (clock.p2) {
3851 case 5:
3852 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3853 break;
3854 case 7:
3855 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3856 break;
3857 case 10:
3858 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3859 break;
3860 case 14:
3861 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3862 break;
3863 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003864 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003865 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3866 } else {
3867 if (is_lvds) {
3868 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3869 } else {
3870 if (clock.p1 == 2)
3871 dpll |= PLL_P1_DIVIDE_BY_TWO;
3872 else
3873 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3874 if (clock.p2 == 4)
3875 dpll |= PLL_P2_DIVIDE_BY_4;
3876 }
3877 }
3878
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003879 if (is_sdvo && is_tv)
3880 dpll |= PLL_REF_INPUT_TVCLKINBC;
3881 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003882 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003883 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003884 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003885 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003886 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003887 else
3888 dpll |= PLL_REF_INPUT_DREFCLK;
3889
3890 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003891 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003892
3893 /* Set up the display plane register */
3894 dspcntr = DISPPLANE_GAMMA_ENABLE;
3895
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003896 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003897 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003898 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003899 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003900 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003901 else
3902 dspcntr |= DISPPLANE_SEL_PIPE_B;
3903 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003904
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003905 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003906 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3907 * core speed.
3908 *
3909 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3910 * pipe == 0 check?
3911 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003912 if (mode->clock >
3913 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003915 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003917 }
3918
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003919 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003921 dpll |= DPLL_VCO_ENABLE;
3922
Zhao Yakui28c97732009-10-09 11:39:41 +08003923 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003924 drm_mode_debug_printmodeline(mode);
3925
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003926 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003927 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 fp_reg = PCH_FP0(pipe);
3929 dpll_reg = PCH_DPLL(pipe);
3930 } else {
3931 fp_reg = FP0(pipe);
3932 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003933 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003934
Chris Wilson8e647a22010-08-22 10:54:23 +01003935 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003936 I915_WRITE(fp_reg, fp);
3937 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003938
3939 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003940 udelay(150);
3941 }
3942
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003943 /* enable transcoder DPLL */
3944 if (HAS_PCH_CPT(dev)) {
3945 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 if (pipe == 0)
3947 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003948 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003950 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01003951
3952 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003953 udelay(150);
3954 }
3955
Jesse Barnes79e53942008-11-07 14:24:08 -08003956 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3957 * This is an exception to the general rule that mode_set doesn't turn
3958 * things on.
3959 */
3960 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07003962 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003964
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 temp = I915_READ(reg);
3966 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003967 if (pipe == 1) {
3968 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003969 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003970 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003971 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003972 } else {
3973 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003975 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003977 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003978 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01003979 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003980 /* Set the B0-B3 data pairs corresponding to whether we're going to
3981 * set the DPLLs for dual-channel mode or not.
3982 */
3983 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08003985 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003986 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08003987
3988 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3989 * appropriately here, but we need to look more thoroughly into how
3990 * panels behave in the two modes.
3991 */
Jesse Barnes434ed092010-09-07 14:48:06 -07003992 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003993 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07003994 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01003995 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07003996 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08003998 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003999 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004000 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004001
4002 /* set the dithering flag and clear for anything other than a panel. */
4003 if (HAS_PCH_SPLIT(dev)) {
4004 pipeconf &= ~PIPECONF_DITHER_EN;
4005 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4006 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4007 pipeconf |= PIPECONF_DITHER_EN;
4008 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4009 }
4010 }
4011
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004012 if (is_dp)
4013 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004014 else if (HAS_PCH_SPLIT(dev)) {
4015 /* For non-DP output, clear any trans DP clock recovery setting.*/
4016 if (pipe == 0) {
4017 I915_WRITE(TRANSA_DATA_M1, 0);
4018 I915_WRITE(TRANSA_DATA_N1, 0);
4019 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4020 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4021 } else {
4022 I915_WRITE(TRANSB_DATA_M1, 0);
4023 I915_WRITE(TRANSB_DATA_N1, 0);
4024 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4025 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4026 }
4027 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004028
Chris Wilson8e647a22010-08-22 10:54:23 +01004029 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004030 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004031 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004032
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004033 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004034 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004035 udelay(150);
4036
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004037 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004038 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004039 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004040 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4041 if (temp > 1)
4042 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004043 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004044 temp = 0;
4045 }
4046 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004047 } else {
4048 /* write it again -- the BIOS does, after all */
4049 I915_WRITE(dpll_reg, dpll);
4050 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004051
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004052 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004053 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004054 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004055 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004056
Chris Wilson5eddb702010-09-11 13:48:45 +01004057 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004058 if (is_lvds && has_reduced_clock && i915_powersave) {
4059 I915_WRITE(fp_reg + 4, fp2);
4060 intel_crtc->lowfreq_avail = true;
4061 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004062 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004063 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4064 }
4065 } else {
4066 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004067 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004068 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004069 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4070 }
4071 }
4072
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004073 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4074 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4075 /* the chip adds 2 halflines automatically */
4076 adjusted_mode->crtc_vdisplay -= 1;
4077 adjusted_mode->crtc_vtotal -= 1;
4078 adjusted_mode->crtc_vblank_start -= 1;
4079 adjusted_mode->crtc_vblank_end -= 1;
4080 adjusted_mode->crtc_vsync_end -= 1;
4081 adjusted_mode->crtc_vsync_start -= 1;
4082 } else
4083 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4084
Chris Wilson5eddb702010-09-11 13:48:45 +01004085 I915_WRITE(HTOTAL(pipe),
4086 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004087 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004088 I915_WRITE(HBLANK(pipe),
4089 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004090 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004091 I915_WRITE(HSYNC(pipe),
4092 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004093 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004094
4095 I915_WRITE(VTOTAL(pipe),
4096 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004097 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004098 I915_WRITE(VBLANK(pipe),
4099 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004100 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004101 I915_WRITE(VSYNC(pipe),
4102 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004103 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004104
4105 /* pipesrc and dspsize control the size that is scaled from,
4106 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004107 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004108 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004109 I915_WRITE(DSPSIZE(plane),
4110 ((mode->vdisplay - 1) << 16) |
4111 (mode->hdisplay - 1));
4112 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004113 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004114 I915_WRITE(PIPESRC(pipe),
4115 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004116
Eric Anholtbad720f2009-10-22 16:11:14 -07004117 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4119 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4120 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4121 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004122
Chris Wilson8e647a22010-08-22 10:54:23 +01004123 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004124 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004125 } else {
4126 /* enable FDI RX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004127 reg = FDI_RX_CTL(pipe);
4128 temp = I915_READ(reg);
4129 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4130
4131 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004132 udelay(200);
4133
4134 /* enable FDI TX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004135 reg = FDI_TX_CTL(pipe);
4136 temp = I915_READ(reg);
4137 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004138
4139 /* enable FDI RX PCDCLK */
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 reg = FDI_RX_CTL(pipe);
4141 temp = I915_READ(reg);
4142 I915_WRITE(reg, temp | FDI_PCDCLK);
4143
4144 POSTING_READ(reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004145 udelay(200);
4146 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004147 }
4148
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 I915_WRITE(PIPECONF(pipe), pipeconf);
4150 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004151
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004152 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004153
Eric Anholtc2416fc2009-11-05 15:30:35 -08004154 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004155 /* enable address swizzle for tiling buffer */
4156 temp = I915_READ(DISP_ARB_CTL);
4157 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4158 }
4159
Chris Wilson5eddb702010-09-11 13:48:45 +01004160 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004161
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004162 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004163
4164 intel_update_watermarks(dev);
4165
Jesse Barnes79e53942008-11-07 14:24:08 -08004166 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004167
Chris Wilson1f803ee2009-06-06 09:45:59 +01004168 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004169}
4170
4171/** Loads the palette/gamma unit for the CRTC with the prepared values */
4172void intel_crtc_load_lut(struct drm_crtc *crtc)
4173{
4174 struct drm_device *dev = crtc->dev;
4175 struct drm_i915_private *dev_priv = dev->dev_private;
4176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4177 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4178 int i;
4179
4180 /* The clocks have to be on to load the palette. */
4181 if (!crtc->enabled)
4182 return;
4183
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004184 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004185 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004186 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4187 LGC_PALETTE_B;
4188
Jesse Barnes79e53942008-11-07 14:24:08 -08004189 for (i = 0; i < 256; i++) {
4190 I915_WRITE(palreg + 4 * i,
4191 (intel_crtc->lut_r[i] << 16) |
4192 (intel_crtc->lut_g[i] << 8) |
4193 intel_crtc->lut_b[i]);
4194 }
4195}
4196
Chris Wilson560b85b2010-08-07 11:01:38 +01004197static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4198{
4199 struct drm_device *dev = crtc->dev;
4200 struct drm_i915_private *dev_priv = dev->dev_private;
4201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4202 bool visible = base != 0;
4203 u32 cntl;
4204
4205 if (intel_crtc->cursor_visible == visible)
4206 return;
4207
4208 cntl = I915_READ(CURACNTR);
4209 if (visible) {
4210 /* On these chipsets we can only modify the base whilst
4211 * the cursor is disabled.
4212 */
4213 I915_WRITE(CURABASE, base);
4214
4215 cntl &= ~(CURSOR_FORMAT_MASK);
4216 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4217 cntl |= CURSOR_ENABLE |
4218 CURSOR_GAMMA_ENABLE |
4219 CURSOR_FORMAT_ARGB;
4220 } else
4221 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4222 I915_WRITE(CURACNTR, cntl);
4223
4224 intel_crtc->cursor_visible = visible;
4225}
4226
4227static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4228{
4229 struct drm_device *dev = crtc->dev;
4230 struct drm_i915_private *dev_priv = dev->dev_private;
4231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4232 int pipe = intel_crtc->pipe;
4233 bool visible = base != 0;
4234
4235 if (intel_crtc->cursor_visible != visible) {
4236 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4237 if (base) {
4238 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4239 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4240 cntl |= pipe << 28; /* Connect to correct pipe */
4241 } else {
4242 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4243 cntl |= CURSOR_MODE_DISABLE;
4244 }
4245 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4246
4247 intel_crtc->cursor_visible = visible;
4248 }
4249 /* and commit changes on next vblank */
4250 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4251}
4252
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004253/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004254static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4255 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004256{
4257 struct drm_device *dev = crtc->dev;
4258 struct drm_i915_private *dev_priv = dev->dev_private;
4259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4260 int pipe = intel_crtc->pipe;
4261 int x = intel_crtc->cursor_x;
4262 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004263 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004264 bool visible;
4265
4266 pos = 0;
4267
Chris Wilson6b383a72010-09-13 13:54:26 +01004268 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004269 base = intel_crtc->cursor_addr;
4270 if (x > (int) crtc->fb->width)
4271 base = 0;
4272
4273 if (y > (int) crtc->fb->height)
4274 base = 0;
4275 } else
4276 base = 0;
4277
4278 if (x < 0) {
4279 if (x + intel_crtc->cursor_width < 0)
4280 base = 0;
4281
4282 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4283 x = -x;
4284 }
4285 pos |= x << CURSOR_X_SHIFT;
4286
4287 if (y < 0) {
4288 if (y + intel_crtc->cursor_height < 0)
4289 base = 0;
4290
4291 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4292 y = -y;
4293 }
4294 pos |= y << CURSOR_Y_SHIFT;
4295
4296 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004297 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004298 return;
4299
4300 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004301 if (IS_845G(dev) || IS_I865G(dev))
4302 i845_update_cursor(crtc, base);
4303 else
4304 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004305
4306 if (visible)
4307 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4308}
4309
Jesse Barnes79e53942008-11-07 14:24:08 -08004310static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4311 struct drm_file *file_priv,
4312 uint32_t handle,
4313 uint32_t width, uint32_t height)
4314{
4315 struct drm_device *dev = crtc->dev;
4316 struct drm_i915_private *dev_priv = dev->dev_private;
4317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4318 struct drm_gem_object *bo;
4319 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004320 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004321 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004322
Zhao Yakui28c97732009-10-09 11:39:41 +08004323 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004324
4325 /* if we want to turn off the cursor ignore width and height */
4326 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004327 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004328 addr = 0;
4329 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004330 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004331 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004332 }
4333
4334 /* Currently we only support 64x64 cursors */
4335 if (width != 64 || height != 64) {
4336 DRM_ERROR("we currently only support 64x64 cursors\n");
4337 return -EINVAL;
4338 }
4339
4340 bo = drm_gem_object_lookup(dev, file_priv, handle);
4341 if (!bo)
4342 return -ENOENT;
4343
Daniel Vetter23010e42010-03-08 13:35:02 +01004344 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004345
4346 if (bo->size < width * height * 4) {
4347 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004348 ret = -ENOMEM;
4349 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004350 }
4351
Dave Airlie71acb5e2008-12-30 20:31:46 +10004352 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004353 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004354 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004355 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4356 if (ret) {
4357 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004358 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004359 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004360
4361 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4362 if (ret) {
4363 DRM_ERROR("failed to move cursor bo into the GTT\n");
4364 goto fail_unpin;
4365 }
4366
Jesse Barnes79e53942008-11-07 14:24:08 -08004367 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004368 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004369 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004370 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004371 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4372 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004373 if (ret) {
4374 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004375 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004376 }
4377 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004378 }
4379
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004380 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04004381 I915_WRITE(CURSIZE, (height << 12) | width);
4382
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004383 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004384 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004385 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004386 if (intel_crtc->cursor_bo != bo)
4387 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4388 } else
4389 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004390 drm_gem_object_unreference(intel_crtc->cursor_bo);
4391 }
Jesse Barnes80824002009-09-10 15:28:06 -07004392
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004393 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004394
4395 intel_crtc->cursor_addr = addr;
4396 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004397 intel_crtc->cursor_width = width;
4398 intel_crtc->cursor_height = height;
4399
Chris Wilson6b383a72010-09-13 13:54:26 +01004400 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004401
Jesse Barnes79e53942008-11-07 14:24:08 -08004402 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004403fail_unpin:
4404 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004405fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004406 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004407fail:
4408 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004409 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004410}
4411
4412static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4413{
Jesse Barnes79e53942008-11-07 14:24:08 -08004414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004415
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004416 intel_crtc->cursor_x = x;
4417 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004418
Chris Wilson6b383a72010-09-13 13:54:26 +01004419 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08004420
4421 return 0;
4422}
4423
4424/** Sets the color ramps on behalf of RandR */
4425void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4426 u16 blue, int regno)
4427{
4428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4429
4430 intel_crtc->lut_r[regno] = red >> 8;
4431 intel_crtc->lut_g[regno] = green >> 8;
4432 intel_crtc->lut_b[regno] = blue >> 8;
4433}
4434
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004435void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4436 u16 *blue, int regno)
4437{
4438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4439
4440 *red = intel_crtc->lut_r[regno] << 8;
4441 *green = intel_crtc->lut_g[regno] << 8;
4442 *blue = intel_crtc->lut_b[regno] << 8;
4443}
4444
Jesse Barnes79e53942008-11-07 14:24:08 -08004445static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004446 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004447{
James Simmons72034252010-08-03 01:33:19 +01004448 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004450
James Simmons72034252010-08-03 01:33:19 +01004451 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004452 intel_crtc->lut_r[i] = red[i] >> 8;
4453 intel_crtc->lut_g[i] = green[i] >> 8;
4454 intel_crtc->lut_b[i] = blue[i] >> 8;
4455 }
4456
4457 intel_crtc_load_lut(crtc);
4458}
4459
4460/**
4461 * Get a pipe with a simple mode set on it for doing load-based monitor
4462 * detection.
4463 *
4464 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004465 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004466 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004467 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004468 * configured for it. In the future, it could choose to temporarily disable
4469 * some outputs to free up a pipe for its use.
4470 *
4471 * \return crtc, or NULL if no pipes are available.
4472 */
4473
4474/* VESA 640x480x72Hz mode to set on the pipe */
4475static struct drm_display_mode load_detect_mode = {
4476 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4477 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4478};
4479
Eric Anholt21d40d32010-03-25 11:11:14 -07004480struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004481 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004482 struct drm_display_mode *mode,
4483 int *dpms_mode)
4484{
4485 struct intel_crtc *intel_crtc;
4486 struct drm_crtc *possible_crtc;
4487 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004488 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004489 struct drm_crtc *crtc = NULL;
4490 struct drm_device *dev = encoder->dev;
4491 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4492 struct drm_crtc_helper_funcs *crtc_funcs;
4493 int i = -1;
4494
4495 /*
4496 * Algorithm gets a little messy:
4497 * - if the connector already has an assigned crtc, use it (but make
4498 * sure it's on first)
4499 * - try to find the first unused crtc that can drive this connector,
4500 * and use that if we find one
4501 * - if there are no unused crtcs available, try to use the first
4502 * one we found that supports the connector
4503 */
4504
4505 /* See if we already have a CRTC for this connector */
4506 if (encoder->crtc) {
4507 crtc = encoder->crtc;
4508 /* Make sure the crtc and connector are running */
4509 intel_crtc = to_intel_crtc(crtc);
4510 *dpms_mode = intel_crtc->dpms_mode;
4511 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4512 crtc_funcs = crtc->helper_private;
4513 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4514 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4515 }
4516 return crtc;
4517 }
4518
4519 /* Find an unused one (if possible) */
4520 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4521 i++;
4522 if (!(encoder->possible_crtcs & (1 << i)))
4523 continue;
4524 if (!possible_crtc->enabled) {
4525 crtc = possible_crtc;
4526 break;
4527 }
4528 if (!supported_crtc)
4529 supported_crtc = possible_crtc;
4530 }
4531
4532 /*
4533 * If we didn't find an unused CRTC, don't use any.
4534 */
4535 if (!crtc) {
4536 return NULL;
4537 }
4538
4539 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004540 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004541 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004542
4543 intel_crtc = to_intel_crtc(crtc);
4544 *dpms_mode = intel_crtc->dpms_mode;
4545
4546 if (!crtc->enabled) {
4547 if (!mode)
4548 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004549 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 } else {
4551 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4552 crtc_funcs = crtc->helper_private;
4553 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4554 }
4555
4556 /* Add this connector to the crtc */
4557 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4558 encoder_funcs->commit(encoder);
4559 }
4560 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004561 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004562
4563 return crtc;
4564}
4565
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004566void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4567 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004568{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004569 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004570 struct drm_device *dev = encoder->dev;
4571 struct drm_crtc *crtc = encoder->crtc;
4572 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4573 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4574
Eric Anholt21d40d32010-03-25 11:11:14 -07004575 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004576 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004577 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004578 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004579 crtc->enabled = drm_helper_crtc_in_use(crtc);
4580 drm_helper_disable_unused_functions(dev);
4581 }
4582
Eric Anholtc751ce42010-03-25 11:48:48 -07004583 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004584 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4585 if (encoder->crtc == crtc)
4586 encoder_funcs->dpms(encoder, dpms_mode);
4587 crtc_funcs->dpms(crtc, dpms_mode);
4588 }
4589}
4590
4591/* Returns the clock of the currently programmed mode of the given pipe. */
4592static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4593{
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4596 int pipe = intel_crtc->pipe;
4597 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4598 u32 fp;
4599 intel_clock_t clock;
4600
4601 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4602 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4603 else
4604 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4605
4606 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004607 if (IS_PINEVIEW(dev)) {
4608 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4609 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004610 } else {
4611 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4612 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4613 }
4614
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004615 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004616 if (IS_PINEVIEW(dev))
4617 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4618 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004619 else
4620 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004621 DPLL_FPA01_P1_POST_DIV_SHIFT);
4622
4623 switch (dpll & DPLL_MODE_MASK) {
4624 case DPLLB_MODE_DAC_SERIAL:
4625 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4626 5 : 10;
4627 break;
4628 case DPLLB_MODE_LVDS:
4629 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4630 7 : 14;
4631 break;
4632 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004633 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004634 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4635 return 0;
4636 }
4637
4638 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004639 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004640 } else {
4641 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4642
4643 if (is_lvds) {
4644 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4645 DPLL_FPA01_P1_POST_DIV_SHIFT);
4646 clock.p2 = 14;
4647
4648 if ((dpll & PLL_REF_INPUT_MASK) ==
4649 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4650 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004651 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 } else
Shaohua Li21778322009-02-23 15:19:16 +08004653 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004654 } else {
4655 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4656 clock.p1 = 2;
4657 else {
4658 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4659 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4660 }
4661 if (dpll & PLL_P2_DIVIDE_BY_4)
4662 clock.p2 = 4;
4663 else
4664 clock.p2 = 2;
4665
Shaohua Li21778322009-02-23 15:19:16 +08004666 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004667 }
4668 }
4669
4670 /* XXX: It would be nice to validate the clocks, but we can't reuse
4671 * i830PllIsValid() because it relies on the xf86_config connector
4672 * configuration being accurate, which it isn't necessarily.
4673 */
4674
4675 return clock.dot;
4676}
4677
4678/** Returns the currently programmed mode of the given pipe. */
4679struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4680 struct drm_crtc *crtc)
4681{
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4684 int pipe = intel_crtc->pipe;
4685 struct drm_display_mode *mode;
4686 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4687 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4688 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4689 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4690
4691 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4692 if (!mode)
4693 return NULL;
4694
4695 mode->clock = intel_crtc_clock_get(dev, crtc);
4696 mode->hdisplay = (htot & 0xffff) + 1;
4697 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4698 mode->hsync_start = (hsync & 0xffff) + 1;
4699 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4700 mode->vdisplay = (vtot & 0xffff) + 1;
4701 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4702 mode->vsync_start = (vsync & 0xffff) + 1;
4703 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4704
4705 drm_mode_set_name(mode);
4706 drm_mode_set_crtcinfo(mode, 0);
4707
4708 return mode;
4709}
4710
Jesse Barnes652c3932009-08-17 13:31:43 -07004711#define GPU_IDLE_TIMEOUT 500 /* ms */
4712
4713/* When this timer fires, we've been idle for awhile */
4714static void intel_gpu_idle_timer(unsigned long arg)
4715{
4716 struct drm_device *dev = (struct drm_device *)arg;
4717 drm_i915_private_t *dev_priv = dev->dev_private;
4718
Jesse Barnes652c3932009-08-17 13:31:43 -07004719 dev_priv->busy = false;
4720
Eric Anholt01dfba92009-09-06 15:18:53 -07004721 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004722}
4723
Jesse Barnes652c3932009-08-17 13:31:43 -07004724#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4725
4726static void intel_crtc_idle_timer(unsigned long arg)
4727{
4728 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4729 struct drm_crtc *crtc = &intel_crtc->base;
4730 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4731
Jesse Barnes652c3932009-08-17 13:31:43 -07004732 intel_crtc->busy = false;
4733
Eric Anholt01dfba92009-09-06 15:18:53 -07004734 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004735}
4736
Daniel Vetter3dec0092010-08-20 21:40:52 +02004737static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004738{
4739 struct drm_device *dev = crtc->dev;
4740 drm_i915_private_t *dev_priv = dev->dev_private;
4741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4742 int pipe = intel_crtc->pipe;
4743 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4744 int dpll = I915_READ(dpll_reg);
4745
Eric Anholtbad720f2009-10-22 16:11:14 -07004746 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004747 return;
4748
4749 if (!dev_priv->lvds_downclock_avail)
4750 return;
4751
4752 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004753 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004754
4755 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004756 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4757 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004758
4759 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4760 I915_WRITE(dpll_reg, dpll);
4761 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004762 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004763 dpll = I915_READ(dpll_reg);
4764 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004765 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004766
4767 /* ...and lock them again */
4768 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4769 }
4770
4771 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004772 mod_timer(&intel_crtc->idle_timer, jiffies +
4773 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004774}
4775
4776static void intel_decrease_pllclock(struct drm_crtc *crtc)
4777{
4778 struct drm_device *dev = crtc->dev;
4779 drm_i915_private_t *dev_priv = dev->dev_private;
4780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4781 int pipe = intel_crtc->pipe;
4782 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4783 int dpll = I915_READ(dpll_reg);
4784
Eric Anholtbad720f2009-10-22 16:11:14 -07004785 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004786 return;
4787
4788 if (!dev_priv->lvds_downclock_avail)
4789 return;
4790
4791 /*
4792 * Since this is called by a timer, we should never get here in
4793 * the manual case.
4794 */
4795 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004796 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004797
4798 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004799 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4800 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004801
4802 dpll |= DISPLAY_RATE_SELECT_FPA1;
4803 I915_WRITE(dpll_reg, dpll);
4804 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004805 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004806 dpll = I915_READ(dpll_reg);
4807 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004808 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004809
4810 /* ...and lock them again */
4811 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4812 }
4813
4814}
4815
4816/**
4817 * intel_idle_update - adjust clocks for idleness
4818 * @work: work struct
4819 *
4820 * Either the GPU or display (or both) went idle. Check the busy status
4821 * here and adjust the CRTC and GPU clocks as necessary.
4822 */
4823static void intel_idle_update(struct work_struct *work)
4824{
4825 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4826 idle_work);
4827 struct drm_device *dev = dev_priv->dev;
4828 struct drm_crtc *crtc;
4829 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004830 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004831
4832 if (!i915_powersave)
4833 return;
4834
4835 mutex_lock(&dev->struct_mutex);
4836
Jesse Barnes7648fa92010-05-20 14:28:11 -07004837 i915_update_gfx_val(dev_priv);
4838
Jesse Barnes652c3932009-08-17 13:31:43 -07004839 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4840 /* Skip inactive CRTCs */
4841 if (!crtc->fb)
4842 continue;
4843
Li Peng45ac22c2010-06-12 23:38:35 +08004844 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004845 intel_crtc = to_intel_crtc(crtc);
4846 if (!intel_crtc->busy)
4847 intel_decrease_pllclock(crtc);
4848 }
4849
Li Peng45ac22c2010-06-12 23:38:35 +08004850 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4851 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4852 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4853 }
4854
Jesse Barnes652c3932009-08-17 13:31:43 -07004855 mutex_unlock(&dev->struct_mutex);
4856}
4857
4858/**
4859 * intel_mark_busy - mark the GPU and possibly the display busy
4860 * @dev: drm device
4861 * @obj: object we're operating on
4862 *
4863 * Callers can use this function to indicate that the GPU is busy processing
4864 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4865 * buffer), we'll also mark the display as busy, so we know to increase its
4866 * clock frequency.
4867 */
4868void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4869{
4870 drm_i915_private_t *dev_priv = dev->dev_private;
4871 struct drm_crtc *crtc = NULL;
4872 struct intel_framebuffer *intel_fb;
4873 struct intel_crtc *intel_crtc;
4874
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004875 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4876 return;
4877
Li Peng060e6452010-02-10 01:54:24 +08004878 if (!dev_priv->busy) {
4879 if (IS_I945G(dev) || IS_I945GM(dev)) {
4880 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004881
Li Peng060e6452010-02-10 01:54:24 +08004882 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4883 fw_blc_self = I915_READ(FW_BLC_SELF);
4884 fw_blc_self &= ~FW_BLC_SELF_EN;
4885 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4886 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004887 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004888 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004889 mod_timer(&dev_priv->idle_timer, jiffies +
4890 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004891
4892 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4893 if (!crtc->fb)
4894 continue;
4895
4896 intel_crtc = to_intel_crtc(crtc);
4897 intel_fb = to_intel_framebuffer(crtc->fb);
4898 if (intel_fb->obj == obj) {
4899 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004900 if (IS_I945G(dev) || IS_I945GM(dev)) {
4901 u32 fw_blc_self;
4902
4903 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4904 fw_blc_self = I915_READ(FW_BLC_SELF);
4905 fw_blc_self &= ~FW_BLC_SELF_EN;
4906 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4907 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004908 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004909 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004910 intel_crtc->busy = true;
4911 } else {
4912 /* Busy -> busy, put off timer */
4913 mod_timer(&intel_crtc->idle_timer, jiffies +
4914 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4915 }
4916 }
4917 }
4918}
4919
Jesse Barnes79e53942008-11-07 14:24:08 -08004920static void intel_crtc_destroy(struct drm_crtc *crtc)
4921{
4922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004923 struct drm_device *dev = crtc->dev;
4924 struct intel_unpin_work *work;
4925 unsigned long flags;
4926
4927 spin_lock_irqsave(&dev->event_lock, flags);
4928 work = intel_crtc->unpin_work;
4929 intel_crtc->unpin_work = NULL;
4930 spin_unlock_irqrestore(&dev->event_lock, flags);
4931
4932 if (work) {
4933 cancel_work_sync(&work->work);
4934 kfree(work);
4935 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004936
4937 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004938
Jesse Barnes79e53942008-11-07 14:24:08 -08004939 kfree(intel_crtc);
4940}
4941
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004942static void intel_unpin_work_fn(struct work_struct *__work)
4943{
4944 struct intel_unpin_work *work =
4945 container_of(__work, struct intel_unpin_work, work);
4946
4947 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004948 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08004949 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004950 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004951 mutex_unlock(&work->dev->struct_mutex);
4952 kfree(work);
4953}
4954
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004955static void do_intel_finish_page_flip(struct drm_device *dev,
4956 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004957{
4958 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4960 struct intel_unpin_work *work;
4961 struct drm_i915_gem_object *obj_priv;
4962 struct drm_pending_vblank_event *e;
4963 struct timeval now;
4964 unsigned long flags;
4965
4966 /* Ignore early vblank irqs */
4967 if (intel_crtc == NULL)
4968 return;
4969
4970 spin_lock_irqsave(&dev->event_lock, flags);
4971 work = intel_crtc->unpin_work;
4972 if (work == NULL || !work->pending) {
4973 spin_unlock_irqrestore(&dev->event_lock, flags);
4974 return;
4975 }
4976
4977 intel_crtc->unpin_work = NULL;
4978 drm_vblank_put(dev, intel_crtc->pipe);
4979
4980 if (work->event) {
4981 e = work->event;
4982 do_gettimeofday(&now);
4983 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4984 e->event.tv_sec = now.tv_sec;
4985 e->event.tv_usec = now.tv_usec;
4986 list_add_tail(&e->base.link,
4987 &e->base.file_priv->event_list);
4988 wake_up_interruptible(&e->base.file_priv->event_wait);
4989 }
4990
4991 spin_unlock_irqrestore(&dev->event_lock, flags);
4992
Daniel Vetter23010e42010-03-08 13:35:02 +01004993 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004994
4995 /* Initial scanout buffer will have a 0 pending flip count */
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004996 atomic_clear_mask(1 << intel_crtc->plane,
4997 &obj_priv->pending_flip.counter);
4998 if (atomic_read(&obj_priv->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004999 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005000 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005001
5002 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005003}
5004
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005005void intel_finish_page_flip(struct drm_device *dev, int pipe)
5006{
5007 drm_i915_private_t *dev_priv = dev->dev_private;
5008 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5009
5010 do_intel_finish_page_flip(dev, crtc);
5011}
5012
5013void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5014{
5015 drm_i915_private_t *dev_priv = dev->dev_private;
5016 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5017
5018 do_intel_finish_page_flip(dev, crtc);
5019}
5020
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005021void intel_prepare_page_flip(struct drm_device *dev, int plane)
5022{
5023 drm_i915_private_t *dev_priv = dev->dev_private;
5024 struct intel_crtc *intel_crtc =
5025 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5026 unsigned long flags;
5027
5028 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005029 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005030 if ((++intel_crtc->unpin_work->pending) > 1)
5031 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005032 } else {
5033 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5034 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005035 spin_unlock_irqrestore(&dev->event_lock, flags);
5036}
5037
5038static int intel_crtc_page_flip(struct drm_crtc *crtc,
5039 struct drm_framebuffer *fb,
5040 struct drm_pending_vblank_event *event)
5041{
5042 struct drm_device *dev = crtc->dev;
5043 struct drm_i915_private *dev_priv = dev->dev_private;
5044 struct intel_framebuffer *intel_fb;
5045 struct drm_i915_gem_object *obj_priv;
5046 struct drm_gem_object *obj;
5047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5048 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005049 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005050 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01005051 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005052 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005053
5054 work = kzalloc(sizeof *work, GFP_KERNEL);
5055 if (work == NULL)
5056 return -ENOMEM;
5057
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005058 work->event = event;
5059 work->dev = crtc->dev;
5060 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005061 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005062 INIT_WORK(&work->work, intel_unpin_work_fn);
5063
5064 /* We borrow the event spin lock for protecting unpin_work */
5065 spin_lock_irqsave(&dev->event_lock, flags);
5066 if (intel_crtc->unpin_work) {
5067 spin_unlock_irqrestore(&dev->event_lock, flags);
5068 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005069
5070 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005071 return -EBUSY;
5072 }
5073 intel_crtc->unpin_work = work;
5074 spin_unlock_irqrestore(&dev->event_lock, flags);
5075
5076 intel_fb = to_intel_framebuffer(fb);
5077 obj = intel_fb->obj;
5078
Chris Wilson468f0b42010-05-27 13:18:13 +01005079 mutex_lock(&dev->struct_mutex);
Chris Wilson48b956c2010-09-14 12:50:34 +01005080 ret = intel_pin_and_fence_fb_obj(dev, obj, true);
Chris Wilson96b099f2010-06-07 14:03:04 +01005081 if (ret)
5082 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005083
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005084 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005085 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005086 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005087
5088 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005089
5090 ret = drm_vblank_get(dev, intel_crtc->pipe);
5091 if (ret)
5092 goto cleanup_objs;
5093
Daniel Vetter23010e42010-03-08 13:35:02 +01005094 obj_priv = to_intel_bo(obj);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005095 atomic_add(1 << intel_crtc->plane, &obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005096 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005097
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005098 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5099 u32 flip_mask;
5100
5101 /* Can't queue multiple flips, so wait for the previous
5102 * one to finish before executing the next.
5103 */
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005104 BEGIN_LP_RING(2);
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005105 if (intel_crtc->plane)
5106 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5107 else
5108 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5109 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5110 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005111 ADVANCE_LP_RING();
5112 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005113
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005114 work->enable_stall_check = true;
5115
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005116 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005117 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005118
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005119 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005120 switch(INTEL_INFO(dev)->gen) {
5121 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005122 OUT_RING(MI_DISPLAY_FLIP |
5123 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5124 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005125 OUT_RING(obj_priv->gtt_offset + offset);
5126 OUT_RING(MI_NOOP);
5127 break;
5128
5129 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005130 OUT_RING(MI_DISPLAY_FLIP_I915 |
5131 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5132 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005133 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005134 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005135 break;
5136
5137 case 4:
5138 case 5:
5139 /* i965+ uses the linear or tiled offsets from the
5140 * Display Registers (which do not change across a page-flip)
5141 * so we need only reprogram the base address.
5142 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005143 OUT_RING(MI_DISPLAY_FLIP |
5144 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5145 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005146 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5147
5148 /* XXX Enabling the panel-fitter across page-flip is so far
5149 * untested on non-native modes, so ignore it for now.
5150 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5151 */
5152 pf = 0;
5153 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5154 OUT_RING(pf | pipesrc);
5155 break;
5156
5157 case 6:
5158 OUT_RING(MI_DISPLAY_FLIP |
5159 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5160 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5161 OUT_RING(obj_priv->gtt_offset);
5162
5163 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5164 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5165 OUT_RING(pf | pipesrc);
5166 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005167 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005168 ADVANCE_LP_RING();
5169
5170 mutex_unlock(&dev->struct_mutex);
5171
Jesse Barnese5510fa2010-07-01 16:48:37 -07005172 trace_i915_flip_request(intel_crtc->plane, obj);
5173
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005174 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005175
5176cleanup_objs:
5177 drm_gem_object_unreference(work->old_fb_obj);
5178 drm_gem_object_unreference(obj);
5179cleanup_work:
5180 mutex_unlock(&dev->struct_mutex);
5181
5182 spin_lock_irqsave(&dev->event_lock, flags);
5183 intel_crtc->unpin_work = NULL;
5184 spin_unlock_irqrestore(&dev->event_lock, flags);
5185
5186 kfree(work);
5187
5188 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005189}
5190
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005191static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005192 .dpms = intel_crtc_dpms,
5193 .mode_fixup = intel_crtc_mode_fixup,
5194 .mode_set = intel_crtc_mode_set,
5195 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005196 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005197 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01005198 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08005199};
5200
5201static const struct drm_crtc_funcs intel_crtc_funcs = {
5202 .cursor_set = intel_crtc_cursor_set,
5203 .cursor_move = intel_crtc_cursor_move,
5204 .gamma_set = intel_crtc_gamma_set,
5205 .set_config = drm_crtc_helper_set_config,
5206 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005207 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005208};
5209
5210
Hannes Ederb358d0a2008-12-18 21:18:47 +01005211static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005212{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005213 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005214 struct intel_crtc *intel_crtc;
5215 int i;
5216
5217 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5218 if (intel_crtc == NULL)
5219 return;
5220
5221 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5222
5223 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08005224 for (i = 0; i < 256; i++) {
5225 intel_crtc->lut_r[i] = i;
5226 intel_crtc->lut_g[i] = i;
5227 intel_crtc->lut_b[i] = i;
5228 }
5229
Jesse Barnes80824002009-09-10 15:28:06 -07005230 /* Swap pipes & planes for FBC on pre-965 */
5231 intel_crtc->pipe = pipe;
5232 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01005233 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005234 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01005235 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005236 }
5237
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005238 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5239 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5240 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5241 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5242
Jesse Barnes79e53942008-11-07 14:24:08 -08005243 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005244 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01005245 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005246
5247 if (HAS_PCH_SPLIT(dev)) {
5248 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5249 intel_helper_funcs.commit = ironlake_crtc_commit;
5250 } else {
5251 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5252 intel_helper_funcs.commit = i9xx_crtc_commit;
5253 }
5254
Jesse Barnes79e53942008-11-07 14:24:08 -08005255 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5256
Jesse Barnes652c3932009-08-17 13:31:43 -07005257 intel_crtc->busy = false;
5258
5259 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5260 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005261}
5262
Carl Worth08d7b3d2009-04-29 14:43:54 -07005263int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5264 struct drm_file *file_priv)
5265{
5266 drm_i915_private_t *dev_priv = dev->dev_private;
5267 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005268 struct drm_mode_object *drmmode_obj;
5269 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005270
5271 if (!dev_priv) {
5272 DRM_ERROR("called with no initialization\n");
5273 return -EINVAL;
5274 }
5275
Daniel Vetterc05422d2009-08-11 16:05:30 +02005276 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5277 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005278
Daniel Vetterc05422d2009-08-11 16:05:30 +02005279 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005280 DRM_ERROR("no such CRTC id\n");
5281 return -EINVAL;
5282 }
5283
Daniel Vetterc05422d2009-08-11 16:05:30 +02005284 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5285 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005286
Daniel Vetterc05422d2009-08-11 16:05:30 +02005287 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005288}
5289
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005290static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005291{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005292 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005293 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005294 int entry = 0;
5295
Chris Wilson4ef69c72010-09-09 15:14:28 +01005296 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5297 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005298 index_mask |= (1 << entry);
5299 entry++;
5300 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005301
Jesse Barnes79e53942008-11-07 14:24:08 -08005302 return index_mask;
5303}
5304
Jesse Barnes79e53942008-11-07 14:24:08 -08005305static void intel_setup_outputs(struct drm_device *dev)
5306{
Eric Anholt725e30a2009-01-22 13:01:02 -08005307 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005308 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005309 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005310
Zhenyu Wang541998a2009-06-05 15:38:44 +08005311 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005312 intel_lvds_init(dev);
5313
Eric Anholtbad720f2009-10-22 16:11:14 -07005314 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005315 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005316
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005317 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5318 intel_dp_init(dev, DP_A);
5319
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005320 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5321 intel_dp_init(dev, PCH_DP_D);
5322 }
5323
5324 intel_crt_init(dev);
5325
5326 if (HAS_PCH_SPLIT(dev)) {
5327 int found;
5328
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005329 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005330 /* PCH SDVOB multiplex with HDMIB */
5331 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005332 if (!found)
5333 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005334 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5335 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005336 }
5337
5338 if (I915_READ(HDMIC) & PORT_DETECTED)
5339 intel_hdmi_init(dev, HDMIC);
5340
5341 if (I915_READ(HDMID) & PORT_DETECTED)
5342 intel_hdmi_init(dev, HDMID);
5343
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005344 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5345 intel_dp_init(dev, PCH_DP_C);
5346
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005347 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005348 intel_dp_init(dev, PCH_DP_D);
5349
Zhenyu Wang103a1962009-11-27 11:44:36 +08005350 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005351 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005352
Eric Anholt725e30a2009-01-22 13:01:02 -08005353 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005354 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005355 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005356 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5357 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005358 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005359 }
Ma Ling27185ae2009-08-24 13:50:23 +08005360
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005361 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5362 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005363 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005364 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005365 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005366
5367 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005368
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005369 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5370 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005371 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005372 }
Ma Ling27185ae2009-08-24 13:50:23 +08005373
5374 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5375
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005376 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5377 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005378 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005379 }
5380 if (SUPPORTS_INTEGRATED_DP(dev)) {
5381 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005382 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005383 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005384 }
Ma Ling27185ae2009-08-24 13:50:23 +08005385
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005386 if (SUPPORTS_INTEGRATED_DP(dev) &&
5387 (I915_READ(DP_D) & DP_DETECTED)) {
5388 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005389 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005390 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005391 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005392 intel_dvo_init(dev);
5393
Zhenyu Wang103a1962009-11-27 11:44:36 +08005394 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005395 intel_tv_init(dev);
5396
Chris Wilson4ef69c72010-09-09 15:14:28 +01005397 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5398 encoder->base.possible_crtcs = encoder->crtc_mask;
5399 encoder->base.possible_clones =
5400 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005401 }
5402}
5403
5404static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5405{
5406 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005407
5408 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005409 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005410
5411 kfree(intel_fb);
5412}
5413
5414static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5415 struct drm_file *file_priv,
5416 unsigned int *handle)
5417{
5418 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5419 struct drm_gem_object *object = intel_fb->obj;
5420
5421 return drm_gem_handle_create(file_priv, object, handle);
5422}
5423
5424static const struct drm_framebuffer_funcs intel_fb_funcs = {
5425 .destroy = intel_user_framebuffer_destroy,
5426 .create_handle = intel_user_framebuffer_create_handle,
5427};
5428
Dave Airlie38651672010-03-30 05:34:13 +00005429int intel_framebuffer_init(struct drm_device *dev,
5430 struct intel_framebuffer *intel_fb,
5431 struct drm_mode_fb_cmd *mode_cmd,
5432 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005433{
Chris Wilson57cd6502010-08-08 12:34:44 +01005434 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005435 int ret;
5436
Chris Wilson57cd6502010-08-08 12:34:44 +01005437 if (obj_priv->tiling_mode == I915_TILING_Y)
5438 return -EINVAL;
5439
5440 if (mode_cmd->pitch & 63)
5441 return -EINVAL;
5442
5443 switch (mode_cmd->bpp) {
5444 case 8:
5445 case 16:
5446 case 24:
5447 case 32:
5448 break;
5449 default:
5450 return -EINVAL;
5451 }
5452
Jesse Barnes79e53942008-11-07 14:24:08 -08005453 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5454 if (ret) {
5455 DRM_ERROR("framebuffer init failed %d\n", ret);
5456 return ret;
5457 }
5458
5459 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005460 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005461 return 0;
5462}
5463
Jesse Barnes79e53942008-11-07 14:24:08 -08005464static struct drm_framebuffer *
5465intel_user_framebuffer_create(struct drm_device *dev,
5466 struct drm_file *filp,
5467 struct drm_mode_fb_cmd *mode_cmd)
5468{
5469 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005470 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005471 int ret;
5472
5473 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5474 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005475 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005476
Dave Airlie38651672010-03-30 05:34:13 +00005477 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5478 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005479 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005480
5481 ret = intel_framebuffer_init(dev, intel_fb,
5482 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005483 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005484 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005485 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005486 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005487 }
5488
Dave Airlie38651672010-03-30 05:34:13 +00005489 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005490}
5491
Jesse Barnes79e53942008-11-07 14:24:08 -08005492static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005493 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005494 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005495};
5496
Chris Wilson9ea8d052010-01-04 18:57:56 +00005497static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005498intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005499{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005500 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005501 int ret;
5502
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005503 ctx = i915_gem_alloc_object(dev, 4096);
5504 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005505 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5506 return NULL;
5507 }
5508
5509 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005510 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005511 if (ret) {
5512 DRM_ERROR("failed to pin power context: %d\n", ret);
5513 goto err_unref;
5514 }
5515
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005516 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005517 if (ret) {
5518 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5519 goto err_unpin;
5520 }
5521 mutex_unlock(&dev->struct_mutex);
5522
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005523 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005524
5525err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005526 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005527err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005528 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005529 mutex_unlock(&dev->struct_mutex);
5530 return NULL;
5531}
5532
Jesse Barnes7648fa92010-05-20 14:28:11 -07005533bool ironlake_set_drps(struct drm_device *dev, u8 val)
5534{
5535 struct drm_i915_private *dev_priv = dev->dev_private;
5536 u16 rgvswctl;
5537
5538 rgvswctl = I915_READ16(MEMSWCTL);
5539 if (rgvswctl & MEMCTL_CMD_STS) {
5540 DRM_DEBUG("gpu busy, RCS change rejected\n");
5541 return false; /* still busy with another command */
5542 }
5543
5544 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5545 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5546 I915_WRITE16(MEMSWCTL, rgvswctl);
5547 POSTING_READ16(MEMSWCTL);
5548
5549 rgvswctl |= MEMCTL_CMD_STS;
5550 I915_WRITE16(MEMSWCTL, rgvswctl);
5551
5552 return true;
5553}
5554
Jesse Barnesf97108d2010-01-29 11:27:07 -08005555void ironlake_enable_drps(struct drm_device *dev)
5556{
5557 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005558 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005559 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005560
Jesse Barnesea056c12010-09-10 10:02:13 -07005561 /* Enable temp reporting */
5562 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5563 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5564
Jesse Barnesf97108d2010-01-29 11:27:07 -08005565 /* 100ms RC evaluation intervals */
5566 I915_WRITE(RCUPEI, 100000);
5567 I915_WRITE(RCDNEI, 100000);
5568
5569 /* Set max/min thresholds to 90ms and 80ms respectively */
5570 I915_WRITE(RCBMAXAVG, 90000);
5571 I915_WRITE(RCBMINAVG, 80000);
5572
5573 I915_WRITE(MEMIHYST, 1);
5574
5575 /* Set up min, max, and cur for interrupt handling */
5576 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5577 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5578 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5579 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005580 fstart = fmax;
5581
Jesse Barnesf97108d2010-01-29 11:27:07 -08005582 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5583 PXVFREQ_PX_SHIFT;
5584
Jesse Barnes7648fa92010-05-20 14:28:11 -07005585 dev_priv->fmax = fstart; /* IPS callback will increase this */
5586 dev_priv->fstart = fstart;
5587
5588 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005589 dev_priv->min_delay = fmin;
5590 dev_priv->cur_delay = fstart;
5591
Jesse Barnes7648fa92010-05-20 14:28:11 -07005592 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5593 fstart);
5594
Jesse Barnesf97108d2010-01-29 11:27:07 -08005595 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5596
5597 /*
5598 * Interrupts will be enabled in ironlake_irq_postinstall
5599 */
5600
5601 I915_WRITE(VIDSTART, vstart);
5602 POSTING_READ(VIDSTART);
5603
5604 rgvmodectl |= MEMMODE_SWMODE_EN;
5605 I915_WRITE(MEMMODECTL, rgvmodectl);
5606
Chris Wilson481b6af2010-08-23 17:43:35 +01005607 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005608 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005609 msleep(1);
5610
Jesse Barnes7648fa92010-05-20 14:28:11 -07005611 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005612
Jesse Barnes7648fa92010-05-20 14:28:11 -07005613 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5614 I915_READ(0x112e0);
5615 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5616 dev_priv->last_count2 = I915_READ(0x112f4);
5617 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005618}
5619
5620void ironlake_disable_drps(struct drm_device *dev)
5621{
5622 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005623 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005624
5625 /* Ack interrupts, disable EFC interrupt */
5626 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5627 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5628 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5629 I915_WRITE(DEIIR, DE_PCU_EVENT);
5630 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5631
5632 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005633 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005634 msleep(1);
5635 rgvswctl |= MEMCTL_CMD_STS;
5636 I915_WRITE(MEMSWCTL, rgvswctl);
5637 msleep(1);
5638
5639}
5640
Jesse Barnes7648fa92010-05-20 14:28:11 -07005641static unsigned long intel_pxfreq(u32 vidfreq)
5642{
5643 unsigned long freq;
5644 int div = (vidfreq & 0x3f0000) >> 16;
5645 int post = (vidfreq & 0x3000) >> 12;
5646 int pre = (vidfreq & 0x7);
5647
5648 if (!pre)
5649 return 0;
5650
5651 freq = ((div * 133333) / ((1<<post) * pre));
5652
5653 return freq;
5654}
5655
5656void intel_init_emon(struct drm_device *dev)
5657{
5658 struct drm_i915_private *dev_priv = dev->dev_private;
5659 u32 lcfuse;
5660 u8 pxw[16];
5661 int i;
5662
5663 /* Disable to program */
5664 I915_WRITE(ECR, 0);
5665 POSTING_READ(ECR);
5666
5667 /* Program energy weights for various events */
5668 I915_WRITE(SDEW, 0x15040d00);
5669 I915_WRITE(CSIEW0, 0x007f0000);
5670 I915_WRITE(CSIEW1, 0x1e220004);
5671 I915_WRITE(CSIEW2, 0x04000004);
5672
5673 for (i = 0; i < 5; i++)
5674 I915_WRITE(PEW + (i * 4), 0);
5675 for (i = 0; i < 3; i++)
5676 I915_WRITE(DEW + (i * 4), 0);
5677
5678 /* Program P-state weights to account for frequency power adjustment */
5679 for (i = 0; i < 16; i++) {
5680 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5681 unsigned long freq = intel_pxfreq(pxvidfreq);
5682 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5683 PXVFREQ_PX_SHIFT;
5684 unsigned long val;
5685
5686 val = vid * vid;
5687 val *= (freq / 1000);
5688 val *= 255;
5689 val /= (127*127*900);
5690 if (val > 0xff)
5691 DRM_ERROR("bad pxval: %ld\n", val);
5692 pxw[i] = val;
5693 }
5694 /* Render standby states get 0 weight */
5695 pxw[14] = 0;
5696 pxw[15] = 0;
5697
5698 for (i = 0; i < 4; i++) {
5699 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5700 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5701 I915_WRITE(PXW + (i * 4), val);
5702 }
5703
5704 /* Adjust magic regs to magic values (more experimental results) */
5705 I915_WRITE(OGW0, 0);
5706 I915_WRITE(OGW1, 0);
5707 I915_WRITE(EG0, 0x00007f00);
5708 I915_WRITE(EG1, 0x0000000e);
5709 I915_WRITE(EG2, 0x000e0000);
5710 I915_WRITE(EG3, 0x68000300);
5711 I915_WRITE(EG4, 0x42000000);
5712 I915_WRITE(EG5, 0x00140031);
5713 I915_WRITE(EG6, 0);
5714 I915_WRITE(EG7, 0);
5715
5716 for (i = 0; i < 8; i++)
5717 I915_WRITE(PXWL + (i * 4), 0);
5718
5719 /* Enable PMON + select events */
5720 I915_WRITE(ECR, 0x80000019);
5721
5722 lcfuse = I915_READ(LCFUSE02);
5723
5724 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5725}
5726
Jesse Barnes652c3932009-08-17 13:31:43 -07005727void intel_init_clock_gating(struct drm_device *dev)
5728{
5729 struct drm_i915_private *dev_priv = dev->dev_private;
5730
5731 /*
5732 * Disable clock gating reported to work incorrectly according to the
5733 * specs, but enable as much else as we can.
5734 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005735 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005736 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5737
5738 if (IS_IRONLAKE(dev)) {
5739 /* Required for FBC */
5740 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5741 /* Required for CxSR */
5742 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5743
5744 I915_WRITE(PCH_3DCGDIS0,
5745 MARIUNIT_CLOCK_GATE_DISABLE |
5746 SVSMUNIT_CLOCK_GATE_DISABLE);
5747 }
5748
5749 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005750
5751 /*
5752 * According to the spec the following bits should be set in
5753 * order to enable memory self-refresh
5754 * The bit 22/21 of 0x42004
5755 * The bit 5 of 0x42020
5756 * The bit 15 of 0x45000
5757 */
5758 if (IS_IRONLAKE(dev)) {
5759 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5760 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5761 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5762 I915_WRITE(ILK_DSPCLK_GATE,
5763 (I915_READ(ILK_DSPCLK_GATE) |
5764 ILK_DPARB_CLK_GATE));
5765 I915_WRITE(DISP_ARB_CTL,
5766 (I915_READ(DISP_ARB_CTL) |
5767 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005768 I915_WRITE(WM3_LP_ILK, 0);
5769 I915_WRITE(WM2_LP_ILK, 0);
5770 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005771 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005772 /*
5773 * Based on the document from hardware guys the following bits
5774 * should be set unconditionally in order to enable FBC.
5775 * The bit 22 of 0x42000
5776 * The bit 22 of 0x42004
5777 * The bit 7,8,9 of 0x42020.
5778 */
5779 if (IS_IRONLAKE_M(dev)) {
5780 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5781 I915_READ(ILK_DISPLAY_CHICKEN1) |
5782 ILK_FBCQ_DIS);
5783 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5784 I915_READ(ILK_DISPLAY_CHICKEN2) |
5785 ILK_DPARB_GATE);
5786 I915_WRITE(ILK_DSPCLK_GATE,
5787 I915_READ(ILK_DSPCLK_GATE) |
5788 ILK_DPFC_DIS1 |
5789 ILK_DPFC_DIS2 |
5790 ILK_CLK_FBC);
5791 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005792 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005793 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005794 uint32_t dspclk_gate;
5795 I915_WRITE(RENCLK_GATE_D1, 0);
5796 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5797 GS_UNIT_CLOCK_GATE_DISABLE |
5798 CL_UNIT_CLOCK_GATE_DISABLE);
5799 I915_WRITE(RAMCLK_GATE_D, 0);
5800 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5801 OVRUNIT_CLOCK_GATE_DISABLE |
5802 OVCUNIT_CLOCK_GATE_DISABLE;
5803 if (IS_GM45(dev))
5804 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5805 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005806 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005807 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5808 I915_WRITE(RENCLK_GATE_D2, 0);
5809 I915_WRITE(DSPCLK_GATE_D, 0);
5810 I915_WRITE(RAMCLK_GATE_D, 0);
5811 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005812 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005813 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5814 I965_RCC_CLOCK_GATE_DISABLE |
5815 I965_RCPB_CLOCK_GATE_DISABLE |
5816 I965_ISC_CLOCK_GATE_DISABLE |
5817 I965_FBC_CLOCK_GATE_DISABLE);
5818 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005819 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005820 u32 dstate = I915_READ(D_STATE);
5821
5822 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5823 DSTATE_DOT_CLOCK_GATING;
5824 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005825 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005826 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5827 } else if (IS_I830(dev)) {
5828 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5829 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005830
5831 /*
5832 * GPU can automatically power down the render unit if given a page
5833 * to save state.
5834 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005835 if (IS_IRONLAKE_M(dev)) {
5836 if (dev_priv->renderctx == NULL)
5837 dev_priv->renderctx = intel_alloc_context_page(dev);
5838 if (dev_priv->renderctx) {
5839 struct drm_i915_gem_object *obj_priv;
5840 obj_priv = to_intel_bo(dev_priv->renderctx);
5841 if (obj_priv) {
5842 BEGIN_LP_RING(4);
5843 OUT_RING(MI_SET_CONTEXT);
5844 OUT_RING(obj_priv->gtt_offset |
5845 MI_MM_SPACE_GTT |
5846 MI_SAVE_EXT_STATE_EN |
5847 MI_RESTORE_EXT_STATE_EN |
5848 MI_RESTORE_INHIBIT);
5849 OUT_RING(MI_NOOP);
5850 OUT_RING(MI_FLUSH);
5851 ADVANCE_LP_RING();
5852 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005853 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005854 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005855 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005856 }
5857
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005858 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005859 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005860
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005861 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005862 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005863 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005864 struct drm_gem_object *pwrctx;
5865
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005866 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005867 if (pwrctx) {
5868 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005869 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005870 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005871 }
5872
Chris Wilson9ea8d052010-01-04 18:57:56 +00005873 if (obj_priv) {
5874 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5875 I915_WRITE(MCHBAR_RENDER_STANDBY,
5876 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5877 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005878 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005879}
5880
Jesse Barnese70236a2009-09-21 10:42:27 -07005881/* Set up chip specific display functions */
5882static void intel_init_display(struct drm_device *dev)
5883{
5884 struct drm_i915_private *dev_priv = dev->dev_private;
5885
5886 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005887 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005888 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005889 else
5890 dev_priv->display.dpms = i9xx_crtc_dpms;
5891
Adam Jacksonee5382a2010-04-23 11:17:39 -04005892 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005893 if (IS_IRONLAKE_M(dev)) {
5894 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5895 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5896 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5897 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005898 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5899 dev_priv->display.enable_fbc = g4x_enable_fbc;
5900 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005901 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005902 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5903 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5904 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5905 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005906 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005907 }
5908
5909 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005910 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005911 dev_priv->display.get_display_clock_speed =
5912 i945_get_display_clock_speed;
5913 else if (IS_I915G(dev))
5914 dev_priv->display.get_display_clock_speed =
5915 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005916 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005917 dev_priv->display.get_display_clock_speed =
5918 i9xx_misc_get_display_clock_speed;
5919 else if (IS_I915GM(dev))
5920 dev_priv->display.get_display_clock_speed =
5921 i915gm_get_display_clock_speed;
5922 else if (IS_I865G(dev))
5923 dev_priv->display.get_display_clock_speed =
5924 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005925 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005926 dev_priv->display.get_display_clock_speed =
5927 i855_get_display_clock_speed;
5928 else /* 852, 830 */
5929 dev_priv->display.get_display_clock_speed =
5930 i830_get_display_clock_speed;
5931
5932 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005933 if (HAS_PCH_SPLIT(dev)) {
5934 if (IS_IRONLAKE(dev)) {
5935 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5936 dev_priv->display.update_wm = ironlake_update_wm;
5937 else {
5938 DRM_DEBUG_KMS("Failed to get proper latency. "
5939 "Disable CxSR\n");
5940 dev_priv->display.update_wm = NULL;
5941 }
5942 } else
5943 dev_priv->display.update_wm = NULL;
5944 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005945 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005946 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005947 dev_priv->fsb_freq,
5948 dev_priv->mem_freq)) {
5949 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005950 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005951 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005952 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005953 dev_priv->fsb_freq, dev_priv->mem_freq);
5954 /* Disable CxSR and never update its watermark again */
5955 pineview_disable_cxsr(dev);
5956 dev_priv->display.update_wm = NULL;
5957 } else
5958 dev_priv->display.update_wm = pineview_update_wm;
5959 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005960 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005961 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005962 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005963 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005964 dev_priv->display.update_wm = i9xx_update_wm;
5965 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005966 } else if (IS_I85X(dev)) {
5967 dev_priv->display.update_wm = i9xx_update_wm;
5968 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005969 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005970 dev_priv->display.update_wm = i830_update_wm;
5971 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005972 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5973 else
5974 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005975 }
5976}
5977
Jesse Barnesb690e962010-07-19 13:53:12 -07005978/*
5979 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5980 * resume, or other times. This quirk makes sure that's the case for
5981 * affected systems.
5982 */
5983static void quirk_pipea_force (struct drm_device *dev)
5984{
5985 struct drm_i915_private *dev_priv = dev->dev_private;
5986
5987 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5988 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5989}
5990
5991struct intel_quirk {
5992 int device;
5993 int subsystem_vendor;
5994 int subsystem_device;
5995 void (*hook)(struct drm_device *dev);
5996};
5997
5998struct intel_quirk intel_quirks[] = {
5999 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6000 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6001 /* HP Mini needs pipe A force quirk (LP: #322104) */
6002 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6003
6004 /* Thinkpad R31 needs pipe A force quirk */
6005 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6006 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6007 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6008
6009 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6010 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6011 /* ThinkPad X40 needs pipe A force quirk */
6012
6013 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6014 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6015
6016 /* 855 & before need to leave pipe A & dpll A up */
6017 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6018 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6019};
6020
6021static void intel_init_quirks(struct drm_device *dev)
6022{
6023 struct pci_dev *d = dev->pdev;
6024 int i;
6025
6026 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6027 struct intel_quirk *q = &intel_quirks[i];
6028
6029 if (d->device == q->device &&
6030 (d->subsystem_vendor == q->subsystem_vendor ||
6031 q->subsystem_vendor == PCI_ANY_ID) &&
6032 (d->subsystem_device == q->subsystem_device ||
6033 q->subsystem_device == PCI_ANY_ID))
6034 q->hook(dev);
6035 }
6036}
6037
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006038/* Disable the VGA plane that we never use */
6039static void i915_disable_vga(struct drm_device *dev)
6040{
6041 struct drm_i915_private *dev_priv = dev->dev_private;
6042 u8 sr1;
6043 u32 vga_reg;
6044
6045 if (HAS_PCH_SPLIT(dev))
6046 vga_reg = CPU_VGACNTRL;
6047 else
6048 vga_reg = VGACNTRL;
6049
6050 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6051 outb(1, VGA_SR_INDEX);
6052 sr1 = inb(VGA_SR_DATA);
6053 outb(sr1 | 1<<5, VGA_SR_DATA);
6054 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6055 udelay(300);
6056
6057 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6058 POSTING_READ(vga_reg);
6059}
6060
Jesse Barnes79e53942008-11-07 14:24:08 -08006061void intel_modeset_init(struct drm_device *dev)
6062{
Jesse Barnes652c3932009-08-17 13:31:43 -07006063 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006064 int i;
6065
6066 drm_mode_config_init(dev);
6067
6068 dev->mode_config.min_width = 0;
6069 dev->mode_config.min_height = 0;
6070
6071 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6072
Jesse Barnesb690e962010-07-19 13:53:12 -07006073 intel_init_quirks(dev);
6074
Jesse Barnese70236a2009-09-21 10:42:27 -07006075 intel_init_display(dev);
6076
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006077 if (IS_GEN2(dev)) {
6078 dev->mode_config.max_width = 2048;
6079 dev->mode_config.max_height = 2048;
6080 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006081 dev->mode_config.max_width = 4096;
6082 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006083 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006084 dev->mode_config.max_width = 8192;
6085 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006086 }
6087
6088 /* set memory base */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006089 if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006090 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006091 else
6092 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08006093
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006094 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006095 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006096 else
Dave Airliea3524f12010-06-06 18:59:41 +10006097 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006098 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006099 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006100
Dave Airliea3524f12010-06-06 18:59:41 +10006101 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006102 intel_crtc_init(dev, i);
6103 }
6104
6105 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006106
6107 intel_init_clock_gating(dev);
6108
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006109 /* Just disable it once at startup */
6110 i915_disable_vga(dev);
6111
Jesse Barnes7648fa92010-05-20 14:28:11 -07006112 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006113 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006114 intel_init_emon(dev);
6115 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006116
Jesse Barnes652c3932009-08-17 13:31:43 -07006117 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6118 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6119 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006120
6121 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006122}
6123
6124void intel_modeset_cleanup(struct drm_device *dev)
6125{
Jesse Barnes652c3932009-08-17 13:31:43 -07006126 struct drm_i915_private *dev_priv = dev->dev_private;
6127 struct drm_crtc *crtc;
6128 struct intel_crtc *intel_crtc;
6129
Keith Packardf87ea762010-10-03 19:36:26 -07006130 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006131 mutex_lock(&dev->struct_mutex);
6132
6133 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6134 /* Skip inactive CRTCs */
6135 if (!crtc->fb)
6136 continue;
6137
6138 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006139 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006140 }
6141
Jesse Barnese70236a2009-09-21 10:42:27 -07006142 if (dev_priv->display.disable_fbc)
6143 dev_priv->display.disable_fbc(dev);
6144
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006145 if (dev_priv->renderctx) {
6146 struct drm_i915_gem_object *obj_priv;
6147
6148 obj_priv = to_intel_bo(dev_priv->renderctx);
6149 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6150 I915_READ(CCID);
6151 i915_gem_object_unpin(dev_priv->renderctx);
6152 drm_gem_object_unreference(dev_priv->renderctx);
6153 }
6154
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006155 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006156 struct drm_i915_gem_object *obj_priv;
6157
Daniel Vetter23010e42010-03-08 13:35:02 +01006158 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006159 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6160 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006161 i915_gem_object_unpin(dev_priv->pwrctx);
6162 drm_gem_object_unreference(dev_priv->pwrctx);
6163 }
6164
Jesse Barnesf97108d2010-01-29 11:27:07 -08006165 if (IS_IRONLAKE_M(dev))
6166 ironlake_disable_drps(dev);
6167
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006168 mutex_unlock(&dev->struct_mutex);
6169
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006170 /* Disable the irq before mode object teardown, for the irq might
6171 * enqueue unpin/hotplug work. */
6172 drm_irq_uninstall(dev);
6173 cancel_work_sync(&dev_priv->hotplug_work);
6174
Daniel Vetter3dec0092010-08-20 21:40:52 +02006175 /* Shut off idle work before the crtcs get freed. */
6176 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6177 intel_crtc = to_intel_crtc(crtc);
6178 del_timer_sync(&intel_crtc->idle_timer);
6179 }
6180 del_timer_sync(&dev_priv->idle_timer);
6181 cancel_work_sync(&dev_priv->idle_work);
6182
Jesse Barnes79e53942008-11-07 14:24:08 -08006183 drm_mode_config_cleanup(dev);
6184}
6185
Dave Airlie28d52042009-09-21 14:33:58 +10006186/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006187 * Return which encoder is currently attached for connector.
6188 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006189struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006190{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006191 return &intel_attached_encoder(connector)->base;
6192}
Jesse Barnes79e53942008-11-07 14:24:08 -08006193
Chris Wilsondf0e9242010-09-09 16:20:55 +01006194void intel_connector_attach_encoder(struct intel_connector *connector,
6195 struct intel_encoder *encoder)
6196{
6197 connector->encoder = encoder;
6198 drm_mode_connector_attach_encoder(&connector->base,
6199 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006200}
Dave Airlie28d52042009-09-21 14:33:58 +10006201
6202/*
6203 * set vga decode state - true == enable VGA decode
6204 */
6205int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6206{
6207 struct drm_i915_private *dev_priv = dev->dev_private;
6208 u16 gmch_ctrl;
6209
6210 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6211 if (state)
6212 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6213 else
6214 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6215 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6216 return 0;
6217}