blob: 77e47b74ae96793e72cb1430560148b89b4545d3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Robert Hancockcdf56bc2007-01-03 18:13:57 -060052#define DRV_VERSION "3.3"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
166 NV_ADMA_STAT_TIMEOUT,
167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500172};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Robert Hancockfbbb2622006-10-27 19:08:41 -0700174/* ADMA Physical Region Descriptor - one SG segment */
175struct nv_adma_prd {
176 __le64 addr;
177 __le32 len;
178 u8 flags;
179 u8 packet_len;
180 __le16 reserved;
181};
182
183enum nv_adma_regbits {
184 CMDEND = (1 << 15), /* end of command list */
185 WNB = (1 << 14), /* wait-not-BSY */
186 IGN = (1 << 13), /* ignore this entry */
187 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
188 DA2 = (1 << (2 + 8)),
189 DA1 = (1 << (1 + 8)),
190 DA0 = (1 << (0 + 8)),
191};
192
193/* ADMA Command Parameter Block
194 The first 5 SG segments are stored inside the Command Parameter Block itself.
195 If there are more than 5 segments the remainder are stored in a separate
196 memory area indicated by next_aprd. */
197struct nv_adma_cpb {
198 u8 resp_flags; /* 0 */
199 u8 reserved1; /* 1 */
200 u8 ctl_flags; /* 2 */
201 /* len is length of taskfile in 64 bit words */
202 u8 len; /* 3 */
203 u8 tag; /* 4 */
204 u8 next_cpb_idx; /* 5 */
205 __le16 reserved2; /* 6-7 */
206 __le16 tf[12]; /* 8-31 */
207 struct nv_adma_prd aprd[5]; /* 32-111 */
208 __le64 next_aprd; /* 112-119 */
209 __le64 reserved3; /* 120-127 */
210};
211
212
213struct nv_adma_port_priv {
214 struct nv_adma_cpb *cpb;
215 dma_addr_t cpb_dma;
216 struct nv_adma_prd *aprd;
217 dma_addr_t aprd_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600218 void __iomem * ctl_block;
219 void __iomem * gen_block;
220 void __iomem * notifier_clear_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700221 u8 flags;
222};
223
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600224struct nv_host_priv {
225 unsigned long type;
226};
227
Robert Hancockfbbb2622006-10-27 19:08:41 -0700228#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & ( 1 << (19 + (12 * (PORT)))))
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600231static void nv_remove_one (struct pci_dev *pdev);
232static int nv_pci_device_resume(struct pci_dev *pdev);
Jeff Garzikcca39742006-08-24 03:19:22 -0400233static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100234static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
235static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
236static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
238static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
Tejun Heo39f87582006-06-17 15:49:56 +0900240static void nv_nf2_freeze(struct ata_port *ap);
241static void nv_nf2_thaw(struct ata_port *ap);
242static void nv_ck804_freeze(struct ata_port *ap);
243static void nv_ck804_thaw(struct ata_port *ap);
244static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700245static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600246static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700247static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
248static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
249static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
250static void nv_adma_irq_clear(struct ata_port *ap);
251static int nv_adma_port_start(struct ata_port *ap);
252static void nv_adma_port_stop(struct ata_port *ap);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600253static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
254static int nv_adma_port_resume(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700255static void nv_adma_error_handler(struct ata_port *ap);
256static void nv_adma_host_stop(struct ata_host *host);
257static void nv_adma_bmdma_setup(struct ata_queued_cmd *qc);
258static void nv_adma_bmdma_start(struct ata_queued_cmd *qc);
259static void nv_adma_bmdma_stop(struct ata_queued_cmd *qc);
260static u8 nv_adma_bmdma_status(struct ata_port *ap);
Tejun Heo39f87582006-06-17 15:49:56 +0900261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262enum nv_host_type
263{
264 GENERIC,
265 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900266 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700267 CK804,
268 ADMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269};
270
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500271static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400272 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
273 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
274 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
275 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
276 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
277 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
278 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
279 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), GENERIC },
280 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), GENERIC },
281 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), GENERIC },
282 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), GENERIC },
283 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
284 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
285 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
287 PCI_ANY_ID, PCI_ANY_ID,
288 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100289 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
290 PCI_ANY_ID, PCI_ANY_ID,
291 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400292
293 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294};
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296static struct pci_driver nv_pci_driver = {
297 .name = DRV_NAME,
298 .id_table = nv_pci_tbl,
299 .probe = nv_init_one,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600300 .suspend = ata_pci_device_suspend,
301 .resume = nv_pci_device_resume,
302 .remove = nv_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303};
304
Jeff Garzik193515d2005-11-07 00:59:37 -0500305static struct scsi_host_template nv_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 .module = THIS_MODULE,
307 .name = DRV_NAME,
308 .ioctl = ata_scsi_ioctl,
309 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 .can_queue = ATA_DEF_QUEUE,
311 .this_id = ATA_SHT_THIS_ID,
312 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
314 .emulated = ATA_SHT_EMULATED,
315 .use_clustering = ATA_SHT_USE_CLUSTERING,
316 .proc_name = DRV_NAME,
317 .dma_boundary = ATA_DMA_BOUNDARY,
318 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900319 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600321 .suspend = ata_scsi_device_suspend,
322 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323};
324
Robert Hancockfbbb2622006-10-27 19:08:41 -0700325static struct scsi_host_template nv_adma_sht = {
326 .module = THIS_MODULE,
327 .name = DRV_NAME,
328 .ioctl = ata_scsi_ioctl,
329 .queuecommand = ata_scsi_queuecmd,
330 .can_queue = NV_ADMA_MAX_CPBS,
331 .this_id = ATA_SHT_THIS_ID,
332 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700333 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
334 .emulated = ATA_SHT_EMULATED,
335 .use_clustering = ATA_SHT_USE_CLUSTERING,
336 .proc_name = DRV_NAME,
337 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
338 .slave_configure = nv_adma_slave_config,
339 .slave_destroy = ata_scsi_slave_destroy,
340 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600341 .suspend = ata_scsi_device_suspend,
342 .resume = ata_scsi_device_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700343};
344
Tejun Heoada364e2006-06-17 15:49:56 +0900345static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 .port_disable = ata_port_disable,
347 .tf_load = ata_tf_load,
348 .tf_read = ata_tf_read,
349 .exec_command = ata_exec_command,
350 .check_status = ata_check_status,
351 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 .bmdma_setup = ata_bmdma_setup,
353 .bmdma_start = ata_bmdma_start,
354 .bmdma_stop = ata_bmdma_stop,
355 .bmdma_status = ata_bmdma_status,
356 .qc_prep = ata_qc_prep,
357 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900358 .freeze = ata_bmdma_freeze,
359 .thaw = ata_bmdma_thaw,
360 .error_handler = nv_error_handler,
361 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900362 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900363 .irq_handler = nv_generic_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900365 .irq_on = ata_irq_on,
366 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 .scr_read = nv_scr_read,
368 .scr_write = nv_scr_write,
369 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
Tejun Heoada364e2006-06-17 15:49:56 +0900372static const struct ata_port_operations nv_nf2_ops = {
373 .port_disable = ata_port_disable,
374 .tf_load = ata_tf_load,
375 .tf_read = ata_tf_read,
376 .exec_command = ata_exec_command,
377 .check_status = ata_check_status,
378 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900379 .bmdma_setup = ata_bmdma_setup,
380 .bmdma_start = ata_bmdma_start,
381 .bmdma_stop = ata_bmdma_stop,
382 .bmdma_status = ata_bmdma_status,
383 .qc_prep = ata_qc_prep,
384 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900385 .freeze = nv_nf2_freeze,
386 .thaw = nv_nf2_thaw,
387 .error_handler = nv_error_handler,
388 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900389 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900390 .irq_handler = nv_nf2_interrupt,
391 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900392 .irq_on = ata_irq_on,
393 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900394 .scr_read = nv_scr_read,
395 .scr_write = nv_scr_write,
396 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900397};
398
399static const struct ata_port_operations nv_ck804_ops = {
400 .port_disable = ata_port_disable,
401 .tf_load = ata_tf_load,
402 .tf_read = ata_tf_read,
403 .exec_command = ata_exec_command,
404 .check_status = ata_check_status,
405 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900406 .bmdma_setup = ata_bmdma_setup,
407 .bmdma_start = ata_bmdma_start,
408 .bmdma_stop = ata_bmdma_stop,
409 .bmdma_status = ata_bmdma_status,
410 .qc_prep = ata_qc_prep,
411 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900412 .freeze = nv_ck804_freeze,
413 .thaw = nv_ck804_thaw,
414 .error_handler = nv_error_handler,
415 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900416 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900417 .irq_handler = nv_ck804_interrupt,
418 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900419 .irq_on = ata_irq_on,
420 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900421 .scr_read = nv_scr_read,
422 .scr_write = nv_scr_write,
423 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900424 .host_stop = nv_ck804_host_stop,
425};
426
Robert Hancockfbbb2622006-10-27 19:08:41 -0700427static const struct ata_port_operations nv_adma_ops = {
428 .port_disable = ata_port_disable,
429 .tf_load = ata_tf_load,
430 .tf_read = ata_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600431 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700432 .exec_command = ata_exec_command,
433 .check_status = ata_check_status,
434 .dev_select = ata_std_dev_select,
435 .bmdma_setup = nv_adma_bmdma_setup,
436 .bmdma_start = nv_adma_bmdma_start,
437 .bmdma_stop = nv_adma_bmdma_stop,
438 .bmdma_status = nv_adma_bmdma_status,
439 .qc_prep = nv_adma_qc_prep,
440 .qc_issue = nv_adma_qc_issue,
441 .freeze = nv_ck804_freeze,
442 .thaw = nv_ck804_thaw,
443 .error_handler = nv_adma_error_handler,
444 .post_internal_cmd = nv_adma_bmdma_stop,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900445 .data_xfer = ata_data_xfer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700446 .irq_handler = nv_adma_interrupt,
447 .irq_clear = nv_adma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900448 .irq_on = ata_irq_on,
449 .irq_ack = ata_irq_ack,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700450 .scr_read = nv_scr_read,
451 .scr_write = nv_scr_write,
452 .port_start = nv_adma_port_start,
453 .port_stop = nv_adma_port_stop,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600454 .port_suspend = nv_adma_port_suspend,
455 .port_resume = nv_adma_port_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700456 .host_stop = nv_adma_host_stop,
457};
458
Tejun Heoada364e2006-06-17 15:49:56 +0900459static struct ata_port_info nv_port_info[] = {
460 /* generic */
461 {
462 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900463 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
464 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900465 .pio_mask = NV_PIO_MASK,
466 .mwdma_mask = NV_MWDMA_MASK,
467 .udma_mask = NV_UDMA_MASK,
468 .port_ops = &nv_generic_ops,
469 },
470 /* nforce2/3 */
471 {
472 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900473 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
474 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900475 .pio_mask = NV_PIO_MASK,
476 .mwdma_mask = NV_MWDMA_MASK,
477 .udma_mask = NV_UDMA_MASK,
478 .port_ops = &nv_nf2_ops,
479 },
480 /* ck804 */
481 {
482 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900483 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
484 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900485 .pio_mask = NV_PIO_MASK,
486 .mwdma_mask = NV_MWDMA_MASK,
487 .udma_mask = NV_UDMA_MASK,
488 .port_ops = &nv_ck804_ops,
489 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700490 /* ADMA */
491 {
492 .sht = &nv_adma_sht,
493 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600494 ATA_FLAG_HRST_TO_RESUME |
Robert Hancockfbbb2622006-10-27 19:08:41 -0700495 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
496 .pio_mask = NV_PIO_MASK,
497 .mwdma_mask = NV_MWDMA_MASK,
498 .udma_mask = NV_UDMA_MASK,
499 .port_ops = &nv_adma_ops,
500 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501};
502
503MODULE_AUTHOR("NVIDIA");
504MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
505MODULE_LICENSE("GPL");
506MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
507MODULE_VERSION(DRV_VERSION);
508
Robert Hancockfbbb2622006-10-27 19:08:41 -0700509static int adma_enabled = 1;
510
Robert Hancock2dec7552006-11-26 14:20:19 -0600511static void nv_adma_register_mode(struct ata_port *ap)
512{
Robert Hancock2dec7552006-11-26 14:20:19 -0600513 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600514 void __iomem *mmio = pp->ctl_block;
Robert Hancock2dec7552006-11-26 14:20:19 -0600515 u16 tmp;
516
517 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
518 return;
519
520 tmp = readw(mmio + NV_ADMA_CTL);
521 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
522
523 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
524}
525
526static void nv_adma_mode(struct ata_port *ap)
527{
Robert Hancock2dec7552006-11-26 14:20:19 -0600528 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600529 void __iomem *mmio = pp->ctl_block;
Robert Hancock2dec7552006-11-26 14:20:19 -0600530 u16 tmp;
531
532 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
533 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500534
Robert Hancock2dec7552006-11-26 14:20:19 -0600535 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
536
537 tmp = readw(mmio + NV_ADMA_CTL);
538 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
539
540 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
541}
542
Robert Hancockfbbb2622006-10-27 19:08:41 -0700543static int nv_adma_slave_config(struct scsi_device *sdev)
544{
545 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600546 struct nv_adma_port_priv *pp = ap->private_data;
547 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700548 u64 bounce_limit;
549 unsigned long segment_boundary;
550 unsigned short sg_tablesize;
551 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600552 int adma_enable;
553 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700554
555 rc = ata_scsi_slave_config(sdev);
556
557 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
558 /* Not a proper libata device, ignore */
559 return rc;
560
561 if (ap->device[sdev->id].class == ATA_DEV_ATAPI) {
562 /*
563 * NVIDIA reports that ADMA mode does not support ATAPI commands.
564 * Therefore ATAPI commands are sent through the legacy interface.
565 * However, the legacy interface only supports 32-bit DMA.
566 * Restrict DMA parameters as required by the legacy interface
567 * when an ATAPI device is connected.
568 */
569 bounce_limit = ATA_DMA_MASK;
570 segment_boundary = ATA_DMA_BOUNDARY;
571 /* Subtract 1 since an extra entry may be needed for padding, see
572 libata-scsi.c */
573 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500574
Robert Hancock2dec7552006-11-26 14:20:19 -0600575 /* Since the legacy DMA engine is in use, we need to disable ADMA
576 on the port. */
577 adma_enable = 0;
578 nv_adma_register_mode(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700579 }
580 else {
581 bounce_limit = *ap->dev->dma_mask;
582 segment_boundary = NV_ADMA_DMA_BOUNDARY;
583 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600584 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700585 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500586
Robert Hancock2dec7552006-11-26 14:20:19 -0600587 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700588
Robert Hancock2dec7552006-11-26 14:20:19 -0600589 if(ap->port_no == 1)
590 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
591 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
592 else
593 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
594 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500595
Robert Hancock2dec7552006-11-26 14:20:19 -0600596 if(adma_enable) {
597 new_reg = current_reg | config_mask;
598 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
599 }
600 else {
601 new_reg = current_reg & ~config_mask;
602 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
603 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500604
Robert Hancock2dec7552006-11-26 14:20:19 -0600605 if(current_reg != new_reg)
606 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500607
Robert Hancockfbbb2622006-10-27 19:08:41 -0700608 blk_queue_bounce_limit(sdev->request_queue, bounce_limit);
609 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
610 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
611 ata_port_printk(ap, KERN_INFO,
612 "bounce limit 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
613 (unsigned long long)bounce_limit, segment_boundary, sg_tablesize);
614 return rc;
615}
616
Robert Hancock2dec7552006-11-26 14:20:19 -0600617static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
618{
619 struct nv_adma_port_priv *pp = qc->ap->private_data;
620 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
621}
622
623static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700624{
625 unsigned int idx = 0;
626
627 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device | WNB);
628
629 if ((tf->flags & ATA_TFLAG_LBA48) == 0) {
630 cpb[idx++] = cpu_to_le16(IGN);
631 cpb[idx++] = cpu_to_le16(IGN);
632 cpb[idx++] = cpu_to_le16(IGN);
633 cpb[idx++] = cpu_to_le16(IGN);
634 cpb[idx++] = cpu_to_le16(IGN);
635 }
636 else {
637 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature);
638 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
639 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
640 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
641 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
642 }
643 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
644 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
645 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
646 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
647 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
648
649 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
650
651 return idx;
652}
653
Robert Hancockfbbb2622006-10-27 19:08:41 -0700654static void nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
655{
656 struct nv_adma_port_priv *pp = ap->private_data;
657 int complete = 0, have_err = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600658 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700659
660 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
661
662 if (flags & NV_CPB_RESP_DONE) {
663 VPRINTK("CPB flags done, flags=0x%x\n", flags);
664 complete = 1;
665 }
666 if (flags & NV_CPB_RESP_ATA_ERR) {
667 ata_port_printk(ap, KERN_ERR, "CPB flags ATA err, flags=0x%x\n", flags);
668 have_err = 1;
669 complete = 1;
670 }
671 if (flags & NV_CPB_RESP_CMD_ERR) {
672 ata_port_printk(ap, KERN_ERR, "CPB flags CMD err, flags=0x%x\n", flags);
673 have_err = 1;
674 complete = 1;
675 }
676 if (flags & NV_CPB_RESP_CPB_ERR) {
677 ata_port_printk(ap, KERN_ERR, "CPB flags CPB err, flags=0x%x\n", flags);
678 have_err = 1;
679 complete = 1;
680 }
681 if(complete || force_err)
682 {
683 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
684 if(likely(qc)) {
685 u8 ata_status = 0;
686 /* Only use the ATA port status for non-NCQ commands.
687 For NCQ commands the current status may have nothing to do with
688 the command just completed. */
689 if(qc->tf.protocol != ATA_PROT_NCQ)
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600690 ata_status = readb(pp->ctl_block + (ATA_REG_STATUS * 4));
Robert Hancockfbbb2622006-10-27 19:08:41 -0700691
692 if(have_err || force_err)
693 ata_status |= ATA_ERR;
694
695 qc->err_mask |= ac_err_mask(ata_status);
696 DPRINTK("Completing qc from tag %d with err_mask %u\n",cpb_num,
697 qc->err_mask);
698 ata_qc_complete(qc);
699 }
700 }
701}
702
Robert Hancock2dec7552006-11-26 14:20:19 -0600703static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
704{
705 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600706
707 /* freeze if hotplugged */
708 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
709 ata_port_freeze(ap);
710 return 1;
711 }
712
713 /* bail out if not our interrupt */
714 if (!(irq_stat & NV_INT_DEV))
715 return 0;
716
717 /* DEV interrupt w/ no active qc? */
718 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
719 ata_check_status(ap);
720 return 1;
721 }
722
723 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600724 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600725}
726
Robert Hancockfbbb2622006-10-27 19:08:41 -0700727static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
728{
729 struct ata_host *host = dev_instance;
730 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600731 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700732
733 spin_lock(&host->lock);
734
735 for (i = 0; i < host->n_ports; i++) {
736 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600737 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700738
739 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
740 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600741 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700742 u16 status;
743 u32 gen_ctl;
744 int have_global_err = 0;
745 u32 notifier, notifier_error;
746
747 /* if in ATA register mode, use standard ata interrupt handler */
748 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900749 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600750 >> (NV_INT_PORT_SHIFT * i);
Robert Hancockf740d162007-01-23 20:09:02 -0600751 if(ata_tag_valid(ap->active_tag))
752 /** NV_INT_DEV indication seems unreliable at times
753 at least in ADMA mode. Force it on always when a
754 command is active, to prevent losing interrupts. */
755 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600756 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700757 continue;
758 }
759
760 notifier = readl(mmio + NV_ADMA_NOTIFIER);
761 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600762 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700763
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600764 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700765
Robert Hancockfbbb2622006-10-27 19:08:41 -0700766 if( !NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
767 !notifier_error)
768 /* Nothing to do */
769 continue;
770
771 status = readw(mmio + NV_ADMA_STAT);
772
773 /* Clear status. Ensure the controller sees the clearing before we start
774 looking at any of the CPB statuses, so that any CPB completions after
775 this point in the handler will raise another interrupt. */
776 writew(status, mmio + NV_ADMA_STAT);
777 readw(mmio + NV_ADMA_STAT); /* flush posted write */
778 rmb();
779
780 /* freeze if hotplugged */
781 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG | NV_ADMA_STAT_HOTUNPLUG))) {
782 ata_port_printk(ap, KERN_NOTICE, "Hotplug event, freezing\n");
783 ata_port_freeze(ap);
784 handled++;
785 continue;
786 }
787
788 if (status & NV_ADMA_STAT_TIMEOUT) {
789 ata_port_printk(ap, KERN_ERR, "timeout, stat=0x%x\n", status);
790 have_global_err = 1;
791 }
792 if (status & NV_ADMA_STAT_CPBERR) {
793 ata_port_printk(ap, KERN_ERR, "CPB error, stat=0x%x\n", status);
794 have_global_err = 1;
795 }
796 if ((status & NV_ADMA_STAT_DONE) || have_global_err) {
797 /** Check CPBs for completed commands */
798
799 if(ata_tag_valid(ap->active_tag))
800 /* Non-NCQ command */
801 nv_adma_check_cpb(ap, ap->active_tag, have_global_err ||
802 (notifier_error & (1 << ap->active_tag)));
803 else {
804 int pos;
805 u32 active = ap->sactive;
806 while( (pos = ffs(active)) ) {
807 pos--;
808 nv_adma_check_cpb(ap, pos, have_global_err ||
809 (notifier_error & (1 << pos)) );
810 active &= ~(1 << pos );
811 }
812 }
813 }
814
815 handled++; /* irq handled if we got here */
816 }
817 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500818
Robert Hancock2dec7552006-11-26 14:20:19 -0600819 if(notifier_clears[0] || notifier_clears[1]) {
820 /* Note: Both notifier clear registers must be written
821 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600822 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
823 writel(notifier_clears[0], pp->notifier_clear_block);
824 pp = host->ports[1]->private_data;
825 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600826 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700827
828 spin_unlock(&host->lock);
829
830 return IRQ_RETVAL(handled);
831}
832
833static void nv_adma_irq_clear(struct ata_port *ap)
834{
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600835 struct nv_adma_port_priv *pp = ap->private_data;
836 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700837 u16 status = readw(mmio + NV_ADMA_STAT);
838 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
839 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900840 void __iomem *dma_stat_addr = ap->ioaddr.bmdma_addr + ATA_DMA_STATUS;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700841
842 /* clear ADMA status */
843 writew(status, mmio + NV_ADMA_STAT);
844 writel(notifier | notifier_error,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600845 pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700846
847 /** clear legacy status */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900848 iowrite8(ioread8(dma_stat_addr), dma_stat_addr);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700849}
850
851static void nv_adma_bmdma_setup(struct ata_queued_cmd *qc)
852{
Robert Hancock2dec7552006-11-26 14:20:19 -0600853 struct ata_port *ap = qc->ap;
854 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
855 struct nv_adma_port_priv *pp = ap->private_data;
856 u8 dmactl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700857
Robert Hancock2dec7552006-11-26 14:20:19 -0600858 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700859 WARN_ON(1);
860 return;
861 }
862
Robert Hancock2dec7552006-11-26 14:20:19 -0600863 /* load PRD table addr. */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900864 iowrite32(ap->prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
Robert Hancock2dec7552006-11-26 14:20:19 -0600865
866 /* specify data direction, triple-check start bit is clear */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900867 dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancock2dec7552006-11-26 14:20:19 -0600868 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
869 if (!rw)
870 dmactl |= ATA_DMA_WR;
871
Tejun Heo0d5ff562007-02-01 15:06:36 +0900872 iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancock2dec7552006-11-26 14:20:19 -0600873
874 /* issue r/w command */
875 ata_exec_command(ap, &qc->tf);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700876}
877
878static void nv_adma_bmdma_start(struct ata_queued_cmd *qc)
879{
Robert Hancock2dec7552006-11-26 14:20:19 -0600880 struct ata_port *ap = qc->ap;
881 struct nv_adma_port_priv *pp = ap->private_data;
882 u8 dmactl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700883
Robert Hancock2dec7552006-11-26 14:20:19 -0600884 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700885 WARN_ON(1);
886 return;
887 }
888
Robert Hancock2dec7552006-11-26 14:20:19 -0600889 /* start host DMA transaction */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900890 dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
891 iowrite8(dmactl | ATA_DMA_START,
892 ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700893}
894
895static void nv_adma_bmdma_stop(struct ata_queued_cmd *qc)
896{
Robert Hancock2dec7552006-11-26 14:20:19 -0600897 struct ata_port *ap = qc->ap;
898 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700899
Robert Hancock2dec7552006-11-26 14:20:19 -0600900 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
Robert Hancockfbbb2622006-10-27 19:08:41 -0700901 return;
902
Robert Hancock2dec7552006-11-26 14:20:19 -0600903 /* clear start/stop bit */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900904 iowrite8(ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD) & ~ATA_DMA_START,
905 ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancock2dec7552006-11-26 14:20:19 -0600906
907 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
908 ata_altstatus(ap); /* dummy read */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700909}
910
911static u8 nv_adma_bmdma_status(struct ata_port *ap)
912{
Robert Hancockfbbb2622006-10-27 19:08:41 -0700913 struct nv_adma_port_priv *pp = ap->private_data;
914
Robert Hancock2dec7552006-11-26 14:20:19 -0600915 WARN_ON(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE));
Robert Hancockfbbb2622006-10-27 19:08:41 -0700916
Tejun Heo0d5ff562007-02-01 15:06:36 +0900917 return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700918}
919
920static int nv_adma_port_start(struct ata_port *ap)
921{
922 struct device *dev = ap->host->dev;
923 struct nv_adma_port_priv *pp;
924 int rc;
925 void *mem;
926 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600927 void __iomem *mmio;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700928 u16 tmp;
929
930 VPRINTK("ENTER\n");
931
932 rc = ata_port_start(ap);
933 if (rc)
934 return rc;
935
Tejun Heo24dc5f32007-01-20 16:00:28 +0900936 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
937 if (!pp)
938 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700939
Tejun Heo0d5ff562007-02-01 15:06:36 +0900940 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600941 ap->port_no * NV_ADMA_PORT_SIZE;
942 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900943 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600944 pp->notifier_clear_block = pp->gen_block +
945 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
946
Tejun Heo24dc5f32007-01-20 16:00:28 +0900947 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
948 &mem_dma, GFP_KERNEL);
949 if (!mem)
950 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700951 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
952
953 /*
954 * First item in chunk of DMA memory:
955 * 128-byte command parameter block (CPB)
956 * one for each command tag
957 */
958 pp->cpb = mem;
959 pp->cpb_dma = mem_dma;
960
961 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
962 writel((mem_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
963
964 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
965 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
966
967 /*
968 * Second item: block of ADMA_SGTBL_LEN s/g entries
969 */
970 pp->aprd = mem;
971 pp->aprd_dma = mem_dma;
972
973 ap->private_data = pp;
974
975 /* clear any outstanding interrupt conditions */
976 writew(0xffff, mmio + NV_ADMA_STAT);
977
978 /* initialize port variables */
979 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
980
981 /* clear CPB fetch count */
982 writew(0, mmio + NV_ADMA_CPB_COUNT);
983
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600984 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700985 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600986 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700987
988 tmp = readw(mmio + NV_ADMA_CTL);
989 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
990 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
991 udelay(1);
992 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
993 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
994
995 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700996}
997
998static void nv_adma_port_stop(struct ata_port *ap)
999{
Robert Hancockfbbb2622006-10-27 19:08:41 -07001000 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001001 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001002
1003 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001004 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001005}
1006
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001007static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1008{
1009 struct nv_adma_port_priv *pp = ap->private_data;
1010 void __iomem *mmio = pp->ctl_block;
1011
1012 /* Go to register mode - clears GO */
1013 nv_adma_register_mode(ap);
1014
1015 /* clear CPB fetch count */
1016 writew(0, mmio + NV_ADMA_CPB_COUNT);
1017
1018 /* disable interrupt, shut down port */
1019 writew(0, mmio + NV_ADMA_CTL);
1020
1021 return 0;
1022}
1023
1024static int nv_adma_port_resume(struct ata_port *ap)
1025{
1026 struct nv_adma_port_priv *pp = ap->private_data;
1027 void __iomem *mmio = pp->ctl_block;
1028 u16 tmp;
1029
1030 /* set CPB block location */
1031 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1032 writel((pp->cpb_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1033
1034 /* clear any outstanding interrupt conditions */
1035 writew(0xffff, mmio + NV_ADMA_STAT);
1036
1037 /* initialize port variables */
1038 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1039
1040 /* clear CPB fetch count */
1041 writew(0, mmio + NV_ADMA_CPB_COUNT);
1042
1043 /* clear GO for register mode, enable interrupt */
1044 tmp = readw(mmio + NV_ADMA_CTL);
1045 writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN, mmio + NV_ADMA_CTL);
1046
1047 tmp = readw(mmio + NV_ADMA_CTL);
1048 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1049 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1050 udelay(1);
1051 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1052 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1053
1054 return 0;
1055}
Robert Hancockfbbb2622006-10-27 19:08:41 -07001056
1057static void nv_adma_setup_port(struct ata_probe_ent *probe_ent, unsigned int port)
1058{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001059 void __iomem *mmio = probe_ent->iomap[NV_MMIO_BAR];
Robert Hancockfbbb2622006-10-27 19:08:41 -07001060 struct ata_ioports *ioport = &probe_ent->port[port];
1061
1062 VPRINTK("ENTER\n");
1063
1064 mmio += NV_ADMA_PORT + port * NV_ADMA_PORT_SIZE;
1065
Tejun Heo0d5ff562007-02-01 15:06:36 +09001066 ioport->cmd_addr = mmio;
1067 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001068 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001069 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1070 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1071 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1072 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1073 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1074 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001075 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001076 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001077 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001078 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001079}
1080
1081static int nv_adma_host_init(struct ata_probe_ent *probe_ent)
1082{
1083 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1084 unsigned int i;
1085 u32 tmp32;
1086
1087 VPRINTK("ENTER\n");
1088
1089 /* enable ADMA on the ports */
1090 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1091 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1092 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1093 NV_MCP_SATA_CFG_20_PORT1_EN |
1094 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1095
1096 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1097
1098 for (i = 0; i < probe_ent->n_ports; i++)
1099 nv_adma_setup_port(probe_ent, i);
1100
Robert Hancockfbbb2622006-10-27 19:08:41 -07001101 return 0;
1102}
1103
1104static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1105 struct scatterlist *sg,
1106 int idx,
1107 struct nv_adma_prd *aprd)
1108{
Robert Hancock2dec7552006-11-26 14:20:19 -06001109 u8 flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001110
1111 memset(aprd, 0, sizeof(struct nv_adma_prd));
1112
1113 flags = 0;
1114 if (qc->tf.flags & ATA_TFLAG_WRITE)
1115 flags |= NV_APRD_WRITE;
1116 if (idx == qc->n_elem - 1)
1117 flags |= NV_APRD_END;
1118 else if (idx != 4)
1119 flags |= NV_APRD_CONT;
1120
1121 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1122 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001123 aprd->flags = flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001124}
1125
1126static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1127{
1128 struct nv_adma_port_priv *pp = qc->ap->private_data;
1129 unsigned int idx;
1130 struct nv_adma_prd *aprd;
1131 struct scatterlist *sg;
1132
1133 VPRINTK("ENTER\n");
1134
1135 idx = 0;
1136
1137 ata_for_each_sg(sg, qc) {
1138 aprd = (idx < 5) ? &cpb->aprd[idx] : &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (idx-5)];
1139 nv_adma_fill_aprd(qc, sg, idx, aprd);
1140 idx++;
1141 }
1142 if (idx > 5)
1143 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
1144}
1145
1146static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1147{
1148 struct nv_adma_port_priv *pp = qc->ap->private_data;
1149 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1150 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
1151 NV_CPB_CTL_APRD_VALID |
1152 NV_CPB_CTL_IEN;
1153
Robert Hancockfbbb2622006-10-27 19:08:41 -07001154 if (!(qc->flags & ATA_QCFLAG_DMAMAP) ||
Robert Hancock2dec7552006-11-26 14:20:19 -06001155 (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
1156 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001157 ata_qc_prep(qc);
1158 return;
1159 }
1160
1161 memset(cpb, 0, sizeof(struct nv_adma_cpb));
1162
1163 cpb->len = 3;
1164 cpb->tag = qc->tag;
1165 cpb->next_cpb_idx = 0;
1166
1167 /* turn on NCQ flags for NCQ commands */
1168 if (qc->tf.protocol == ATA_PROT_NCQ)
1169 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1170
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001171 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1172
Robert Hancockfbbb2622006-10-27 19:08:41 -07001173 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1174
1175 nv_adma_fill_sg(qc, cpb);
1176
1177 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID until we are
1178 finished filling in all of the contents */
1179 wmb();
1180 cpb->ctl_flags = ctl_flags;
1181}
1182
1183static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1184{
Robert Hancock2dec7552006-11-26 14:20:19 -06001185 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001186 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001187
1188 VPRINTK("ENTER\n");
1189
1190 if (!(qc->flags & ATA_QCFLAG_DMAMAP) ||
Robert Hancock2dec7552006-11-26 14:20:19 -06001191 (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001192 /* use ATA register mode */
1193 VPRINTK("no dmamap or ATAPI, using ATA register mode: 0x%lx\n", qc->flags);
1194 nv_adma_register_mode(qc->ap);
1195 return ata_qc_issue_prot(qc);
1196 } else
1197 nv_adma_mode(qc->ap);
1198
1199 /* write append register, command tag in lower 8 bits
1200 and (number of cpbs to append -1) in top 8 bits */
1201 wmb();
1202 writew(qc->tag, mmio + NV_ADMA_APPEND);
1203
1204 DPRINTK("Issued tag %u\n",qc->tag);
1205
1206 return 0;
1207}
1208
David Howells7d12e782006-10-05 14:55:46 +01001209static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210{
Jeff Garzikcca39742006-08-24 03:19:22 -04001211 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 unsigned int i;
1213 unsigned int handled = 0;
1214 unsigned long flags;
1215
Jeff Garzikcca39742006-08-24 03:19:22 -04001216 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Jeff Garzikcca39742006-08-24 03:19:22 -04001218 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 struct ata_port *ap;
1220
Jeff Garzikcca39742006-08-24 03:19:22 -04001221 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001222 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001223 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 struct ata_queued_cmd *qc;
1225
1226 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001227 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001229 else
1230 // No request pending? Clear interrupt status
1231 // anyway, in case there's one pending.
1232 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 }
1234
1235 }
1236
Jeff Garzikcca39742006-08-24 03:19:22 -04001237 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
1239 return IRQ_RETVAL(handled);
1240}
1241
Jeff Garzikcca39742006-08-24 03:19:22 -04001242static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001243{
1244 int i, handled = 0;
1245
Jeff Garzikcca39742006-08-24 03:19:22 -04001246 for (i = 0; i < host->n_ports; i++) {
1247 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001248
1249 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1250 handled += nv_host_intr(ap, irq_stat);
1251
1252 irq_stat >>= NV_INT_PORT_SHIFT;
1253 }
1254
1255 return IRQ_RETVAL(handled);
1256}
1257
David Howells7d12e782006-10-05 14:55:46 +01001258static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001259{
Jeff Garzikcca39742006-08-24 03:19:22 -04001260 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001261 u8 irq_stat;
1262 irqreturn_t ret;
1263
Jeff Garzikcca39742006-08-24 03:19:22 -04001264 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001265 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001266 ret = nv_do_interrupt(host, irq_stat);
1267 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001268
1269 return ret;
1270}
1271
David Howells7d12e782006-10-05 14:55:46 +01001272static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001273{
Jeff Garzikcca39742006-08-24 03:19:22 -04001274 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001275 u8 irq_stat;
1276 irqreturn_t ret;
1277
Jeff Garzikcca39742006-08-24 03:19:22 -04001278 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001279 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001280 ret = nv_do_interrupt(host, irq_stat);
1281 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001282
1283 return ret;
1284}
1285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
1287{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 if (sc_reg > SCR_CONTROL)
1289 return 0xffffffffU;
1290
Tejun Heo0d5ff562007-02-01 15:06:36 +09001291 return ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292}
1293
1294static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1295{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 if (sc_reg > SCR_CONTROL)
1297 return;
1298
Tejun Heo0d5ff562007-02-01 15:06:36 +09001299 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300}
1301
Tejun Heo39f87582006-06-17 15:49:56 +09001302static void nv_nf2_freeze(struct ata_port *ap)
1303{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001304 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001305 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1306 u8 mask;
1307
Tejun Heo0d5ff562007-02-01 15:06:36 +09001308 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001309 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001310 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001311}
1312
1313static void nv_nf2_thaw(struct ata_port *ap)
1314{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001315 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001316 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1317 u8 mask;
1318
Tejun Heo0d5ff562007-02-01 15:06:36 +09001319 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001320
Tejun Heo0d5ff562007-02-01 15:06:36 +09001321 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001322 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001323 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001324}
1325
1326static void nv_ck804_freeze(struct ata_port *ap)
1327{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001328 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001329 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1330 u8 mask;
1331
1332 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1333 mask &= ~(NV_INT_ALL << shift);
1334 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1335}
1336
1337static void nv_ck804_thaw(struct ata_port *ap)
1338{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001339 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001340 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1341 u8 mask;
1342
1343 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1344
1345 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1346 mask |= (NV_INT_MASK << shift);
1347 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1348}
1349
1350static int nv_hardreset(struct ata_port *ap, unsigned int *class)
1351{
1352 unsigned int dummy;
1353
1354 /* SATA hardreset fails to retrieve proper device signature on
1355 * some controllers. Don't classify on hardreset. For more
1356 * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
1357 */
1358 return sata_std_hardreset(ap, &dummy);
1359}
1360
1361static void nv_error_handler(struct ata_port *ap)
1362{
1363 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1364 nv_hardreset, ata_std_postreset);
1365}
1366
Robert Hancockfbbb2622006-10-27 19:08:41 -07001367static void nv_adma_error_handler(struct ata_port *ap)
1368{
1369 struct nv_adma_port_priv *pp = ap->private_data;
1370 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001371 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001372 int i;
1373 u16 tmp;
1374
1375 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1376 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001377 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001378 u32 status = readw(mmio + NV_ADMA_STAT);
1379
1380 ata_port_printk(ap, KERN_ERR, "EH in ADMA mode, notifier 0x%X "
1381 "notifier_error 0x%X gen_ctl 0x%X status 0x%X\n",
1382 notifier, notifier_error, gen_ctl, status);
1383
1384 for( i=0;i<NV_ADMA_MAX_CPBS;i++) {
1385 struct nv_adma_cpb *cpb = &pp->cpb[i];
1386 if( cpb->ctl_flags || cpb->resp_flags )
1387 ata_port_printk(ap, KERN_ERR,
1388 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1389 i, cpb->ctl_flags, cpb->resp_flags);
1390 }
1391
1392 /* Push us back into port register mode for error handling. */
1393 nv_adma_register_mode(ap);
1394
1395 ata_port_printk(ap, KERN_ERR, "Resetting port\n");
1396
1397 /* Mark all of the CPBs as invalid to prevent them from being executed */
1398 for( i=0;i<NV_ADMA_MAX_CPBS;i++)
1399 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1400
1401 /* clear CPB fetch count */
1402 writew(0, mmio + NV_ADMA_CPB_COUNT);
1403
1404 /* Reset channel */
1405 tmp = readw(mmio + NV_ADMA_CTL);
1406 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1407 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1408 udelay(1);
1409 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1410 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1411 }
1412
1413 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1414 nv_hardreset, ata_std_postreset);
1415}
1416
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1418{
1419 static int printed_version = 0;
Jeff Garzik29da9f62006-09-25 21:56:33 -04001420 struct ata_port_info *ppi[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 struct ata_probe_ent *probe_ent;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001422 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 int rc;
1424 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001425 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001426 unsigned long type = ent->driver_data;
1427 int mask_set = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
1429 // Make sure this is a SATA controller by counting the number of bars
1430 // (NVIDIA SATA controllers will always have six bars). Otherwise,
1431 // it's an IDE controller and we ignore it.
1432 for (bar=0; bar<6; bar++)
1433 if (pci_resource_start(pdev, bar) == 0)
1434 return -ENODEV;
1435
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001436 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001437 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
Tejun Heo24dc5f32007-01-20 16:00:28 +09001439 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001441 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
1443 rc = pci_request_regions(pdev, DRV_NAME);
1444 if (rc) {
Tejun Heo24dc5f32007-01-20 16:00:28 +09001445 pcim_pin_device(pdev);
1446 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 }
1448
Robert Hancockfbbb2622006-10-27 19:08:41 -07001449 if(type >= CK804 && adma_enabled) {
1450 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
1451 type = ADMA;
1452 if(!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
1453 !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK))
1454 mask_set = 1;
1455 }
1456
1457 if(!mask_set) {
1458 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1459 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001460 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001461 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1462 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001463 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001464 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465
1466 rc = -ENOMEM;
1467
Tejun Heo24dc5f32007-01-20 16:00:28 +09001468 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001469 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001470 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001471
Robert Hancockfbbb2622006-10-27 19:08:41 -07001472 ppi[0] = ppi[1] = &nv_port_info[type];
Jeff Garzik29da9f62006-09-25 21:56:33 -04001473 probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 if (!probe_ent)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001475 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Tejun Heo0d5ff562007-02-01 15:06:36 +09001477 if (!pcim_iomap(pdev, NV_MMIO_BAR, 0))
Tejun Heo24dc5f32007-01-20 16:00:28 +09001478 return -EIO;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001479 probe_ent->iomap = pcim_iomap_table(pdev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001480
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001481 probe_ent->private_data = hpriv;
1482 hpriv->type = type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Tejun Heo0d5ff562007-02-01 15:06:36 +09001484 base = probe_ent->iomap[NV_MMIO_BAR];
Jeff Garzik02cbd922006-03-22 23:59:46 -05001485 probe_ent->port[0].scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
1486 probe_ent->port[1].scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
1487
Tejun Heoada364e2006-06-17 15:49:56 +09001488 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001489 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09001490 u8 regval;
1491
1492 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1493 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1494 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1495 }
1496
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 pci_set_master(pdev);
1498
Robert Hancockfbbb2622006-10-27 19:08:41 -07001499 if (type == ADMA) {
1500 rc = nv_adma_host_init(probe_ent);
1501 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001502 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001503 }
1504
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 rc = ata_device_add(probe_ent);
1506 if (rc != NV_PORTS)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001507 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Tejun Heo24dc5f32007-01-20 16:00:28 +09001509 devm_kfree(&pdev->dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511}
1512
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001513static void nv_remove_one (struct pci_dev *pdev)
1514{
1515 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1516 struct nv_host_priv *hpriv = host->private_data;
1517
1518 ata_pci_remove_one(pdev);
1519 kfree(hpriv);
1520}
1521
1522static int nv_pci_device_resume(struct pci_dev *pdev)
1523{
1524 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1525 struct nv_host_priv *hpriv = host->private_data;
1526
1527 ata_pci_device_do_resume(pdev);
1528
1529 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1530 if(hpriv->type >= CK804) {
1531 u8 regval;
1532
1533 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1534 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1535 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1536 }
1537 if(hpriv->type == ADMA) {
1538 u32 tmp32;
1539 struct nv_adma_port_priv *pp;
1540 /* enable/disable ADMA on the ports appropriately */
1541 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1542
1543 pp = host->ports[0]->private_data;
1544 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1545 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1546 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1547 else
1548 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
1549 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1550 pp = host->ports[1]->private_data;
1551 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1552 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
1553 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1554 else
1555 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
1556 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1557
1558 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1559 }
1560 }
1561
1562 ata_host_resume(host);
1563
1564 return 0;
1565}
1566
Jeff Garzikcca39742006-08-24 03:19:22 -04001567static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09001568{
Jeff Garzikcca39742006-08-24 03:19:22 -04001569 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09001570 u8 regval;
1571
1572 /* disable SATA space for CK804 */
1573 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1574 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1575 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09001576}
1577
Robert Hancockfbbb2622006-10-27 19:08:41 -07001578static void nv_adma_host_stop(struct ata_host *host)
1579{
1580 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001581 u32 tmp32;
1582
Robert Hancockfbbb2622006-10-27 19:08:41 -07001583 /* disable ADMA on the ports */
1584 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1585 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1586 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1587 NV_MCP_SATA_CFG_20_PORT1_EN |
1588 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1589
1590 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1591
1592 nv_ck804_host_stop(host);
1593}
1594
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595static int __init nv_init(void)
1596{
Pavel Roskinb7887192006-08-10 18:13:18 +09001597 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598}
1599
1600static void __exit nv_exit(void)
1601{
1602 pci_unregister_driver(&nv_pci_driver);
1603}
1604
1605module_init(nv_init);
1606module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001607module_param_named(adma, adma_enabled, bool, 0444);
1608MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");