blob: e94476beca181287b39c3af3a0b542a519bef353 [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/module.h>
22#include <linux/platform_device.h>
23#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020024#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020026#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053027#include <linux/types.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020028
29#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010030#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080031
32#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010033#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000034#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020035
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020036#include <asm/io.h>
37#include <asm/unaligned.h>
38
Rob Emanuele04d699c2009-09-22 16:45:19 -070039#include <mach/cpu.h>
Haavard Skinnemoen3663b732008-08-05 13:57:38 +020040#include <mach/board.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020041
42#include "atmel-mci-regs.h"
43
Ludovic Desroches2c96a292011-08-11 15:25:41 +000044#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020045#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020046
47enum {
48 EVENT_CMD_COMPLETE = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020049 EVENT_XFER_COMPLETE,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020050 EVENT_DATA_COMPLETE,
51 EVENT_DATA_ERROR,
52};
53
54enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020055 STATE_IDLE = 0,
56 STATE_SENDING_CMD,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020057 STATE_SENDING_DATA,
58 STATE_DATA_BUSY,
59 STATE_SENDING_STOP,
60 STATE_DATA_ERROR,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020061};
62
Ludovic Desroches796211b2011-08-11 15:25:44 +000063enum atmci_xfer_dir {
64 XFER_RECEIVE = 0,
65 XFER_TRANSMIT,
66};
67
68enum atmci_pdc_buf {
69 PDC_FIRST_BUF = 0,
70 PDC_SECOND_BUF,
71};
72
73struct atmel_mci_caps {
74 bool has_dma;
75 bool has_pdc;
76 bool has_cfg_reg;
77 bool has_cstor_reg;
78 bool has_highspeed;
79 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010080 bool has_odd_clk_div;
Ludovic Desroches796211b2011-08-11 15:25:44 +000081};
82
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020083struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020084 struct dma_chan *chan;
85 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020086};
87
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020088/**
89 * struct atmel_mci - MMC controller state shared between all slots
90 * @lock: Spinlock protecting the queue and associated data.
91 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000092 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020093 * @pio_offset: Offset into the current scatterlist entry.
94 * @cur_slot: The slot which is currently using the controller.
95 * @mrq: The request currently being processed on @cur_slot,
96 * or NULL if the controller is idle.
97 * @cmd: The command currently being sent to the card, or NULL.
98 * @data: The data currently being transferred, or NULL if no data
99 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000100 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200101 * @dma: DMA client state.
102 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200103 * @cmd_status: Snapshot of SR taken upon completion of the current
104 * command. Only valid when EVENT_CMD_COMPLETE is pending.
105 * @data_status: Snapshot of SR taken upon completion of the current
106 * data transfer. Only valid when EVENT_DATA_COMPLETE or
107 * EVENT_DATA_ERROR is pending.
108 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
109 * to be sent.
110 * @tasklet: Tasklet running the request state machine.
111 * @pending_events: Bitmask of events flagged by the interrupt handler
112 * to be processed by the tasklet.
113 * @completed_events: Bitmask of events which the state machine has
114 * processed.
115 * @state: Tasklet state.
116 * @queue: List of slots waiting for access to the controller.
117 * @need_clock_update: Update the clock rate before the next request.
118 * @need_reset: Reset controller before next request.
119 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800120 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200121 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
122 * rate and timeout calculations.
123 * @mapbase: Physical address of the MMIO registers.
124 * @mck: The peripheral bus clock hooked up to the MMC controller.
125 * @pdev: Platform device associated with the MMC controller.
126 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000127 * @caps: MCI capabilities depending on MCI version.
128 * @prepare_data: function to setup MCI before data transfer which
129 * depends on MCI capabilities.
130 * @submit_data: function to start data transfer which depends on MCI
131 * capabilities.
132 * @stop_transfer: function to stop data transfer which depends on MCI
133 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200134 *
135 * Locking
136 * =======
137 *
138 * @lock is a softirq-safe spinlock protecting @queue as well as
139 * @cur_slot, @mrq and @state. These must always be updated
140 * at the same time while holding @lock.
141 *
142 * @lock also protects mode_reg and need_clock_update since these are
143 * used to synchronize mode register updates with the queue
144 * processing.
145 *
146 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
147 * and must always be written at the same time as the slot is added to
148 * @queue.
149 *
150 * @pending_events and @completed_events are accessed using atomic bit
151 * operations, so they don't need any locking.
152 *
153 * None of the fields touched by the interrupt handler need any
154 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
155 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
156 * interrupts must be disabled and @data_status updated with a
157 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300158 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200159 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
160 * bytes_xfered field of @data must be written. This is ensured by
161 * using barriers.
162 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200163struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200164 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200165 void __iomem *regs;
166
167 struct scatterlist *sg;
168 unsigned int pio_offset;
169
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200170 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200171 struct mmc_request *mrq;
172 struct mmc_command *cmd;
173 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000174 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200175
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200176 struct atmel_mci_dma dma;
177 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530178 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200179
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200180 u32 cmd_status;
181 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200182 u32 stop_cmdr;
183
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200184 struct tasklet_struct tasklet;
185 unsigned long pending_events;
186 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200187 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200188 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200189
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200190 bool need_clock_update;
191 bool need_reset;
192 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800193 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200194 unsigned long bus_hz;
195 unsigned long mapbase;
196 struct clk *mck;
197 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200198
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000199 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000200
201 struct atmel_mci_caps caps;
202
203 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
204 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
205 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200206};
207
208/**
209 * struct atmel_mci_slot - MMC slot state
210 * @mmc: The mmc_host representing this slot.
211 * @host: The MMC controller this slot is using.
212 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700213 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200214 * @mrq: mmc_request currently being processed or waiting to be
215 * processed, or NULL when the slot is idle.
216 * @queue_node: List node for placing this node in the @queue list of
217 * &struct atmel_mci.
218 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
219 * @flags: Random state bits associated with the slot.
220 * @detect_pin: GPIO pin used for card detection, or negative if not
221 * available.
222 * @wp_pin: GPIO pin used for card write protect sending, or negative
223 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200224 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200225 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
226 */
227struct atmel_mci_slot {
228 struct mmc_host *mmc;
229 struct atmel_mci *host;
230
231 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700232 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200233
234 struct mmc_request *mrq;
235 struct list_head queue_node;
236
237 unsigned int clock;
238 unsigned long flags;
239#define ATMCI_CARD_PRESENT 0
240#define ATMCI_CARD_NEED_INIT 1
241#define ATMCI_SHUTDOWN 2
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +0200242#define ATMCI_SUSPENDED 3
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200243
244 int detect_pin;
245 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200246 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200247
248 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200249};
250
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200251#define atmci_test_and_clear_pending(host, event) \
252 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200253#define atmci_set_completed(host, event) \
254 set_bit(event, &host->completed_events)
255#define atmci_set_pending(host, event) \
256 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200257
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200258/*
259 * The debugfs stuff below is mostly optimized away when
260 * CONFIG_DEBUG_FS is not set.
261 */
262static int atmci_req_show(struct seq_file *s, void *v)
263{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200264 struct atmel_mci_slot *slot = s->private;
265 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200266 struct mmc_command *cmd;
267 struct mmc_command *stop;
268 struct mmc_data *data;
269
270 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200271 spin_lock_bh(&slot->host->lock);
272 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200273
274 if (mrq) {
275 cmd = mrq->cmd;
276 data = mrq->data;
277 stop = mrq->stop;
278
279 if (cmd)
280 seq_printf(s,
281 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
282 cmd->opcode, cmd->arg, cmd->flags,
283 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700284 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200285 if (data)
286 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
287 data->bytes_xfered, data->blocks,
288 data->blksz, data->flags, data->error);
289 if (stop)
290 seq_printf(s,
291 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
292 stop->opcode, stop->arg, stop->flags,
293 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700294 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200295 }
296
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200297 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200298
299 return 0;
300}
301
302static int atmci_req_open(struct inode *inode, struct file *file)
303{
304 return single_open(file, atmci_req_show, inode->i_private);
305}
306
307static const struct file_operations atmci_req_fops = {
308 .owner = THIS_MODULE,
309 .open = atmci_req_open,
310 .read = seq_read,
311 .llseek = seq_lseek,
312 .release = single_release,
313};
314
315static void atmci_show_status_reg(struct seq_file *s,
316 const char *regname, u32 value)
317{
318 static const char *sr_bit[] = {
319 [0] = "CMDRDY",
320 [1] = "RXRDY",
321 [2] = "TXRDY",
322 [3] = "BLKE",
323 [4] = "DTIP",
324 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700325 [6] = "ENDRX",
326 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200327 [8] = "SDIOIRQA",
328 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700329 [12] = "SDIOWAIT",
330 [14] = "RXBUFF",
331 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200332 [16] = "RINDE",
333 [17] = "RDIRE",
334 [18] = "RCRCE",
335 [19] = "RENDE",
336 [20] = "RTOE",
337 [21] = "DCRCE",
338 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700339 [23] = "CSTOE",
340 [24] = "BLKOVRE",
341 [25] = "DMADONE",
342 [26] = "FIFOEMPTY",
343 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200344 [30] = "OVRE",
345 [31] = "UNRE",
346 };
347 unsigned int i;
348
349 seq_printf(s, "%s:\t0x%08x", regname, value);
350 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
351 if (value & (1 << i)) {
352 if (sr_bit[i])
353 seq_printf(s, " %s", sr_bit[i]);
354 else
355 seq_puts(s, " UNKNOWN");
356 }
357 }
358 seq_putc(s, '\n');
359}
360
361static int atmci_regs_show(struct seq_file *s, void *v)
362{
363 struct atmel_mci *host = s->private;
364 u32 *buf;
365
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000366 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200367 if (!buf)
368 return -ENOMEM;
369
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200370 /*
371 * Grab a more or less consistent snapshot. Note that we're
372 * not disabling interrupts, so IMR and SR may not be
373 * consistent.
374 */
375 spin_lock_bh(&host->lock);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200376 clk_enable(host->mck);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000377 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200378 clk_disable(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200379 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200380
381 seq_printf(s, "MR:\t0x%08x%s%s CLKDIV=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000382 buf[ATMCI_MR / 4],
383 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
384 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "",
385 buf[ATMCI_MR / 4] & 0xff);
386 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
387 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
388 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200389 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000390 buf[ATMCI_BLKR / 4],
391 buf[ATMCI_BLKR / 4] & 0xffff,
392 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000393 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000394 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200395
396 /* Don't read RSPR and RDR; it will consume the data there */
397
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000398 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
399 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200400
Ludovic Desroches796211b2011-08-11 15:25:44 +0000401 if (host->caps.has_dma) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800402 u32 val;
403
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000404 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800405 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
406 val, val & 3,
407 ((val >> 4) & 3) ?
408 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000409 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000410 }
411 if (host->caps.has_cfg_reg) {
412 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800413
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000414 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800415 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
416 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000417 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
418 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
419 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
420 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800421 }
422
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200423 kfree(buf);
424
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200425 return 0;
426}
427
428static int atmci_regs_open(struct inode *inode, struct file *file)
429{
430 return single_open(file, atmci_regs_show, inode->i_private);
431}
432
433static const struct file_operations atmci_regs_fops = {
434 .owner = THIS_MODULE,
435 .open = atmci_regs_open,
436 .read = seq_read,
437 .llseek = seq_lseek,
438 .release = single_release,
439};
440
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200441static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200442{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200443 struct mmc_host *mmc = slot->mmc;
444 struct atmel_mci *host = slot->host;
445 struct dentry *root;
446 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200447
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200448 root = mmc->debugfs_root;
449 if (!root)
450 return;
451
452 node = debugfs_create_file("regs", S_IRUSR, root, host,
453 &atmci_regs_fops);
454 if (IS_ERR(node))
455 return;
456 if (!node)
457 goto err;
458
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200459 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200460 if (!node)
461 goto err;
462
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200463 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
464 if (!node)
465 goto err;
466
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200467 node = debugfs_create_x32("pending_events", S_IRUSR, root,
468 (u32 *)&host->pending_events);
469 if (!node)
470 goto err;
471
472 node = debugfs_create_x32("completed_events", S_IRUSR, root,
473 (u32 *)&host->completed_events);
474 if (!node)
475 goto err;
476
477 return;
478
479err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200480 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200481}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200482
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000483static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200484 unsigned int ns)
485{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200486 /*
487 * It is easier here to use us instead of ns for the timeout,
488 * it prevents from overflows during calculation.
489 */
490 unsigned int us = DIV_ROUND_UP(ns, 1000);
491
492 /* Maximum clock frequency is host->bus_hz/2 */
493 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200494}
495
496static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200497 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200498{
499 static unsigned dtomul_to_shift[] = {
500 0, 4, 7, 8, 10, 12, 16, 20
501 };
502 unsigned timeout;
503 unsigned dtocyc;
504 unsigned dtomul;
505
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000506 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
507 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200508
509 for (dtomul = 0; dtomul < 8; dtomul++) {
510 unsigned shift = dtomul_to_shift[dtomul];
511 dtocyc = (timeout + (1 << shift) - 1) >> shift;
512 if (dtocyc < 15)
513 break;
514 }
515
516 if (dtomul >= 8) {
517 dtomul = 7;
518 dtocyc = 15;
519 }
520
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200521 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200522 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000523 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200524}
525
526/*
527 * Return mask with command flags to be enabled for this command.
528 */
529static u32 atmci_prepare_command(struct mmc_host *mmc,
530 struct mmc_command *cmd)
531{
532 struct mmc_data *data;
533 u32 cmdr;
534
535 cmd->error = -EINPROGRESS;
536
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000537 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200538
539 if (cmd->flags & MMC_RSP_PRESENT) {
540 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000541 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200542 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000543 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200544 }
545
546 /*
547 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
548 * it's too difficult to determine whether this is an ACMD or
549 * not. Better make it 64.
550 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000551 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200552
553 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000554 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200555
556 data = cmd->data;
557 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000558 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100559
560 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000561 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100562 } else {
563 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000564 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100565 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000566 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100567 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000568 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100569 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200570
571 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000572 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200573 }
574
575 return cmdr;
576}
577
Ludovic Desroches11d14882011-08-11 15:25:45 +0000578static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200579 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200580{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200581 WARN_ON(host->cmd);
582 host->cmd = cmd;
583
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200584 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200585 "start command: ARGR=0x%08x CMDR=0x%08x\n",
586 cmd->arg, cmd_flags);
587
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000588 atmci_writel(host, ATMCI_ARGR, cmd->arg);
589 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200590}
591
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000592static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200593{
Ludovic Desroches11d14882011-08-11 15:25:45 +0000594 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000595 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200596}
597
Ludovic Desroches796211b2011-08-11 15:25:44 +0000598/*
599 * Configure given PDC buffer taking care of alignement issues.
600 * Update host->data_size and host->sg.
601 */
602static void atmci_pdc_set_single_buf(struct atmel_mci *host,
603 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200604{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000605 u32 pointer_reg, counter_reg;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200606
Ludovic Desroches796211b2011-08-11 15:25:44 +0000607 if (dir == XFER_RECEIVE) {
608 pointer_reg = ATMEL_PDC_RPR;
609 counter_reg = ATMEL_PDC_RCR;
610 } else {
611 pointer_reg = ATMEL_PDC_TPR;
612 counter_reg = ATMEL_PDC_TCR;
613 }
614
615 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000616 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
617 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000618 }
619
620 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000621 if (host->data_size <= sg_dma_len(host->sg)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000622 if (host->data_size & 0x3) {
623 /* If size is different from modulo 4, transfer bytes */
624 atmci_writel(host, counter_reg, host->data_size);
625 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
626 } else {
627 /* Else transfer 32-bits words */
628 atmci_writel(host, counter_reg, host->data_size / 4);
629 }
630 host->data_size = 0;
631 } else {
632 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000633 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
634 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000635 if (host->data_size)
636 host->sg = sg_next(host->sg);
637 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200638}
639
Ludovic Desroches796211b2011-08-11 15:25:44 +0000640/*
641 * Configure PDC buffer according to the data size ie configuring one or two
642 * buffers. Don't use this function if you want to configure only the second
643 * buffer. In this case, use atmci_pdc_set_single_buf.
644 */
645static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200646{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000647 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
648 if (host->data_size)
649 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
650}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200651
Ludovic Desroches796211b2011-08-11 15:25:44 +0000652/*
653 * Unmap sg lists, called when transfer is finished.
654 */
655static void atmci_pdc_cleanup(struct atmel_mci *host)
656{
657 struct mmc_data *data = host->data;
658
659 if (data)
660 dma_unmap_sg(&host->pdev->dev,
661 data->sg, data->sg_len,
662 ((data->flags & MMC_DATA_WRITE)
663 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
664}
665
666/*
667 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
668 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
669 * interrupt needed for both transfer directions.
670 */
671static void atmci_pdc_complete(struct atmel_mci *host)
672{
673 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
674 atmci_pdc_cleanup(host);
675
676 /*
677 * If the card was removed, data will be NULL. No point trying
678 * to send the stop command or waiting for NBUSY in this case.
679 */
680 if (host->data) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200681 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000682 tasklet_schedule(&host->tasklet);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000683 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200684 }
685}
686
Ludovic Desroches796211b2011-08-11 15:25:44 +0000687static void atmci_dma_cleanup(struct atmel_mci *host)
688{
689 struct mmc_data *data = host->data;
690
691 if (data)
692 dma_unmap_sg(host->dma.chan->device->dev,
693 data->sg, data->sg_len,
694 ((data->flags & MMC_DATA_WRITE)
695 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
696}
697
698/*
699 * This function is called by the DMA driver from tasklet context.
700 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200701static void atmci_dma_complete(void *arg)
702{
703 struct atmel_mci *host = arg;
704 struct mmc_data *data = host->data;
705
706 dev_vdbg(&host->pdev->dev, "DMA complete\n");
707
Ludovic Desroches796211b2011-08-11 15:25:44 +0000708 if (host->caps.has_dma)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800709 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000710 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800711
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200712 atmci_dma_cleanup(host);
713
714 /*
715 * If the card was removed, data will be NULL. No point trying
716 * to send the stop command or waiting for NBUSY in this case.
717 */
718 if (data) {
719 atmci_set_pending(host, EVENT_XFER_COMPLETE);
720 tasklet_schedule(&host->tasklet);
721
722 /*
723 * Regardless of what the documentation says, we have
724 * to wait for NOTBUSY even after block read
725 * operations.
726 *
727 * When the DMA transfer is complete, the controller
728 * may still be reading the CRC from the card, i.e.
729 * the data transfer is still in progress and we
730 * haven't seen all the potential error bits yet.
731 *
732 * The interrupt handler will schedule a different
733 * tasklet to finish things up when the data transfer
734 * is completely done.
735 *
736 * We may not complete the mmc request here anyway
737 * because the mmc layer may call back and cause us to
738 * violate the "don't submit new operations from the
739 * completion callback" rule of the dma engine
740 * framework.
741 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000742 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200743 }
744}
745
Ludovic Desroches796211b2011-08-11 15:25:44 +0000746/*
747 * Returns a mask of interrupt flags to be enabled after the whole
748 * request has been prepared.
749 */
750static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
751{
752 u32 iflags;
753
754 data->error = -EINPROGRESS;
755
756 host->sg = data->sg;
757 host->data = data;
758 host->data_chan = NULL;
759
760 iflags = ATMCI_DATA_ERROR_FLAGS;
761
762 /*
763 * Errata: MMC data write operation with less than 12
764 * bytes is impossible.
765 *
766 * Errata: MCI Transmit Data Register (TDR) FIFO
767 * corruption when length is not multiple of 4.
768 */
769 if (data->blocks * data->blksz < 12
770 || (data->blocks * data->blksz) & 3)
771 host->need_reset = true;
772
773 host->pio_offset = 0;
774 if (data->flags & MMC_DATA_READ)
775 iflags |= ATMCI_RXRDY;
776 else
777 iflags |= ATMCI_TXRDY;
778
779 return iflags;
780}
781
782/*
783 * Set interrupt flags and set block length into the MCI mode register even
784 * if this value is also accessible in the MCI block register. It seems to be
785 * necessary before the High Speed MCI version. It also map sg and configure
786 * PDC registers.
787 */
788static u32
789atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
790{
791 u32 iflags, tmp;
792 unsigned int sg_len;
793 enum dma_data_direction dir;
794
795 data->error = -EINPROGRESS;
796
797 host->data = data;
798 host->sg = data->sg;
799 iflags = ATMCI_DATA_ERROR_FLAGS;
800
801 /* Enable pdc mode */
802 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
803
804 if (data->flags & MMC_DATA_READ) {
805 dir = DMA_FROM_DEVICE;
806 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
807 } else {
808 dir = DMA_TO_DEVICE;
809 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE;
810 }
811
812 /* Set BLKLEN */
813 tmp = atmci_readl(host, ATMCI_MR);
814 tmp &= 0x0000ffff;
815 tmp |= ATMCI_BLKLEN(data->blksz);
816 atmci_writel(host, ATMCI_MR, tmp);
817
818 /* Configure PDC */
819 host->data_size = data->blocks * data->blksz;
820 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000821 if (host->data_size)
822 atmci_pdc_set_both_buf(host,
823 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
824
825 return iflags;
826}
827
828static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800829atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200830{
831 struct dma_chan *chan;
832 struct dma_async_tx_descriptor *desc;
833 struct scatterlist *sg;
834 unsigned int i;
835 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530836 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700837 unsigned int sglen;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000838 u32 iflags;
839
840 data->error = -EINPROGRESS;
841
842 WARN_ON(host->data);
843 host->sg = NULL;
844 host->data = data;
845
846 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200847
848 /*
849 * We don't do DMA on "complex" transfers, i.e. with
850 * non-word-aligned buffers or lengths. Also, we don't bother
851 * with all the DMA setup overhead for short transfers.
852 */
Ludovic Desroches796211b2011-08-11 15:25:44 +0000853 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
854 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200855 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +0000856 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200857
858 for_each_sg(data->sg, sg, data->sg_len, i) {
859 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +0000860 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200861 }
862
863 /* If we don't have a channel, we can't do DMA */
864 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -0700865 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200866 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200867
868 if (!chan)
869 return -ENODEV;
870
Ludovic Desroches796211b2011-08-11 15:25:44 +0000871 if (host->caps.has_dma)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000872 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(3) | ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800873
Vinod Koule0d23ef2011-11-17 14:54:38 +0530874 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200875 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530876 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530877 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200878 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530879 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530880 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200881
Linus Walleij266ac3f2011-02-10 16:08:06 +0100882 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +0000883 data->sg_len, direction);
Linus Walleij88ce4db2011-02-10 16:08:16 +0100884
Viresh Kumare2b35f32012-02-01 16:12:27 +0530885 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500886 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +0530887 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200888 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
889 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700890 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200891
892 host->dma.data_desc = desc;
893 desc->callback = atmci_dma_complete;
894 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200895
Ludovic Desroches796211b2011-08-11 15:25:44 +0000896 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700897unmap_exit:
Linus Walleij88ce4db2011-02-10 16:08:16 +0100898 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700899 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200900}
901
Ludovic Desroches796211b2011-08-11 15:25:44 +0000902static void
903atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
904{
905 return;
906}
907
908/*
909 * Start PDC according to transfer direction.
910 */
911static void
912atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
913{
914 if (data->flags & MMC_DATA_READ)
915 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
916 else
917 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
918}
919
920static void
921atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800922{
923 struct dma_chan *chan = host->data_chan;
924 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
925
926 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +0100927 dmaengine_submit(desc);
928 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800929 }
930}
931
Ludovic Desroches796211b2011-08-11 15:25:44 +0000932static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200933{
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200934 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000935 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200936}
937
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200938/*
Ludovic Desroches796211b2011-08-11 15:25:44 +0000939 * Stop data transfer because error(s) occured.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200940 */
Ludovic Desroches796211b2011-08-11 15:25:44 +0000941static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200942{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000943 atmci_set_pending(host, EVENT_XFER_COMPLETE);
944 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200945}
946
Ludovic Desroches796211b2011-08-11 15:25:44 +0000947static void atmci_stop_transfer_dma(struct atmel_mci *host)
948{
949 struct dma_chan *chan = host->data_chan;
950
951 if (chan) {
952 dmaengine_terminate_all(chan);
953 atmci_dma_cleanup(host);
954 } else {
955 /* Data transfer was stopped by the interrupt handler */
956 atmci_set_pending(host, EVENT_XFER_COMPLETE);
957 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
958 }
959}
960
961/*
962 * Start a request: prepare data if needed, prepare the command and activate
963 * interrupts.
964 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200965static void atmci_start_request(struct atmel_mci *host,
966 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200967{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200968 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200969 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200970 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200971 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200972 u32 cmdflags;
973
974 mrq = slot->mrq;
975 host->cur_slot = slot;
976 host->mrq = mrq;
977
978 host->pending_events = 0;
979 host->completed_events = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +0200980 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200981
982 if (host->need_reset) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +0100983 iflags = atmci_readl(host, ATMCI_IMR);
984 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000985 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
986 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
987 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000988 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000989 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +0100990 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200991 host->need_reset = false;
992 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000993 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200994
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000995 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000996 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200997 dev_warn(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
998 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200999
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001000 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1001 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001002 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1003 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001004 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001005 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001006 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001007 data = mrq->data;
1008 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001009 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001010
1011 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001012 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001013 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001014 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001015 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001016
Ludovic Desroches796211b2011-08-11 15:25:44 +00001017 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001018 }
1019
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001020 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001021 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001022 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches11d14882011-08-11 15:25:45 +00001023 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001024
1025 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001026 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001027
1028 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001029 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001030 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001031 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001032 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001033 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001034 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001035 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001036 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001037 }
1038
1039 /*
1040 * We could have enabled interrupts earlier, but I suspect
1041 * that would open up a nice can of interesting race
1042 * conditions (e.g. command and data complete, but stop not
1043 * prepared yet.)
1044 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001045 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001046}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001047
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001048static void atmci_queue_request(struct atmel_mci *host,
1049 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1050{
1051 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1052 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001053
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001054 spin_lock_bh(&host->lock);
1055 slot->mrq = mrq;
1056 if (host->state == STATE_IDLE) {
1057 host->state = STATE_SENDING_CMD;
1058 atmci_start_request(host, slot);
1059 } else {
1060 list_add_tail(&slot->queue_node, &host->queue);
1061 }
1062 spin_unlock_bh(&host->lock);
1063}
1064
1065static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1066{
1067 struct atmel_mci_slot *slot = mmc_priv(mmc);
1068 struct atmel_mci *host = slot->host;
1069 struct mmc_data *data;
1070
1071 WARN_ON(slot->mrq);
1072
1073 /*
1074 * We may "know" the card is gone even though there's still an
1075 * electrical connection. If so, we really need to communicate
1076 * this to the MMC core since there won't be any more
1077 * interrupts as the card is completely removed. Otherwise,
1078 * the MMC core might believe the card is still there even
1079 * though the card was just removed very slowly.
1080 */
1081 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1082 mrq->cmd->error = -ENOMEDIUM;
1083 mmc_request_done(mmc, mrq);
1084 return;
1085 }
1086
1087 /* We don't support multiple blocks of weird lengths. */
1088 data = mrq->data;
1089 if (data && data->blocks > 1 && data->blksz & 3) {
1090 mrq->cmd->error = -EINVAL;
1091 mmc_request_done(mmc, mrq);
1092 }
1093
1094 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001095}
1096
1097static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1098{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001099 struct atmel_mci_slot *slot = mmc_priv(mmc);
1100 struct atmel_mci *host = slot->host;
1101 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001102
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001103 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001104 switch (ios->bus_width) {
1105 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001106 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001107 break;
1108 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001109 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001110 break;
1111 }
1112
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001113 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001114 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001115 u32 clkdiv;
1116
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001117 spin_lock_bh(&host->lock);
1118 if (!host->mode_reg) {
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001119 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001120 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1121 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001122 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001123 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001124 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001125
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001126 /*
1127 * Use mirror of ios->clock to prevent race with mmc
1128 * core ios update when finding the minimum.
1129 */
1130 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001131 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001132 if (host->slot[i] && host->slot[i]->clock
1133 && host->slot[i]->clock < clock_min)
1134 clock_min = host->slot[i]->clock;
1135 }
1136
1137 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001138 if (host->caps.has_odd_clk_div) {
1139 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
1140 if (clkdiv > 511) {
1141 dev_warn(&mmc->class_dev,
1142 "clock %u too slow; using %lu\n",
1143 clock_min, host->bus_hz / (511 + 2));
1144 clkdiv = 511;
1145 }
1146 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1147 | ATMCI_MR_CLKODD(clkdiv & 1);
1148 } else {
1149 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1150 if (clkdiv > 255) {
1151 dev_warn(&mmc->class_dev,
1152 "clock %u too slow; using %lu\n",
1153 clock_min, host->bus_hz / (2 * 256));
1154 clkdiv = 255;
1155 }
1156 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001157 }
1158
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001159 /*
1160 * WRPROOF and RDPROOF prevent overruns/underruns by
1161 * stopping the clock when the FIFO is full/empty.
1162 * This state is not expected to last for long.
1163 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001164 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001165 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001166
Ludovic Desroches796211b2011-08-11 15:25:44 +00001167 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001168 /* setup High Speed mode in relation with card capacity */
1169 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001170 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001171 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001172 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001173 }
1174
1175 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001176 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001177 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001178 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001179 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001180 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001181 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001182
1183 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001184 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001185 bool any_slot_active = false;
1186
1187 spin_lock_bh(&host->lock);
1188 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001189 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001190 if (host->slot[i] && host->slot[i]->clock) {
1191 any_slot_active = true;
1192 break;
1193 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001194 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001195 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001196 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001197 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001198 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001199 clk_disable(host->mck);
1200 }
1201 host->mode_reg = 0;
1202 }
1203 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001204 }
1205
1206 switch (ios->power_mode) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001207 case MMC_POWER_UP:
1208 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
1209 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001210 default:
1211 /*
1212 * TODO: None of the currently available AVR32-based
1213 * boards allow MMC power to be turned off. Implement
1214 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001215 *
1216 * We also need to hook this into the clock management
1217 * somehow so that newly inserted cards aren't
1218 * subjected to a fast clock before we have a chance
1219 * to figure out what the maximum rate is. Currently,
1220 * there's no way to avoid this, and there never will
1221 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001222 */
1223 break;
1224 }
1225}
1226
1227static int atmci_get_ro(struct mmc_host *mmc)
1228{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001229 int read_only = -ENOSYS;
1230 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001231
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001232 if (gpio_is_valid(slot->wp_pin)) {
1233 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001234 dev_dbg(&mmc->class_dev, "card is %s\n",
1235 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001236 }
1237
1238 return read_only;
1239}
1240
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001241static int atmci_get_cd(struct mmc_host *mmc)
1242{
1243 int present = -ENOSYS;
1244 struct atmel_mci_slot *slot = mmc_priv(mmc);
1245
1246 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001247 present = !(gpio_get_value(slot->detect_pin) ^
1248 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001249 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1250 present ? "" : "not ");
1251 }
1252
1253 return present;
1254}
1255
Anders Grahn88ff82e2010-05-26 14:42:01 -07001256static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1257{
1258 struct atmel_mci_slot *slot = mmc_priv(mmc);
1259 struct atmel_mci *host = slot->host;
1260
1261 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001262 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001263 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001264 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001265}
1266
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001267static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001268 .request = atmci_request,
1269 .set_ios = atmci_set_ios,
1270 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001271 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001272 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001273};
1274
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001275/* Called with host->lock held */
1276static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1277 __releases(&host->lock)
1278 __acquires(&host->lock)
1279{
1280 struct atmel_mci_slot *slot = NULL;
1281 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1282
1283 WARN_ON(host->cmd || host->data);
1284
1285 /*
1286 * Update the MMC clock rate if necessary. This may be
1287 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001288 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001289 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001290 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001291 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001292 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001293 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001294 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001295
1296 host->cur_slot->mrq = NULL;
1297 host->mrq = NULL;
1298 if (!list_empty(&host->queue)) {
1299 slot = list_entry(host->queue.next,
1300 struct atmel_mci_slot, queue_node);
1301 list_del(&slot->queue_node);
1302 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1303 mmc_hostname(slot->mmc));
1304 host->state = STATE_SENDING_CMD;
1305 atmci_start_request(host, slot);
1306 } else {
1307 dev_vdbg(&host->pdev->dev, "list empty\n");
1308 host->state = STATE_IDLE;
1309 }
1310
1311 spin_unlock(&host->lock);
1312 mmc_request_done(prev_mmc, mrq);
1313 spin_lock(&host->lock);
1314}
1315
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001316static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001317 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001318{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001319 u32 status = host->cmd_status;
1320
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001321 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001322 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1323 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1324 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1325 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001326
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001327 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001328 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001329 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001330 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001331 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001332 cmd->error = -EIO;
1333 else
1334 cmd->error = 0;
1335
1336 if (cmd->error) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001337 dev_dbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001338 "command error: status=0x%08x\n", status);
1339
1340 if (cmd->data) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00001341 host->stop_transfer(host);
Nicolas Ferre009a8912010-05-11 14:06:49 -07001342 host->data = NULL;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001343 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001344 | ATMCI_TXRDY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001345 | ATMCI_DATA_ERROR_FLAGS);
1346 }
1347 }
1348}
1349
1350static void atmci_detect_change(unsigned long data)
1351{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001352 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1353 bool present;
1354 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001355
1356 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001357 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1358 * freeing the interrupt. We must not re-enable the interrupt
1359 * if it has been freed, and if we're shutting down, it
1360 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001361 */
1362 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001363 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001364 return;
1365
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001366 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001367 present = !(gpio_get_value(slot->detect_pin) ^
1368 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001369 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001370
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001371 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1372 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001373
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001374 if (present != present_old) {
1375 struct atmel_mci *host = slot->host;
1376 struct mmc_request *mrq;
1377
1378 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001379 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001380
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001381 spin_lock(&host->lock);
1382
1383 if (!present)
1384 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1385 else
1386 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001387
1388 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001389 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001390 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001391 if (mrq == host->mrq) {
1392 /*
1393 * Reset controller to terminate any ongoing
1394 * commands or data transfers.
1395 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001396 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1397 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1398 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001399 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001400 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001401
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001402 host->data = NULL;
1403 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001404
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001405 switch (host->state) {
1406 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001407 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001408 case STATE_SENDING_CMD:
1409 mrq->cmd->error = -ENOMEDIUM;
1410 if (!mrq->data)
1411 break;
1412 /* fall through */
1413 case STATE_SENDING_DATA:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001414 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001415 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001416 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001417 case STATE_DATA_BUSY:
1418 case STATE_DATA_ERROR:
1419 if (mrq->data->error == -EINPROGRESS)
1420 mrq->data->error = -ENOMEDIUM;
1421 if (!mrq->stop)
1422 break;
1423 /* fall through */
1424 case STATE_SENDING_STOP:
1425 mrq->stop->error = -ENOMEDIUM;
1426 break;
1427 }
1428
1429 atmci_request_end(host, mrq);
1430 } else {
1431 list_del(&slot->queue_node);
1432 mrq->cmd->error = -ENOMEDIUM;
1433 if (mrq->data)
1434 mrq->data->error = -ENOMEDIUM;
1435 if (mrq->stop)
1436 mrq->stop->error = -ENOMEDIUM;
1437
1438 spin_unlock(&host->lock);
1439 mmc_request_done(slot->mmc, mrq);
1440 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001441 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001442 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001443 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001444
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001445 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001446 }
1447}
1448
1449static void atmci_tasklet_func(unsigned long priv)
1450{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001451 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001452 struct mmc_request *mrq = host->mrq;
1453 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001454 struct mmc_command *cmd = host->cmd;
1455 enum atmel_mci_state state = host->state;
1456 enum atmel_mci_state prev_state;
1457 u32 status;
1458
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001459 spin_lock(&host->lock);
1460
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001461 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001462
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001463 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001464 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1465 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001466 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001467
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001468 do {
1469 prev_state = state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001470
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001471 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001472 case STATE_IDLE:
1473 break;
1474
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001475 case STATE_SENDING_CMD:
1476 if (!atmci_test_and_clear_pending(host,
1477 EVENT_CMD_COMPLETE))
1478 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001479
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001480 host->cmd = NULL;
1481 atmci_set_completed(host, EVENT_CMD_COMPLETE);
1482 atmci_command_complete(host, mrq->cmd);
1483 if (!mrq->data || cmd->error) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001484 atmci_request_end(host, host->mrq);
1485 goto unlock;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001486 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001487
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001488 prev_state = state = STATE_SENDING_DATA;
1489 /* fall through */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001490
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001491 case STATE_SENDING_DATA:
1492 if (atmci_test_and_clear_pending(host,
1493 EVENT_DATA_ERROR)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00001494 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001495 if (data->stop)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001496 atmci_send_stop_cmd(host, data);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001497 state = STATE_DATA_ERROR;
1498 break;
1499 }
1500
1501 if (!atmci_test_and_clear_pending(host,
1502 EVENT_XFER_COMPLETE))
1503 break;
1504
1505 atmci_set_completed(host, EVENT_XFER_COMPLETE);
1506 prev_state = state = STATE_DATA_BUSY;
1507 /* fall through */
1508
1509 case STATE_DATA_BUSY:
1510 if (!atmci_test_and_clear_pending(host,
1511 EVENT_DATA_COMPLETE))
1512 break;
1513
1514 host->data = NULL;
1515 atmci_set_completed(host, EVENT_DATA_COMPLETE);
1516 status = host->data_status;
1517 if (unlikely(status & ATMCI_DATA_ERROR_FLAGS)) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001518 if (status & ATMCI_DTOE) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001519 dev_dbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001520 "data timeout error\n");
1521 data->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001522 } else if (status & ATMCI_DCRCE) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001523 dev_dbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001524 "data CRC error\n");
1525 data->error = -EILSEQ;
1526 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001527 dev_dbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001528 "data FIFO error (status=%08x)\n",
1529 status);
1530 data->error = -EIO;
1531 }
1532 } else {
1533 data->bytes_xfered = data->blocks * data->blksz;
1534 data->error = 0;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001535 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001536 }
1537
1538 if (!data->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001539 atmci_request_end(host, host->mrq);
1540 goto unlock;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001541 }
1542
1543 prev_state = state = STATE_SENDING_STOP;
1544 if (!data->error)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001545 atmci_send_stop_cmd(host, data);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001546 /* fall through */
1547
1548 case STATE_SENDING_STOP:
1549 if (!atmci_test_and_clear_pending(host,
1550 EVENT_CMD_COMPLETE))
1551 break;
1552
1553 host->cmd = NULL;
1554 atmci_command_complete(host, mrq->stop);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001555 atmci_request_end(host, host->mrq);
1556 goto unlock;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001557
1558 case STATE_DATA_ERROR:
1559 if (!atmci_test_and_clear_pending(host,
1560 EVENT_XFER_COMPLETE))
1561 break;
1562
1563 state = STATE_DATA_BUSY;
1564 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001565 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001566 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001567
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001568 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001569
1570unlock:
1571 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001572}
1573
1574static void atmci_read_data_pio(struct atmel_mci *host)
1575{
1576 struct scatterlist *sg = host->sg;
1577 void *buf = sg_virt(sg);
1578 unsigned int offset = host->pio_offset;
1579 struct mmc_data *data = host->data;
1580 u32 value;
1581 u32 status;
1582 unsigned int nbytes = 0;
1583
1584 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001585 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001586 if (likely(offset + 4 <= sg->length)) {
1587 put_unaligned(value, (u32 *)(buf + offset));
1588
1589 offset += 4;
1590 nbytes += 4;
1591
1592 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001593 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001594 host->sg = sg = sg_next(sg);
1595 if (!sg)
1596 goto done;
1597
1598 offset = 0;
1599 buf = sg_virt(sg);
1600 }
1601 } else {
1602 unsigned int remaining = sg->length - offset;
1603 memcpy(buf + offset, &value, remaining);
1604 nbytes += remaining;
1605
1606 flush_dcache_page(sg_page(sg));
1607 host->sg = sg = sg_next(sg);
1608 if (!sg)
1609 goto done;
1610
1611 offset = 4 - remaining;
1612 buf = sg_virt(sg);
1613 memcpy(buf, (u8 *)&value + remaining, offset);
1614 nbytes += offset;
1615 }
1616
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001617 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001618 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001619 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001620 | ATMCI_DATA_ERROR_FLAGS));
1621 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001622 data->bytes_xfered += nbytes;
1623 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001624 atmci_set_pending(host, EVENT_DATA_ERROR);
1625 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001626 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001627 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001628 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001629
1630 host->pio_offset = offset;
1631 data->bytes_xfered += nbytes;
1632
1633 return;
1634
1635done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001636 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1637 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001638 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001639 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001640 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001641}
1642
1643static void atmci_write_data_pio(struct atmel_mci *host)
1644{
1645 struct scatterlist *sg = host->sg;
1646 void *buf = sg_virt(sg);
1647 unsigned int offset = host->pio_offset;
1648 struct mmc_data *data = host->data;
1649 u32 value;
1650 u32 status;
1651 unsigned int nbytes = 0;
1652
1653 do {
1654 if (likely(offset + 4 <= sg->length)) {
1655 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001656 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001657
1658 offset += 4;
1659 nbytes += 4;
1660 if (offset == sg->length) {
1661 host->sg = sg = sg_next(sg);
1662 if (!sg)
1663 goto done;
1664
1665 offset = 0;
1666 buf = sg_virt(sg);
1667 }
1668 } else {
1669 unsigned int remaining = sg->length - offset;
1670
1671 value = 0;
1672 memcpy(&value, buf + offset, remaining);
1673 nbytes += remaining;
1674
1675 host->sg = sg = sg_next(sg);
1676 if (!sg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001677 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001678 goto done;
1679 }
1680
1681 offset = 4 - remaining;
1682 buf = sg_virt(sg);
1683 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001684 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001685 nbytes += offset;
1686 }
1687
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001688 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001689 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001690 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001691 | ATMCI_DATA_ERROR_FLAGS));
1692 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001693 data->bytes_xfered += nbytes;
1694 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001695 atmci_set_pending(host, EVENT_DATA_ERROR);
1696 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001697 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001698 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001699 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001700
1701 host->pio_offset = offset;
1702 data->bytes_xfered += nbytes;
1703
1704 return;
1705
1706done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001707 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1708 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001709 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001710 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001711 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001712}
1713
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001714static void atmci_cmd_interrupt(struct atmel_mci *host, u32 status)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001715{
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001716 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001717
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001718 host->cmd_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001719 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001720 atmci_set_pending(host, EVENT_CMD_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001721 tasklet_schedule(&host->tasklet);
1722}
1723
Anders Grahn88ff82e2010-05-26 14:42:01 -07001724static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1725{
1726 int i;
1727
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001728 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001729 struct atmel_mci_slot *slot = host->slot[i];
1730 if (slot && (status & slot->sdio_irq)) {
1731 mmc_signal_sdio_irq(slot->mmc);
1732 }
1733 }
1734}
1735
1736
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001737static irqreturn_t atmci_interrupt(int irq, void *dev_id)
1738{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001739 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001740 u32 status, mask, pending;
1741 unsigned int pass_count = 0;
1742
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001743 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001744 status = atmci_readl(host, ATMCI_SR);
1745 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001746 pending = status & mask;
1747 if (!pending)
1748 break;
1749
1750 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001751 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001752 | ATMCI_RXRDY | ATMCI_TXRDY);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001753 pending &= atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001754
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001755 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001756 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001757 atmci_set_pending(host, EVENT_DATA_ERROR);
1758 tasklet_schedule(&host->tasklet);
1759 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00001760
Ludovic Desroches796211b2011-08-11 15:25:44 +00001761 if (pending & ATMCI_TXBUFE) {
1762 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001763 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001764 /*
1765 * We can receive this interruption before having configured
1766 * the second pdc buffer, so we need to reconfigure first and
1767 * second buffers again
1768 */
1769 if (host->data_size) {
1770 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001771 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001772 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
1773 } else {
1774 atmci_pdc_complete(host);
1775 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001776 } else if (pending & ATMCI_ENDTX) {
1777 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1778
1779 if (host->data_size) {
1780 atmci_pdc_set_single_buf(host,
1781 XFER_TRANSMIT, PDC_SECOND_BUF);
1782 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1783 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00001784 }
1785
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001786 if (pending & ATMCI_RXBUFF) {
1787 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
1788 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
1789 /*
1790 * We can receive this interruption before having configured
1791 * the second pdc buffer, so we need to reconfigure first and
1792 * second buffers again
1793 */
1794 if (host->data_size) {
1795 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
1796 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
1797 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
1798 } else {
1799 atmci_pdc_complete(host);
1800 }
1801 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00001802 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
1803
1804 if (host->data_size) {
1805 atmci_pdc_set_single_buf(host,
1806 XFER_RECEIVE, PDC_SECOND_BUF);
1807 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
1808 }
1809 }
1810
Ludovic Desroches796211b2011-08-11 15:25:44 +00001811
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001812 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001813 atmci_writel(host, ATMCI_IDR,
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001814 ATMCI_DATA_ERROR_FLAGS | ATMCI_NOTBUSY);
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001815 if (!host->data_status)
1816 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001817 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001818 atmci_set_pending(host, EVENT_DATA_COMPLETE);
1819 tasklet_schedule(&host->tasklet);
1820 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001821 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001822 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001823 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001824 atmci_write_data_pio(host);
1825
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001826 if (pending & ATMCI_CMDRDY)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001827 atmci_cmd_interrupt(host, status);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001828
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001829 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07001830 atmci_sdio_interrupt(host, status);
1831
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001832 } while (pass_count++ < 5);
1833
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001834 return pass_count ? IRQ_HANDLED : IRQ_NONE;
1835}
1836
1837static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
1838{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001839 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001840
1841 /*
1842 * Disable interrupts until the pin has stabilized and check
1843 * the state then. Use mod_timer() since we may be in the
1844 * middle of the timer routine when this interrupt triggers.
1845 */
1846 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001847 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001848
1849 return IRQ_HANDLED;
1850}
1851
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001852static int __init atmci_init_slot(struct atmel_mci *host,
1853 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001854 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001855{
1856 struct mmc_host *mmc;
1857 struct atmel_mci_slot *slot;
1858
1859 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
1860 if (!mmc)
1861 return -ENOMEM;
1862
1863 slot = mmc_priv(mmc);
1864 slot->mmc = mmc;
1865 slot->host = host;
1866 slot->detect_pin = slot_data->detect_pin;
1867 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001868 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001869 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07001870 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001871
1872 mmc->ops = &atmci_ops;
1873 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
1874 mmc->f_max = host->bus_hz / 2;
1875 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07001876 if (sdio_irq)
1877 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001878 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001879 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001880 if (slot_data->bus_width >= 4)
1881 mmc->caps |= MMC_CAP_4_BIT_DATA;
1882
Martin K. Petersena36274e2010-09-10 01:33:59 -04001883 mmc->max_segs = 64;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001884 mmc->max_req_size = 32768 * 512;
1885 mmc->max_blk_size = 32768;
1886 mmc->max_blk_count = 512;
1887
1888 /* Assume card is present initially */
1889 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
1890 if (gpio_is_valid(slot->detect_pin)) {
1891 if (gpio_request(slot->detect_pin, "mmc_detect")) {
1892 dev_dbg(&mmc->class_dev, "no detect pin available\n");
1893 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001894 } else if (gpio_get_value(slot->detect_pin) ^
1895 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001896 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1897 }
1898 }
1899
1900 if (!gpio_is_valid(slot->detect_pin))
1901 mmc->caps |= MMC_CAP_NEEDS_POLL;
1902
1903 if (gpio_is_valid(slot->wp_pin)) {
1904 if (gpio_request(slot->wp_pin, "mmc_wp")) {
1905 dev_dbg(&mmc->class_dev, "no WP pin available\n");
1906 slot->wp_pin = -EBUSY;
1907 }
1908 }
1909
1910 host->slot[id] = slot;
1911 mmc_add_host(mmc);
1912
1913 if (gpio_is_valid(slot->detect_pin)) {
1914 int ret;
1915
1916 setup_timer(&slot->detect_timer, atmci_detect_change,
1917 (unsigned long)slot);
1918
1919 ret = request_irq(gpio_to_irq(slot->detect_pin),
1920 atmci_detect_interrupt,
1921 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
1922 "mmc-detect", slot);
1923 if (ret) {
1924 dev_dbg(&mmc->class_dev,
1925 "could not request IRQ %d for detect pin\n",
1926 gpio_to_irq(slot->detect_pin));
1927 gpio_free(slot->detect_pin);
1928 slot->detect_pin = -EBUSY;
1929 }
1930 }
1931
1932 atmci_init_debugfs(slot);
1933
1934 return 0;
1935}
1936
1937static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
1938 unsigned int id)
1939{
1940 /* Debugfs stuff is cleaned up by mmc core */
1941
1942 set_bit(ATMCI_SHUTDOWN, &slot->flags);
1943 smp_wmb();
1944
1945 mmc_remove_host(slot->mmc);
1946
1947 if (gpio_is_valid(slot->detect_pin)) {
1948 int pin = slot->detect_pin;
1949
1950 free_irq(gpio_to_irq(pin), slot);
1951 del_timer_sync(&slot->detect_timer);
1952 gpio_free(pin);
1953 }
1954 if (gpio_is_valid(slot->wp_pin))
1955 gpio_free(slot->wp_pin);
1956
1957 slot->host->slot[id] = NULL;
1958 mmc_free_host(slot->mmc);
1959}
1960
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001961static bool atmci_filter(struct dma_chan *chan, void *slave)
Dan Williams74465b42009-01-06 11:38:16 -07001962{
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001963 struct mci_dma_data *sl = slave;
Dan Williams74465b42009-01-06 11:38:16 -07001964
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001965 if (sl && find_slave_dev(sl) == chan->device->dev) {
1966 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07001967 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001968 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07001969 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001970 }
Dan Williams74465b42009-01-06 11:38:16 -07001971}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001972
Ludovic Desrochesef878192012-02-09 16:33:53 +01001973static bool atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001974{
1975 struct mci_platform_data *pdata;
1976
1977 if (host == NULL)
Ludovic Desrochesef878192012-02-09 16:33:53 +01001978 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001979
1980 pdata = host->pdev->dev.platform_data;
1981
1982 if (pdata && find_slave_dev(pdata->dma_slave)) {
1983 dma_cap_mask_t mask;
1984
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001985 /* Try to grab a DMA channel */
1986 dma_cap_zero(mask);
1987 dma_cap_set(DMA_SLAVE, mask);
1988 host->dma.chan =
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001989 dma_request_channel(mask, atmci_filter, pdata->dma_slave);
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08001990 }
Ludovic Desrochesef878192012-02-09 16:33:53 +01001991 if (!host->dma.chan) {
1992 dev_warn(&host->pdev->dev, "no DMA channel available\n");
1993 return false;
1994 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08001995 dev_info(&host->pdev->dev,
Ludovic Desrochesb81cfc42012-02-09 16:33:54 +01001996 "using %s for DMA transfers\n",
Nicolas Ferre74791a22009-12-14 18:01:31 -08001997 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05301998
1999 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2000 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2001 host->dma_conf.src_maxburst = 1;
2002 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2003 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2004 host->dma_conf.dst_maxburst = 1;
2005 host->dma_conf.device_fc = false;
Ludovic Desrochesef878192012-02-09 16:33:53 +01002006 return true;
2007 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002008}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002009
2010static inline unsigned int atmci_get_version(struct atmel_mci *host)
2011{
2012 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
2013}
2014
2015/*
2016 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2017 * HSMCI provides DMA support and a new config register but no more supports
2018 * PDC.
2019 */
2020static void __init atmci_get_cap(struct atmel_mci *host)
2021{
2022 unsigned int version;
2023
2024 version = atmci_get_version(host);
2025 dev_info(&host->pdev->dev,
2026 "version: 0x%x\n", version);
2027
2028 host->caps.has_dma = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002029 host->caps.has_pdc = 1;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002030 host->caps.has_cfg_reg = 0;
2031 host->caps.has_cstor_reg = 0;
2032 host->caps.has_highspeed = 0;
2033 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002034 host->caps.has_odd_clk_div = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002035
2036 /* keep only major version number */
2037 switch (version & 0xf00) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002038 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002039 host->caps.has_odd_clk_div = 1;
2040 case 0x400:
2041 case 0x300:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002042#ifdef CONFIG_AT_HDMAC
2043 host->caps.has_dma = 1;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002044#else
Ludovic Desroches796211b2011-08-11 15:25:44 +00002045 dev_info(&host->pdev->dev,
2046 "has dma capability but dma engine is not selected, then use pio\n");
Dan Williams74465b42009-01-06 11:38:16 -07002047#endif
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002048 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002049 host->caps.has_cfg_reg = 1;
2050 host->caps.has_cstor_reg = 1;
2051 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002052 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002053 host->caps.has_rwproof = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002054 case 0x100:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002055 break;
2056 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002057 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002058 dev_warn(&host->pdev->dev,
2059 "Unmanaged mci version, set minimum capabilities\n");
2060 break;
2061 }
2062}
Dan Williams74465b42009-01-06 11:38:16 -07002063
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002064static int __init atmci_probe(struct platform_device *pdev)
2065{
2066 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002067 struct atmel_mci *host;
2068 struct resource *regs;
2069 unsigned int nr_slots;
2070 int irq;
2071 int ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002072
2073 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2074 if (!regs)
2075 return -ENXIO;
2076 pdata = pdev->dev.platform_data;
2077 if (!pdata)
2078 return -ENXIO;
2079 irq = platform_get_irq(pdev, 0);
2080 if (irq < 0)
2081 return irq;
2082
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002083 host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
2084 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002085 return -ENOMEM;
2086
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002087 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002088 spin_lock_init(&host->lock);
2089 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002090
2091 host->mck = clk_get(&pdev->dev, "mci_clk");
2092 if (IS_ERR(host->mck)) {
2093 ret = PTR_ERR(host->mck);
2094 goto err_clk_get;
2095 }
2096
2097 ret = -ENOMEM;
H Hartley Sweetene8e3f6c2009-12-14 14:11:56 -05002098 host->regs = ioremap(regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002099 if (!host->regs)
2100 goto err_ioremap;
2101
2102 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002103 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002104 host->bus_hz = clk_get_rate(host->mck);
2105 clk_disable(host->mck);
2106
2107 host->mapbase = regs->start;
2108
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002109 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002110
Kay Sievers89c8aa22009-02-02 21:08:30 +01002111 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002112 if (ret)
2113 goto err_request_irq;
2114
Ludovic Desroches796211b2011-08-11 15:25:44 +00002115 /* Get MCI capabilities and set operations according to it */
2116 atmci_get_cap(host);
Ludovic Desrochesef878192012-02-09 16:33:53 +01002117 if (host->caps.has_dma && atmci_configure_dma(host)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002118 host->prepare_data = &atmci_prepare_data_dma;
2119 host->submit_data = &atmci_submit_data_dma;
2120 host->stop_transfer = &atmci_stop_transfer_dma;
2121 } else if (host->caps.has_pdc) {
2122 dev_info(&pdev->dev, "using PDC\n");
2123 host->prepare_data = &atmci_prepare_data_pdc;
2124 host->submit_data = &atmci_submit_data_pdc;
2125 host->stop_transfer = &atmci_stop_transfer_pdc;
2126 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002127 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002128 host->prepare_data = &atmci_prepare_data;
2129 host->submit_data = &atmci_submit_data;
2130 host->stop_transfer = &atmci_stop_transfer;
2131 }
2132
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002133 platform_set_drvdata(pdev, host);
2134
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002135 /* We need at least one slot to succeed */
2136 nr_slots = 0;
2137 ret = -ENODEV;
2138 if (pdata->slot[0].bus_width) {
2139 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002140 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002141 if (!ret)
2142 nr_slots++;
2143 }
2144 if (pdata->slot[1].bus_width) {
2145 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002146 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002147 if (!ret)
2148 nr_slots++;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002149 }
2150
Rob Emanuele04d699c2009-09-22 16:45:19 -07002151 if (!nr_slots) {
2152 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002153 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002154 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002155
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002156 dev_info(&pdev->dev,
2157 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2158 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002159
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002160 return 0;
2161
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002162err_init_slot:
Dan Williams74465b42009-01-06 11:38:16 -07002163 if (host->dma.chan)
2164 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002165 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002166err_request_irq:
2167 iounmap(host->regs);
2168err_ioremap:
2169 clk_put(host->mck);
2170err_clk_get:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002171 kfree(host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002172 return ret;
2173}
2174
2175static int __exit atmci_remove(struct platform_device *pdev)
2176{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002177 struct atmel_mci *host = platform_get_drvdata(pdev);
2178 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002179
2180 platform_set_drvdata(pdev, NULL);
2181
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002182 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002183 if (host->slot[i])
2184 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002185 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002186
2187 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002188 atmci_writel(host, ATMCI_IDR, ~0UL);
2189 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2190 atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002191 clk_disable(host->mck);
2192
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002193#ifdef CONFIG_MMC_ATMELMCI_DMA
Dan Williams74465b42009-01-06 11:38:16 -07002194 if (host->dma.chan)
2195 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002196#endif
2197
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002198 free_irq(platform_get_irq(pdev, 0), host);
2199 iounmap(host->regs);
2200
2201 clk_put(host->mck);
2202 kfree(host);
2203
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002204 return 0;
2205}
2206
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002207#ifdef CONFIG_PM
2208static int atmci_suspend(struct device *dev)
2209{
2210 struct atmel_mci *host = dev_get_drvdata(dev);
2211 int i;
2212
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002213 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002214 struct atmel_mci_slot *slot = host->slot[i];
2215 int ret;
2216
2217 if (!slot)
2218 continue;
2219 ret = mmc_suspend_host(slot->mmc);
2220 if (ret < 0) {
2221 while (--i >= 0) {
2222 slot = host->slot[i];
2223 if (slot
2224 && test_bit(ATMCI_SUSPENDED, &slot->flags)) {
2225 mmc_resume_host(host->slot[i]->mmc);
2226 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2227 }
2228 }
2229 return ret;
2230 } else {
2231 set_bit(ATMCI_SUSPENDED, &slot->flags);
2232 }
2233 }
2234
2235 return 0;
2236}
2237
2238static int atmci_resume(struct device *dev)
2239{
2240 struct atmel_mci *host = dev_get_drvdata(dev);
2241 int i;
2242 int ret = 0;
2243
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002244 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002245 struct atmel_mci_slot *slot = host->slot[i];
2246 int err;
2247
2248 slot = host->slot[i];
2249 if (!slot)
2250 continue;
2251 if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
2252 continue;
2253 err = mmc_resume_host(slot->mmc);
2254 if (err < 0)
2255 ret = err;
2256 else
2257 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2258 }
2259
2260 return ret;
2261}
2262static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
2263#define ATMCI_PM_OPS (&atmci_pm)
2264#else
2265#define ATMCI_PM_OPS NULL
2266#endif
2267
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002268static struct platform_driver atmci_driver = {
2269 .remove = __exit_p(atmci_remove),
2270 .driver = {
2271 .name = "atmel_mci",
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002272 .pm = ATMCI_PM_OPS,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002273 },
2274};
2275
2276static int __init atmci_init(void)
2277{
2278 return platform_driver_probe(&atmci_driver, atmci_probe);
2279}
2280
2281static void __exit atmci_exit(void)
2282{
2283 platform_driver_unregister(&atmci_driver);
2284}
2285
Dan Williams74465b42009-01-06 11:38:16 -07002286late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002287module_exit(atmci_exit);
2288
2289MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002290MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002291MODULE_LICENSE("GPL v2");