blob: 00ebed3f9158af4db1c62c98c50a4bcb0920e4e2 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040018#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
Felix Fietkaub5c804752010-04-15 17:38:48 -040020#define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb))
21
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -070022static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta,
23 int mindelta, int main_rssi_avg,
24 int alt_rssi_avg, int pkt_count)
25{
26 return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
27 (alt_rssi_avg > main_rssi_avg + maxdelta)) ||
28 (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50);
29}
30
Vasanthakumar Thiagarajanededf1f2010-05-22 23:58:13 -070031static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
32{
33 return sc->ps_enabled &&
34 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
35}
36
Jouni Malinenbce048d2009-03-03 19:23:28 +020037static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc,
38 struct ieee80211_hdr *hdr)
39{
Jouni Malinenc52f33d2009-03-03 19:23:29 +020040 struct ieee80211_hw *hw = sc->pri_wiphy->hw;
41 int i;
42
43 spin_lock_bh(&sc->wiphy_lock);
44 for (i = 0; i < sc->num_sec_wiphy; i++) {
45 struct ath_wiphy *aphy = sc->sec_wiphy[i];
46 if (aphy == NULL)
47 continue;
48 if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr)
49 == 0) {
50 hw = aphy->hw;
51 break;
52 }
53 }
54 spin_unlock_bh(&sc->wiphy_lock);
55 return hw;
Jouni Malinenbce048d2009-03-03 19:23:28 +020056}
57
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058/*
59 * Setup and link descriptors.
60 *
61 * 11N: we can no longer afford to self link the last descriptor.
62 * MAC acknowledges BA status as long as it copies frames to host
63 * buffer (or rx fifo). This can incorrectly acknowledge packets
64 * to a sender if last desc is self-linked.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070066static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
67{
Sujithcbe61d82009-02-09 13:27:12 +053068 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -080069 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070 struct ath_desc *ds;
71 struct sk_buff *skb;
72
73 ATH_RXBUF_RESET(bf);
74
75 ds = bf->bf_desc;
Sujithbe0418a2008-11-18 09:05:55 +053076 ds->ds_link = 0; /* link to null */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077 ds->ds_data = bf->bf_buf_addr;
78
Sujithbe0418a2008-11-18 09:05:55 +053079 /* virtual addr of the beginning of the buffer. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070080 skb = bf->bf_mpdu;
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -070081 BUG_ON(skb == NULL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070082 ds->ds_vdata = skb->data;
83
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -080084 /*
85 * setup rx descriptors. The rx_bufsize here tells the hardware
Luis R. Rodriguezb4b6cda2008-11-20 17:15:13 -080086 * how much data it can DMA to us and that we are prepared
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -080087 * to process
88 */
Sujithb77f4832008-12-07 21:44:03 +053089 ath9k_hw_setuprxdesc(ah, ds,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -080090 common->rx_bufsize,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070091 0);
92
Sujithb77f4832008-12-07 21:44:03 +053093 if (sc->rx.rxlink == NULL)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
95 else
Sujithb77f4832008-12-07 21:44:03 +053096 *sc->rx.rxlink = bf->bf_daddr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070097
Sujithb77f4832008-12-07 21:44:03 +053098 sc->rx.rxlink = &ds->ds_link;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070099 ath9k_hw_rxena(ah);
100}
101
Sujithff37e332008-11-24 12:07:55 +0530102static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
103{
104 /* XXX block beacon interrupts */
105 ath9k_hw_setantenna(sc->sc_ah, antenna);
Sujithb77f4832008-12-07 21:44:03 +0530106 sc->rx.defant = antenna;
107 sc->rx.rxotherant = 0;
Sujithff37e332008-11-24 12:07:55 +0530108}
109
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700110static void ath_opmode_init(struct ath_softc *sc)
111{
Sujithcbe61d82009-02-09 13:27:12 +0530112 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700113 struct ath_common *common = ath9k_hw_common(ah);
114
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700115 u32 rfilt, mfilt[2];
116
117 /* configure rx filter */
118 rfilt = ath_calcrxfilter(sc);
119 ath9k_hw_setrxfilter(ah, rfilt);
120
121 /* configure bssid mask */
Felix Fietkau364734f2010-09-14 20:22:44 +0200122 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123
124 /* configure operational mode */
125 ath9k_hw_setopmode(ah);
126
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127 /* calculate and install multicast filter */
128 mfilt[0] = mfilt[1] = ~0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700130}
131
Felix Fietkaub5c804752010-04-15 17:38:48 -0400132static bool ath_rx_edma_buf_link(struct ath_softc *sc,
133 enum ath9k_rx_qtype qtype)
134{
135 struct ath_hw *ah = sc->sc_ah;
136 struct ath_rx_edma *rx_edma;
137 struct sk_buff *skb;
138 struct ath_buf *bf;
139
140 rx_edma = &sc->rx.rx_edma[qtype];
141 if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
142 return false;
143
144 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
145 list_del_init(&bf->list);
146
147 skb = bf->bf_mpdu;
148
149 ATH_RXBUF_RESET(bf);
150 memset(skb->data, 0, ah->caps.rx_status_len);
151 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
152 ah->caps.rx_status_len, DMA_TO_DEVICE);
153
154 SKB_CB_ATHBUF(skb) = bf;
155 ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
156 skb_queue_tail(&rx_edma->rx_fifo, skb);
157
158 return true;
159}
160
161static void ath_rx_addbuffer_edma(struct ath_softc *sc,
162 enum ath9k_rx_qtype qtype, int size)
163{
Felix Fietkaub5c804752010-04-15 17:38:48 -0400164 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
165 u32 nbuf = 0;
166
Felix Fietkaub5c804752010-04-15 17:38:48 -0400167 if (list_empty(&sc->rx.rxbuf)) {
Joe Perches226afe62010-12-02 19:12:37 -0800168 ath_dbg(common, ATH_DBG_QUEUE, "No free rx buf available\n");
Felix Fietkaub5c804752010-04-15 17:38:48 -0400169 return;
170 }
171
172 while (!list_empty(&sc->rx.rxbuf)) {
173 nbuf++;
174
175 if (!ath_rx_edma_buf_link(sc, qtype))
176 break;
177
178 if (nbuf >= size)
179 break;
180 }
181}
182
183static void ath_rx_remove_buffer(struct ath_softc *sc,
184 enum ath9k_rx_qtype qtype)
185{
186 struct ath_buf *bf;
187 struct ath_rx_edma *rx_edma;
188 struct sk_buff *skb;
189
190 rx_edma = &sc->rx.rx_edma[qtype];
191
192 while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
193 bf = SKB_CB_ATHBUF(skb);
194 BUG_ON(!bf);
195 list_add_tail(&bf->list, &sc->rx.rxbuf);
196 }
197}
198
199static void ath_rx_edma_cleanup(struct ath_softc *sc)
200{
201 struct ath_buf *bf;
202
203 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
204 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
205
206 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
207 if (bf->bf_mpdu)
208 dev_kfree_skb_any(bf->bf_mpdu);
209 }
210
211 INIT_LIST_HEAD(&sc->rx.rxbuf);
212
213 kfree(sc->rx.rx_bufptr);
214 sc->rx.rx_bufptr = NULL;
215}
216
217static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
218{
219 skb_queue_head_init(&rx_edma->rx_fifo);
220 skb_queue_head_init(&rx_edma->rx_buffers);
221 rx_edma->rx_fifo_hwsize = size;
222}
223
224static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
225{
226 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
227 struct ath_hw *ah = sc->sc_ah;
228 struct sk_buff *skb;
229 struct ath_buf *bf;
230 int error = 0, i;
231 u32 size;
232
233
234 common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN +
235 ah->caps.rx_status_len,
236 min(common->cachelsz, (u16)64));
237
238 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
239 ah->caps.rx_status_len);
240
241 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
242 ah->caps.rx_lp_qdepth);
243 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
244 ah->caps.rx_hp_qdepth);
245
246 size = sizeof(struct ath_buf) * nbufs;
247 bf = kzalloc(size, GFP_KERNEL);
248 if (!bf)
249 return -ENOMEM;
250
251 INIT_LIST_HEAD(&sc->rx.rxbuf);
252 sc->rx.rx_bufptr = bf;
253
254 for (i = 0; i < nbufs; i++, bf++) {
255 skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
256 if (!skb) {
257 error = -ENOMEM;
258 goto rx_init_fail;
259 }
260
261 memset(skb->data, 0, common->rx_bufsize);
262 bf->bf_mpdu = skb;
263
264 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
265 common->rx_bufsize,
266 DMA_BIDIRECTIONAL);
267 if (unlikely(dma_mapping_error(sc->dev,
268 bf->bf_buf_addr))) {
269 dev_kfree_skb_any(skb);
270 bf->bf_mpdu = NULL;
Ben Greear6cf9e992010-10-14 12:45:30 -0700271 bf->bf_buf_addr = 0;
Joe Perches38002762010-12-02 19:12:36 -0800272 ath_err(common,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400273 "dma_mapping_error() on RX init\n");
274 error = -ENOMEM;
275 goto rx_init_fail;
276 }
277
278 list_add_tail(&bf->list, &sc->rx.rxbuf);
279 }
280
281 return 0;
282
283rx_init_fail:
284 ath_rx_edma_cleanup(sc);
285 return error;
286}
287
288static void ath_edma_start_recv(struct ath_softc *sc)
289{
290 spin_lock_bh(&sc->rx.rxbuflock);
291
292 ath9k_hw_rxena(sc->sc_ah);
293
294 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP,
295 sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize);
296
297 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP,
298 sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize);
299
Felix Fietkaub5c804752010-04-15 17:38:48 -0400300 ath_opmode_init(sc);
301
Luis R. Rodriguez48a6a462010-09-16 15:12:28 -0400302 ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
Luis R. Rodriguez7583c552010-10-20 16:07:04 -0700303
304 spin_unlock_bh(&sc->rx.rxbuflock);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400305}
306
307static void ath_edma_stop_recv(struct ath_softc *sc)
308{
Felix Fietkaub5c804752010-04-15 17:38:48 -0400309 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
310 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400311}
312
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700313int ath_rx_init(struct ath_softc *sc, int nbufs)
314{
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700315 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700316 struct sk_buff *skb;
317 struct ath_buf *bf;
318 int error = 0;
319
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700320 spin_lock_init(&sc->sc_pcu_lock);
Sujith797fe5c2009-03-30 15:28:45 +0530321 sc->sc_flags &= ~SC_OP_RXFLUSH;
322 spin_lock_init(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700323
Felix Fietkaub5c804752010-04-15 17:38:48 -0400324 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
325 return ath_rx_edma_init(sc, nbufs);
326 } else {
327 common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN,
328 min(common->cachelsz, (u16)64));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700329
Joe Perches226afe62010-12-02 19:12:37 -0800330 ath_dbg(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n",
331 common->cachelsz, common->rx_bufsize);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700332
Felix Fietkaub5c804752010-04-15 17:38:48 -0400333 /* Initialize rx descriptors */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700334
Felix Fietkaub5c804752010-04-15 17:38:48 -0400335 error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400336 "rx", nbufs, 1, 0);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400337 if (error != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800338 ath_err(common,
339 "failed to allocate rx descriptors: %d\n",
340 error);
Sujith797fe5c2009-03-30 15:28:45 +0530341 goto err;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700342 }
Felix Fietkaub5c804752010-04-15 17:38:48 -0400343
344 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
345 skb = ath_rxbuf_alloc(common, common->rx_bufsize,
346 GFP_KERNEL);
347 if (skb == NULL) {
348 error = -ENOMEM;
349 goto err;
350 }
351
352 bf->bf_mpdu = skb;
353 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
354 common->rx_bufsize,
355 DMA_FROM_DEVICE);
356 if (unlikely(dma_mapping_error(sc->dev,
357 bf->bf_buf_addr))) {
358 dev_kfree_skb_any(skb);
359 bf->bf_mpdu = NULL;
Ben Greear6cf9e992010-10-14 12:45:30 -0700360 bf->bf_buf_addr = 0;
Joe Perches38002762010-12-02 19:12:36 -0800361 ath_err(common,
362 "dma_mapping_error() on RX init\n");
Felix Fietkaub5c804752010-04-15 17:38:48 -0400363 error = -ENOMEM;
364 goto err;
365 }
Felix Fietkaub5c804752010-04-15 17:38:48 -0400366 }
367 sc->rx.rxlink = NULL;
Sujith797fe5c2009-03-30 15:28:45 +0530368 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700369
Sujith797fe5c2009-03-30 15:28:45 +0530370err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700371 if (error)
372 ath_rx_cleanup(sc);
373
374 return error;
375}
376
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700377void ath_rx_cleanup(struct ath_softc *sc)
378{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800379 struct ath_hw *ah = sc->sc_ah;
380 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700381 struct sk_buff *skb;
382 struct ath_buf *bf;
383
Felix Fietkaub5c804752010-04-15 17:38:48 -0400384 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
385 ath_rx_edma_cleanup(sc);
386 return;
387 } else {
388 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
389 skb = bf->bf_mpdu;
390 if (skb) {
391 dma_unmap_single(sc->dev, bf->bf_buf_addr,
392 common->rx_bufsize,
393 DMA_FROM_DEVICE);
394 dev_kfree_skb(skb);
Ben Greear6cf9e992010-10-14 12:45:30 -0700395 bf->bf_buf_addr = 0;
396 bf->bf_mpdu = NULL;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400397 }
Luis R. Rodriguez051b9192009-03-23 18:25:01 -0400398 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700399
Felix Fietkaub5c804752010-04-15 17:38:48 -0400400 if (sc->rx.rxdma.dd_desc_len != 0)
401 ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
402 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403}
404
405/*
406 * Calculate the receive filter according to the
407 * operating mode and state:
408 *
409 * o always accept unicast, broadcast, and multicast traffic
410 * o maintain current state of phy error reception (the hal
411 * may enable phy error frames for noise immunity work)
412 * o probe request frames are accepted only when operating in
413 * hostap, adhoc, or monitor modes
414 * o enable promiscuous mode according to the interface state
415 * o accept beacons:
416 * - when operating in adhoc mode so the 802.11 layer creates
417 * node table entries for peers,
418 * - when operating in station mode for collecting rssi data when
419 * the station is otherwise quiet, or
420 * - when operating as a repeater so we see repeater-sta beacons
421 * - when scanning
422 */
423
424u32 ath_calcrxfilter(struct ath_softc *sc)
425{
426#define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR)
Sujith7dcfdcd2008-08-11 14:03:13 +0530427
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428 u32 rfilt;
429
430 rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE)
431 | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
432 | ATH9K_RX_FILTER_MCAST;
433
Jouni Malinen9c1d8e42010-10-13 17:29:31 +0300434 if (sc->rx.rxfilter & FIF_PROBE_REQ)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435 rfilt |= ATH9K_RX_FILTER_PROBEREQ;
436
Jouni Malinen217ba9d2009-03-10 10:55:50 +0200437 /*
438 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
439 * mode interface or when in monitor mode. AP mode does not need this
440 * since it receives all in-BSS frames anyway.
441 */
Sujith2660b812009-02-09 13:27:26 +0530442 if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) &&
Sujithb77f4832008-12-07 21:44:03 +0530443 (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) ||
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530444 (sc->sc_ah->is_monitoring))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445 rfilt |= ATH9K_RX_FILTER_PROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Sujithd42c6b72009-02-04 08:10:22 +0530447 if (sc->rx.rxfilter & FIF_CONTROL)
448 rfilt |= ATH9K_RX_FILTER_CONTROL;
449
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530450 if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
Ben Greearcfda6692010-09-14 12:00:22 -0700451 (sc->nvifs <= 1) &&
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530452 !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
453 rfilt |= ATH9K_RX_FILTER_MYBEACON;
454 else
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455 rfilt |= ATH9K_RX_FILTER_BEACON;
456
Felix Fietkau7a370812010-09-22 12:34:52 +0200457 if ((AR_SREV_9280_20_OR_LATER(sc->sc_ah) ||
Felix Fietkaue17f83e2010-09-22 12:34:53 +0200458 AR_SREV_9285_12_OR_LATER(sc->sc_ah)) &&
Senthil Balasubramanian66afad02009-09-18 15:06:07 +0530459 (sc->sc_ah->opmode == NL80211_IFTYPE_AP) &&
460 (sc->rx.rxfilter & FIF_PSPOLL))
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530461 rfilt |= ATH9K_RX_FILTER_PSPOLL;
Sujithbe0418a2008-11-18 09:05:55 +0530462
Sujith7ea310b2009-09-03 12:08:43 +0530463 if (conf_is_ht(&sc->hw->conf))
464 rfilt |= ATH9K_RX_FILTER_COMP_BAR;
465
Ben Greearcfda6692010-09-14 12:00:22 -0700466 if (sc->sec_wiphy || (sc->nvifs > 1) ||
467 (sc->rx.rxfilter & FIF_OTHER_BSS)) {
Javier Cardona5eb6ba82009-08-20 19:12:07 -0700468 /* The following may also be needed for other older chips */
469 if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
470 rfilt |= ATH9K_RX_FILTER_PROM;
Jouni Malinenb93bce22009-03-03 19:23:30 +0200471 rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
472 }
473
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474 return rfilt;
Sujith7dcfdcd2008-08-11 14:03:13 +0530475
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700476#undef RX_FILTER_PRESERVE
477}
478
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479int ath_startrecv(struct ath_softc *sc)
480{
Sujithcbe61d82009-02-09 13:27:12 +0530481 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482 struct ath_buf *bf, *tbf;
483
Felix Fietkaub5c804752010-04-15 17:38:48 -0400484 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
485 ath_edma_start_recv(sc);
486 return 0;
487 }
488
Sujithb77f4832008-12-07 21:44:03 +0530489 spin_lock_bh(&sc->rx.rxbuflock);
490 if (list_empty(&sc->rx.rxbuf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700491 goto start_recv;
492
Sujithb77f4832008-12-07 21:44:03 +0530493 sc->rx.rxlink = NULL;
494 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700495 ath_rx_buf_link(sc, bf);
496 }
497
498 /* We could have deleted elements so the list may be empty now */
Sujithb77f4832008-12-07 21:44:03 +0530499 if (list_empty(&sc->rx.rxbuf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700500 goto start_recv;
501
Sujithb77f4832008-12-07 21:44:03 +0530502 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700503 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
Sujithbe0418a2008-11-18 09:05:55 +0530504 ath9k_hw_rxena(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505
506start_recv:
Sujithbe0418a2008-11-18 09:05:55 +0530507 ath_opmode_init(sc);
Luis R. Rodriguez48a6a462010-09-16 15:12:28 -0400508 ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
Sujithbe0418a2008-11-18 09:05:55 +0530509
Luis R. Rodriguez7583c552010-10-20 16:07:04 -0700510 spin_unlock_bh(&sc->rx.rxbuflock);
511
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512 return 0;
513}
514
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515bool ath_stoprecv(struct ath_softc *sc)
516{
Sujithcbe61d82009-02-09 13:27:12 +0530517 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518 bool stopped;
519
Luis R. Rodriguez1e450282010-10-20 16:07:03 -0700520 spin_lock_bh(&sc->rx.rxbuflock);
Felix Fietkaud47844a2010-11-20 03:08:47 +0100521 ath9k_hw_abortpcurecv(ah);
Sujithbe0418a2008-11-18 09:05:55 +0530522 ath9k_hw_setrxfilter(ah, 0);
523 stopped = ath9k_hw_stopdmarecv(ah);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400524
525 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
526 ath_edma_stop_recv(sc);
527 else
528 sc->rx.rxlink = NULL;
Luis R. Rodriguez1e450282010-10-20 16:07:03 -0700529 spin_unlock_bh(&sc->rx.rxbuflock);
Sujithbe0418a2008-11-18 09:05:55 +0530530
Ben Greeard7fd1b502010-12-06 13:13:07 -0800531 if (unlikely(!stopped)) {
532 ath_err(ath9k_hw_common(sc->sc_ah),
533 "Could not stop RX, we could be "
534 "confusing the DMA engine when we start RX up\n");
535 ATH_DBG_WARN_ON_ONCE(!stopped);
536 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700537 return stopped;
538}
539
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700540void ath_flushrecv(struct ath_softc *sc)
541{
Sujith98deeea2008-08-11 14:05:46 +0530542 sc->sc_flags |= SC_OP_RXFLUSH;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400543 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
544 ath_rx_tasklet(sc, 1, true);
545 ath_rx_tasklet(sc, 1, false);
Sujith98deeea2008-08-11 14:05:46 +0530546 sc->sc_flags &= ~SC_OP_RXFLUSH;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700547}
548
Jouni Malinencc659652009-05-14 21:28:48 +0300549static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
550{
551 /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
552 struct ieee80211_mgmt *mgmt;
553 u8 *pos, *end, id, elen;
554 struct ieee80211_tim_ie *tim;
555
556 mgmt = (struct ieee80211_mgmt *)skb->data;
557 pos = mgmt->u.beacon.variable;
558 end = skb->data + skb->len;
559
560 while (pos + 2 < end) {
561 id = *pos++;
562 elen = *pos++;
563 if (pos + elen > end)
564 break;
565
566 if (id == WLAN_EID_TIM) {
567 if (elen < sizeof(*tim))
568 break;
569 tim = (struct ieee80211_tim_ie *) pos;
570 if (tim->dtim_count != 0)
571 break;
572 return tim->bitmap_ctrl & 0x01;
573 }
574
575 pos += elen;
576 }
577
578 return false;
579}
580
Jouni Malinencc659652009-05-14 21:28:48 +0300581static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
582{
583 struct ieee80211_mgmt *mgmt;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700584 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Jouni Malinencc659652009-05-14 21:28:48 +0300585
586 if (skb->len < 24 + 8 + 2 + 2)
587 return;
588
589 mgmt = (struct ieee80211_mgmt *)skb->data;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700590 if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0)
Jouni Malinencc659652009-05-14 21:28:48 +0300591 return; /* not from our current AP */
592
Sujith1b04b932010-01-08 10:36:05 +0530593 sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
Gabor Juhos293dc5d2009-06-19 12:17:48 +0200594
Sujith1b04b932010-01-08 10:36:05 +0530595 if (sc->ps_flags & PS_BEACON_SYNC) {
596 sc->ps_flags &= ~PS_BEACON_SYNC;
Joe Perches226afe62010-12-02 19:12:37 -0800597 ath_dbg(common, ATH_DBG_PS,
598 "Reconfigure Beacon timers based on timestamp from the AP\n");
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300599 ath_beacon_config(sc, NULL);
600 }
601
Jouni Malinencc659652009-05-14 21:28:48 +0300602 if (ath_beacon_dtim_pending_cab(skb)) {
603 /*
604 * Remain awake waiting for buffered broadcast/multicast
Gabor Juhos58f5fff2009-06-17 20:53:20 +0200605 * frames. If the last broadcast/multicast frame is not
606 * received properly, the next beacon frame will work as
607 * a backup trigger for returning into NETWORK SLEEP state,
608 * so we are waiting for it as well.
Jouni Malinencc659652009-05-14 21:28:48 +0300609 */
Joe Perches226afe62010-12-02 19:12:37 -0800610 ath_dbg(common, ATH_DBG_PS,
611 "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
Sujith1b04b932010-01-08 10:36:05 +0530612 sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
Jouni Malinencc659652009-05-14 21:28:48 +0300613 return;
614 }
615
Sujith1b04b932010-01-08 10:36:05 +0530616 if (sc->ps_flags & PS_WAIT_FOR_CAB) {
Jouni Malinencc659652009-05-14 21:28:48 +0300617 /*
618 * This can happen if a broadcast frame is dropped or the AP
619 * fails to send a frame indicating that all CAB frames have
620 * been delivered.
621 */
Sujith1b04b932010-01-08 10:36:05 +0530622 sc->ps_flags &= ~PS_WAIT_FOR_CAB;
Joe Perches226afe62010-12-02 19:12:37 -0800623 ath_dbg(common, ATH_DBG_PS,
624 "PS wait for CAB frames timed out\n");
Jouni Malinencc659652009-05-14 21:28:48 +0300625 }
Jouni Malinencc659652009-05-14 21:28:48 +0300626}
627
628static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb)
629{
630 struct ieee80211_hdr *hdr;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700631 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Jouni Malinencc659652009-05-14 21:28:48 +0300632
633 hdr = (struct ieee80211_hdr *)skb->data;
634
635 /* Process Beacon and CAB receive in PS state */
Vasanthakumar Thiagarajanededf1f2010-05-22 23:58:13 -0700636 if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
637 && ieee80211_is_beacon(hdr->frame_control))
Jouni Malinencc659652009-05-14 21:28:48 +0300638 ath_rx_ps_beacon(sc, skb);
Sujith1b04b932010-01-08 10:36:05 +0530639 else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
Jouni Malinencc659652009-05-14 21:28:48 +0300640 (ieee80211_is_data(hdr->frame_control) ||
641 ieee80211_is_action(hdr->frame_control)) &&
642 is_multicast_ether_addr(hdr->addr1) &&
643 !ieee80211_has_moredata(hdr->frame_control)) {
Jouni Malinencc659652009-05-14 21:28:48 +0300644 /*
645 * No more broadcast/multicast frames to be received at this
646 * point.
647 */
Senthil Balasubramanian3fac6df2010-09-16 15:12:35 -0400648 sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
Joe Perches226afe62010-12-02 19:12:37 -0800649 ath_dbg(common, ATH_DBG_PS,
650 "All PS CAB frames received, back to sleep\n");
Sujith1b04b932010-01-08 10:36:05 +0530651 } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300652 !is_multicast_ether_addr(hdr->addr1) &&
653 !ieee80211_has_morefrags(hdr->frame_control)) {
Sujith1b04b932010-01-08 10:36:05 +0530654 sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
Joe Perches226afe62010-12-02 19:12:37 -0800655 ath_dbg(common, ATH_DBG_PS,
656 "Going back to sleep after having received PS-Poll data (0x%lx)\n",
Sujith1b04b932010-01-08 10:36:05 +0530657 sc->ps_flags & (PS_WAIT_FOR_BEACON |
658 PS_WAIT_FOR_CAB |
659 PS_WAIT_FOR_PSPOLL_DATA |
660 PS_WAIT_FOR_TX_ACK));
Jouni Malinencc659652009-05-14 21:28:48 +0300661 }
662}
663
Luis R. Rodriguezb4afffc2009-11-02 11:36:08 -0800664static void ath_rx_send_to_mac80211(struct ieee80211_hw *hw,
Mohammed Shafi Shajakhancae6b742010-12-07 21:23:16 +0530665 struct ath_softc *sc, struct sk_buff *skb)
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300666{
667 struct ieee80211_hdr *hdr;
668
669 hdr = (struct ieee80211_hdr *)skb->data;
670
671 /* Send the frame to mac80211 */
672 if (is_multicast_ether_addr(hdr->addr1)) {
673 int i;
674 /*
675 * Deliver broadcast/multicast frames to all suitable
676 * virtual wiphys.
677 */
678 /* TODO: filter based on channel configuration */
679 for (i = 0; i < sc->num_sec_wiphy; i++) {
680 struct ath_wiphy *aphy = sc->sec_wiphy[i];
681 struct sk_buff *nskb;
682 if (aphy == NULL)
683 continue;
684 nskb = skb_copy(skb, GFP_ATOMIC);
Luis R. Rodriguez5ca42622009-11-04 08:20:42 -0800685 if (!nskb)
686 continue;
687 ieee80211_rx(aphy->hw, nskb);
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300688 }
Johannes Bergf1d58c22009-06-17 13:13:00 +0200689 ieee80211_rx(sc->hw, skb);
Luis R. Rodriguez5ca42622009-11-04 08:20:42 -0800690 } else
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300691 /* Deliver unicast frames based on receiver address */
Luis R. Rodriguezb4afffc2009-11-02 11:36:08 -0800692 ieee80211_rx(hw, skb);
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300693}
694
Felix Fietkaub5c804752010-04-15 17:38:48 -0400695static bool ath_edma_get_buffers(struct ath_softc *sc,
696 enum ath9k_rx_qtype qtype)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700697{
Felix Fietkaub5c804752010-04-15 17:38:48 -0400698 struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
699 struct ath_hw *ah = sc->sc_ah;
700 struct ath_common *common = ath9k_hw_common(ah);
701 struct sk_buff *skb;
Sujithbe0418a2008-11-18 09:05:55 +0530702 struct ath_buf *bf;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400703 int ret;
704
705 skb = skb_peek(&rx_edma->rx_fifo);
706 if (!skb)
707 return false;
708
709 bf = SKB_CB_ATHBUF(skb);
710 BUG_ON(!bf);
711
Ming Leice9426d2010-05-15 18:25:40 +0800712 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400713 common->rx_bufsize, DMA_FROM_DEVICE);
714
715 ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data);
Ming Leice9426d2010-05-15 18:25:40 +0800716 if (ret == -EINPROGRESS) {
717 /*let device gain the buffer again*/
718 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
719 common->rx_bufsize, DMA_FROM_DEVICE);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400720 return false;
Ming Leice9426d2010-05-15 18:25:40 +0800721 }
Felix Fietkaub5c804752010-04-15 17:38:48 -0400722
723 __skb_unlink(skb, &rx_edma->rx_fifo);
724 if (ret == -EINVAL) {
725 /* corrupt descriptor, skip this one and the following one */
726 list_add_tail(&bf->list, &sc->rx.rxbuf);
727 ath_rx_edma_buf_link(sc, qtype);
728 skb = skb_peek(&rx_edma->rx_fifo);
729 if (!skb)
730 return true;
731
732 bf = SKB_CB_ATHBUF(skb);
733 BUG_ON(!bf);
734
735 __skb_unlink(skb, &rx_edma->rx_fifo);
736 list_add_tail(&bf->list, &sc->rx.rxbuf);
737 ath_rx_edma_buf_link(sc, qtype);
Vasanthakumar Thiagarajan083e3e82010-05-10 19:41:34 -0700738 return true;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400739 }
740 skb_queue_tail(&rx_edma->rx_buffers, skb);
741
742 return true;
743}
744
745static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
746 struct ath_rx_status *rs,
747 enum ath9k_rx_qtype qtype)
748{
749 struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
750 struct sk_buff *skb;
751 struct ath_buf *bf;
752
753 while (ath_edma_get_buffers(sc, qtype));
754 skb = __skb_dequeue(&rx_edma->rx_buffers);
755 if (!skb)
756 return NULL;
757
758 bf = SKB_CB_ATHBUF(skb);
759 ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data);
760 return bf;
761}
762
763static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
764 struct ath_rx_status *rs)
765{
766 struct ath_hw *ah = sc->sc_ah;
767 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700768 struct ath_desc *ds;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400769 struct ath_buf *bf;
770 int ret;
771
772 if (list_empty(&sc->rx.rxbuf)) {
773 sc->rx.rxlink = NULL;
774 return NULL;
775 }
776
777 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
778 ds = bf->bf_desc;
779
780 /*
781 * Must provide the virtual address of the current
782 * descriptor, the physical address, and the virtual
783 * address of the next descriptor in the h/w chain.
784 * This allows the HAL to look ahead to see if the
785 * hardware is done with a descriptor by checking the
786 * done bit in the following descriptor and the address
787 * of the current descriptor the DMA engine is working
788 * on. All this is necessary because of our use of
789 * a self-linked list to avoid rx overruns.
790 */
791 ret = ath9k_hw_rxprocdesc(ah, ds, rs, 0);
792 if (ret == -EINPROGRESS) {
793 struct ath_rx_status trs;
794 struct ath_buf *tbf;
795 struct ath_desc *tds;
796
797 memset(&trs, 0, sizeof(trs));
798 if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
799 sc->rx.rxlink = NULL;
800 return NULL;
801 }
802
803 tbf = list_entry(bf->list.next, struct ath_buf, list);
804
805 /*
806 * On some hardware the descriptor status words could
807 * get corrupted, including the done bit. Because of
808 * this, check if the next descriptor's done bit is
809 * set or not.
810 *
811 * If the next descriptor's done bit is set, the current
812 * descriptor has been corrupted. Force s/w to discard
813 * this descriptor and continue...
814 */
815
816 tds = tbf->bf_desc;
817 ret = ath9k_hw_rxprocdesc(ah, tds, &trs, 0);
818 if (ret == -EINPROGRESS)
819 return NULL;
820 }
821
822 if (!bf->bf_mpdu)
823 return bf;
824
825 /*
826 * Synchronize the DMA transfer with CPU before
827 * 1. accessing the frame
828 * 2. requeueing the same buffer to h/w
829 */
Ming Leice9426d2010-05-15 18:25:40 +0800830 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400831 common->rx_bufsize,
832 DMA_FROM_DEVICE);
833
834 return bf;
835}
836
Sujithd4357002010-05-20 15:34:38 +0530837/* Assumes you've already done the endian to CPU conversion */
838static bool ath9k_rx_accept(struct ath_common *common,
Vasanthakumar Thiagarajan9f167f62010-05-20 14:34:46 -0700839 struct ieee80211_hdr *hdr,
Sujithd4357002010-05-20 15:34:38 +0530840 struct ieee80211_rx_status *rxs,
841 struct ath_rx_status *rx_stats,
842 bool *decrypt_error)
843{
Senthil Balasubramanian38852b22010-12-06 19:09:27 +0530844#define is_mc_or_valid_tkip_keyix ((is_mc || \
845 (rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID && \
846 test_bit(rx_stats->rs_keyix, common->tkip_keymap))))
847
Sujithd4357002010-05-20 15:34:38 +0530848 struct ath_hw *ah = common->ah;
Sujithd4357002010-05-20 15:34:38 +0530849 __le16 fc;
Vasanthakumar Thiagarajanb7b1b512010-05-20 14:34:48 -0700850 u8 rx_status_len = ah->caps.rx_status_len;
Sujithd4357002010-05-20 15:34:38 +0530851
Sujithd4357002010-05-20 15:34:38 +0530852 fc = hdr->frame_control;
853
854 if (!rx_stats->rs_datalen)
855 return false;
856 /*
857 * rs_status follows rs_datalen so if rs_datalen is too large
858 * we can take a hint that hardware corrupted it, so ignore
859 * those frames.
860 */
Vasanthakumar Thiagarajanb7b1b512010-05-20 14:34:48 -0700861 if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len))
Sujithd4357002010-05-20 15:34:38 +0530862 return false;
863
864 /*
865 * rs_more indicates chained descriptors which can be used
866 * to link buffers together for a sort of scatter-gather
867 * operation.
868 * reject the frame, we don't support scatter-gather yet and
869 * the frame is probably corrupt anyway
870 */
871 if (rx_stats->rs_more)
872 return false;
873
874 /*
875 * The rx_stats->rs_status will not be set until the end of the
876 * chained descriptors so it can be ignored if rs_more is set. The
877 * rs_more will be false at the last element of the chained
878 * descriptors.
879 */
880 if (rx_stats->rs_status != 0) {
881 if (rx_stats->rs_status & ATH9K_RXERR_CRC)
882 rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
883 if (rx_stats->rs_status & ATH9K_RXERR_PHY)
884 return false;
885
886 if (rx_stats->rs_status & ATH9K_RXERR_DECRYPT) {
887 *decrypt_error = true;
888 } else if (rx_stats->rs_status & ATH9K_RXERR_MIC) {
Senthil Balasubramanian38852b22010-12-06 19:09:27 +0530889 bool is_mc;
Felix Fietkau56363dd2010-08-28 18:21:21 +0200890 /*
891 * The MIC error bit is only valid if the frame
892 * is not a control frame or fragment, and it was
893 * decrypted using a valid TKIP key.
894 */
Senthil Balasubramanian38852b22010-12-06 19:09:27 +0530895 is_mc = !!is_multicast_ether_addr(hdr->addr1);
896
Felix Fietkau56363dd2010-08-28 18:21:21 +0200897 if (!ieee80211_is_ctl(fc) &&
898 !ieee80211_has_morefrags(fc) &&
899 !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
Senthil Balasubramanian38852b22010-12-06 19:09:27 +0530900 is_mc_or_valid_tkip_keyix)
Sujithd4357002010-05-20 15:34:38 +0530901 rxs->flag |= RX_FLAG_MMIC_ERROR;
Felix Fietkau56363dd2010-08-28 18:21:21 +0200902 else
903 rx_stats->rs_status &= ~ATH9K_RXERR_MIC;
Sujithd4357002010-05-20 15:34:38 +0530904 }
905 /*
906 * Reject error frames with the exception of
907 * decryption and MIC failures. For monitor mode,
908 * we also ignore the CRC error.
909 */
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530910 if (ah->is_monitoring) {
Sujithd4357002010-05-20 15:34:38 +0530911 if (rx_stats->rs_status &
912 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
913 ATH9K_RXERR_CRC))
914 return false;
915 } else {
916 if (rx_stats->rs_status &
917 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) {
918 return false;
919 }
920 }
921 }
922 return true;
923}
924
925static int ath9k_process_rate(struct ath_common *common,
926 struct ieee80211_hw *hw,
927 struct ath_rx_status *rx_stats,
Vasanthakumar Thiagarajan9f167f62010-05-20 14:34:46 -0700928 struct ieee80211_rx_status *rxs)
Sujithd4357002010-05-20 15:34:38 +0530929{
930 struct ieee80211_supported_band *sband;
931 enum ieee80211_band band;
932 unsigned int i = 0;
933
934 band = hw->conf.channel->band;
935 sband = hw->wiphy->bands[band];
936
937 if (rx_stats->rs_rate & 0x80) {
938 /* HT rate */
939 rxs->flag |= RX_FLAG_HT;
940 if (rx_stats->rs_flags & ATH9K_RX_2040)
941 rxs->flag |= RX_FLAG_40MHZ;
942 if (rx_stats->rs_flags & ATH9K_RX_GI)
943 rxs->flag |= RX_FLAG_SHORT_GI;
944 rxs->rate_idx = rx_stats->rs_rate & 0x7f;
945 return 0;
946 }
947
948 for (i = 0; i < sband->n_bitrates; i++) {
949 if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
950 rxs->rate_idx = i;
951 return 0;
952 }
953 if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
954 rxs->flag |= RX_FLAG_SHORTPRE;
955 rxs->rate_idx = i;
956 return 0;
957 }
958 }
959
960 /*
961 * No valid hardware bitrate found -- we should not get here
962 * because hardware has already validated this frame as OK.
963 */
Joe Perches226afe62010-12-02 19:12:37 -0800964 ath_dbg(common, ATH_DBG_XMIT,
965 "unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
966 rx_stats->rs_rate);
Sujithd4357002010-05-20 15:34:38 +0530967
968 return -EINVAL;
969}
970
971static void ath9k_process_rssi(struct ath_common *common,
972 struct ieee80211_hw *hw,
Vasanthakumar Thiagarajan9f167f62010-05-20 14:34:46 -0700973 struct ieee80211_hdr *hdr,
Sujithd4357002010-05-20 15:34:38 +0530974 struct ath_rx_status *rx_stats)
975{
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200976 struct ath_wiphy *aphy = hw->priv;
Sujithd4357002010-05-20 15:34:38 +0530977 struct ath_hw *ah = common->ah;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200978 int last_rssi;
Sujithd4357002010-05-20 15:34:38 +0530979 __le16 fc;
980
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200981 if (ah->opmode != NL80211_IFTYPE_STATION)
982 return;
983
Sujithd4357002010-05-20 15:34:38 +0530984 fc = hdr->frame_control;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200985 if (!ieee80211_is_beacon(fc) ||
986 compare_ether_addr(hdr->addr3, common->curbssid))
987 return;
Sujithd4357002010-05-20 15:34:38 +0530988
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200989 if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr)
990 ATH_RSSI_LPF(aphy->last_rssi, rx_stats->rs_rssi);
Ben Greear686b9cb2010-09-23 09:44:36 -0700991
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200992 last_rssi = aphy->last_rssi;
Sujithd4357002010-05-20 15:34:38 +0530993 if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
994 rx_stats->rs_rssi = ATH_EP_RND(last_rssi,
995 ATH_RSSI_EP_MULTIPLIER);
996 if (rx_stats->rs_rssi < 0)
997 rx_stats->rs_rssi = 0;
998
999 /* Update Beacon RSSI, this is used by ANI. */
Felix Fietkau9fa23e12010-10-15 20:03:31 +02001000 ah->stats.avgbrssi = rx_stats->rs_rssi;
Sujithd4357002010-05-20 15:34:38 +05301001}
1002
1003/*
1004 * For Decrypt or Demic errors, we only mark packet status here and always push
1005 * up the frame up to let mac80211 handle the actual error case, be it no
1006 * decryption key or real decryption error. This let us keep statistics there.
1007 */
1008static int ath9k_rx_skb_preprocess(struct ath_common *common,
1009 struct ieee80211_hw *hw,
Vasanthakumar Thiagarajan9f167f62010-05-20 14:34:46 -07001010 struct ieee80211_hdr *hdr,
Sujithd4357002010-05-20 15:34:38 +05301011 struct ath_rx_status *rx_stats,
1012 struct ieee80211_rx_status *rx_status,
1013 bool *decrypt_error)
1014{
Sujithd4357002010-05-20 15:34:38 +05301015 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
1016
1017 /*
1018 * everything but the rate is checked here, the rate check is done
1019 * separately to avoid doing two lookups for a rate for each frame.
1020 */
Vasanthakumar Thiagarajan9f167f62010-05-20 14:34:46 -07001021 if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
Sujithd4357002010-05-20 15:34:38 +05301022 return -EINVAL;
1023
Vasanthakumar Thiagarajan9f167f62010-05-20 14:34:46 -07001024 ath9k_process_rssi(common, hw, hdr, rx_stats);
Sujithd4357002010-05-20 15:34:38 +05301025
Vasanthakumar Thiagarajan9f167f62010-05-20 14:34:46 -07001026 if (ath9k_process_rate(common, hw, rx_stats, rx_status))
Sujithd4357002010-05-20 15:34:38 +05301027 return -EINVAL;
1028
Sujithd4357002010-05-20 15:34:38 +05301029 rx_status->band = hw->conf.channel->band;
1030 rx_status->freq = hw->conf.channel->center_freq;
1031 rx_status->signal = ATH_DEFAULT_NOISE_FLOOR + rx_stats->rs_rssi;
1032 rx_status->antenna = rx_stats->rs_antenna;
1033 rx_status->flag |= RX_FLAG_TSFT;
1034
1035 return 0;
1036}
1037
1038static void ath9k_rx_skb_postprocess(struct ath_common *common,
1039 struct sk_buff *skb,
1040 struct ath_rx_status *rx_stats,
1041 struct ieee80211_rx_status *rxs,
1042 bool decrypt_error)
1043{
1044 struct ath_hw *ah = common->ah;
1045 struct ieee80211_hdr *hdr;
1046 int hdrlen, padpos, padsize;
1047 u8 keyix;
1048 __le16 fc;
1049
1050 /* see if any padding is done by the hw and remove it */
1051 hdr = (struct ieee80211_hdr *) skb->data;
1052 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1053 fc = hdr->frame_control;
1054 padpos = ath9k_cmn_padpos(hdr->frame_control);
1055
1056 /* The MAC header is padded to have 32-bit boundary if the
1057 * packet payload is non-zero. The general calculation for
1058 * padsize would take into account odd header lengths:
1059 * padsize = (4 - padpos % 4) % 4; However, since only
1060 * even-length headers are used, padding can only be 0 or 2
1061 * bytes and we can optimize this a bit. In addition, we must
1062 * not try to remove padding from short control frames that do
1063 * not have payload. */
1064 padsize = padpos & 3;
1065 if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
1066 memmove(skb->data + padsize, skb->data, padpos);
1067 skb_pull(skb, padsize);
1068 }
1069
1070 keyix = rx_stats->rs_keyix;
1071
1072 if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
1073 ieee80211_has_protected(fc)) {
1074 rxs->flag |= RX_FLAG_DECRYPTED;
1075 } else if (ieee80211_has_protected(fc)
1076 && !decrypt_error && skb->len >= hdrlen + 4) {
1077 keyix = skb->data[hdrlen + 3] >> 6;
1078
1079 if (test_bit(keyix, common->keymap))
1080 rxs->flag |= RX_FLAG_DECRYPTED;
1081 }
1082 if (ah->sw_mgmt_crypto &&
1083 (rxs->flag & RX_FLAG_DECRYPTED) &&
1084 ieee80211_is_mgmt(fc))
1085 /* Use software decrypt for management frames. */
1086 rxs->flag &= ~RX_FLAG_DECRYPTED;
1087}
Felix Fietkaub5c804752010-04-15 17:38:48 -04001088
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -07001089static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb,
1090 struct ath_hw_antcomb_conf ant_conf,
1091 int main_rssi_avg)
1092{
1093 antcomb->quick_scan_cnt = 0;
1094
1095 if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2)
1096 antcomb->rssi_lna2 = main_rssi_avg;
1097 else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1)
1098 antcomb->rssi_lna1 = main_rssi_avg;
1099
1100 switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) {
1101 case (0x10): /* LNA2 A-B */
1102 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1103 antcomb->first_quick_scan_conf =
1104 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1105 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1106 break;
1107 case (0x20): /* LNA1 A-B */
1108 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1109 antcomb->first_quick_scan_conf =
1110 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1111 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1112 break;
1113 case (0x21): /* LNA1 LNA2 */
1114 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2;
1115 antcomb->first_quick_scan_conf =
1116 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1117 antcomb->second_quick_scan_conf =
1118 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1119 break;
1120 case (0x12): /* LNA2 LNA1 */
1121 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1;
1122 antcomb->first_quick_scan_conf =
1123 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1124 antcomb->second_quick_scan_conf =
1125 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1126 break;
1127 case (0x13): /* LNA2 A+B */
1128 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1129 antcomb->first_quick_scan_conf =
1130 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1131 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1132 break;
1133 case (0x23): /* LNA1 A+B */
1134 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1135 antcomb->first_quick_scan_conf =
1136 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1137 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1138 break;
1139 default:
1140 break;
1141 }
1142}
1143
1144static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb,
1145 struct ath_hw_antcomb_conf *div_ant_conf,
1146 int main_rssi_avg, int alt_rssi_avg,
1147 int alt_ratio)
1148{
1149 /* alt_good */
1150 switch (antcomb->quick_scan_cnt) {
1151 case 0:
1152 /* set alt to main, and alt to first conf */
1153 div_ant_conf->main_lna_conf = antcomb->main_conf;
1154 div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf;
1155 break;
1156 case 1:
1157 /* set alt to main, and alt to first conf */
1158 div_ant_conf->main_lna_conf = antcomb->main_conf;
1159 div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf;
1160 antcomb->rssi_first = main_rssi_avg;
1161 antcomb->rssi_second = alt_rssi_avg;
1162
1163 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1164 /* main is LNA1 */
1165 if (ath_is_alt_ant_ratio_better(alt_ratio,
1166 ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1167 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1168 main_rssi_avg, alt_rssi_avg,
1169 antcomb->total_pkt_count))
1170 antcomb->first_ratio = true;
1171 else
1172 antcomb->first_ratio = false;
1173 } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1174 if (ath_is_alt_ant_ratio_better(alt_ratio,
1175 ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1176 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1177 main_rssi_avg, alt_rssi_avg,
1178 antcomb->total_pkt_count))
1179 antcomb->first_ratio = true;
1180 else
1181 antcomb->first_ratio = false;
1182 } else {
1183 if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1184 (alt_rssi_avg > main_rssi_avg +
1185 ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1186 (alt_rssi_avg > main_rssi_avg)) &&
1187 (antcomb->total_pkt_count > 50))
1188 antcomb->first_ratio = true;
1189 else
1190 antcomb->first_ratio = false;
1191 }
1192 break;
1193 case 2:
1194 antcomb->alt_good = false;
1195 antcomb->scan_not_start = false;
1196 antcomb->scan = false;
1197 antcomb->rssi_first = main_rssi_avg;
1198 antcomb->rssi_third = alt_rssi_avg;
1199
1200 if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1)
1201 antcomb->rssi_lna1 = alt_rssi_avg;
1202 else if (antcomb->second_quick_scan_conf ==
1203 ATH_ANT_DIV_COMB_LNA2)
1204 antcomb->rssi_lna2 = alt_rssi_avg;
1205 else if (antcomb->second_quick_scan_conf ==
1206 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) {
1207 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)
1208 antcomb->rssi_lna2 = main_rssi_avg;
1209 else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1)
1210 antcomb->rssi_lna1 = main_rssi_avg;
1211 }
1212
1213 if (antcomb->rssi_lna2 > antcomb->rssi_lna1 +
1214 ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)
1215 div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1216 else
1217 div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1;
1218
1219 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1220 if (ath_is_alt_ant_ratio_better(alt_ratio,
1221 ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1222 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1223 main_rssi_avg, alt_rssi_avg,
1224 antcomb->total_pkt_count))
1225 antcomb->second_ratio = true;
1226 else
1227 antcomb->second_ratio = false;
1228 } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1229 if (ath_is_alt_ant_ratio_better(alt_ratio,
1230 ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1231 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1232 main_rssi_avg, alt_rssi_avg,
1233 antcomb->total_pkt_count))
1234 antcomb->second_ratio = true;
1235 else
1236 antcomb->second_ratio = false;
1237 } else {
1238 if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1239 (alt_rssi_avg > main_rssi_avg +
1240 ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1241 (alt_rssi_avg > main_rssi_avg)) &&
1242 (antcomb->total_pkt_count > 50))
1243 antcomb->second_ratio = true;
1244 else
1245 antcomb->second_ratio = false;
1246 }
1247
1248 /* set alt to the conf with maximun ratio */
1249 if (antcomb->first_ratio && antcomb->second_ratio) {
1250 if (antcomb->rssi_second > antcomb->rssi_third) {
1251 /* first alt*/
1252 if ((antcomb->first_quick_scan_conf ==
1253 ATH_ANT_DIV_COMB_LNA1) ||
1254 (antcomb->first_quick_scan_conf ==
1255 ATH_ANT_DIV_COMB_LNA2))
1256 /* Set alt LNA1 or LNA2*/
1257 if (div_ant_conf->main_lna_conf ==
1258 ATH_ANT_DIV_COMB_LNA2)
1259 div_ant_conf->alt_lna_conf =
1260 ATH_ANT_DIV_COMB_LNA1;
1261 else
1262 div_ant_conf->alt_lna_conf =
1263 ATH_ANT_DIV_COMB_LNA2;
1264 else
1265 /* Set alt to A+B or A-B */
1266 div_ant_conf->alt_lna_conf =
1267 antcomb->first_quick_scan_conf;
1268 } else if ((antcomb->second_quick_scan_conf ==
1269 ATH_ANT_DIV_COMB_LNA1) ||
1270 (antcomb->second_quick_scan_conf ==
1271 ATH_ANT_DIV_COMB_LNA2)) {
1272 /* Set alt LNA1 or LNA2 */
1273 if (div_ant_conf->main_lna_conf ==
1274 ATH_ANT_DIV_COMB_LNA2)
1275 div_ant_conf->alt_lna_conf =
1276 ATH_ANT_DIV_COMB_LNA1;
1277 else
1278 div_ant_conf->alt_lna_conf =
1279 ATH_ANT_DIV_COMB_LNA2;
1280 } else {
1281 /* Set alt to A+B or A-B */
1282 div_ant_conf->alt_lna_conf =
1283 antcomb->second_quick_scan_conf;
1284 }
1285 } else if (antcomb->first_ratio) {
1286 /* first alt */
1287 if ((antcomb->first_quick_scan_conf ==
1288 ATH_ANT_DIV_COMB_LNA1) ||
1289 (antcomb->first_quick_scan_conf ==
1290 ATH_ANT_DIV_COMB_LNA2))
1291 /* Set alt LNA1 or LNA2 */
1292 if (div_ant_conf->main_lna_conf ==
1293 ATH_ANT_DIV_COMB_LNA2)
1294 div_ant_conf->alt_lna_conf =
1295 ATH_ANT_DIV_COMB_LNA1;
1296 else
1297 div_ant_conf->alt_lna_conf =
1298 ATH_ANT_DIV_COMB_LNA2;
1299 else
1300 /* Set alt to A+B or A-B */
1301 div_ant_conf->alt_lna_conf =
1302 antcomb->first_quick_scan_conf;
1303 } else if (antcomb->second_ratio) {
1304 /* second alt */
1305 if ((antcomb->second_quick_scan_conf ==
1306 ATH_ANT_DIV_COMB_LNA1) ||
1307 (antcomb->second_quick_scan_conf ==
1308 ATH_ANT_DIV_COMB_LNA2))
1309 /* Set alt LNA1 or LNA2 */
1310 if (div_ant_conf->main_lna_conf ==
1311 ATH_ANT_DIV_COMB_LNA2)
1312 div_ant_conf->alt_lna_conf =
1313 ATH_ANT_DIV_COMB_LNA1;
1314 else
1315 div_ant_conf->alt_lna_conf =
1316 ATH_ANT_DIV_COMB_LNA2;
1317 else
1318 /* Set alt to A+B or A-B */
1319 div_ant_conf->alt_lna_conf =
1320 antcomb->second_quick_scan_conf;
1321 } else {
1322 /* main is largest */
1323 if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) ||
1324 (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2))
1325 /* Set alt LNA1 or LNA2 */
1326 if (div_ant_conf->main_lna_conf ==
1327 ATH_ANT_DIV_COMB_LNA2)
1328 div_ant_conf->alt_lna_conf =
1329 ATH_ANT_DIV_COMB_LNA1;
1330 else
1331 div_ant_conf->alt_lna_conf =
1332 ATH_ANT_DIV_COMB_LNA2;
1333 else
1334 /* Set alt to A+B or A-B */
1335 div_ant_conf->alt_lna_conf = antcomb->main_conf;
1336 }
1337 break;
1338 default:
1339 break;
1340 }
1341}
1342
John W. Linville9bad82b2010-09-15 15:26:13 -04001343static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf)
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -07001344{
1345 /* Adjust the fast_div_bias based on main and alt lna conf */
1346 switch ((ant_conf->main_lna_conf << 4) | ant_conf->alt_lna_conf) {
1347 case (0x01): /* A-B LNA2 */
1348 ant_conf->fast_div_bias = 0x3b;
1349 break;
1350 case (0x02): /* A-B LNA1 */
1351 ant_conf->fast_div_bias = 0x3d;
1352 break;
1353 case (0x03): /* A-B A+B */
1354 ant_conf->fast_div_bias = 0x1;
1355 break;
1356 case (0x10): /* LNA2 A-B */
1357 ant_conf->fast_div_bias = 0x7;
1358 break;
1359 case (0x12): /* LNA2 LNA1 */
1360 ant_conf->fast_div_bias = 0x2;
1361 break;
1362 case (0x13): /* LNA2 A+B */
1363 ant_conf->fast_div_bias = 0x7;
1364 break;
1365 case (0x20): /* LNA1 A-B */
1366 ant_conf->fast_div_bias = 0x6;
1367 break;
1368 case (0x21): /* LNA1 LNA2 */
1369 ant_conf->fast_div_bias = 0x0;
1370 break;
1371 case (0x23): /* LNA1 A+B */
1372 ant_conf->fast_div_bias = 0x6;
1373 break;
1374 case (0x30): /* A+B A-B */
1375 ant_conf->fast_div_bias = 0x1;
1376 break;
1377 case (0x31): /* A+B LNA2 */
1378 ant_conf->fast_div_bias = 0x3b;
1379 break;
1380 case (0x32): /* A+B LNA1 */
1381 ant_conf->fast_div_bias = 0x3d;
1382 break;
1383 default:
1384 break;
1385 }
1386}
1387
1388/* Antenna diversity and combining */
1389static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs)
1390{
1391 struct ath_hw_antcomb_conf div_ant_conf;
1392 struct ath_ant_comb *antcomb = &sc->ant_comb;
1393 int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set;
1394 int curr_main_set, curr_bias;
1395 int main_rssi = rs->rs_rssi_ctl0;
1396 int alt_rssi = rs->rs_rssi_ctl1;
1397 int rx_ant_conf, main_ant_conf;
1398 bool short_scan = false;
1399
1400 rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) &
1401 ATH_ANT_RX_MASK;
1402 main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) &
1403 ATH_ANT_RX_MASK;
1404
1405 /* Record packet only when alt_rssi is positive */
1406 if (alt_rssi > 0) {
1407 antcomb->total_pkt_count++;
1408 antcomb->main_total_rssi += main_rssi;
1409 antcomb->alt_total_rssi += alt_rssi;
1410 if (main_ant_conf == rx_ant_conf)
1411 antcomb->main_recv_cnt++;
1412 else
1413 antcomb->alt_recv_cnt++;
1414 }
1415
1416 /* Short scan check */
1417 if (antcomb->scan && antcomb->alt_good) {
1418 if (time_after(jiffies, antcomb->scan_start_time +
1419 msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR)))
1420 short_scan = true;
1421 else
1422 if (antcomb->total_pkt_count ==
1423 ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) {
1424 alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1425 antcomb->total_pkt_count);
1426 if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
1427 short_scan = true;
1428 }
1429 }
1430
1431 if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) ||
1432 rs->rs_moreaggr) && !short_scan)
1433 return;
1434
1435 if (antcomb->total_pkt_count) {
1436 alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1437 antcomb->total_pkt_count);
1438 main_rssi_avg = (antcomb->main_total_rssi /
1439 antcomb->total_pkt_count);
1440 alt_rssi_avg = (antcomb->alt_total_rssi /
1441 antcomb->total_pkt_count);
1442 }
1443
1444
1445 ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf);
1446 curr_alt_set = div_ant_conf.alt_lna_conf;
1447 curr_main_set = div_ant_conf.main_lna_conf;
1448 curr_bias = div_ant_conf.fast_div_bias;
1449
1450 antcomb->count++;
1451
1452 if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) {
1453 if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
1454 ath_lnaconf_alt_good_scan(antcomb, div_ant_conf,
1455 main_rssi_avg);
1456 antcomb->alt_good = true;
1457 } else {
1458 antcomb->alt_good = false;
1459 }
1460
1461 antcomb->count = 0;
1462 antcomb->scan = true;
1463 antcomb->scan_not_start = true;
1464 }
1465
1466 if (!antcomb->scan) {
1467 if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
1468 if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) {
1469 /* Switch main and alt LNA */
1470 div_ant_conf.main_lna_conf =
1471 ATH_ANT_DIV_COMB_LNA2;
1472 div_ant_conf.alt_lna_conf =
1473 ATH_ANT_DIV_COMB_LNA1;
1474 } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) {
1475 div_ant_conf.main_lna_conf =
1476 ATH_ANT_DIV_COMB_LNA1;
1477 div_ant_conf.alt_lna_conf =
1478 ATH_ANT_DIV_COMB_LNA2;
1479 }
1480
1481 goto div_comb_done;
1482 } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) &&
1483 (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) {
1484 /* Set alt to another LNA */
1485 if (curr_main_set == ATH_ANT_DIV_COMB_LNA2)
1486 div_ant_conf.alt_lna_conf =
1487 ATH_ANT_DIV_COMB_LNA1;
1488 else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1)
1489 div_ant_conf.alt_lna_conf =
1490 ATH_ANT_DIV_COMB_LNA2;
1491
1492 goto div_comb_done;
1493 }
1494
1495 if ((alt_rssi_avg < (main_rssi_avg +
1496 ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA)))
1497 goto div_comb_done;
1498 }
1499
1500 if (!antcomb->scan_not_start) {
1501 switch (curr_alt_set) {
1502 case ATH_ANT_DIV_COMB_LNA2:
1503 antcomb->rssi_lna2 = alt_rssi_avg;
1504 antcomb->rssi_lna1 = main_rssi_avg;
1505 antcomb->scan = true;
1506 /* set to A+B */
1507 div_ant_conf.main_lna_conf =
1508 ATH_ANT_DIV_COMB_LNA1;
1509 div_ant_conf.alt_lna_conf =
1510 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1511 break;
1512 case ATH_ANT_DIV_COMB_LNA1:
1513 antcomb->rssi_lna1 = alt_rssi_avg;
1514 antcomb->rssi_lna2 = main_rssi_avg;
1515 antcomb->scan = true;
1516 /* set to A+B */
1517 div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1518 div_ant_conf.alt_lna_conf =
1519 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1520 break;
1521 case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2:
1522 antcomb->rssi_add = alt_rssi_avg;
1523 antcomb->scan = true;
1524 /* set to A-B */
1525 div_ant_conf.alt_lna_conf =
1526 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1527 break;
1528 case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2:
1529 antcomb->rssi_sub = alt_rssi_avg;
1530 antcomb->scan = false;
1531 if (antcomb->rssi_lna2 >
1532 (antcomb->rssi_lna1 +
1533 ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) {
1534 /* use LNA2 as main LNA */
1535 if ((antcomb->rssi_add > antcomb->rssi_lna1) &&
1536 (antcomb->rssi_add > antcomb->rssi_sub)) {
1537 /* set to A+B */
1538 div_ant_conf.main_lna_conf =
1539 ATH_ANT_DIV_COMB_LNA2;
1540 div_ant_conf.alt_lna_conf =
1541 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1542 } else if (antcomb->rssi_sub >
1543 antcomb->rssi_lna1) {
1544 /* set to A-B */
1545 div_ant_conf.main_lna_conf =
1546 ATH_ANT_DIV_COMB_LNA2;
1547 div_ant_conf.alt_lna_conf =
1548 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1549 } else {
1550 /* set to LNA1 */
1551 div_ant_conf.main_lna_conf =
1552 ATH_ANT_DIV_COMB_LNA2;
1553 div_ant_conf.alt_lna_conf =
1554 ATH_ANT_DIV_COMB_LNA1;
1555 }
1556 } else {
1557 /* use LNA1 as main LNA */
1558 if ((antcomb->rssi_add > antcomb->rssi_lna2) &&
1559 (antcomb->rssi_add > antcomb->rssi_sub)) {
1560 /* set to A+B */
1561 div_ant_conf.main_lna_conf =
1562 ATH_ANT_DIV_COMB_LNA1;
1563 div_ant_conf.alt_lna_conf =
1564 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1565 } else if (antcomb->rssi_sub >
1566 antcomb->rssi_lna1) {
1567 /* set to A-B */
1568 div_ant_conf.main_lna_conf =
1569 ATH_ANT_DIV_COMB_LNA1;
1570 div_ant_conf.alt_lna_conf =
1571 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1572 } else {
1573 /* set to LNA2 */
1574 div_ant_conf.main_lna_conf =
1575 ATH_ANT_DIV_COMB_LNA1;
1576 div_ant_conf.alt_lna_conf =
1577 ATH_ANT_DIV_COMB_LNA2;
1578 }
1579 }
1580 break;
1581 default:
1582 break;
1583 }
1584 } else {
1585 if (!antcomb->alt_good) {
1586 antcomb->scan_not_start = false;
1587 /* Set alt to another LNA */
1588 if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) {
1589 div_ant_conf.main_lna_conf =
1590 ATH_ANT_DIV_COMB_LNA2;
1591 div_ant_conf.alt_lna_conf =
1592 ATH_ANT_DIV_COMB_LNA1;
1593 } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) {
1594 div_ant_conf.main_lna_conf =
1595 ATH_ANT_DIV_COMB_LNA1;
1596 div_ant_conf.alt_lna_conf =
1597 ATH_ANT_DIV_COMB_LNA2;
1598 }
1599 goto div_comb_done;
1600 }
1601 }
1602
1603 ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf,
1604 main_rssi_avg, alt_rssi_avg,
1605 alt_ratio);
1606
1607 antcomb->quick_scan_cnt++;
1608
1609div_comb_done:
1610 ath_ant_div_conf_fast_divbias(&div_ant_conf);
1611
1612 ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf);
1613
1614 antcomb->scan_start_time = jiffies;
1615 antcomb->total_pkt_count = 0;
1616 antcomb->main_total_rssi = 0;
1617 antcomb->alt_total_rssi = 0;
1618 antcomb->main_recv_cnt = 0;
1619 antcomb->alt_recv_cnt = 0;
1620}
1621
Felix Fietkaub5c804752010-04-15 17:38:48 -04001622int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
1623{
1624 struct ath_buf *bf;
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -08001625 struct sk_buff *skb = NULL, *requeue_skb;
Luis R. Rodriguez5ca42622009-11-04 08:20:42 -08001626 struct ieee80211_rx_status *rxs;
Sujithcbe61d82009-02-09 13:27:12 +05301627 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -07001628 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezb4afffc2009-11-02 11:36:08 -08001629 /*
Mohammed Shafi Shajakhancae6b742010-12-07 21:23:16 +05301630 * The hw can technically differ from common->hw when using ath9k
Luis R. Rodriguezb4afffc2009-11-02 11:36:08 -08001631 * virtual wiphy so to account for that we iterate over the active
1632 * wiphys and find the appropriate wiphy and therefore hw.
1633 */
1634 struct ieee80211_hw *hw = NULL;
Sujithbe0418a2008-11-18 09:05:55 +05301635 struct ieee80211_hdr *hdr;
Luis R. Rodriguezc9b14172009-11-04 16:47:22 -08001636 int retval;
Sujithbe0418a2008-11-18 09:05:55 +05301637 bool decrypt_error = false;
Felix Fietkau29bffa92010-03-29 20:14:23 -07001638 struct ath_rx_status rs;
Felix Fietkaub5c804752010-04-15 17:38:48 -04001639 enum ath9k_rx_qtype qtype;
1640 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1641 int dma_type;
Vasanthakumar Thiagarajan5c6dd922010-05-20 14:34:47 -07001642 u8 rx_status_len = ah->caps.rx_status_len;
Felix Fietkaua6d20552010-06-12 00:33:54 -04001643 u64 tsf = 0;
1644 u32 tsf_lower = 0;
Luis R. Rodriguez8ab2cd02010-09-16 15:12:26 -04001645 unsigned long flags;
Sujithbe0418a2008-11-18 09:05:55 +05301646
Felix Fietkaub5c804752010-04-15 17:38:48 -04001647 if (edma)
Felix Fietkaub5c804752010-04-15 17:38:48 -04001648 dma_type = DMA_BIDIRECTIONAL;
Ming Lei56824222010-05-14 21:15:38 +08001649 else
1650 dma_type = DMA_FROM_DEVICE;
Felix Fietkaub5c804752010-04-15 17:38:48 -04001651
1652 qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
Sujithb77f4832008-12-07 21:44:03 +05301653 spin_lock_bh(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001654
Felix Fietkaua6d20552010-06-12 00:33:54 -04001655 tsf = ath9k_hw_gettsf64(ah);
1656 tsf_lower = tsf & 0xffffffff;
1657
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001658 do {
1659 /* If handling rx interrupt and flush is in progress => exit */
Sujith98deeea2008-08-11 14:05:46 +05301660 if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001661 break;
1662
Felix Fietkau29bffa92010-03-29 20:14:23 -07001663 memset(&rs, 0, sizeof(rs));
Felix Fietkaub5c804752010-04-15 17:38:48 -04001664 if (edma)
1665 bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
1666 else
1667 bf = ath_get_next_rx_buf(sc, &rs);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001668
Felix Fietkaub5c804752010-04-15 17:38:48 -04001669 if (!bf)
1670 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001671
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001672 skb = bf->bf_mpdu;
Sujithbe0418a2008-11-18 09:05:55 +05301673 if (!skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001674 continue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001675
Vasanthakumar Thiagarajan5c6dd922010-05-20 14:34:47 -07001676 hdr = (struct ieee80211_hdr *) (skb->data + rx_status_len);
Luis R. Rodriguez5ca42622009-11-04 08:20:42 -08001677 rxs = IEEE80211_SKB_RXCB(skb);
1678
Luis R. Rodriguezb4afffc2009-11-02 11:36:08 -08001679 hw = ath_get_virt_hw(sc, hdr);
1680
Felix Fietkau29bffa92010-03-29 20:14:23 -07001681 ath_debug_stat_rx(sc, &rs);
Sujith1395d3f2010-01-08 10:36:11 +05301682
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +05301683 /*
Sujithbe0418a2008-11-18 09:05:55 +05301684 * If we're asked to flush receive queue, directly
1685 * chain it back at the queue without processing it.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001686 */
Sujithbe0418a2008-11-18 09:05:55 +05301687 if (flush)
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -08001688 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001689
Jan Friedrichc8f3b722010-08-02 23:55:50 +02001690 retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs,
1691 rxs, &decrypt_error);
1692 if (retval)
1693 goto requeue;
1694
Felix Fietkaua6d20552010-06-12 00:33:54 -04001695 rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp;
1696 if (rs.rs_tstamp > tsf_lower &&
1697 unlikely(rs.rs_tstamp - tsf_lower > 0x10000000))
1698 rxs->mactime -= 0x100000000ULL;
1699
1700 if (rs.rs_tstamp < tsf_lower &&
1701 unlikely(tsf_lower - rs.rs_tstamp > 0x10000000))
1702 rxs->mactime += 0x100000000ULL;
1703
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -08001704 /* Ensure we always have an skb to requeue once we are done
1705 * processing the current buffer's skb */
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001706 requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -08001707
1708 /* If there is no memory we ignore the current RX'd frame,
1709 * tell hardware it can give us a new frame using the old
Sujithb77f4832008-12-07 21:44:03 +05301710 * skb and put it at the tail of the sc->rx.rxbuf list for
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -08001711 * processing. */
1712 if (!requeue_skb)
1713 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001714
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +05301715 /* Unmap the frame */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001716 dma_unmap_single(sc->dev, bf->bf_buf_addr,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001717 common->rx_bufsize,
Felix Fietkaub5c804752010-04-15 17:38:48 -04001718 dma_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001719
Felix Fietkaub5c804752010-04-15 17:38:48 -04001720 skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
1721 if (ah->caps.rx_status_len)
1722 skb_pull(skb, ah->caps.rx_status_len);
Sujithbe0418a2008-11-18 09:05:55 +05301723
Sujithd4357002010-05-20 15:34:38 +05301724 ath9k_rx_skb_postprocess(common, skb, &rs,
1725 rxs, decrypt_error);
Sujithbe0418a2008-11-18 09:05:55 +05301726
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -08001727 /* We will now give hardware our shiny new allocated skb */
1728 bf->bf_mpdu = requeue_skb;
Gabor Juhos7da3c552009-01-14 20:17:03 +01001729 bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001730 common->rx_bufsize,
Felix Fietkaub5c804752010-04-15 17:38:48 -04001731 dma_type);
Gabor Juhos7da3c552009-01-14 20:17:03 +01001732 if (unlikely(dma_mapping_error(sc->dev,
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -08001733 bf->bf_buf_addr))) {
1734 dev_kfree_skb_any(requeue_skb);
1735 bf->bf_mpdu = NULL;
Ben Greear6cf9e992010-10-14 12:45:30 -07001736 bf->bf_buf_addr = 0;
Joe Perches38002762010-12-02 19:12:36 -08001737 ath_err(common, "dma_mapping_error() on RX\n");
Mohammed Shafi Shajakhancae6b742010-12-07 21:23:16 +05301738 ath_rx_send_to_mac80211(hw, sc, skb);
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -08001739 break;
1740 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001741
1742 /*
1743 * change the default rx antenna if rx diversity chooses the
1744 * other antenna 3 times in a row.
1745 */
Felix Fietkau29bffa92010-03-29 20:14:23 -07001746 if (sc->rx.defant != rs.rs_antenna) {
Sujithb77f4832008-12-07 21:44:03 +05301747 if (++sc->rx.rxotherant >= 3)
Felix Fietkau29bffa92010-03-29 20:14:23 -07001748 ath_setdefantenna(sc, rs.rs_antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001749 } else {
Sujithb77f4832008-12-07 21:44:03 +05301750 sc->rx.rxotherant = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301752
Luis R. Rodriguez8ab2cd02010-09-16 15:12:26 -04001753 spin_lock_irqsave(&sc->sc_pm_lock, flags);
Mohammed Shafi Shajakhanaaef24b2010-12-07 20:40:58 +05301754
1755 if ((sc->ps_flags & (PS_WAIT_FOR_BEACON |
Vasanthakumar Thiagarajanededf1f2010-05-22 23:58:13 -07001756 PS_WAIT_FOR_CAB |
Mohammed Shafi Shajakhanaaef24b2010-12-07 20:40:58 +05301757 PS_WAIT_FOR_PSPOLL_DATA)) ||
1758 unlikely(ath9k_check_auto_sleep(sc)))
Jouni Malinencc659652009-05-14 21:28:48 +03001759 ath_rx_ps(sc, skb);
Luis R. Rodriguez8ab2cd02010-09-16 15:12:26 -04001760 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
Jouni Malinencc659652009-05-14 21:28:48 +03001761
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -07001762 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
1763 ath_ant_comb_scan(sc, &rs);
1764
Mohammed Shafi Shajakhancae6b742010-12-07 21:23:16 +05301765 ath_rx_send_to_mac80211(hw, sc, skb);
Jouni Malinencc659652009-05-14 21:28:48 +03001766
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -08001767requeue:
Felix Fietkaub5c804752010-04-15 17:38:48 -04001768 if (edma) {
1769 list_add_tail(&bf->list, &sc->rx.rxbuf);
1770 ath_rx_edma_buf_link(sc, qtype);
1771 } else {
1772 list_move_tail(&bf->list, &sc->rx.rxbuf);
1773 ath_rx_buf_link(sc, bf);
1774 }
Sujithbe0418a2008-11-18 09:05:55 +05301775 } while (1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001776
Sujithb77f4832008-12-07 21:44:03 +05301777 spin_unlock_bh(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001778
1779 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001780}