blob: a1cfead5827bcc7bd781655c5259cdb627d063c7 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
27#include <linux/config.h>
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/moduleparam.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/delay.h>
38#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010039#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080040#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040041#include <asm/irq.h>
42
43#include "skge.h"
44
45#define DRV_NAME "skge"
Stephen Hemminger383181a2005-09-19 15:37:16 -070046#define DRV_VERSION "1.1"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040047#define PFX DRV_NAME " "
48
49#define DEFAULT_TX_RING_SIZE 128
50#define DEFAULT_RX_RING_SIZE 512
51#define MAX_TX_RING_SIZE 1024
52#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070053#define RX_COPY_THRESHOLD 128
54#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define PHY_RETRIES 1000
56#define ETH_JUMBO_MTU 9000
57#define TX_WATCHDOG (5 * HZ)
58#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070059#define BLINK_MS 250
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040060
61MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
62MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
63MODULE_LICENSE("GPL");
64MODULE_VERSION(DRV_VERSION);
65
66static const u32 default_msg
67 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
68 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
69
70static int debug = -1; /* defaults above */
71module_param(debug, int, 0);
72MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
73
74static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070075 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
76 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
77 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
78 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070079 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
80 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
81 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
82 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070083 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Francois Romieu86f0cd52005-08-24 01:14:23 +020084 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040085 { 0 }
86};
87MODULE_DEVICE_TABLE(pci, skge_id_table);
88
89static int skge_up(struct net_device *dev);
90static int skge_down(struct net_device *dev);
91static void skge_tx_clean(struct skge_port *skge);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080092static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
93static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040094static void genesis_get_stats(struct skge_port *skge, u64 *data);
95static void yukon_get_stats(struct skge_port *skge, u64 *data);
96static void yukon_init(struct skge_hw *hw, int port);
97static void yukon_reset(struct skge_hw *hw, int port);
98static void genesis_mac_init(struct skge_hw *hw, int port);
99static void genesis_reset(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700100static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400101
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700102/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400103static const int txqaddr[] = { Q_XA1, Q_XA2 };
104static const int rxqaddr[] = { Q_R1, Q_R2 };
105static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
106static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700107static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400108
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400109static int skge_get_regs_len(struct net_device *dev)
110{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700111 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400112}
113
114/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700115 * Returns copy of whole control register region
116 * Note: skip RAM address register because accessing it will
117 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400118 */
119static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
120 void *p)
121{
122 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400123 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400124
125 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700126 memset(p, 0, regs->len);
127 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400128
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700129 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
130 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400131}
132
133/* Wake on Lan only supported on Yukon chps with rev 1 or above */
134static int wol_supported(const struct skge_hw *hw)
135{
136 return !((hw->chip_id == CHIP_ID_GENESIS ||
Stephen Hemminger981d0372005-06-27 11:33:06 -0700137 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400138}
139
140static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
141{
142 struct skge_port *skge = netdev_priv(dev);
143
144 wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
145 wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
146}
147
148static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
149{
150 struct skge_port *skge = netdev_priv(dev);
151 struct skge_hw *hw = skge->hw;
152
Stephen Hemminger95566062005-06-27 11:33:02 -0700153 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400154 return -EOPNOTSUPP;
155
156 if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
157 return -EOPNOTSUPP;
158
159 skge->wol = wol->wolopts == WAKE_MAGIC;
160
161 if (skge->wol) {
162 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
163
164 skge_write16(hw, WOL_CTRL_STAT,
165 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
166 WOL_CTL_ENA_MAGIC_PKT_UNIT);
167 } else
168 skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
169
170 return 0;
171}
172
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700173/* Determine supported/adverised modes based on hardware.
174 * Note: ethtoool ADVERTISED_xxx == SUPPORTED_xxx
175 */
176static u32 skge_supported_modes(const struct skge_hw *hw)
177{
178 u32 supported;
179
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700180 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700181 supported = SUPPORTED_10baseT_Half
182 | SUPPORTED_10baseT_Full
183 | SUPPORTED_100baseT_Half
184 | SUPPORTED_100baseT_Full
185 | SUPPORTED_1000baseT_Half
186 | SUPPORTED_1000baseT_Full
187 | SUPPORTED_Autoneg| SUPPORTED_TP;
188
189 if (hw->chip_id == CHIP_ID_GENESIS)
190 supported &= ~(SUPPORTED_10baseT_Half
191 | SUPPORTED_10baseT_Full
192 | SUPPORTED_100baseT_Half
193 | SUPPORTED_100baseT_Full);
194
195 else if (hw->chip_id == CHIP_ID_YUKON)
196 supported &= ~SUPPORTED_1000baseT_Half;
197 } else
198 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
199 | SUPPORTED_Autoneg;
200
201 return supported;
202}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400203
204static int skge_get_settings(struct net_device *dev,
205 struct ethtool_cmd *ecmd)
206{
207 struct skge_port *skge = netdev_priv(dev);
208 struct skge_hw *hw = skge->hw;
209
210 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700211 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400212
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700213 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400214 ecmd->port = PORT_TP;
215 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700216 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400217 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400218
219 ecmd->advertising = skge->advertising;
220 ecmd->autoneg = skge->autoneg;
221 ecmd->speed = skge->speed;
222 ecmd->duplex = skge->duplex;
223 return 0;
224}
225
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400226static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
227{
228 struct skge_port *skge = netdev_priv(dev);
229 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700230 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400231
232 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700233 ecmd->advertising = supported;
234 skge->duplex = -1;
235 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400236 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700237 u32 setting;
238
Stephen Hemminger2c668512005-07-22 16:26:07 -0700239 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400240 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700241 if (ecmd->duplex == DUPLEX_FULL)
242 setting = SUPPORTED_1000baseT_Full;
243 else if (ecmd->duplex == DUPLEX_HALF)
244 setting = SUPPORTED_1000baseT_Half;
245 else
246 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400247 break;
248 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700249 if (ecmd->duplex == DUPLEX_FULL)
250 setting = SUPPORTED_100baseT_Full;
251 else if (ecmd->duplex == DUPLEX_HALF)
252 setting = SUPPORTED_100baseT_Half;
253 else
254 return -EINVAL;
255 break;
256
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400257 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700258 if (ecmd->duplex == DUPLEX_FULL)
259 setting = SUPPORTED_10baseT_Full;
260 else if (ecmd->duplex == DUPLEX_HALF)
261 setting = SUPPORTED_10baseT_Half;
262 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400263 return -EINVAL;
264 break;
265 default:
266 return -EINVAL;
267 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700268
269 if ((setting & supported) == 0)
270 return -EINVAL;
271
272 skge->speed = ecmd->speed;
273 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400274 }
275
276 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400277 skge->advertising = ecmd->advertising;
278
279 if (netif_running(dev)) {
280 skge_down(dev);
281 skge_up(dev);
282 }
283 return (0);
284}
285
286static void skge_get_drvinfo(struct net_device *dev,
287 struct ethtool_drvinfo *info)
288{
289 struct skge_port *skge = netdev_priv(dev);
290
291 strcpy(info->driver, DRV_NAME);
292 strcpy(info->version, DRV_VERSION);
293 strcpy(info->fw_version, "N/A");
294 strcpy(info->bus_info, pci_name(skge->hw->pdev));
295}
296
297static const struct skge_stat {
298 char name[ETH_GSTRING_LEN];
299 u16 xmac_offset;
300 u16 gma_offset;
301} skge_stats[] = {
302 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
303 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
304
305 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
306 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
307 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
308 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
309 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
310 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
311 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
312 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
313
314 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
315 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
316 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
317 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
318 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
319 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
320
321 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
322 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
323 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
324 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
325 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
326};
327
328static int skge_get_stats_count(struct net_device *dev)
329{
330 return ARRAY_SIZE(skge_stats);
331}
332
333static void skge_get_ethtool_stats(struct net_device *dev,
334 struct ethtool_stats *stats, u64 *data)
335{
336 struct skge_port *skge = netdev_priv(dev);
337
338 if (skge->hw->chip_id == CHIP_ID_GENESIS)
339 genesis_get_stats(skge, data);
340 else
341 yukon_get_stats(skge, data);
342}
343
344/* Use hardware MIB variables for critical path statistics and
345 * transmit feedback not reported at interrupt.
346 * Other errors are accounted for in interrupt handler.
347 */
348static struct net_device_stats *skge_get_stats(struct net_device *dev)
349{
350 struct skge_port *skge = netdev_priv(dev);
351 u64 data[ARRAY_SIZE(skge_stats)];
352
353 if (skge->hw->chip_id == CHIP_ID_GENESIS)
354 genesis_get_stats(skge, data);
355 else
356 yukon_get_stats(skge, data);
357
358 skge->net_stats.tx_bytes = data[0];
359 skge->net_stats.rx_bytes = data[1];
360 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
361 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
362 skge->net_stats.multicast = data[5] + data[7];
363 skge->net_stats.collisions = data[10];
364 skge->net_stats.tx_aborted_errors = data[12];
365
366 return &skge->net_stats;
367}
368
369static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
370{
371 int i;
372
Stephen Hemminger95566062005-06-27 11:33:02 -0700373 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400374 case ETH_SS_STATS:
375 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
376 memcpy(data + i * ETH_GSTRING_LEN,
377 skge_stats[i].name, ETH_GSTRING_LEN);
378 break;
379 }
380}
381
382static void skge_get_ring_param(struct net_device *dev,
383 struct ethtool_ringparam *p)
384{
385 struct skge_port *skge = netdev_priv(dev);
386
387 p->rx_max_pending = MAX_RX_RING_SIZE;
388 p->tx_max_pending = MAX_TX_RING_SIZE;
389 p->rx_mini_max_pending = 0;
390 p->rx_jumbo_max_pending = 0;
391
392 p->rx_pending = skge->rx_ring.count;
393 p->tx_pending = skge->tx_ring.count;
394 p->rx_mini_pending = 0;
395 p->rx_jumbo_pending = 0;
396}
397
398static int skge_set_ring_param(struct net_device *dev,
399 struct ethtool_ringparam *p)
400{
401 struct skge_port *skge = netdev_priv(dev);
402
403 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
404 p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
405 return -EINVAL;
406
407 skge->rx_ring.count = p->rx_pending;
408 skge->tx_ring.count = p->tx_pending;
409
410 if (netif_running(dev)) {
411 skge_down(dev);
412 skge_up(dev);
413 }
414
415 return 0;
416}
417
418static u32 skge_get_msglevel(struct net_device *netdev)
419{
420 struct skge_port *skge = netdev_priv(netdev);
421 return skge->msg_enable;
422}
423
424static void skge_set_msglevel(struct net_device *netdev, u32 value)
425{
426 struct skge_port *skge = netdev_priv(netdev);
427 skge->msg_enable = value;
428}
429
430static int skge_nway_reset(struct net_device *dev)
431{
432 struct skge_port *skge = netdev_priv(dev);
433 struct skge_hw *hw = skge->hw;
434 int port = skge->port;
435
436 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
437 return -EINVAL;
438
439 spin_lock_bh(&hw->phy_lock);
440 if (hw->chip_id == CHIP_ID_GENESIS) {
441 genesis_reset(hw, port);
442 genesis_mac_init(hw, port);
443 } else {
444 yukon_reset(hw, port);
445 yukon_init(hw, port);
446 }
447 spin_unlock_bh(&hw->phy_lock);
448 return 0;
449}
450
451static int skge_set_sg(struct net_device *dev, u32 data)
452{
453 struct skge_port *skge = netdev_priv(dev);
454 struct skge_hw *hw = skge->hw;
455
456 if (hw->chip_id == CHIP_ID_GENESIS && data)
457 return -EOPNOTSUPP;
458 return ethtool_op_set_sg(dev, data);
459}
460
461static int skge_set_tx_csum(struct net_device *dev, u32 data)
462{
463 struct skge_port *skge = netdev_priv(dev);
464 struct skge_hw *hw = skge->hw;
465
466 if (hw->chip_id == CHIP_ID_GENESIS && data)
467 return -EOPNOTSUPP;
468
469 return ethtool_op_set_tx_csum(dev, data);
470}
471
472static u32 skge_get_rx_csum(struct net_device *dev)
473{
474 struct skge_port *skge = netdev_priv(dev);
475
476 return skge->rx_csum;
477}
478
479/* Only Yukon supports checksum offload. */
480static int skge_set_rx_csum(struct net_device *dev, u32 data)
481{
482 struct skge_port *skge = netdev_priv(dev);
483
484 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
485 return -EOPNOTSUPP;
486
487 skge->rx_csum = data;
488 return 0;
489}
490
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400491static void skge_get_pauseparam(struct net_device *dev,
492 struct ethtool_pauseparam *ecmd)
493{
494 struct skge_port *skge = netdev_priv(dev);
495
496 ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
497 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
498 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
499 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
500
501 ecmd->autoneg = skge->autoneg;
502}
503
504static int skge_set_pauseparam(struct net_device *dev,
505 struct ethtool_pauseparam *ecmd)
506{
507 struct skge_port *skge = netdev_priv(dev);
508
509 skge->autoneg = ecmd->autoneg;
510 if (ecmd->rx_pause && ecmd->tx_pause)
511 skge->flow_control = FLOW_MODE_SYMMETRIC;
Stephen Hemminger95566062005-06-27 11:33:02 -0700512 else if (ecmd->rx_pause && !ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400513 skge->flow_control = FLOW_MODE_REM_SEND;
Stephen Hemminger95566062005-06-27 11:33:02 -0700514 else if (!ecmd->rx_pause && ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400515 skge->flow_control = FLOW_MODE_LOC_SEND;
516 else
517 skge->flow_control = FLOW_MODE_NONE;
518
519 if (netif_running(dev)) {
520 skge_down(dev);
521 skge_up(dev);
522 }
523 return 0;
524}
525
526/* Chip internal frequency for clock calculations */
527static inline u32 hwkhz(const struct skge_hw *hw)
528{
529 if (hw->chip_id == CHIP_ID_GENESIS)
530 return 53215; /* or: 53.125 MHz */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531 else
532 return 78215; /* or: 78.125 MHz */
533}
534
535/* Chip hz to microseconds */
536static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
537{
538 return (ticks * 1000) / hwkhz(hw);
539}
540
541/* Microseconds to chip hz */
542static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
543{
544 return hwkhz(hw) * usec / 1000;
545}
546
547static int skge_get_coalesce(struct net_device *dev,
548 struct ethtool_coalesce *ecmd)
549{
550 struct skge_port *skge = netdev_priv(dev);
551 struct skge_hw *hw = skge->hw;
552 int port = skge->port;
553
554 ecmd->rx_coalesce_usecs = 0;
555 ecmd->tx_coalesce_usecs = 0;
556
557 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
558 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
559 u32 msk = skge_read32(hw, B2_IRQM_MSK);
560
561 if (msk & rxirqmask[port])
562 ecmd->rx_coalesce_usecs = delay;
563 if (msk & txirqmask[port])
564 ecmd->tx_coalesce_usecs = delay;
565 }
566
567 return 0;
568}
569
570/* Note: interrupt timer is per board, but can turn on/off per port */
571static int skge_set_coalesce(struct net_device *dev,
572 struct ethtool_coalesce *ecmd)
573{
574 struct skge_port *skge = netdev_priv(dev);
575 struct skge_hw *hw = skge->hw;
576 int port = skge->port;
577 u32 msk = skge_read32(hw, B2_IRQM_MSK);
578 u32 delay = 25;
579
580 if (ecmd->rx_coalesce_usecs == 0)
581 msk &= ~rxirqmask[port];
582 else if (ecmd->rx_coalesce_usecs < 25 ||
583 ecmd->rx_coalesce_usecs > 33333)
584 return -EINVAL;
585 else {
586 msk |= rxirqmask[port];
587 delay = ecmd->rx_coalesce_usecs;
588 }
589
590 if (ecmd->tx_coalesce_usecs == 0)
591 msk &= ~txirqmask[port];
592 else if (ecmd->tx_coalesce_usecs < 25 ||
593 ecmd->tx_coalesce_usecs > 33333)
594 return -EINVAL;
595 else {
596 msk |= txirqmask[port];
597 delay = min(delay, ecmd->rx_coalesce_usecs);
598 }
599
600 skge_write32(hw, B2_IRQM_MSK, msk);
601 if (msk == 0)
602 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
603 else {
604 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
605 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
606 }
607 return 0;
608}
609
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700610enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
611static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400612{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400613 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700614 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400615
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -0700616 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700617 if (hw->chip_id == CHIP_ID_GENESIS) {
618 switch (mode) {
619 case LED_MODE_OFF:
620 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
621 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
622 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
623 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
624 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400625
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700626 case LED_MODE_ON:
627 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
628 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
629
630 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
631 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
632
633 break;
634
635 case LED_MODE_TST:
636 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
637 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
638 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
639
640 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
641 break;
642 }
643 } else {
644 switch (mode) {
645 case LED_MODE_OFF:
646 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
647 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
648 PHY_M_LED_MO_DUP(MO_LED_OFF) |
649 PHY_M_LED_MO_10(MO_LED_OFF) |
650 PHY_M_LED_MO_100(MO_LED_OFF) |
651 PHY_M_LED_MO_1000(MO_LED_OFF) |
652 PHY_M_LED_MO_RX(MO_LED_OFF));
653 break;
654 case LED_MODE_ON:
655 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
656 PHY_M_LED_PULS_DUR(PULS_170MS) |
657 PHY_M_LED_BLINK_RT(BLINK_84MS) |
658 PHY_M_LEDC_TX_CTRL |
659 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700660
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700661 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
662 PHY_M_LED_MO_RX(MO_LED_OFF) |
663 (skge->speed == SPEED_100 ?
664 PHY_M_LED_MO_100(MO_LED_ON) : 0));
665 break;
666 case LED_MODE_TST:
667 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
668 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
669 PHY_M_LED_MO_DUP(MO_LED_ON) |
670 PHY_M_LED_MO_10(MO_LED_ON) |
671 PHY_M_LED_MO_100(MO_LED_ON) |
672 PHY_M_LED_MO_1000(MO_LED_ON) |
673 PHY_M_LED_MO_RX(MO_LED_ON));
674 }
675 }
676 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400677}
678
679/* blink LED's for finding board */
680static int skge_phys_id(struct net_device *dev, u32 data)
681{
682 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700683 unsigned long ms;
684 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400685
Stephen Hemminger95566062005-06-27 11:33:02 -0700686 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700687 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
688 else
689 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400690
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700691 while (ms > 0) {
692 skge_led(skge, mode);
693 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400694
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700695 if (msleep_interruptible(BLINK_MS))
696 break;
697 ms -= BLINK_MS;
698 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400699
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700700 /* back to regular LED state */
701 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400702
703 return 0;
704}
705
706static struct ethtool_ops skge_ethtool_ops = {
707 .get_settings = skge_get_settings,
708 .set_settings = skge_set_settings,
709 .get_drvinfo = skge_get_drvinfo,
710 .get_regs_len = skge_get_regs_len,
711 .get_regs = skge_get_regs,
712 .get_wol = skge_get_wol,
713 .set_wol = skge_set_wol,
714 .get_msglevel = skge_get_msglevel,
715 .set_msglevel = skge_set_msglevel,
716 .nway_reset = skge_nway_reset,
717 .get_link = ethtool_op_get_link,
718 .get_ringparam = skge_get_ring_param,
719 .set_ringparam = skge_set_ring_param,
720 .get_pauseparam = skge_get_pauseparam,
721 .set_pauseparam = skge_set_pauseparam,
722 .get_coalesce = skge_get_coalesce,
723 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400724 .get_sg = ethtool_op_get_sg,
725 .set_sg = skge_set_sg,
726 .get_tx_csum = ethtool_op_get_tx_csum,
727 .set_tx_csum = skge_set_tx_csum,
728 .get_rx_csum = skge_get_rx_csum,
729 .set_rx_csum = skge_set_rx_csum,
730 .get_strings = skge_get_strings,
731 .phys_id = skge_phys_id,
732 .get_stats_count = skge_get_stats_count,
733 .get_ethtool_stats = skge_get_ethtool_stats,
John W. Linville56230d52005-09-12 10:48:57 -0400734 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400735};
736
737/*
738 * Allocate ring elements and chain them together
739 * One-to-one association of board descriptors with ring elements
740 */
741static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
742{
743 struct skge_tx_desc *d;
744 struct skge_element *e;
745 int i;
746
747 ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
748 if (!ring->start)
749 return -ENOMEM;
750
751 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
752 e->desc = d;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700753 e->skb = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400754 if (i == ring->count - 1) {
755 e->next = ring->start;
756 d->next_offset = base;
757 } else {
758 e->next = e + 1;
759 d->next_offset = base + (i+1) * sizeof(*d);
760 }
761 }
762 ring->to_use = ring->to_clean = ring->start;
763
764 return 0;
765}
766
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700767/* Allocate and setup a new buffer for receiving */
768static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
769 struct sk_buff *skb, unsigned int bufsize)
770{
771 struct skge_rx_desc *rd = e->desc;
772 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400773
774 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
775 PCI_DMA_FROMDEVICE);
776
777 rd->dma_lo = map;
778 rd->dma_hi = map >> 32;
779 e->skb = skb;
780 rd->csum1_start = ETH_HLEN;
781 rd->csum2_start = ETH_HLEN;
782 rd->csum1 = 0;
783 rd->csum2 = 0;
784
785 wmb();
786
787 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
788 pci_unmap_addr_set(e, mapaddr, map);
789 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400790}
791
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700792/* Resume receiving using existing skb,
793 * Note: DMA address is not changed by chip.
794 * MTU not changed while receiver active.
795 */
796static void skge_rx_reuse(struct skge_element *e, unsigned int size)
797{
798 struct skge_rx_desc *rd = e->desc;
799
800 rd->csum2 = 0;
801 rd->csum2_start = ETH_HLEN;
802
803 wmb();
804
805 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
806}
807
808
809/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400810static void skge_rx_clean(struct skge_port *skge)
811{
812 struct skge_hw *hw = skge->hw;
813 struct skge_ring *ring = &skge->rx_ring;
814 struct skge_element *e;
815
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700816 e = ring->start;
817 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400818 struct skge_rx_desc *rd = e->desc;
819 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700820 if (e->skb) {
821 pci_unmap_single(hw->pdev,
822 pci_unmap_addr(e, mapaddr),
823 pci_unmap_len(e, maplen),
824 PCI_DMA_FROMDEVICE);
825 dev_kfree_skb(e->skb);
826 e->skb = NULL;
827 }
828 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400829}
830
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700831
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400832/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700833 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400834 */
835static int skge_rx_fill(struct skge_port *skge)
836{
837 struct skge_ring *ring = &skge->rx_ring;
838 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400839
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700840 e = ring->start;
841 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700842 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400843
Stephen Hemminger383181a2005-09-19 15:37:16 -0700844 skb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700845 if (!skb)
846 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400847
Stephen Hemminger383181a2005-09-19 15:37:16 -0700848 skb_reserve(skb, NET_IP_ALIGN);
849 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700850 } while ( (e = e->next) != ring->start);
851
852 ring->to_clean = ring->start;
853 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400854}
855
856static void skge_link_up(struct skge_port *skge)
857{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700858 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700859 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
860
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400861 netif_carrier_on(skge->netdev);
862 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
863 netif_wake_queue(skge->netdev);
864
865 if (netif_msg_link(skge))
866 printk(KERN_INFO PFX
867 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
868 skge->netdev->name, skge->speed,
869 skge->duplex == DUPLEX_FULL ? "full" : "half",
870 (skge->flow_control == FLOW_MODE_NONE) ? "none" :
871 (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
872 (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
873 (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
874 "unknown");
875}
876
877static void skge_link_down(struct skge_port *skge)
878{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700879 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400880 netif_carrier_off(skge->netdev);
881 netif_stop_queue(skge->netdev);
882
883 if (netif_msg_link(skge))
884 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
885}
886
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800887static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400888{
889 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400890
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700891 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800892 xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400893
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700894 /* Need to wait for external PHY */
895 for (i = 0; i < PHY_RETRIES; i++) {
896 udelay(1);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800897 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700898 goto ready;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400899 }
900
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800901 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700902 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800903 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700904
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800905 return 0;
906}
907
908static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
909{
910 u16 v = 0;
911 if (__xm_phy_read(hw, port, reg, &v))
912 printk(KERN_WARNING PFX "%s: phy read timed out\n",
913 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400914 return v;
915}
916
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800917static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400918{
919 int i;
920
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700921 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400922 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700923 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400924 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700925 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400926 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800927 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400928
929 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700930 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800931 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400932}
933
934static void genesis_init(struct skge_hw *hw)
935{
936 /* set blink source counter */
937 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
938 skge_write8(hw, B2_BSC_CTRL, BSC_START);
939
940 /* configure mac arbiter */
941 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
942
943 /* configure mac arbiter timeout values */
944 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
945 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
946 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
947 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
948
949 skge_write8(hw, B3_MA_RCINI_RX1, 0);
950 skge_write8(hw, B3_MA_RCINI_RX2, 0);
951 skge_write8(hw, B3_MA_RCINI_TX1, 0);
952 skge_write8(hw, B3_MA_RCINI_TX2, 0);
953
954 /* configure packet arbiter timeout */
955 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
956 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
957 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
958 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
959 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
960}
961
962static void genesis_reset(struct skge_hw *hw, int port)
963{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700964 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400965
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700966 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
967
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400968 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700969 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
970 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
971 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
972 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
973 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400974
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700975 /* disable Broadcom PHY IRQ */
976 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400977
Stephen Hemminger45bada62005-06-27 11:33:12 -0700978 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400979}
980
981
Stephen Hemminger45bada62005-06-27 11:33:12 -0700982/* Convert mode to MII values */
983static const u16 phy_pause_map[] = {
984 [FLOW_MODE_NONE] = 0,
985 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
986 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
987 [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
988};
989
990
991/* Check status of Broadcom phy link */
992static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400993{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700994 struct net_device *dev = hw->dev[port];
995 struct skge_port *skge = netdev_priv(dev);
996 u16 status;
997
998 /* read twice because of latch */
999 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
1000 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1001
Stephen Hemminger45bada62005-06-27 11:33:12 -07001002 if ((status & PHY_ST_LSYNC) == 0) {
1003 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
1004 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1005 xm_write16(hw, port, XM_MMU_CMD, cmd);
1006 /* dummy read to ensure writing */
1007 (void) xm_read16(hw, port, XM_MMU_CMD);
1008
1009 if (netif_carrier_ok(dev))
1010 skge_link_down(skge);
1011 } else {
1012 if (skge->autoneg == AUTONEG_ENABLE &&
1013 (status & PHY_ST_AN_OVER)) {
1014 u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
1015 u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1016
1017 if (lpa & PHY_B_AN_RF) {
1018 printk(KERN_NOTICE PFX "%s: remote fault\n",
1019 dev->name);
1020 return;
1021 }
1022
1023 /* Check Duplex mismatch */
Stephen Hemminger2c668512005-07-22 16:26:07 -07001024 switch (aux & PHY_B_AS_AN_RES_MSK) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001025 case PHY_B_RES_1000FD:
1026 skge->duplex = DUPLEX_FULL;
1027 break;
1028 case PHY_B_RES_1000HD:
1029 skge->duplex = DUPLEX_HALF;
1030 break;
1031 default:
1032 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1033 dev->name);
1034 return;
1035 }
1036
1037
1038 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1039 switch (aux & PHY_B_AS_PAUSE_MSK) {
1040 case PHY_B_AS_PAUSE_MSK:
1041 skge->flow_control = FLOW_MODE_SYMMETRIC;
1042 break;
1043 case PHY_B_AS_PRR:
1044 skge->flow_control = FLOW_MODE_REM_SEND;
1045 break;
1046 case PHY_B_AS_PRT:
1047 skge->flow_control = FLOW_MODE_LOC_SEND;
1048 break;
1049 default:
1050 skge->flow_control = FLOW_MODE_NONE;
1051 }
1052
1053 skge->speed = SPEED_1000;
1054 }
1055
1056 if (!netif_carrier_ok(dev))
1057 genesis_link_up(skge);
1058 }
1059}
1060
1061/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1062 * Phy on for 100 or 10Mbit operation
1063 */
1064static void bcom_phy_init(struct skge_port *skge, int jumbo)
1065{
1066 struct skge_hw *hw = skge->hw;
1067 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001068 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001069 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001070
1071 /* magic workaround patterns for Broadcom */
1072 static const struct {
1073 u16 reg;
1074 u16 val;
1075 } A1hack[] = {
1076 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1077 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1078 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1079 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1080 }, C0hack[] = {
1081 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1082 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1083 };
1084
Stephen Hemminger45bada62005-06-27 11:33:12 -07001085 /* read Id from external PHY (all have the same address) */
1086 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1087
1088 /* Optimize MDIO transfer by suppressing preamble. */
1089 r = xm_read16(hw, port, XM_MMU_CMD);
1090 r |= XM_MMU_NO_PRE;
1091 xm_write16(hw, port, XM_MMU_CMD,r);
1092
Stephen Hemminger2c668512005-07-22 16:26:07 -07001093 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001094 case PHY_BCOM_ID1_C0:
1095 /*
1096 * Workaround BCOM Errata for the C0 type.
1097 * Write magic patterns to reserved registers.
1098 */
1099 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1100 xm_phy_write(hw, port,
1101 C0hack[i].reg, C0hack[i].val);
1102
1103 break;
1104 case PHY_BCOM_ID1_A1:
1105 /*
1106 * Workaround BCOM Errata for the A1 type.
1107 * Write magic patterns to reserved registers.
1108 */
1109 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1110 xm_phy_write(hw, port,
1111 A1hack[i].reg, A1hack[i].val);
1112 break;
1113 }
1114
1115 /*
1116 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1117 * Disable Power Management after reset.
1118 */
1119 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1120 r |= PHY_B_AC_DIS_PM;
1121 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1122
1123 /* Dummy read */
1124 xm_read16(hw, port, XM_ISRC);
1125
1126 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1127 ctl = PHY_CT_SP1000; /* always 1000mbit */
1128
1129 if (skge->autoneg == AUTONEG_ENABLE) {
1130 /*
1131 * Workaround BCOM Errata #1 for the C5 type.
1132 * 1000Base-T Link Acquisition Failure in Slave Mode
1133 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1134 */
1135 u16 adv = PHY_B_1000C_RD;
1136 if (skge->advertising & ADVERTISED_1000baseT_Half)
1137 adv |= PHY_B_1000C_AHD;
1138 if (skge->advertising & ADVERTISED_1000baseT_Full)
1139 adv |= PHY_B_1000C_AFD;
1140 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1141
1142 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1143 } else {
1144 if (skge->duplex == DUPLEX_FULL)
1145 ctl |= PHY_CT_DUP_MD;
1146 /* Force to slave */
1147 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1148 }
1149
1150 /* Set autonegotiation pause parameters */
1151 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1152 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1153
1154 /* Handle Jumbo frames */
1155 if (jumbo) {
1156 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1157 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1158
1159 ext |= PHY_B_PEC_HIGH_LA;
1160
1161 }
1162
1163 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1164 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1165
1166 /* Use link status change interrrupt */
1167 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1168
1169 bcom_check_link(hw, port);
1170}
1171
1172static void genesis_mac_init(struct skge_hw *hw, int port)
1173{
1174 struct net_device *dev = hw->dev[port];
1175 struct skge_port *skge = netdev_priv(dev);
1176 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1177 int i;
1178 u32 r;
1179 const u8 zero[6] = { 0 };
1180
1181 /* Clear MIB counters */
1182 xm_write16(hw, port, XM_STAT_CMD,
1183 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1184 /* Clear two times according to Errata #3 */
1185 xm_write16(hw, port, XM_STAT_CMD,
1186 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001187
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001188 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001189 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001190
1191 /*
1192 * Perform additional initialization for external PHYs,
1193 * namely for the 1000baseTX cards that use the XMAC's
1194 * GMII mode.
1195 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001196 /* Take external Phy out of reset */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001197 r = skge_read32(hw, B2_GP_IO);
1198 if (port == 0)
1199 r |= GP_DIR_0|GP_IO_0;
1200 else
1201 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001202
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001203 skge_write32(hw, B2_GP_IO, r);
1204 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001205
Stephen Hemminger45bada62005-06-27 11:33:12 -07001206 /* Enable GMII interfac */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001207 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001208
Stephen Hemminger45bada62005-06-27 11:33:12 -07001209 bcom_phy_init(skge, jumbo);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001210
Stephen Hemminger45bada62005-06-27 11:33:12 -07001211 /* Set Station Address */
1212 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001213
Stephen Hemminger45bada62005-06-27 11:33:12 -07001214 /* We don't use match addresses so clear */
1215 for (i = 1; i < 16; i++)
1216 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001217
Stephen Hemminger45bada62005-06-27 11:33:12 -07001218 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1219 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001220
1221 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001222 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1223 if (jumbo)
1224 r |= XM_RX_BIG_PK_OK;
1225
1226 if (skge->duplex == DUPLEX_HALF) {
1227 /*
1228 * If in manual half duplex mode the other side might be in
1229 * full duplex mode, so ignore if a carrier extension is not seen
1230 * on frames received
1231 */
1232 r |= XM_RX_DIS_CEXT;
1233 }
1234 xm_write16(hw, port, XM_RX_CMD, r);
1235
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001236
1237 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001238 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1239
1240 /*
1241 * Bump up the transmit threshold. This helps hold off transmit
1242 * underruns when we're blasting traffic from both ports at once.
1243 */
1244 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001245
1246 /*
1247 * Enable the reception of all error frames. This is is
1248 * a necessary evil due to the design of the XMAC. The
1249 * XMAC's receive FIFO is only 8K in size, however jumbo
1250 * frames can be up to 9000 bytes in length. When bad
1251 * frame filtering is enabled, the XMAC's RX FIFO operates
1252 * in 'store and forward' mode. For this to work, the
1253 * entire frame has to fit into the FIFO, but that means
1254 * that jumbo frames larger than 8192 bytes will be
1255 * truncated. Disabling all bad frame filtering causes
1256 * the RX FIFO to operate in streaming mode, in which
1257 * case the XMAC will start transfering frames out of the
1258 * RX FIFO as soon as the FIFO threshold is reached.
1259 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001260 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001261
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001262
1263 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001264 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1265 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1266 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001267 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001268 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1269
1270 /*
1271 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1272 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1273 * and 'Octets Tx OK Hi Cnt Ov'.
1274 */
1275 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001276
1277 /* Configure MAC arbiter */
1278 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1279
1280 /* configure timeout values */
1281 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1282 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1283 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1284 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1285
1286 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1287 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1288 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1289 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1290
1291 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001292 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1293 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1294 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001295
1296 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001297 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1298 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1299 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001300
Stephen Hemminger45bada62005-06-27 11:33:12 -07001301 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001302 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001303 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001304 } else {
1305 /* enable timeout timers if normal frames */
1306 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001307 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001308 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001309}
1310
1311static void genesis_stop(struct skge_port *skge)
1312{
1313 struct skge_hw *hw = skge->hw;
1314 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001315 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001316
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001317 genesis_reset(hw, port);
1318
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001319 /* Clear Tx packet arbiter timeout IRQ */
1320 skge_write16(hw, B3_PA_CTRL,
1321 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1322
1323 /*
1324 * If the transfer stucks at the MAC the STOP command will not
1325 * terminate if we don't flush the XMAC's transmit FIFO !
1326 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001327 xm_write32(hw, port, XM_MODE,
1328 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001329
1330
1331 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001332 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001333
1334 /* For external PHYs there must be special handling */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001335 reg = skge_read32(hw, B2_GP_IO);
1336 if (port == 0) {
1337 reg |= GP_DIR_0;
1338 reg &= ~GP_IO_0;
1339 } else {
1340 reg |= GP_DIR_2;
1341 reg &= ~GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001342 }
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001343 skge_write32(hw, B2_GP_IO, reg);
1344 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001345
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001346 xm_write16(hw, port, XM_MMU_CMD,
1347 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001348 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1349
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001350 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001351}
1352
1353
1354static void genesis_get_stats(struct skge_port *skge, u64 *data)
1355{
1356 struct skge_hw *hw = skge->hw;
1357 int port = skge->port;
1358 int i;
1359 unsigned long timeout = jiffies + HZ;
1360
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001361 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001362 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1363
1364 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001365 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001366 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1367 if (time_after(jiffies, timeout))
1368 break;
1369 udelay(10);
1370 }
1371
1372 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001373 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1374 | xm_read32(hw, port, XM_TXO_OK_LO);
1375 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1376 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001377
1378 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001379 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001380}
1381
1382static void genesis_mac_intr(struct skge_hw *hw, int port)
1383{
1384 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001385 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001386
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001387 if (netif_msg_intr(skge))
1388 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1389 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001390
1391 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001392 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001393 ++skge->net_stats.tx_fifo_errors;
1394 }
1395 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001396 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001397 ++skge->net_stats.rx_fifo_errors;
1398 }
1399}
1400
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001401static void genesis_link_up(struct skge_port *skge)
1402{
1403 struct skge_hw *hw = skge->hw;
1404 int port = skge->port;
1405 u16 cmd;
1406 u32 mode, msk;
1407
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001408 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001409
1410 /*
1411 * enabling pause frame reception is required for 1000BT
1412 * because the XMAC is not reset if the link is going down
1413 */
1414 if (skge->flow_control == FLOW_MODE_NONE ||
1415 skge->flow_control == FLOW_MODE_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001416 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001417 cmd |= XM_MMU_IGN_PF;
1418 else
1419 /* Enable Pause Frame Reception */
1420 cmd &= ~XM_MMU_IGN_PF;
1421
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001422 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001423
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001424 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001425 if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
1426 skge->flow_control == FLOW_MODE_LOC_SEND) {
1427 /*
1428 * Configure Pause Frame Generation
1429 * Use internal and external Pause Frame Generation.
1430 * Sending pause frames is edge triggered.
1431 * Send a Pause frame with the maximum pause time if
1432 * internal oder external FIFO full condition occurs.
1433 * Send a zero pause time frame to re-start transmission.
1434 */
1435 /* XM_PAUSE_DA = '010000C28001' (default) */
1436 /* XM_MAC_PTIME = 0xffff (maximum) */
1437 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001438 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001439
1440 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001441 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001442 } else {
1443 /*
1444 * disable pause frame generation is required for 1000BT
1445 * because the XMAC is not reset if the link is going down
1446 */
1447 /* Disable Pause Mode in Mode Register */
1448 mode &= ~XM_PAUSE_MODE;
1449
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001450 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001451 }
1452
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001453 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001454
1455 msk = XM_DEF_MSK;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001456 /* disable GP0 interrupt bit for external Phy */
1457 msk |= XM_IS_INP_ASS;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001458
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001459 xm_write16(hw, port, XM_IMSK, msk);
1460 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001461
1462 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001463 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001464 if (skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001465 cmd |= XM_MMU_GMII_FD;
1466
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001467 /*
1468 * Workaround BCOM Errata (#10523) for all BCom Phys
1469 * Enable Power Management after link up
1470 */
1471 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1472 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1473 & ~PHY_B_AC_DIS_PM);
1474 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001475
1476 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001477 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001478 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1479 skge_link_up(skge);
1480}
1481
1482
Stephen Hemminger45bada62005-06-27 11:33:12 -07001483static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001484{
1485 struct skge_hw *hw = skge->hw;
1486 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001487 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001488
Stephen Hemminger45bada62005-06-27 11:33:12 -07001489 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001490 if (netif_msg_intr(skge))
1491 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1492 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001493
1494 if (isrc & PHY_B_IS_PSE)
1495 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1496 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001497
1498 /* Workaround BCom Errata:
1499 * enable and disable loopback mode if "NO HCD" occurs.
1500 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001501 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001502 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1503 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001504 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001505 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001506 ctrl & ~PHY_CT_LOOP);
1507 }
1508
Stephen Hemminger45bada62005-06-27 11:33:12 -07001509 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1510 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001511
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001512}
1513
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001514static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1515{
1516 int i;
1517
1518 gma_write16(hw, port, GM_SMI_DATA, val);
1519 gma_write16(hw, port, GM_SMI_CTRL,
1520 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1521 for (i = 0; i < PHY_RETRIES; i++) {
1522 udelay(1);
1523
1524 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1525 return 0;
1526 }
1527
1528 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1529 hw->dev[port]->name);
1530 return -EIO;
1531}
1532
1533static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1534{
1535 int i;
1536
1537 gma_write16(hw, port, GM_SMI_CTRL,
1538 GM_SMI_CT_PHY_AD(hw->phy_addr)
1539 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1540
1541 for (i = 0; i < PHY_RETRIES; i++) {
1542 udelay(1);
1543 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1544 goto ready;
1545 }
1546
1547 return -ETIMEDOUT;
1548 ready:
1549 *val = gma_read16(hw, port, GM_SMI_DATA);
1550 return 0;
1551}
1552
1553static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1554{
1555 u16 v = 0;
1556 if (__gm_phy_read(hw, port, reg, &v))
1557 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1558 hw->dev[port]->name);
1559 return v;
1560}
1561
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001562/* Marvell Phy Initailization */
1563static void yukon_init(struct skge_hw *hw, int port)
1564{
1565 struct skge_port *skge = netdev_priv(hw->dev[port]);
1566 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001567
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001568 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001569 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001570
1571 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1572 PHY_M_EC_MAC_S_MSK);
1573 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1574
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001575 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001576
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001577 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001578 }
1579
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001580 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001581 if (skge->autoneg == AUTONEG_DISABLE)
1582 ctrl &= ~PHY_CT_ANE;
1583
1584 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001585 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001586
1587 ctrl = 0;
1588 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001589 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001590
1591 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001592 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001593 if (skge->advertising & ADVERTISED_1000baseT_Full)
1594 ct1000 |= PHY_M_1000C_AFD;
1595 if (skge->advertising & ADVERTISED_1000baseT_Half)
1596 ct1000 |= PHY_M_1000C_AHD;
1597 if (skge->advertising & ADVERTISED_100baseT_Full)
1598 adv |= PHY_M_AN_100_FD;
1599 if (skge->advertising & ADVERTISED_100baseT_Half)
1600 adv |= PHY_M_AN_100_HD;
1601 if (skge->advertising & ADVERTISED_10baseT_Full)
1602 adv |= PHY_M_AN_10_FD;
1603 if (skge->advertising & ADVERTISED_10baseT_Half)
1604 adv |= PHY_M_AN_10_HD;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001605 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001606 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
1607
Stephen Hemminger45bada62005-06-27 11:33:12 -07001608 /* Set Flow-control capabilities */
1609 adv |= phy_pause_map[skge->flow_control];
1610
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001611 /* Restart Auto-negotiation */
1612 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1613 } else {
1614 /* forced speed/duplex settings */
1615 ct1000 = PHY_M_1000C_MSE;
1616
1617 if (skge->duplex == DUPLEX_FULL)
1618 ctrl |= PHY_CT_DUP_MD;
1619
1620 switch (skge->speed) {
1621 case SPEED_1000:
1622 ctrl |= PHY_CT_SP1000;
1623 break;
1624 case SPEED_100:
1625 ctrl |= PHY_CT_SP100;
1626 break;
1627 }
1628
1629 ctrl |= PHY_CT_RESET;
1630 }
1631
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001632 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001633
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001634 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1635 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001636
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001637 /* Enable phy interrupt on autonegotiation complete (or link up) */
1638 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001639 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001640 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001641 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001642}
1643
1644static void yukon_reset(struct skge_hw *hw, int port)
1645{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001646 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1647 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1648 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1649 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1650 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001651
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001652 gma_write16(hw, port, GM_RX_CTRL,
1653 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001654 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1655}
1656
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001657/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
1658static int is_yukon_lite_a0(struct skge_hw *hw)
1659{
1660 u32 reg;
1661 int ret;
1662
1663 if (hw->chip_id != CHIP_ID_YUKON)
1664 return 0;
1665
1666 reg = skge_read32(hw, B2_FAR);
1667 skge_write8(hw, B2_FAR + 3, 0xff);
1668 ret = (skge_read8(hw, B2_FAR + 3) != 0);
1669 skge_write32(hw, B2_FAR, reg);
1670 return ret;
1671}
1672
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001673static void yukon_mac_init(struct skge_hw *hw, int port)
1674{
1675 struct skge_port *skge = netdev_priv(hw->dev[port]);
1676 int i;
1677 u32 reg;
1678 const u8 *addr = hw->dev[port]->dev_addr;
1679
1680 /* WA code for COMA mode -- set PHY reset */
1681 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001682 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1683 reg = skge_read32(hw, B2_GP_IO);
1684 reg |= GP_DIR_9 | GP_IO_9;
1685 skge_write32(hw, B2_GP_IO, reg);
1686 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001687
1688 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001689 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1690 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001691
1692 /* WA code for COMA mode -- clear PHY reset */
1693 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001694 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1695 reg = skge_read32(hw, B2_GP_IO);
1696 reg |= GP_DIR_9;
1697 reg &= ~GP_IO_9;
1698 skge_write32(hw, B2_GP_IO, reg);
1699 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001700
1701 /* Set hardware config mode */
1702 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
1703 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001704 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001705
1706 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001707 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
1708 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
1709 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001710 if (skge->autoneg == AUTONEG_DISABLE) {
1711 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001712 gma_write16(hw, port, GM_GP_CTRL,
1713 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001714
1715 switch (skge->speed) {
1716 case SPEED_1000:
1717 reg |= GM_GPCR_SPEED_1000;
1718 /* fallthru */
1719 case SPEED_100:
1720 reg |= GM_GPCR_SPEED_100;
1721 }
1722
1723 if (skge->duplex == DUPLEX_FULL)
1724 reg |= GM_GPCR_DUP_FULL;
1725 } else
1726 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
1727 switch (skge->flow_control) {
1728 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001729 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001730 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1731 break;
1732 case FLOW_MODE_LOC_SEND:
1733 /* disable Rx flow-control */
1734 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1735 }
1736
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001737 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001738 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001739
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001740 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001741
1742 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001743 reg = gma_read16(hw, port, GM_PHY_ADDR);
1744 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001745
1746 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001747 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
1748 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001749
1750 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001751 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001752
1753 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001754 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001755 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
1756
1757 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001758 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001759
1760 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001761 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001762 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
1763 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
1764 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
1765
1766 /* serial mode register */
1767 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
1768 if (hw->dev[port]->mtu > 1500)
1769 reg |= GM_SMOD_JUMBO_ENA;
1770
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001771 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772
1773 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001774 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001775 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001776 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001777
1778 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001779 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
1780 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
1781 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001782
1783 /* Initialize Mac Fifo */
1784
1785 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001786 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001788
1789 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
1790 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001791 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001792
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001793 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
1794 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07001795 /*
1796 * because Pause Packet Truncation in GMAC is not working
1797 * we have to increase the Flush Threshold to 64 bytes
1798 * in order to flush pause packets in Rx FIFO on Yukon-1
1799 */
1800 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001801
1802 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001803 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1804 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001805}
1806
1807static void yukon_stop(struct skge_port *skge)
1808{
1809 struct skge_hw *hw = skge->hw;
1810 int port = skge->port;
1811
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001812 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1813 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001814
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001815 gma_write16(hw, port, GM_GP_CTRL,
1816 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07001817 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001818 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001819
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001820 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
1821 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1822 u32 io = skge_read32(hw, B2_GP_IO);
1823
1824 io |= GP_DIR_9 | GP_IO_9;
1825 skge_write32(hw, B2_GP_IO, io);
1826 skge_read32(hw, B2_GP_IO);
1827 }
1828
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001829 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001830 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1831 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001832}
1833
1834static void yukon_get_stats(struct skge_port *skge, u64 *data)
1835{
1836 struct skge_hw *hw = skge->hw;
1837 int port = skge->port;
1838 int i;
1839
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001840 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
1841 | gma_read32(hw, port, GM_TXO_OK_LO);
1842 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
1843 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001844
1845 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001846 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001847 skge_stats[i].gma_offset);
1848}
1849
1850static void yukon_mac_intr(struct skge_hw *hw, int port)
1851{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001852 struct net_device *dev = hw->dev[port];
1853 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001854 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001855
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001856 if (netif_msg_intr(skge))
1857 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1858 dev->name, status);
1859
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001860 if (status & GM_IS_RX_FF_OR) {
1861 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001862 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001863 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001864
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001865 if (status & GM_IS_TX_FF_UR) {
1866 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001867 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001868 }
1869
1870}
1871
1872static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
1873{
Stephen Hemminger95566062005-06-27 11:33:02 -07001874 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001875 case PHY_M_PS_SPEED_1000:
1876 return SPEED_1000;
1877 case PHY_M_PS_SPEED_100:
1878 return SPEED_100;
1879 default:
1880 return SPEED_10;
1881 }
1882}
1883
1884static void yukon_link_up(struct skge_port *skge)
1885{
1886 struct skge_hw *hw = skge->hw;
1887 int port = skge->port;
1888 u16 reg;
1889
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001890 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001891 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001892
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001893 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001894 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
1895 reg |= GM_GPCR_DUP_FULL;
1896
1897 /* enable Rx/Tx */
1898 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001899 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001900
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001901 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001902 skge_link_up(skge);
1903}
1904
1905static void yukon_link_down(struct skge_port *skge)
1906{
1907 struct skge_hw *hw = skge->hw;
1908 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001909 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001910
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001911 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001912
1913 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1914 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1915 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001916
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001917 if (skge->flow_control == FLOW_MODE_REM_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001918 /* restore Asymmetric Pause bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001919 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
1920 gm_phy_read(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001921 PHY_MARV_AUNE_ADV)
1922 | PHY_M_AN_ASP);
1923
1924 }
1925
1926 yukon_reset(hw, port);
1927 skge_link_down(skge);
1928
1929 yukon_init(hw, port);
1930}
1931
1932static void yukon_phy_intr(struct skge_port *skge)
1933{
1934 struct skge_hw *hw = skge->hw;
1935 int port = skge->port;
1936 const char *reason = NULL;
1937 u16 istatus, phystat;
1938
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001939 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1940 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001941
1942 if (netif_msg_intr(skge))
1943 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
1944 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001945
1946 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001947 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001948 & PHY_M_AN_RF) {
1949 reason = "remote fault";
1950 goto failed;
1951 }
1952
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001953 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001954 reason = "master/slave fault";
1955 goto failed;
1956 }
1957
1958 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
1959 reason = "speed/duplex";
1960 goto failed;
1961 }
1962
1963 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
1964 ? DUPLEX_FULL : DUPLEX_HALF;
1965 skge->speed = yukon_speed(hw, phystat);
1966
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001967 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1968 switch (phystat & PHY_M_PS_PAUSE_MSK) {
1969 case PHY_M_PS_PAUSE_MSK:
1970 skge->flow_control = FLOW_MODE_SYMMETRIC;
1971 break;
1972 case PHY_M_PS_RX_P_EN:
1973 skge->flow_control = FLOW_MODE_REM_SEND;
1974 break;
1975 case PHY_M_PS_TX_P_EN:
1976 skge->flow_control = FLOW_MODE_LOC_SEND;
1977 break;
1978 default:
1979 skge->flow_control = FLOW_MODE_NONE;
1980 }
1981
1982 if (skge->flow_control == FLOW_MODE_NONE ||
1983 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001984 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001985 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001986 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001987 yukon_link_up(skge);
1988 return;
1989 }
1990
1991 if (istatus & PHY_M_IS_LSP_CHANGE)
1992 skge->speed = yukon_speed(hw, phystat);
1993
1994 if (istatus & PHY_M_IS_DUP_CHANGE)
1995 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1996 if (istatus & PHY_M_IS_LST_CHANGE) {
1997 if (phystat & PHY_M_PS_LINK_UP)
1998 yukon_link_up(skge);
1999 else
2000 yukon_link_down(skge);
2001 }
2002 return;
2003 failed:
2004 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2005 skge->netdev->name, reason);
2006
2007 /* XXX restart autonegotiation? */
2008}
2009
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002010/* Basic MII support */
2011static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2012{
2013 struct mii_ioctl_data *data = if_mii(ifr);
2014 struct skge_port *skge = netdev_priv(dev);
2015 struct skge_hw *hw = skge->hw;
2016 int err = -EOPNOTSUPP;
2017
2018 if (!netif_running(dev))
2019 return -ENODEV; /* Phy still in reset */
2020
2021 switch(cmd) {
2022 case SIOCGMIIPHY:
2023 data->phy_id = hw->phy_addr;
2024
2025 /* fallthru */
2026 case SIOCGMIIREG: {
2027 u16 val = 0;
2028 spin_lock_bh(&hw->phy_lock);
2029 if (hw->chip_id == CHIP_ID_GENESIS)
2030 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2031 else
2032 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2033 spin_unlock_bh(&hw->phy_lock);
2034 data->val_out = val;
2035 break;
2036 }
2037
2038 case SIOCSMIIREG:
2039 if (!capable(CAP_NET_ADMIN))
2040 return -EPERM;
2041
2042 spin_lock_bh(&hw->phy_lock);
2043 if (hw->chip_id == CHIP_ID_GENESIS)
2044 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2045 data->val_in);
2046 else
2047 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2048 data->val_in);
2049 spin_unlock_bh(&hw->phy_lock);
2050 break;
2051 }
2052 return err;
2053}
2054
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002055static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2056{
2057 u32 end;
2058
2059 start /= 8;
2060 len /= 8;
2061 end = start + len - 1;
2062
2063 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2064 skge_write32(hw, RB_ADDR(q, RB_START), start);
2065 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2066 skge_write32(hw, RB_ADDR(q, RB_RP), start);
2067 skge_write32(hw, RB_ADDR(q, RB_END), end);
2068
2069 if (q == Q_R1 || q == Q_R2) {
2070 /* Set thresholds on receive queue's */
2071 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2072 start + (2*len)/3);
2073 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2074 start + (len/3));
2075 } else {
2076 /* Enable store & forward on Tx queue's because
2077 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2078 */
2079 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2080 }
2081
2082 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2083}
2084
2085/* Setup Bus Memory Interface */
2086static void skge_qset(struct skge_port *skge, u16 q,
2087 const struct skge_element *e)
2088{
2089 struct skge_hw *hw = skge->hw;
2090 u32 watermark = 0x600;
2091 u64 base = skge->dma + (e->desc - skge->mem);
2092
2093 /* optimization to reduce window on 32bit/33mhz */
2094 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2095 watermark /= 2;
2096
2097 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2098 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2099 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2100 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2101}
2102
2103static int skge_up(struct net_device *dev)
2104{
2105 struct skge_port *skge = netdev_priv(dev);
2106 struct skge_hw *hw = skge->hw;
2107 int port = skge->port;
2108 u32 chunk, ram_addr;
2109 size_t rx_size, tx_size;
2110 int err;
2111
2112 if (netif_msg_ifup(skge))
2113 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2114
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002115 if (dev->mtu > RX_BUF_SIZE)
2116 skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
2117 else
2118 skge->rx_buf_size = RX_BUF_SIZE;
2119
2120
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002121 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2122 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2123 skge->mem_size = tx_size + rx_size;
2124 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2125 if (!skge->mem)
2126 return -ENOMEM;
2127
2128 memset(skge->mem, 0, skge->mem_size);
2129
2130 if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
2131 goto free_pci_mem;
2132
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002133 err = skge_rx_fill(skge);
2134 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002135 goto free_rx_ring;
2136
2137 if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2138 skge->dma + rx_size)))
2139 goto free_rx_ring;
2140
2141 skge->tx_avail = skge->tx_ring.count - 1;
2142
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002143 /* Enable IRQ from port */
2144 hw->intr_mask |= portirqmask[port];
2145 skge_write32(hw, B0_IMSK, hw->intr_mask);
2146
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002147 /* Initialze MAC */
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002148 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002149 if (hw->chip_id == CHIP_ID_GENESIS)
2150 genesis_mac_init(hw, port);
2151 else
2152 yukon_mac_init(hw, port);
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002153 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002154
2155 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002156 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002157 ram_addr = hw->ram_offset + 2 * chunk * port;
2158
2159 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2160 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2161
2162 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2163 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2164 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2165
2166 /* Start receiver BMU */
2167 wmb();
2168 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002169 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002170
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002171 return 0;
2172
2173 free_rx_ring:
2174 skge_rx_clean(skge);
2175 kfree(skge->rx_ring.start);
2176 free_pci_mem:
2177 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2178
2179 return err;
2180}
2181
2182static int skge_down(struct net_device *dev)
2183{
2184 struct skge_port *skge = netdev_priv(dev);
2185 struct skge_hw *hw = skge->hw;
2186 int port = skge->port;
2187
2188 if (netif_msg_ifdown(skge))
2189 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2190
2191 netif_stop_queue(dev);
2192
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002193 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2194 if (hw->chip_id == CHIP_ID_GENESIS)
2195 genesis_stop(skge);
2196 else
2197 yukon_stop(skge);
2198
2199 hw->intr_mask &= ~portirqmask[skge->port];
2200 skge_write32(hw, B0_IMSK, hw->intr_mask);
2201
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002202 /* Stop transmitter */
2203 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2204 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2205 RB_RST_SET|RB_DIS_OP_MD);
2206
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002207
2208 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002209 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002210 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2211
2212 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002213 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2214 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002215
2216 /* Reset PCI FIFO */
2217 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2218 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2219
2220 /* Reset the RAM Buffer async Tx queue */
2221 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2222 /* stop receiver */
2223 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2224 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2225 RB_RST_SET|RB_DIS_OP_MD);
2226 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2227
2228 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002229 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2230 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002231 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002232 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2233 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002234 }
2235
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002236 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002237
2238 skge_tx_clean(skge);
2239 skge_rx_clean(skge);
2240
2241 kfree(skge->rx_ring.start);
2242 kfree(skge->tx_ring.start);
2243 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2244 return 0;
2245}
2246
2247static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2248{
2249 struct skge_port *skge = netdev_priv(dev);
2250 struct skge_hw *hw = skge->hw;
2251 struct skge_ring *ring = &skge->tx_ring;
2252 struct skge_element *e;
2253 struct skge_tx_desc *td;
2254 int i;
2255 u32 control, len;
2256 u64 map;
2257 unsigned long flags;
2258
2259 skb = skb_padto(skb, ETH_ZLEN);
2260 if (!skb)
2261 return NETDEV_TX_OK;
2262
2263 local_irq_save(flags);
2264 if (!spin_trylock(&skge->tx_lock)) {
Stephen Hemminger95566062005-06-27 11:33:02 -07002265 /* Collision - tell upper layer to requeue */
2266 local_irq_restore(flags);
2267 return NETDEV_TX_LOCKED;
2268 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002269
2270 if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
2271 netif_stop_queue(dev);
2272 spin_unlock_irqrestore(&skge->tx_lock, flags);
2273
2274 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
2275 dev->name);
2276 return NETDEV_TX_BUSY;
2277 }
2278
2279 e = ring->to_use;
2280 td = e->desc;
2281 e->skb = skb;
2282 len = skb_headlen(skb);
2283 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2284 pci_unmap_addr_set(e, mapaddr, map);
2285 pci_unmap_len_set(e, maplen, len);
2286
2287 td->dma_lo = map;
2288 td->dma_hi = map >> 32;
2289
2290 if (skb->ip_summed == CHECKSUM_HW) {
2291 const struct iphdr *ip
2292 = (const struct iphdr *) (skb->data + ETH_HLEN);
2293 int offset = skb->h.raw - skb->data;
2294
2295 /* This seems backwards, but it is what the sk98lin
2296 * does. Looks like hardware is wrong?
2297 */
2298 if (ip->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002299 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002300 control = BMU_TCP_CHECK;
2301 else
2302 control = BMU_UDP_CHECK;
2303
2304 td->csum_offs = 0;
2305 td->csum_start = offset;
2306 td->csum_write = offset + skb->csum;
2307 } else
2308 control = BMU_CHECK;
2309
2310 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2311 control |= BMU_EOF| BMU_IRQ_EOF;
2312 else {
2313 struct skge_tx_desc *tf = td;
2314
2315 control |= BMU_STFWD;
2316 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2317 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2318
2319 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2320 frag->size, PCI_DMA_TODEVICE);
2321
2322 e = e->next;
2323 e->skb = NULL;
2324 tf = e->desc;
2325 tf->dma_lo = map;
2326 tf->dma_hi = (u64) map >> 32;
2327 pci_unmap_addr_set(e, mapaddr, map);
2328 pci_unmap_len_set(e, maplen, frag->size);
2329
2330 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2331 }
2332 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2333 }
2334 /* Make sure all the descriptors written */
2335 wmb();
2336 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2337 wmb();
2338
2339 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2340
2341 if (netif_msg_tx_queued(skge))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002342 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002343 dev->name, e - ring->start, skb->len);
2344
2345 ring->to_use = e->next;
2346 skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
2347 if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
2348 pr_debug("%s: transmit queue full\n", dev->name);
2349 netif_stop_queue(dev);
2350 }
2351
2352 dev->trans_start = jiffies;
2353 spin_unlock_irqrestore(&skge->tx_lock, flags);
2354
2355 return NETDEV_TX_OK;
2356}
2357
2358static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
2359{
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002360 /* This ring element can be skb or fragment */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002361 if (e->skb) {
2362 pci_unmap_single(hw->pdev,
2363 pci_unmap_addr(e, mapaddr),
2364 pci_unmap_len(e, maplen),
2365 PCI_DMA_TODEVICE);
2366 dev_kfree_skb_any(e->skb);
2367 e->skb = NULL;
2368 } else {
2369 pci_unmap_page(hw->pdev,
2370 pci_unmap_addr(e, mapaddr),
2371 pci_unmap_len(e, maplen),
2372 PCI_DMA_TODEVICE);
2373 }
2374}
2375
2376static void skge_tx_clean(struct skge_port *skge)
2377{
2378 struct skge_ring *ring = &skge->tx_ring;
2379 struct skge_element *e;
2380 unsigned long flags;
2381
2382 spin_lock_irqsave(&skge->tx_lock, flags);
2383 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
2384 ++skge->tx_avail;
2385 skge_tx_free(skge->hw, e);
2386 }
2387 ring->to_clean = e;
2388 spin_unlock_irqrestore(&skge->tx_lock, flags);
2389}
2390
2391static void skge_tx_timeout(struct net_device *dev)
2392{
2393 struct skge_port *skge = netdev_priv(dev);
2394
2395 if (netif_msg_timer(skge))
2396 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2397
2398 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2399 skge_tx_clean(skge);
2400}
2401
2402static int skge_change_mtu(struct net_device *dev, int new_mtu)
2403{
2404 int err = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002405 int running = netif_running(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002406
Stephen Hemminger95566062005-06-27 11:33:02 -07002407 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002408 return -EINVAL;
2409
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002410
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002411 if (running)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002412 skge_down(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002413 dev->mtu = new_mtu;
2414 if (running)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002415 skge_up(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002416
2417 return err;
2418}
2419
2420static void genesis_set_multicast(struct net_device *dev)
2421{
2422 struct skge_port *skge = netdev_priv(dev);
2423 struct skge_hw *hw = skge->hw;
2424 int port = skge->port;
2425 int i, count = dev->mc_count;
2426 struct dev_mc_list *list = dev->mc_list;
2427 u32 mode;
2428 u8 filter[8];
2429
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002430 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002431 mode |= XM_MD_ENA_HASH;
2432 if (dev->flags & IFF_PROMISC)
2433 mode |= XM_MD_ENA_PROM;
2434 else
2435 mode &= ~XM_MD_ENA_PROM;
2436
2437 if (dev->flags & IFF_ALLMULTI)
2438 memset(filter, 0xff, sizeof(filter));
2439 else {
2440 memset(filter, 0, sizeof(filter));
Stephen Hemminger95566062005-06-27 11:33:02 -07002441 for (i = 0; list && i < count; i++, list = list->next) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07002442 u32 crc, bit;
2443 crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
2444 bit = ~crc & 0x3f;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002445 filter[bit/8] |= 1 << (bit%8);
2446 }
2447 }
2448
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002449 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002450 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002451}
2452
2453static void yukon_set_multicast(struct net_device *dev)
2454{
2455 struct skge_port *skge = netdev_priv(dev);
2456 struct skge_hw *hw = skge->hw;
2457 int port = skge->port;
2458 struct dev_mc_list *list = dev->mc_list;
2459 u16 reg;
2460 u8 filter[8];
2461
2462 memset(filter, 0, sizeof(filter));
2463
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002464 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002465 reg |= GM_RXCR_UCF_ENA;
2466
2467 if (dev->flags & IFF_PROMISC) /* promiscious */
2468 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2469 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2470 memset(filter, 0xff, sizeof(filter));
2471 else if (dev->mc_count == 0) /* no multicast */
2472 reg &= ~GM_RXCR_MCF_ENA;
2473 else {
2474 int i;
2475 reg |= GM_RXCR_MCF_ENA;
2476
Stephen Hemminger95566062005-06-27 11:33:02 -07002477 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002478 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
2479 filter[bit/8] |= 1 << (bit%8);
2480 }
2481 }
2482
2483
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002484 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002485 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002486 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002487 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002488 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002489 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002490 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002491 (u16)filter[6] | ((u16)filter[7] << 8));
2492
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002493 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002494}
2495
Stephen Hemminger383181a2005-09-19 15:37:16 -07002496static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2497{
2498 if (hw->chip_id == CHIP_ID_GENESIS)
2499 return status >> XMR_FS_LEN_SHIFT;
2500 else
2501 return status >> GMR_FS_LEN_SHIFT;
2502}
2503
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002504static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2505{
2506 if (hw->chip_id == CHIP_ID_GENESIS)
2507 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2508 else
2509 return (status & GMR_FS_ANY_ERR) ||
2510 (status & GMR_FS_RX_OK) == 0;
2511}
2512
Stephen Hemminger383181a2005-09-19 15:37:16 -07002513
2514/* Get receive buffer from descriptor.
2515 * Handles copy of small buffers and reallocation failures
2516 */
2517static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
2518 struct skge_element *e,
2519 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002520{
Stephen Hemminger383181a2005-09-19 15:37:16 -07002521 struct sk_buff *skb;
2522 u16 len = control & BMU_BBC;
2523
2524 if (unlikely(netif_msg_rx_status(skge)))
2525 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
2526 skge->netdev->name, e - skge->rx_ring.start,
2527 status, len);
2528
2529 if (len > skge->rx_buf_size)
2530 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002531
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002532 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002533 goto error;
2534
2535 if (bad_phy_status(skge->hw, status))
2536 goto error;
2537
2538 if (phy_length(skge->hw, status) != len)
2539 goto error;
2540
2541 if (len < RX_COPY_THRESHOLD) {
2542 skb = dev_alloc_skb(len + 2);
2543 if (!skb)
2544 goto resubmit;
2545
2546 skb_reserve(skb, 2);
2547 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2548 pci_unmap_addr(e, mapaddr),
2549 len, PCI_DMA_FROMDEVICE);
2550 memcpy(skb->data, e->skb->data, len);
2551 pci_dma_sync_single_for_device(skge->hw->pdev,
2552 pci_unmap_addr(e, mapaddr),
2553 len, PCI_DMA_FROMDEVICE);
2554 skge_rx_reuse(e, skge->rx_buf_size);
2555 } else {
2556 struct sk_buff *nskb;
2557 nskb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
2558 if (!nskb)
2559 goto resubmit;
2560
2561 pci_unmap_single(skge->hw->pdev,
2562 pci_unmap_addr(e, mapaddr),
2563 pci_unmap_len(e, maplen),
2564 PCI_DMA_FROMDEVICE);
2565 skb = e->skb;
2566 prefetch(skb->data);
2567 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2568 }
2569
2570 skb_put(skb, len);
2571 skb->dev = skge->netdev;
2572 if (skge->rx_csum) {
2573 skb->csum = csum;
2574 skb->ip_summed = CHECKSUM_HW;
2575 }
2576
2577 skb->protocol = eth_type_trans(skb, skge->netdev);
2578
2579 return skb;
2580error:
2581
2582 if (netif_msg_rx_err(skge))
2583 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
2584 skge->netdev->name, e - skge->rx_ring.start,
2585 control, status);
2586
2587 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002588 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2589 skge->net_stats.rx_length_errors++;
2590 if (status & XMR_FS_FRA_ERR)
2591 skge->net_stats.rx_frame_errors++;
2592 if (status & XMR_FS_FCS_ERR)
2593 skge->net_stats.rx_crc_errors++;
2594 } else {
2595 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
2596 skge->net_stats.rx_length_errors++;
2597 if (status & GMR_FS_FRAGMENT)
2598 skge->net_stats.rx_frame_errors++;
2599 if (status & GMR_FS_CRC_ERR)
2600 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002601 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002602
Stephen Hemminger383181a2005-09-19 15:37:16 -07002603resubmit:
2604 skge_rx_reuse(e, skge->rx_buf_size);
2605 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002606}
2607
2608
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002609static int skge_poll(struct net_device *dev, int *budget)
2610{
2611 struct skge_port *skge = netdev_priv(dev);
2612 struct skge_hw *hw = skge->hw;
2613 struct skge_ring *ring = &skge->rx_ring;
2614 struct skge_element *e;
2615 unsigned int to_do = min(dev->quota, *budget);
2616 unsigned int work_done = 0;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002617
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002618 for (e = ring->to_clean; work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002619 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002620 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002621 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002622
2623 rmb();
2624 control = rd->control;
2625 if (control & BMU_OWN)
2626 break;
2627
Stephen Hemminger383181a2005-09-19 15:37:16 -07002628 skb = skge_rx_get(skge, e, control, rd->status,
2629 le16_to_cpu(rd->csum2));
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002630 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002631 dev->last_rx = jiffies;
2632 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002633
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002634 ++work_done;
2635 } else
2636 skge_rx_reuse(e, skge->rx_buf_size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002637 }
2638 ring->to_clean = e;
2639
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002640 /* restart receiver */
2641 wmb();
2642 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
2643 CSR_START | CSR_IRQ_CL_F);
2644
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002645 *budget -= work_done;
2646 dev->quota -= work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002647
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002648 if (work_done >= to_do)
2649 return 1; /* not done */
2650
2651 local_irq_disable();
2652 __netif_rx_complete(dev);
2653 hw->intr_mask |= portirqmask[skge->port];
2654 skge_write32(hw, B0_IMSK, hw->intr_mask);
2655 local_irq_enable();
2656 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002657}
2658
2659static inline void skge_tx_intr(struct net_device *dev)
2660{
2661 struct skge_port *skge = netdev_priv(dev);
2662 struct skge_hw *hw = skge->hw;
2663 struct skge_ring *ring = &skge->tx_ring;
2664 struct skge_element *e;
2665
2666 spin_lock(&skge->tx_lock);
Stephen Hemminger95566062005-06-27 11:33:02 -07002667 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002668 struct skge_tx_desc *td = e->desc;
2669 u32 control;
2670
2671 rmb();
2672 control = td->control;
2673 if (control & BMU_OWN)
2674 break;
2675
2676 if (unlikely(netif_msg_tx_done(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002677 printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002678 dev->name, e - ring->start, td->status);
2679
2680 skge_tx_free(hw, e);
2681 e->skb = NULL;
2682 ++skge->tx_avail;
2683 }
2684 ring->to_clean = e;
2685 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
2686
2687 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
2688 netif_wake_queue(dev);
2689
2690 spin_unlock(&skge->tx_lock);
2691}
2692
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002693/* Parity errors seem to happen when Genesis is connected to a switch
2694 * with no other ports present. Heartbeat error??
2695 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002696static void skge_mac_parity(struct skge_hw *hw, int port)
2697{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002698 struct net_device *dev = hw->dev[port];
2699
2700 if (dev) {
2701 struct skge_port *skge = netdev_priv(dev);
2702 ++skge->net_stats.tx_heartbeat_errors;
2703 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002704
2705 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002706 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002707 MFF_CLR_PERR);
2708 else
2709 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002710 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07002711 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002712 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
2713}
2714
2715static void skge_pci_clear(struct skge_hw *hw)
2716{
2717 u16 status;
2718
Stephen Hemminger467b3412005-06-27 11:33:05 -07002719 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002720 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger467b3412005-06-27 11:33:05 -07002721 pci_write_config_word(hw->pdev, PCI_STATUS,
2722 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002723 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2724}
2725
2726static void skge_mac_intr(struct skge_hw *hw, int port)
2727{
Stephen Hemminger95566062005-06-27 11:33:02 -07002728 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002729 genesis_mac_intr(hw, port);
2730 else
2731 yukon_mac_intr(hw, port);
2732}
2733
2734/* Handle device specific framing and timeout interrupts */
2735static void skge_error_irq(struct skge_hw *hw)
2736{
2737 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2738
2739 if (hw->chip_id == CHIP_ID_GENESIS) {
2740 /* clear xmac errors */
2741 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002742 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002743 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002744 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002745 } else {
2746 /* Timestamp (unused) overflow */
2747 if (hwstatus & IS_IRQ_TIST_OV)
2748 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002749 }
2750
2751 if (hwstatus & IS_RAM_RD_PAR) {
2752 printk(KERN_ERR PFX "Ram read data parity error\n");
2753 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
2754 }
2755
2756 if (hwstatus & IS_RAM_WR_PAR) {
2757 printk(KERN_ERR PFX "Ram write data parity error\n");
2758 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
2759 }
2760
2761 if (hwstatus & IS_M1_PAR_ERR)
2762 skge_mac_parity(hw, 0);
2763
2764 if (hwstatus & IS_M2_PAR_ERR)
2765 skge_mac_parity(hw, 1);
2766
2767 if (hwstatus & IS_R1_PAR_ERR)
2768 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
2769
2770 if (hwstatus & IS_R2_PAR_ERR)
2771 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
2772
2773 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
2774 printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
2775 hwstatus);
2776
2777 skge_pci_clear(hw);
2778
Stephen Hemminger050ec182005-08-16 14:00:54 -07002779 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002780 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2781 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger050ec182005-08-16 14:00:54 -07002782 pr_debug("IRQ status %x: still set ignoring hardware errors\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002783 hwstatus);
2784 hw->intr_mask &= ~IS_HW_ERR;
2785 }
2786 }
2787}
2788
2789/*
2790 * Interrrupt from PHY are handled in tasklet (soft irq)
2791 * because accessing phy registers requires spin wait which might
2792 * cause excess interrupt latency.
2793 */
2794static void skge_extirq(unsigned long data)
2795{
2796 struct skge_hw *hw = (struct skge_hw *) data;
2797 int port;
2798
2799 spin_lock(&hw->phy_lock);
2800 for (port = 0; port < 2; port++) {
2801 struct net_device *dev = hw->dev[port];
2802
2803 if (dev && netif_running(dev)) {
2804 struct skge_port *skge = netdev_priv(dev);
2805
2806 if (hw->chip_id != CHIP_ID_GENESIS)
2807 yukon_phy_intr(skge);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07002808 else
Stephen Hemminger45bada62005-06-27 11:33:12 -07002809 bcom_phy_intr(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002810 }
2811 }
2812 spin_unlock(&hw->phy_lock);
2813
2814 local_irq_disable();
2815 hw->intr_mask |= IS_EXT_REG;
2816 skge_write32(hw, B0_IMSK, hw->intr_mask);
2817 local_irq_enable();
2818}
2819
2820static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
2821{
2822 struct skge_hw *hw = dev_id;
2823 u32 status = skge_read32(hw, B0_SP_ISRC);
2824
2825 if (status == 0 || status == ~0) /* hotplug or shared irq */
2826 return IRQ_NONE;
2827
2828 status &= hw->intr_mask;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002829 if (status & IS_R1_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002830 hw->intr_mask &= ~IS_R1_F;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002831 netif_rx_schedule(hw->dev[0]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002832 }
2833
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002834 if (status & IS_R2_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002835 hw->intr_mask &= ~IS_R2_F;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002836 netif_rx_schedule(hw->dev[1]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002837 }
2838
2839 if (status & IS_XA1_F)
2840 skge_tx_intr(hw->dev[0]);
2841
2842 if (status & IS_XA2_F)
2843 skge_tx_intr(hw->dev[1]);
2844
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07002845 if (status & IS_PA_TO_RX1) {
2846 struct skge_port *skge = netdev_priv(hw->dev[0]);
2847 ++skge->net_stats.rx_over_errors;
2848 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
2849 }
2850
2851 if (status & IS_PA_TO_RX2) {
2852 struct skge_port *skge = netdev_priv(hw->dev[1]);
2853 ++skge->net_stats.rx_over_errors;
2854 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
2855 }
2856
2857 if (status & IS_PA_TO_TX1)
2858 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
2859
2860 if (status & IS_PA_TO_TX2)
2861 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
2862
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002863 if (status & IS_MAC1)
2864 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07002865
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002866 if (status & IS_MAC2)
2867 skge_mac_intr(hw, 1);
2868
2869 if (status & IS_HW_ERR)
2870 skge_error_irq(hw);
2871
2872 if (status & IS_EXT_REG) {
2873 hw->intr_mask &= ~IS_EXT_REG;
2874 tasklet_schedule(&hw->ext_tasklet);
2875 }
2876
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002877 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002878
2879 return IRQ_HANDLED;
2880}
2881
2882#ifdef CONFIG_NET_POLL_CONTROLLER
2883static void skge_netpoll(struct net_device *dev)
2884{
2885 struct skge_port *skge = netdev_priv(dev);
2886
2887 disable_irq(dev->irq);
2888 skge_intr(dev->irq, skge->hw, NULL);
2889 enable_irq(dev->irq);
2890}
2891#endif
2892
2893static int skge_set_mac_address(struct net_device *dev, void *p)
2894{
2895 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002896 struct skge_hw *hw = skge->hw;
2897 unsigned port = skge->port;
2898 const struct sockaddr *addr = p;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002899
2900 if (!is_valid_ether_addr(addr->sa_data))
2901 return -EADDRNOTAVAIL;
2902
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002903 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002904 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002905 memcpy_toio(hw->regs + B2_MAC_1 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002906 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002907 memcpy_toio(hw->regs + B2_MAC_2 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002908 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07002909
2910 if (hw->chip_id == CHIP_ID_GENESIS)
2911 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
2912 else {
2913 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
2914 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2915 }
2916 spin_unlock_bh(&hw->phy_lock);
2917
2918 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002919}
2920
2921static const struct {
2922 u8 id;
2923 const char *name;
2924} skge_chips[] = {
2925 { CHIP_ID_GENESIS, "Genesis" },
2926 { CHIP_ID_YUKON, "Yukon" },
2927 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
2928 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002929};
2930
2931static const char *skge_board_name(const struct skge_hw *hw)
2932{
2933 int i;
2934 static char buf[16];
2935
2936 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
2937 if (skge_chips[i].id == hw->chip_id)
2938 return skge_chips[i].name;
2939
2940 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
2941 return buf;
2942}
2943
2944
2945/*
2946 * Setup the board data structure, but don't bring up
2947 * the port(s)
2948 */
2949static int skge_reset(struct skge_hw *hw)
2950{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08002951 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002952 u16 ctst;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002953 u8 t8, mac_cfg, pmd_type, phy_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07002954 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002955
2956 ctst = skge_read16(hw, B0_CTST);
2957
2958 /* do a SW reset */
2959 skge_write8(hw, B0_CTST, CS_RST_SET);
2960 skge_write8(hw, B0_CTST, CS_RST_CLR);
2961
2962 /* clear PCI errors, if any */
2963 skge_pci_clear(hw);
2964
2965 skge_write8(hw, B0_CTST, CS_MRST_CLR);
2966
2967 /* restore CLK_RUN bits (for Yukon-Lite) */
2968 skge_write16(hw, B0_CTST,
2969 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
2970
2971 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002972 phy_type = skge_read8(hw, B2_E_1) & 0xf;
2973 pmd_type = skge_read8(hw, B2_PMD_TYP);
2974 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002975
Stephen Hemminger95566062005-06-27 11:33:02 -07002976 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002977 case CHIP_ID_GENESIS:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002978 switch (phy_type) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002979 case SK_PHY_BCOM:
2980 hw->phy_addr = PHY_ADDR_BCOM;
2981 break;
2982 default:
2983 printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002984 pci_name(hw->pdev), phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002985 return -EOPNOTSUPP;
2986 }
2987 break;
2988
2989 case CHIP_ID_YUKON:
2990 case CHIP_ID_YUKON_LITE:
2991 case CHIP_ID_YUKON_LP:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002992 if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
2993 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002994
2995 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002996 break;
2997
2998 default:
2999 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
3000 pci_name(hw->pdev), hw->chip_id);
3001 return -EOPNOTSUPP;
3002 }
3003
Stephen Hemminger981d0372005-06-27 11:33:06 -07003004 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3005 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3006 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003007
3008 /* read the adapters RAM size */
3009 t8 = skge_read8(hw, B2_E_0);
3010 if (hw->chip_id == CHIP_ID_GENESIS) {
3011 if (t8 == 3) {
3012 /* special case: 4 x 64k x 36, offset = 0x80000 */
3013 hw->ram_size = 0x100000;
3014 hw->ram_offset = 0x80000;
3015 } else
3016 hw->ram_size = t8 * 512;
3017 }
3018 else if (t8 == 0)
3019 hw->ram_size = 0x20000;
3020 else
3021 hw->ram_size = t8 * 4096;
3022
Stephen Hemminger050ec182005-08-16 14:00:54 -07003023 hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003024 if (hw->chip_id == CHIP_ID_GENESIS)
3025 genesis_init(hw);
3026 else {
3027 /* switch power to VCC (WA for VAUX problem) */
3028 skge_write8(hw, B0_POWER_CTRL,
3029 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003030
Stephen Hemminger050ec182005-08-16 14:00:54 -07003031 /* avoid boards with stuck Hardware error bits */
3032 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3033 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
3034 printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
3035 hw->intr_mask &= ~IS_HW_ERR;
3036 }
3037
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003038 /* Clear PHY COMA */
3039 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3040 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3041 reg &= ~PCI_PHY_COMA;
3042 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3043 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3044
3045
Stephen Hemminger981d0372005-06-27 11:33:06 -07003046 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003047 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3048 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003049 }
3050 }
3051
3052 /* turn off hardware timer (unused) */
3053 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3054 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3055 skge_write8(hw, B0_LED, LED_STAT_ON);
3056
3057 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003058 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003059 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003060
3061 /* Initialize ram interface */
3062 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3063
3064 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3065 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3066 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3067 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3068 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3069 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3070 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3071 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3072 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3073 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3074 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3075 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3076
3077 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3078
3079 /* Set interrupt moderation for Transmit only
3080 * Receive interrupts avoided by NAPI
3081 */
3082 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3083 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3084 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3085
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003086 skge_write32(hw, B0_IMSK, hw->intr_mask);
3087
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003088 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger981d0372005-06-27 11:33:06 -07003089 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003090 if (hw->chip_id == CHIP_ID_GENESIS)
3091 genesis_reset(hw, i);
3092 else
3093 yukon_reset(hw, i);
3094 }
3095 spin_unlock_bh(&hw->phy_lock);
3096
3097 return 0;
3098}
3099
3100/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003101static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3102 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003103{
3104 struct skge_port *skge;
3105 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3106
3107 if (!dev) {
3108 printk(KERN_ERR "skge etherdev alloc failed");
3109 return NULL;
3110 }
3111
3112 SET_MODULE_OWNER(dev);
3113 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3114 dev->open = skge_up;
3115 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003116 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003117 dev->hard_start_xmit = skge_xmit_frame;
3118 dev->get_stats = skge_get_stats;
3119 if (hw->chip_id == CHIP_ID_GENESIS)
3120 dev->set_multicast_list = genesis_set_multicast;
3121 else
3122 dev->set_multicast_list = yukon_set_multicast;
3123
3124 dev->set_mac_address = skge_set_mac_address;
3125 dev->change_mtu = skge_change_mtu;
3126 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3127 dev->tx_timeout = skge_tx_timeout;
3128 dev->watchdog_timeo = TX_WATCHDOG;
3129 dev->poll = skge_poll;
3130 dev->weight = NAPI_WEIGHT;
3131#ifdef CONFIG_NET_POLL_CONTROLLER
3132 dev->poll_controller = skge_netpoll;
3133#endif
3134 dev->irq = hw->pdev->irq;
3135 dev->features = NETIF_F_LLTX;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003136 if (highmem)
3137 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003138
3139 skge = netdev_priv(dev);
3140 skge->netdev = dev;
3141 skge->hw = hw;
3142 skge->msg_enable = netif_msg_init(debug, default_msg);
3143 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3144 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3145
3146 /* Auto speed and flow control */
3147 skge->autoneg = AUTONEG_ENABLE;
3148 skge->flow_control = FLOW_MODE_SYMMETRIC;
3149 skge->duplex = -1;
3150 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003151 skge->advertising = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003152
3153 hw->dev[port] = dev;
3154
3155 skge->port = port;
3156
3157 spin_lock_init(&skge->tx_lock);
3158
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003159 if (hw->chip_id != CHIP_ID_GENESIS) {
3160 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3161 skge->rx_csum = 1;
3162 }
3163
3164 /* read the mac address */
3165 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003166 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003167
3168 /* device is off until link detection */
3169 netif_carrier_off(dev);
3170 netif_stop_queue(dev);
3171
3172 return dev;
3173}
3174
3175static void __devinit skge_show_addr(struct net_device *dev)
3176{
3177 const struct skge_port *skge = netdev_priv(dev);
3178
3179 if (netif_msg_probe(skge))
3180 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3181 dev->name,
3182 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3183 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3184}
3185
3186static int __devinit skge_probe(struct pci_dev *pdev,
3187 const struct pci_device_id *ent)
3188{
3189 struct net_device *dev, *dev1;
3190 struct skge_hw *hw;
3191 int err, using_dac = 0;
3192
3193 if ((err = pci_enable_device(pdev))) {
3194 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3195 pci_name(pdev));
3196 goto err_out;
3197 }
3198
3199 if ((err = pci_request_regions(pdev, DRV_NAME))) {
3200 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3201 pci_name(pdev));
3202 goto err_out_disable_pdev;
3203 }
3204
3205 pci_set_master(pdev);
3206
3207 if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
3208 using_dac = 1;
3209 else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3210 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3211 pci_name(pdev));
3212 goto err_out_free_regions;
3213 }
3214
3215#ifdef __BIG_ENDIAN
3216 /* byte swap decriptors in hardware */
3217 {
3218 u32 reg;
3219
3220 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3221 reg |= PCI_REV_DESC;
3222 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3223 }
3224#endif
3225
3226 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003227 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003228 if (!hw) {
3229 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3230 pci_name(pdev));
3231 goto err_out_free_regions;
3232 }
3233
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003234 hw->pdev = pdev;
3235 spin_lock_init(&hw->phy_lock);
3236 tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
3237
3238 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3239 if (!hw->regs) {
3240 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3241 pci_name(pdev));
3242 goto err_out_free_hw;
3243 }
3244
3245 if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
3246 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3247 pci_name(pdev), pdev->irq);
3248 goto err_out_iounmap;
3249 }
3250 pci_set_drvdata(pdev, hw);
3251
3252 err = skge_reset(hw);
3253 if (err)
3254 goto err_out_free_irq;
3255
3256 printk(KERN_INFO PFX "addr 0x%lx irq %d chip %s rev %d\n",
3257 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003258 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259
Stephen Hemminger981d0372005-06-27 11:33:06 -07003260 if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003261 goto err_out_led_off;
3262
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003263 if ((err = register_netdev(dev))) {
3264 printk(KERN_ERR PFX "%s: cannot register net device\n",
3265 pci_name(pdev));
3266 goto err_out_free_netdev;
3267 }
3268
3269 skge_show_addr(dev);
3270
Stephen Hemminger981d0372005-06-27 11:33:06 -07003271 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003272 if (register_netdev(dev1) == 0)
3273 skge_show_addr(dev1);
3274 else {
3275 /* Failure to register second port need not be fatal */
3276 printk(KERN_WARNING PFX "register of second port failed\n");
3277 hw->dev[1] = NULL;
3278 free_netdev(dev1);
3279 }
3280 }
3281
3282 return 0;
3283
3284err_out_free_netdev:
3285 free_netdev(dev);
3286err_out_led_off:
3287 skge_write16(hw, B0_LED, LED_STAT_OFF);
3288err_out_free_irq:
3289 free_irq(pdev->irq, hw);
3290err_out_iounmap:
3291 iounmap(hw->regs);
3292err_out_free_hw:
3293 kfree(hw);
3294err_out_free_regions:
3295 pci_release_regions(pdev);
3296err_out_disable_pdev:
3297 pci_disable_device(pdev);
3298 pci_set_drvdata(pdev, NULL);
3299err_out:
3300 return err;
3301}
3302
3303static void __devexit skge_remove(struct pci_dev *pdev)
3304{
3305 struct skge_hw *hw = pci_get_drvdata(pdev);
3306 struct net_device *dev0, *dev1;
3307
Stephen Hemminger95566062005-06-27 11:33:02 -07003308 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003309 return;
3310
3311 if ((dev1 = hw->dev[1]))
3312 unregister_netdev(dev1);
3313 dev0 = hw->dev[0];
3314 unregister_netdev(dev0);
3315
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003316 skge_write32(hw, B0_IMSK, 0);
3317 skge_write16(hw, B0_LED, LED_STAT_OFF);
3318 skge_pci_clear(hw);
3319 skge_write8(hw, B0_CTST, CS_RST_SET);
3320
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003321 tasklet_kill(&hw->ext_tasklet);
3322
3323 free_irq(pdev->irq, hw);
3324 pci_release_regions(pdev);
3325 pci_disable_device(pdev);
3326 if (dev1)
3327 free_netdev(dev1);
3328 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003329
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003330 iounmap(hw->regs);
3331 kfree(hw);
3332 pci_set_drvdata(pdev, NULL);
3333}
3334
3335#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003336static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003337{
3338 struct skge_hw *hw = pci_get_drvdata(pdev);
3339 int i, wol = 0;
3340
Stephen Hemminger95566062005-06-27 11:33:02 -07003341 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003342 struct net_device *dev = hw->dev[i];
3343
3344 if (dev) {
3345 struct skge_port *skge = netdev_priv(dev);
3346 if (netif_running(dev)) {
3347 netif_carrier_off(dev);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003348 if (skge->wol)
3349 netif_stop_queue(dev);
3350 else
3351 skge_down(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003352 }
3353 netif_device_detach(dev);
3354 wol |= skge->wol;
3355 }
3356 }
3357
3358 pci_save_state(pdev);
Pavel Machek2a569572005-07-07 17:56:40 -07003359 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003360 pci_disable_device(pdev);
3361 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3362
3363 return 0;
3364}
3365
3366static int skge_resume(struct pci_dev *pdev)
3367{
3368 struct skge_hw *hw = pci_get_drvdata(pdev);
3369 int i;
3370
3371 pci_set_power_state(pdev, PCI_D0);
3372 pci_restore_state(pdev);
3373 pci_enable_wake(pdev, PCI_D0, 0);
3374
3375 skge_reset(hw);
3376
Stephen Hemminger95566062005-06-27 11:33:02 -07003377 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003378 struct net_device *dev = hw->dev[i];
3379 if (dev) {
3380 netif_device_attach(dev);
Stephen Hemminger95566062005-06-27 11:33:02 -07003381 if (netif_running(dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003382 skge_up(dev);
3383 }
3384 }
3385 return 0;
3386}
3387#endif
3388
3389static struct pci_driver skge_driver = {
3390 .name = DRV_NAME,
3391 .id_table = skge_id_table,
3392 .probe = skge_probe,
3393 .remove = __devexit_p(skge_remove),
3394#ifdef CONFIG_PM
3395 .suspend = skge_suspend,
3396 .resume = skge_resume,
3397#endif
3398};
3399
3400static int __init skge_init_module(void)
3401{
3402 return pci_module_init(&skge_driver);
3403}
3404
3405static void __exit skge_cleanup_module(void)
3406{
3407 pci_unregister_driver(&skge_driver);
3408}
3409
3410module_init(skge_init_module);
3411module_exit(skge_cleanup_module);