blob: d25d5034547c6ef2832ab09d7d6b61d604b6d33b [file] [log] [blame]
Matt Wagantalle9b715a2012-01-04 18:16:14 -08001/*
2 * Copyright (c) 2012, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
Steve Mucklef132c6c2012-06-06 18:30:57 -070014#include <linux/module.h>
Matt Wagantalle9b715a2012-01-04 18:16:14 -080015#include <linux/platform_device.h>
16#include <linux/of.h>
Matt Wagantalld591bf22012-06-29 11:20:53 -070017#include <mach/rpm-regulator-smd.h>
Matt Wagantalle9b715a2012-01-04 18:16:14 -080018#include <mach/msm_bus_board.h>
19#include <mach/msm_bus.h>
20#include <mach/socinfo.h>
21
22#include "acpuclock.h"
23#include "acpuclock-krait.h"
24
25/* Corner type vreg VDD values */
Matt Wagantallf06e3572012-07-27 12:45:24 -070026#define LVL_NONE RPM_REGULATOR_CORNER_NONE
Matt Wagantalld591bf22012-06-29 11:20:53 -070027#define LVL_LOW RPM_REGULATOR_CORNER_SVS_SOC
28#define LVL_NOM RPM_REGULATOR_CORNER_NORMAL
29#define LVL_HIGH RPM_REGULATOR_CORNER_SUPER_TURBO
Matt Wagantalle9b715a2012-01-04 18:16:14 -080030
Matt Wagantall1f3762d2012-06-08 19:08:48 -070031static struct hfpll_data hfpll_data __initdata = {
Matt Wagantalle9b715a2012-01-04 18:16:14 -080032 .mode_offset = 0x00,
33 .l_offset = 0x04,
34 .m_offset = 0x08,
35 .n_offset = 0x0C,
Matt Wagantalla77b7f32012-07-18 16:32:01 -070036 .has_user_reg = true,
37 .user_offset = 0x10,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080038 .config_offset = 0x14,
Matt Wagantalla77b7f32012-07-18 16:32:01 -070039 .user_val = 0x8,
Matt Wagantall0f6e7b22012-09-26 23:36:18 -070040 .user_vco_mask = BIT(20),
Matt Wagantalla77b7f32012-07-18 16:32:01 -070041 .config_val = 0x04D0405D,
42 .low_vco_l_max = 65,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080043 .low_vdd_l_max = 52,
Matt Wagantall87465f52012-07-23 22:03:06 -070044 .nom_vdd_l_max = 104,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080045 .vdd[HFPLL_VDD_NONE] = LVL_NONE,
46 .vdd[HFPLL_VDD_LOW] = LVL_LOW,
47 .vdd[HFPLL_VDD_NOM] = LVL_NOM,
Matt Wagantall87465f52012-07-23 22:03:06 -070048 .vdd[HFPLL_VDD_HIGH] = LVL_HIGH,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080049};
50
Matt Wagantall1f3762d2012-06-08 19:08:48 -070051static struct scalable scalable[] __initdata = {
Matt Wagantalle9b715a2012-01-04 18:16:14 -080052 [CPU0] = {
53 .hfpll_phys_base = 0xF908A000,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080054 .l2cpmr_iaddr = 0x4501,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070055 .sec_clk_sel = 2,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070056 .vreg[VREG_CORE] = { "krait0", 1050000 },
Matt Wagantall75473eb2012-05-31 15:23:22 -070057 .vreg[VREG_MEM] = { "krait0_mem", 1050000 },
Matt Wagantalld591bf22012-06-29 11:20:53 -070058 .vreg[VREG_DIG] = { "krait0_dig", LVL_HIGH },
David Collinsaba4b9b2012-11-28 17:18:24 -080059 .vreg[VREG_HFPLL_A] = { "krait0_hfpll", 1800000 },
Matt Wagantalle9b715a2012-01-04 18:16:14 -080060 },
61 [CPU1] = {
62 .hfpll_phys_base = 0xF909A000,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080063 .l2cpmr_iaddr = 0x5501,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070064 .sec_clk_sel = 2,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070065 .vreg[VREG_CORE] = { "krait1", 1050000 },
Matt Wagantall75473eb2012-05-31 15:23:22 -070066 .vreg[VREG_MEM] = { "krait1_mem", 1050000 },
Matt Wagantalld591bf22012-06-29 11:20:53 -070067 .vreg[VREG_DIG] = { "krait1_dig", LVL_HIGH },
David Collinsaba4b9b2012-11-28 17:18:24 -080068 .vreg[VREG_HFPLL_A] = { "krait1_hfpll", 1800000 },
Matt Wagantalle9b715a2012-01-04 18:16:14 -080069 },
70 [CPU2] = {
71 .hfpll_phys_base = 0xF90AA000,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080072 .l2cpmr_iaddr = 0x6501,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070073 .sec_clk_sel = 2,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070074 .vreg[VREG_CORE] = { "krait2", 1050000 },
Matt Wagantall75473eb2012-05-31 15:23:22 -070075 .vreg[VREG_MEM] = { "krait2_mem", 1050000 },
Matt Wagantalld591bf22012-06-29 11:20:53 -070076 .vreg[VREG_DIG] = { "krait2_dig", LVL_HIGH },
David Collinsaba4b9b2012-11-28 17:18:24 -080077 .vreg[VREG_HFPLL_A] = { "krait2_hfpll", 1800000 },
Matt Wagantalle9b715a2012-01-04 18:16:14 -080078 },
79 [CPU3] = {
80 .hfpll_phys_base = 0xF90BA000,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080081 .l2cpmr_iaddr = 0x7501,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070082 .sec_clk_sel = 2,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070083 .vreg[VREG_CORE] = { "krait3", 1050000 },
Matt Wagantall75473eb2012-05-31 15:23:22 -070084 .vreg[VREG_MEM] = { "krait3_mem", 1050000 },
Matt Wagantalld591bf22012-06-29 11:20:53 -070085 .vreg[VREG_DIG] = { "krait3_dig", LVL_HIGH },
David Collinsaba4b9b2012-11-28 17:18:24 -080086 .vreg[VREG_HFPLL_A] = { "krait3_hfpll", 1800000 },
Matt Wagantalle9b715a2012-01-04 18:16:14 -080087 },
88 [L2] = {
89 .hfpll_phys_base = 0xF9016000,
Matt Wagantalle9b715a2012-01-04 18:16:14 -080090 .l2cpmr_iaddr = 0x0500,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070091 .sec_clk_sel = 2,
David Collinsaba4b9b2012-11-28 17:18:24 -080092 .vreg[VREG_HFPLL_A] = { "l2_hfpll", 1800000 },
Matt Wagantalle9b715a2012-01-04 18:16:14 -080093 },
94};
95
Matt Wagantall1f3762d2012-06-08 19:08:48 -070096static struct msm_bus_paths bw_level_tbl[] __initdata = {
Matt Wagantallf06e3572012-07-27 12:45:24 -070097 [0] = BW_MBPS(552), /* At least 69 MHz on bus. */
98 [1] = BW_MBPS(1112), /* At least 139 MHz on bus. */
99 [2] = BW_MBPS(2224), /* At least 278 MHz on bus. */
100 [3] = BW_MBPS(4448), /* At least 556 MHz on bus. */
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800101};
102
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700103static struct msm_bus_scale_pdata bus_scale_data __initdata = {
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800104 .usecase = bw_level_tbl,
105 .num_usecases = ARRAY_SIZE(bw_level_tbl),
106 .active_only = 1,
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700107 .name = "acpuclk-8974",
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800108};
109
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700110static struct l2_level l2_freq_tbl[] __initdata = {
Matt Wagantallfe313752012-11-15 20:38:42 -0800111 [0] = { { 300000, PLL_0, 0, 0 }, LVL_LOW, 1050000, 0 },
Matt Wagantallcc3eb172012-11-16 17:00:38 -0800112 [1] = { { 345600, HFPLL, 2, 36 }, LVL_NOM, 1050000, 1 },
113 [2] = { { 422400, HFPLL, 2, 44 }, LVL_NOM, 1050000, 1 },
114 [3] = { { 499200, HFPLL, 2, 52 }, LVL_NOM, 1050000, 2 },
Matt Wagantallfe313752012-11-15 20:38:42 -0800115 [4] = { { 576000, HFPLL, 1, 30 }, LVL_NOM, 1050000, 2 },
116 [5] = { { 652800, HFPLL, 1, 34 }, LVL_NOM, 1050000, 2 },
117 [6] = { { 729600, HFPLL, 1, 38 }, LVL_NOM, 1050000, 2 },
118 [7] = { { 806400, HFPLL, 1, 42 }, LVL_NOM, 1050000, 2 },
Matt Wagantall6cd5d752012-09-27 19:56:57 -0700119 [8] = { { 883200, HFPLL, 1, 46 }, LVL_HIGH, 1050000, 2 },
120 [9] = { { 960000, HFPLL, 1, 50 }, LVL_HIGH, 1050000, 2 },
121 [10] = { { 1036800, HFPLL, 1, 54 }, LVL_HIGH, 1050000, 3 },
122 [11] = { { 1113600, HFPLL, 1, 58 }, LVL_HIGH, 1050000, 3 },
123 [12] = { { 1190400, HFPLL, 1, 62 }, LVL_HIGH, 1050000, 3 },
124 [13] = { { 1267200, HFPLL, 1, 66 }, LVL_HIGH, 1050000, 3 },
125 [14] = { { 1344000, HFPLL, 1, 70 }, LVL_HIGH, 1050000, 3 },
126 [15] = { { 1420800, HFPLL, 1, 74 }, LVL_HIGH, 1050000, 3 },
127 [16] = { { 1497600, HFPLL, 1, 78 }, LVL_HIGH, 1050000, 3 },
128 [17] = { { 1574400, HFPLL, 1, 82 }, LVL_HIGH, 1050000, 3 },
129 [18] = { { 1651200, HFPLL, 1, 86 }, LVL_HIGH, 1050000, 3 },
130 [19] = { { 1728000, HFPLL, 1, 90 }, LVL_HIGH, 1050000, 3 },
131 [20] = { { 1804800, HFPLL, 1, 94 }, LVL_HIGH, 1050000, 3 },
132 [21] = { { 1881600, HFPLL, 1, 98 }, LVL_HIGH, 1050000, 3 },
133 [22] = { { 1958400, HFPLL, 1, 102 }, LVL_HIGH, 1050000, 3 },
134 [23] = { { 2035200, HFPLL, 1, 106 }, LVL_HIGH, 1050000, 3 },
135 [24] = { { 2112000, HFPLL, 1, 110 }, LVL_HIGH, 1050000, 3 },
136 [25] = { { 2188800, HFPLL, 1, 114 }, LVL_HIGH, 1050000, 3 },
Stephen Boyd791bca92012-09-11 21:08:13 -0700137 { }
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800138};
139
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700140static struct acpu_level acpu_freq_tbl[] __initdata = {
Matt Wagantall335bc462012-12-05 11:29:06 -0800141 { 1, { 300000, PLL_0, 0, 0 }, L2(0), 950000, 100000 },
142 { 0, { 345600, HFPLL, 2, 36 }, L2(0), 950000, 3200000 },
143 { 1, { 422400, HFPLL, 2, 44 }, L2(0), 950000, 3200000 },
144 { 0, { 499200, HFPLL, 2, 52 }, L2(0), 950000, 3200000 },
145 { 1, { 576000, HFPLL, 1, 30 }, L2(0), 950000, 3200000 },
146 { 1, { 652800, HFPLL, 1, 34 }, L2(16), 950000, 3200000 },
147 { 0, { 729600, HFPLL, 1, 38 }, L2(16), 950000, 3200000 },
148 { 1, { 806400, HFPLL, 1, 42 }, L2(16), 950000, 3200000 },
149 { 1, { 883200, HFPLL, 1, 46 }, L2(16), 950000, 3200000 },
150 { 1, { 960000, HFPLL, 1, 50 }, L2(16), 950000, 3200000 },
151 { 1, { 1036800, HFPLL, 1, 54 }, L2(16), 950000, 3200000 },
152 { 1, { 1113600, HFPLL, 1, 58 }, L2(16), 1050000, 3200000 },
153 { 1, { 1190400, HFPLL, 1, 62 }, L2(16), 1050000, 3200000 },
154 { 1, { 1267200, HFPLL, 1, 66 }, L2(16), 1050000, 3200000 },
155 { 1, { 1344000, HFPLL, 1, 70 }, L2(16), 1050000, 3200000 },
156 { 1, { 1420800, HFPLL, 1, 74 }, L2(16), 1050000, 3200000 },
157 { 1, { 1497600, HFPLL, 1, 78 }, L2(16), 1050000, 3200000 },
158 { 0, { 1574400, HFPLL, 1, 82 }, L2(16), 1050000, 3200000 },
159 { 0, { 1651200, HFPLL, 1, 86 }, L2(16), 1050000, 3200000 },
160 { 0, { 1728000, HFPLL, 1, 90 }, L2(16), 1050000, 3200000 },
Matt Wagantallfe313752012-11-15 20:38:42 -0800161 { 0, { 1804800, HFPLL, 1, 94 }, L2(16), 1050000, 3200000 },
162 { 0, { 1881600, HFPLL, 1, 98 }, L2(16), 1050000, 3200000 },
163 { 0, { 1958400, HFPLL, 1, 102 }, L2(16), 1050000, 3200000 },
164 { 0, { 1996800, HFPLL, 1, 104 }, L2(16), 1050000, 3200000 },
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800165 { 0, { 0 } }
166};
167
Patrick Daly18d2d482012-08-24 14:22:06 -0700168static struct pvs_table pvs_tables[NUM_SPEED_BINS][NUM_PVS] __initdata = {
169 [0][PVS_SLOW] = { acpu_freq_tbl, sizeof(acpu_freq_tbl) },
170 [0][PVS_NOMINAL] = { acpu_freq_tbl, sizeof(acpu_freq_tbl) },
171 [0][PVS_FAST] = { acpu_freq_tbl, sizeof(acpu_freq_tbl) },
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700172};
173
174static struct acpuclk_krait_params acpuclk_8974_params __initdata = {
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800175 .scalable = scalable,
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700176 .scalable_size = sizeof(scalable),
177 .hfpll_data = &hfpll_data,
178 .pvs_tables = pvs_tables,
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800179 .l2_freq_tbl = l2_freq_tbl,
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700180 .l2_freq_tbl_size = sizeof(l2_freq_tbl),
181 .bus_scale = &bus_scale_data,
Matt Wagantallee2b4372012-09-17 17:51:06 -0700182 .pte_efuse_phys = 0xFC4B80B0,
Matt Wagantallb7c231b2012-07-24 18:40:17 -0700183 .stby_khz = 300000,
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800184};
185
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700186static int __init acpuclk_8974_probe(struct platform_device *pdev)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800187{
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700188 return acpuclk_krait_init(&pdev->dev, &acpuclk_8974_params);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800189}
190
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700191static struct of_device_id acpuclk_8974_match_table[] = {
192 { .compatible = "qcom,acpuclk-8974" },
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800193 {}
194};
195
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700196static struct platform_driver acpuclk_8974_driver = {
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800197 .driver = {
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700198 .name = "acpuclk-8974",
199 .of_match_table = acpuclk_8974_match_table,
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800200 .owner = THIS_MODULE,
201 },
202};
203
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700204static int __init acpuclk_8974_init(void)
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800205{
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700206 return platform_driver_probe(&acpuclk_8974_driver,
207 acpuclk_8974_probe);
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800208}
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -0700209device_initcall(acpuclk_8974_init);