blob: a677b1e995de275c6869189f544e64110e8af5eb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Bjorn Helgaas5a21d702012-02-23 20:18:59 -070018static LIST_HEAD(pci_host_bridges);
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080024
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070030/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080033 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070034 */
35int no_pci_devices(void)
36{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 struct device *dev;
38 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070039
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080040 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070045EXPORT_SYMBOL(no_pci_devices);
46
Bjorn Helgaas5a21d702012-02-23 20:18:59 -070047static struct pci_host_bridge *pci_host_bridge(struct pci_dev *dev)
48{
49 struct pci_bus *bus;
50 struct pci_host_bridge *bridge;
51
52 bus = dev->bus;
53 while (bus->parent)
54 bus = bus->parent;
55
56 list_for_each_entry(bridge, &pci_host_bridges, list) {
57 if (bridge->bus == bus)
58 return bridge;
59 }
60
61 return NULL;
62}
63
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -070064static bool resource_contains(struct resource *res1, struct resource *res2)
65{
66 return res1->start <= res2->start && res1->end >= res2->end;
67}
68
69void pci_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
70 struct resource *res)
71{
72 struct pci_host_bridge *bridge = pci_host_bridge(dev);
73 struct pci_host_bridge_window *window;
74 resource_size_t offset = 0;
75
76 list_for_each_entry(window, &bridge->windows, list) {
77 if (resource_type(res) != resource_type(window->res))
78 continue;
79
80 if (resource_contains(window->res, res)) {
81 offset = window->offset;
82 break;
83 }
84 }
85
86 region->start = res->start - offset;
87 region->end = res->end - offset;
88}
89
90static bool region_contains(struct pci_bus_region *region1,
91 struct pci_bus_region *region2)
92{
93 return region1->start <= region2->start && region1->end >= region2->end;
94}
95
96void pci_bus_to_resource(struct pci_dev *dev, struct resource *res,
97 struct pci_bus_region *region)
98{
99 struct pci_host_bridge *bridge = pci_host_bridge(dev);
100 struct pci_host_bridge_window *window;
101 struct pci_bus_region bus_region;
102 resource_size_t offset = 0;
103
104 list_for_each_entry(window, &bridge->windows, list) {
105 if (resource_type(res) != resource_type(window->res))
106 continue;
107
108 bus_region.start = window->res->start - window->offset;
109 bus_region.end = window->res->end - window->offset;
110
111 if (region_contains(&bus_region, region)) {
112 offset = window->offset;
113 break;
114 }
115 }
116
117 res->start = region->start + offset;
118 res->end = region->end + offset;
119}
120
Bjorn Helgaas36a66cd2012-02-23 20:19:00 -0700121#ifdef ARCH_HAS_GENERIC_PCI_OFFSETS
122void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
123 struct resource *res)
124{
125 pci_resource_to_bus(dev, region, res);
126}
127EXPORT_SYMBOL(pcibios_resource_to_bus);
128
129void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
130 struct pci_bus_region *region)
131{
132 pci_bus_to_resource(dev, res, region);
133}
134EXPORT_SYMBOL(pcibios_bus_to_resource);
135#endif
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * PCI Bus Class
139 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400140static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400142 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144 if (pci_bus->bridge)
145 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700146 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +1000147 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 kfree(pci_bus);
149}
150
151static struct class pcibus_class = {
152 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400153 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -0700154 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155};
156
157static int __init pcibus_class_init(void)
158{
159 return class_register(&pcibus_class);
160}
161postcore_initcall(pcibus_class_init);
162
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800164{
165 u64 size = mask & maxbase; /* Find the significant bits */
166 if (!size)
167 return 0;
168
169 /* Get the lowest of them to find the decode size, and
170 from that the extent. */
171 size = (size & ~(size-1)) - 1;
172
173 /* base == maxbase can be valid only if the BAR has
174 already been programmed with all 1s. */
175 if (base == maxbase && ((base | size) & mask) != mask)
176 return 0;
177
178 return size;
179}
180
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600181static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800182{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600183 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600184 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600185
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400186 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600187 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
188 flags |= IORESOURCE_IO;
189 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 }
191
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600192 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
193 flags |= IORESOURCE_MEM;
194 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
195 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400196
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600197 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
198 switch (mem_type) {
199 case PCI_BASE_ADDRESS_MEM_TYPE_32:
200 break;
201 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
202 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
203 break;
204 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600205 flags |= IORESOURCE_MEM_64;
206 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600207 default:
208 dev_warn(&dev->dev,
209 "mem unknown type %x treated as 32-bit BAR\n",
210 mem_type);
211 break;
212 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600213 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214}
215
Yu Zhao0b400c72008-11-22 02:40:40 +0800216/**
217 * pci_read_base - read a PCI BAR
218 * @dev: the PCI device
219 * @type: type of the BAR
220 * @res: resource buffer to be filled in
221 * @pos: BAR position in the config space
222 *
223 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800225int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 struct resource *res, unsigned int pos)
227{
228 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700229 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700230 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400231
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200232 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233
Jacob Pan253d2e52010-07-16 10:19:22 -0700234 if (!dev->mmio_always_on) {
235 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
236 pci_write_config_word(dev, PCI_COMMAND,
237 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
238 }
239
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400240 res->name = pci_name(dev);
241
242 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200243 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 pci_read_config_dword(dev, pos, &sz);
245 pci_write_config_dword(dev, pos, l);
246
Jacob Pan253d2e52010-07-16 10:19:22 -0700247 if (!dev->mmio_always_on)
248 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
249
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400250 /*
251 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600252 * If the BAR isn't implemented, all bits must be 0. If it's a
253 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
254 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600256 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400257 goto fail;
258
259 /*
260 * I don't know how l can have all bits set. Copied from old code.
261 * Maybe it fixes a bug on some ancient platform.
262 */
263 if (l == 0xffffffff)
264 l = 0;
265
266 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600267 res->flags = decode_bar(dev, l);
268 res->flags |= IORESOURCE_SIZEALIGN;
269 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700271 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400272 } else {
273 l &= PCI_BASE_ADDRESS_MEM_MASK;
274 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
275 }
276 } else {
277 res->flags |= (l & IORESOURCE_ROM_ENABLE);
278 l &= PCI_ROM_ADDRESS_MASK;
279 mask = (u32)PCI_ROM_ADDRESS_MASK;
280 }
281
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600282 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400283 u64 l64 = l;
284 u64 sz64 = sz;
285 u64 mask64 = mask | (u64)~0 << 32;
286
287 pci_read_config_dword(dev, pos + 4, &l);
288 pci_write_config_dword(dev, pos + 4, ~0);
289 pci_read_config_dword(dev, pos + 4, &sz);
290 pci_write_config_dword(dev, pos + 4, l);
291
292 l64 |= ((u64)l << 32);
293 sz64 |= ((u64)sz << 32);
294
295 sz64 = pci_size(l64, sz64, mask64);
296
297 if (!sz64)
298 goto fail;
299
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400300 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700301 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
302 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400303 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600304 }
305
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600306 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400307 /* Address above 32-bit boundary; disable the BAR */
308 pci_write_config_dword(dev, pos, 0);
309 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700310 region.start = 0;
311 region.end = sz64;
312 pci_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400313 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700314 region.start = l64;
315 region.end = l64 + sz64;
316 pci_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600317 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600318 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 }
320 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600321 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600323 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324 goto fail;
325
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700326 region.start = l;
327 region.end = l + sz;
328 pci_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200329
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600330 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 }
332
333 out:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600334 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400335 fail:
336 res->flags = 0;
337 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800338}
339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
341{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400342 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400344 for (pos = 0; pos < howmany; pos++) {
345 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400347 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400351 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400353 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
354 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
355 IORESOURCE_SIZEALIGN;
356 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 }
358}
359
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700360static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361{
362 struct pci_dev *dev = child->self;
363 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700365 struct pci_bus_region region;
366 struct resource *res, res2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 res = child->resource[0];
369 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
370 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
371 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
372 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
373
374 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
375 u16 io_base_hi, io_limit_hi;
376 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
377 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
378 base |= (io_base_hi << 16);
379 limit |= (io_limit_hi << 16);
380 }
381
Yinghai Lucd81e1ea2010-01-22 01:02:22 -0800382 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700384 region.start = base;
385 region.end = limit + 0xfff;
386 pci_bus_to_resource(dev, &res2, &region);
Daniel Yeisley9d265122005-12-05 07:06:43 -0500387 if (!res->start)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700388 res->start = res2.start;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500389 if (!res->end)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700390 res->end = res2.end;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600391 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700393}
394
395static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
396{
397 struct pci_dev *dev = child->self;
398 u16 mem_base_lo, mem_limit_lo;
399 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700400 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700401 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 res = child->resource[1];
404 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
405 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
406 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
407 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1ea2010-01-22 01:02:22 -0800408 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 region.start = base;
411 region.end = limit + 0xfffff;
412 pci_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600413 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700415}
416
417static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
418{
419 struct pci_dev *dev = child->self;
420 u16 mem_base_lo, mem_limit_lo;
421 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700422 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700423 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425 res = child->resource[2];
426 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
427 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
428 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
429 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
430
431 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
432 u32 mem_base_hi, mem_limit_hi;
433 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
434 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
435
436 /*
437 * Some bridges set the base > limit by default, and some
438 * (broken) BIOSes do not initialize them. If we find
439 * this, just assume they are not being used.
440 */
441 if (mem_base_hi <= mem_limit_hi) {
442#if BITS_PER_LONG == 64
443 base |= ((long) mem_base_hi) << 32;
444 limit |= ((long) mem_limit_hi) << 32;
445#else
446 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600447 dev_err(&dev->dev, "can't handle 64-bit "
448 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 return;
450 }
451#endif
452 }
453 }
Yinghai Lucd81e1ea2010-01-22 01:02:22 -0800454 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700455 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
456 IORESOURCE_MEM | IORESOURCE_PREFETCH;
457 if (res->flags & PCI_PREF_RANGE_TYPE_64)
458 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700459 region.start = base;
460 region.end = limit + 0xfffff;
461 pci_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600462 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 }
464}
465
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466void __devinit pci_read_bridge_bases(struct pci_bus *child)
467{
468 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700469 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700470 int i;
471
472 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
473 return;
474
475 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
476 child->secondary, child->subordinate,
477 dev->transparent ? " (subtractive decode)" : "");
478
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_remove_resources(child);
480 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
481 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
482
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700483 pci_read_bridge_io(child);
484 pci_read_bridge_mmio(child);
485 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700486
487 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700488 pci_bus_for_each_resource(child->parent, res, i) {
489 if (res) {
490 pci_bus_add_resource(child, res,
491 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700492 dev_printk(KERN_DEBUG, &dev->dev,
493 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700494 res);
495 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700496 }
497 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700498}
499
Sam Ravnborg96bde062007-03-26 21:53:30 -0800500static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
502 struct pci_bus *b;
503
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100504 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 INIT_LIST_HEAD(&b->node);
507 INIT_LIST_HEAD(&b->children);
508 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600509 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700510 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500511 b->max_bus_speed = PCI_SPEED_UNKNOWN;
512 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 }
514 return b;
515}
516
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500517static unsigned char pcix_bus_speed[] = {
518 PCI_SPEED_UNKNOWN, /* 0 */
519 PCI_SPEED_66MHz_PCIX, /* 1 */
520 PCI_SPEED_100MHz_PCIX, /* 2 */
521 PCI_SPEED_133MHz_PCIX, /* 3 */
522 PCI_SPEED_UNKNOWN, /* 4 */
523 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
524 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
525 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
526 PCI_SPEED_UNKNOWN, /* 8 */
527 PCI_SPEED_66MHz_PCIX_266, /* 9 */
528 PCI_SPEED_100MHz_PCIX_266, /* A */
529 PCI_SPEED_133MHz_PCIX_266, /* B */
530 PCI_SPEED_UNKNOWN, /* C */
531 PCI_SPEED_66MHz_PCIX_533, /* D */
532 PCI_SPEED_100MHz_PCIX_533, /* E */
533 PCI_SPEED_133MHz_PCIX_533 /* F */
534};
535
Matthew Wilcox3749c512009-12-13 08:11:32 -0500536static unsigned char pcie_link_speed[] = {
537 PCI_SPEED_UNKNOWN, /* 0 */
538 PCIE_SPEED_2_5GT, /* 1 */
539 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500540 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500541 PCI_SPEED_UNKNOWN, /* 4 */
542 PCI_SPEED_UNKNOWN, /* 5 */
543 PCI_SPEED_UNKNOWN, /* 6 */
544 PCI_SPEED_UNKNOWN, /* 7 */
545 PCI_SPEED_UNKNOWN, /* 8 */
546 PCI_SPEED_UNKNOWN, /* 9 */
547 PCI_SPEED_UNKNOWN, /* A */
548 PCI_SPEED_UNKNOWN, /* B */
549 PCI_SPEED_UNKNOWN, /* C */
550 PCI_SPEED_UNKNOWN, /* D */
551 PCI_SPEED_UNKNOWN, /* E */
552 PCI_SPEED_UNKNOWN /* F */
553};
554
555void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
556{
557 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
558}
559EXPORT_SYMBOL_GPL(pcie_update_link_speed);
560
Matthew Wilcox45b4cdd2009-12-13 08:11:34 -0500561static unsigned char agp_speeds[] = {
562 AGP_UNKNOWN,
563 AGP_1X,
564 AGP_2X,
565 AGP_4X,
566 AGP_8X
567};
568
569static enum pci_bus_speed agp_speed(int agp3, int agpstat)
570{
571 int index = 0;
572
573 if (agpstat & 4)
574 index = 3;
575 else if (agpstat & 2)
576 index = 2;
577 else if (agpstat & 1)
578 index = 1;
579 else
580 goto out;
581
582 if (agp3) {
583 index += 2;
584 if (index == 5)
585 index = 0;
586 }
587
588 out:
589 return agp_speeds[index];
590}
591
592
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500593static void pci_set_bus_speed(struct pci_bus *bus)
594{
595 struct pci_dev *bridge = bus->self;
596 int pos;
597
Matthew Wilcox45b4cdd2009-12-13 08:11:34 -0500598 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
599 if (!pos)
600 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
601 if (pos) {
602 u32 agpstat, agpcmd;
603
604 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
605 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
606
607 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
608 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
609 }
610
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
612 if (pos) {
613 u16 status;
614 enum pci_bus_speed max;
615 pci_read_config_word(bridge, pos + 2, &status);
616
617 if (status & 0x8000) {
618 max = PCI_SPEED_133MHz_PCIX_533;
619 } else if (status & 0x4000) {
620 max = PCI_SPEED_133MHz_PCIX_266;
621 } else if (status & 0x0002) {
622 if (((status >> 12) & 0x3) == 2) {
623 max = PCI_SPEED_133MHz_PCIX_ECC;
624 } else {
625 max = PCI_SPEED_133MHz_PCIX;
626 }
627 } else {
628 max = PCI_SPEED_66MHz_PCIX;
629 }
630
631 bus->max_bus_speed = max;
632 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
633
634 return;
635 }
636
637 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
638 if (pos) {
639 u32 linkcap;
640 u16 linksta;
641
642 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
643 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
644
645 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
646 pcie_update_link_speed(bus, linksta);
647 }
648}
649
650
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700651static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
652 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
654 struct pci_bus *child;
655 int i;
656
657 /*
658 * Allocate a new bus, and inherit stuff from the parent..
659 */
660 child = pci_alloc_bus();
661 if (!child)
662 return NULL;
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 child->parent = parent;
665 child->ops = parent->ops;
666 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200667 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400669 /* initialize some portions of the bus device, but don't register it
670 * now as the parent is not properly set up yet. This device will get
671 * registered later in pci_bus_add_devices()
672 */
673 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100674 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
676 /*
677 * Set up the primary, secondary and subordinate
678 * bus numbers.
679 */
680 child->number = child->secondary = busnr;
681 child->primary = parent->secondary;
682 child->subordinate = 0xff;
683
Yu Zhao3789fa82008-11-22 02:41:07 +0800684 if (!bridge)
685 return child;
686
687 child->self = bridge;
688 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +1000689 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500690 pci_set_bus_speed(child);
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800693 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
695 child->resource[i]->name = child->name;
696 }
697 bridge->subordinate = child;
698
699 return child;
700}
701
Sam Ravnborg451124a2008-02-02 22:33:43 +0100702struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703{
704 struct pci_bus *child;
705
706 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700707 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800708 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800710 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700711 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 return child;
713}
714
Sam Ravnborg96bde062007-03-26 21:53:30 -0800715static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700716{
717 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700718
719 /* Attempts to fix that up are really dangerous unless
720 we're going to re-assign all bus numbers. */
721 if (!pcibios_assign_all_busses())
722 return;
723
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700724 while (parent->parent && parent->subordinate < max) {
725 parent->subordinate = max;
726 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
727 parent = parent->parent;
728 }
729}
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731/*
732 * If it's a bridge, configure it and scan the bus behind it.
733 * For CardBus bridges, we don't scan behind as the devices will
734 * be handled by the bridge driver itself.
735 *
736 * We need to process bridges in two passes -- first we scan those
737 * already configured by the BIOS and after we are done with all of
738 * them, we proceed to assigning numbers to the remaining buses in
739 * order to avoid overlaps between old and new bus numbers.
740 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100741int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742{
743 struct pci_bus *child;
744 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100745 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600747 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100748 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600751 primary = buses & 0xFF;
752 secondary = (buses >> 8) & 0xFF;
753 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600755 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
756 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100758 if (!primary && (primary != bus->number) && secondary && subordinate) {
759 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
760 primary = bus->number;
761 }
762
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100763 /* Check if setup is sensible at all */
764 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600765 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100766 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
767 broken = 1;
768 }
769
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 /* Disable MasterAbortMode during probing to avoid reporting
771 of bus errors (in some architectures) */
772 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
773 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
774 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
775
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600776 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
777 !is_cardbus && !broken) {
778 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 /*
780 * Bus already configured by firmware, process it in the first
781 * pass and just note the configuration.
782 */
783 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000784 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
786 /*
787 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600788 * don't re-add it. This can happen with the i450NX chipset.
789 *
790 * However, we continue to descend down the hierarchy and
791 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600793 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600794 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600795 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600796 if (!child)
797 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600798 child->primary = primary;
799 child->subordinate = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600800 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 }
802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 cmax = pci_scan_child_bus(child);
804 if (cmax > max)
805 max = cmax;
806 if (child->subordinate > max)
807 max = child->subordinate;
808 } else {
809 /*
810 * We need to assign a number to this bus which we always
811 * do in the second pass.
812 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700813 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100814 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700815 /* Temporarily disable forwarding of the
816 configuration cycles on all bridges in
817 this bus segment to avoid possible
818 conflicts in the second pass between two
819 bridges programmed with overlapping
820 bus ranges. */
821 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
822 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000823 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700824 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 /* Clear errors */
827 pci_write_config_word(dev, PCI_STATUS, 0xffff);
828
Rajesh Shahcc574502005-04-28 00:25:47 -0700829 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800830 * This can happen when a bridge is hot-plugged, so in
831 * this case we only re-scan this bus. */
832 child = pci_find_bus(pci_domain_nr(bus), max+1);
833 if (!child) {
834 child = pci_add_new_bus(bus, dev, ++max);
835 if (!child)
836 goto out;
837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 buses = (buses & 0xff000000)
839 | ((unsigned int)(child->primary) << 0)
840 | ((unsigned int)(child->secondary) << 8)
841 | ((unsigned int)(child->subordinate) << 16);
842
843 /*
844 * yenta.c forces a secondary latency timer of 176.
845 * Copy that behaviour here.
846 */
847 if (is_cardbus) {
848 buses &= ~0xff000000;
849 buses |= CARDBUS_LATENCY_TIMER << 24;
850 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 /*
853 * We need to blast all three values with a single write.
854 */
855 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
856
857 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700858 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700859 /*
860 * Adjust subordinate busnr in parent buses.
861 * We do this before scanning for children because
862 * some devices may not be detected if the bios
863 * was lazy.
864 */
865 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 /* Now we can scan all subordinate buses... */
867 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800868 /*
869 * now fix it up again since we have found
870 * the real value of max.
871 */
872 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 } else {
874 /*
875 * For CardBus bridges, we leave 4 bus numbers
876 * as cards with a PCI-to-PCI bridge can be
877 * inserted later.
878 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100879 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
880 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700881 if (pci_find_bus(pci_domain_nr(bus),
882 max+i+1))
883 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100884 while (parent->parent) {
885 if ((!pcibios_assign_all_busses()) &&
886 (parent->subordinate > max) &&
887 (parent->subordinate <= max+i)) {
888 j = 1;
889 }
890 parent = parent->parent;
891 }
892 if (j) {
893 /*
894 * Often, there are two cardbus bridges
895 * -- try to leave one valid bus number
896 * for each one.
897 */
898 i /= 2;
899 break;
900 }
901 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700902 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700903 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
905 /*
906 * Set the subordinate bus number to its real value.
907 */
908 child->subordinate = max;
909 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
910 }
911
Gary Hadecb3576f2008-02-08 14:00:52 -0800912 sprintf(child->name,
913 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
914 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200916 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100917 while (bus->parent) {
918 if ((child->subordinate > bus->subordinate) ||
919 (child->number > bus->subordinate) ||
920 (child->number < bus->number) ||
921 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700922 dev_info(&child->dev, "[bus %02x-%02x] %s "
923 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200924 child->number, child->subordinate,
925 (bus->number > child->subordinate &&
926 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800927 "wholly" : "partially",
928 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700929 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200930 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100931 }
932 bus = bus->parent;
933 }
934
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000935out:
936 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 return max;
939}
940
941/*
942 * Read interrupt line and base address registers.
943 * The architecture-dependent code can tweak these, of course.
944 */
945static void pci_read_irq(struct pci_dev *dev)
946{
947 unsigned char irq;
948
949 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800950 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 if (irq)
952 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
953 dev->irq = irq;
954}
955
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000956void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800957{
958 int pos;
959 u16 reg16;
960
961 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
962 if (!pos)
963 return;
964 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900965 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800966 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
967 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500968 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
969 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800970}
971
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000972void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700973{
974 int pos;
975 u16 reg16;
976 u32 reg32;
977
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900978 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700979 if (!pos)
980 return;
981 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
982 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
983 return;
984 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
985 if (reg32 & PCI_EXP_SLTCAP_HPC)
986 pdev->is_hotplug_bridge = 1;
987}
988
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200989#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991/**
992 * pci_setup_device - fill in class and map information of a device
993 * @dev: the device structure to fill
994 *
995 * Initialize the device structure with information about the device's
996 * vendor,class,memory and IO-space addresses,IRQ lines etc.
997 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800998 * Returns 0 on success and negative if unknown type of device (not normal,
999 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001001int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
1003 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001004 u8 hdr_type;
1005 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001006 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001007 struct pci_bus_region region;
1008 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001009
1010 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1011 return -EIO;
1012
1013 dev->sysdata = dev->bus->sysdata;
1014 dev->dev.parent = dev->bus->bridge;
1015 dev->dev.bus = &pci_bus_type;
1016 dev->hdr_type = hdr_type & 0x7f;
1017 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001018 dev->error_state = pci_channel_io_normal;
1019 set_pcie_port_type(dev);
1020
1021 list_for_each_entry(slot, &dev->bus->slots, list)
1022 if (PCI_SLOT(dev->devfn) == slot->number)
1023 dev->slot = slot;
1024
1025 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1026 set this higher, assuming the system even supports it. */
1027 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001029 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1030 dev->bus->number, PCI_SLOT(dev->devfn),
1031 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
1033 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001034 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001035 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001037 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1038 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Yu Zhao853346e2009-03-21 22:05:11 +08001040 /* need to have dev->class ready */
1041 dev->cfg_size = pci_cfg_space_size(dev);
1042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001044 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
1046 /* Early fixups, before probing the BARs */
1047 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001048 /* device class may be changed after fixup */
1049 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
1051 switch (dev->hdr_type) { /* header type */
1052 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1053 if (class == PCI_CLASS_BRIDGE_PCI)
1054 goto bad;
1055 pci_read_irq(dev);
1056 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1057 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1058 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001059
1060 /*
1061 * Do the ugly legacy mode stuff here rather than broken chip
1062 * quirk code. Legacy mode ATA controllers have fixed
1063 * addresses. These are not always echoed in BAR0-3, and
1064 * BAR0-3 in a few cases contain junk!
1065 */
1066 if (class == PCI_CLASS_STORAGE_IDE) {
1067 u8 progif;
1068 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1069 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001070 region.start = 0x1F0;
1071 region.end = 0x1F7;
1072 res = &dev->resource[0];
1073 res->flags = LEGACY_IO_RESOURCE;
1074 pci_bus_to_resource(dev, res, &region);
1075 region.start = 0x3F6;
1076 region.end = 0x3F6;
1077 res = &dev->resource[1];
1078 res->flags = LEGACY_IO_RESOURCE;
1079 pci_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001080 }
1081 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001082 region.start = 0x170;
1083 region.end = 0x177;
1084 res = &dev->resource[2];
1085 res->flags = LEGACY_IO_RESOURCE;
1086 pci_bus_to_resource(dev, res, &region);
1087 region.start = 0x376;
1088 region.end = 0x376;
1089 res = &dev->resource[3];
1090 res->flags = LEGACY_IO_RESOURCE;
1091 pci_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001092 }
1093 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 break;
1095
1096 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1097 if (class != PCI_CLASS_BRIDGE_PCI)
1098 goto bad;
1099 /* The PCI-to-PCI bridge spec requires that subtractive
1100 decoding (i.e. transparent) bridge must have programming
1101 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001102 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 dev->transparent = ((dev->class & 0xff) == 1);
1104 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001105 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001106 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1107 if (pos) {
1108 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1109 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1110 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 break;
1112
1113 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1114 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1115 goto bad;
1116 pci_read_irq(dev);
1117 pci_read_bases(dev, 1, 0);
1118 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1119 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1120 break;
1121
1122 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001123 dev_err(&dev->dev, "unknown header type %02x, "
1124 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001125 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
1127 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001128 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1129 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 dev->class = PCI_CLASS_NOT_DEFINED;
1131 }
1132
1133 /* We found a fine healthy device, go go go... */
1134 return 0;
1135}
1136
Zhao, Yu201de562008-10-13 19:49:55 +08001137static void pci_release_capabilities(struct pci_dev *dev)
1138{
1139 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001140 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001141 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001142}
1143
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144/**
1145 * pci_release_dev - free a pci device structure when all users of it are finished.
1146 * @dev: device that's been disconnected
1147 *
1148 * Will be called only by the device core when all users of this pci device are
1149 * done.
1150 */
1151static void pci_release_dev(struct device *dev)
1152{
1153 struct pci_dev *pci_dev;
1154
1155 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001156 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001157 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 kfree(pci_dev);
1159}
1160
1161/**
1162 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001163 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 *
1165 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1166 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1167 * access it. Maybe we don't have a way to generate extended config space
1168 * accesses, or the device is behind a reverse Express bridge. So we try
1169 * reading the dword at 0x100 which must either be 0 or a valid extended
1170 * capability header.
1171 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001172int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001175 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Zhao, Yu557848c2008-10-13 19:18:07 +08001177 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 goto fail;
1179 if (status == 0xffffffff)
1180 goto fail;
1181
1182 return PCI_CFG_SPACE_EXP_SIZE;
1183
1184 fail:
1185 return PCI_CFG_SPACE_SIZE;
1186}
1187
Yinghai Lu57741a72008-02-15 01:32:50 -08001188int pci_cfg_space_size(struct pci_dev *dev)
1189{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001190 int pos;
1191 u32 status;
Yinghai Ludfadd9e2009-03-08 21:35:37 -07001192 u16 class;
1193
1194 class = dev->class >> 8;
1195 if (class == PCI_CLASS_BRIDGE_HOST)
1196 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001197
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001198 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001199 if (!pos) {
1200 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1201 if (!pos)
1202 goto fail;
1203
1204 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1205 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1206 goto fail;
1207 }
1208
1209 return pci_cfg_space_size_ext(dev);
1210
1211 fail:
1212 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001213}
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215static void pci_release_bus_bridge_dev(struct device *dev)
1216{
1217 kfree(dev);
1218}
1219
Michael Ellerman65891212007-04-05 17:19:08 +10001220struct pci_dev *alloc_pci_dev(void)
1221{
1222 struct pci_dev *dev;
1223
1224 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1225 if (!dev)
1226 return NULL;
1227
Michael Ellerman65891212007-04-05 17:19:08 +10001228 INIT_LIST_HEAD(&dev->bus_list);
1229
1230 return dev;
1231}
1232EXPORT_SYMBOL(alloc_pci_dev);
1233
Yinghai Luefdc87d2012-01-27 10:55:10 -08001234bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1235 int crs_timeout)
1236{
1237 int delay = 1;
1238
1239 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1240 return false;
1241
1242 /* some broken boards return 0 or ~0 if a slot is empty: */
1243 if (*l == 0xffffffff || *l == 0x00000000 ||
1244 *l == 0x0000ffff || *l == 0xffff0000)
1245 return false;
1246
1247 /* Configuration request Retry Status */
1248 while (*l == 0xffff0001) {
1249 if (!crs_timeout)
1250 return false;
1251
1252 msleep(delay);
1253 delay *= 2;
1254 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1255 return false;
1256 /* Card hasn't responded in 60 seconds? Must be stuck. */
1257 if (delay > crs_timeout) {
1258 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1259 "responding\n", pci_domain_nr(bus),
1260 bus->number, PCI_SLOT(devfn),
1261 PCI_FUNC(devfn));
1262 return false;
1263 }
1264 }
1265
1266 return true;
1267}
1268EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270/*
1271 * Read the config data for a PCI device, sanity-check it
1272 * and fill in the dev structure...
1273 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001274static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275{
1276 struct pci_dev *dev;
1277 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
Yinghai Luefdc87d2012-01-27 10:55:10 -08001279 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 return NULL;
1281
Michael Ellermanbab41e92007-04-05 17:19:09 +10001282 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 if (!dev)
1284 return NULL;
1285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 dev->vendor = l & 0xffff;
1289 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001291 pci_set_of_node(dev);
1292
Yu Zhao480b93b2009-03-20 11:25:14 +08001293 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 kfree(dev);
1295 return NULL;
1296 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001297
1298 return dev;
1299}
1300
Zhao, Yu201de562008-10-13 19:49:55 +08001301static void pci_init_capabilities(struct pci_dev *dev)
1302{
1303 /* MSI/MSI-X list */
1304 pci_msi_init_pci_dev(dev);
1305
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001306 /* Buffers for saving PCIe and PCI-X capabilities */
1307 pci_allocate_cap_save_buffers(dev);
1308
Zhao, Yu201de562008-10-13 19:49:55 +08001309 /* Power Management */
1310 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001311 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001312
1313 /* Vital Product Data */
1314 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001315
1316 /* Alternative Routing-ID Forwarding */
1317 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001318
1319 /* Single Root I/O Virtualization */
1320 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001321
1322 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001323 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001324}
1325
Sam Ravnborg96bde062007-03-26 21:53:30 -08001326void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001327{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 device_initialize(&dev->dev);
1329 dev->dev.release = pci_release_dev;
1330 pci_dev_get(dev);
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001333 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 dev->dev.coherent_dma_mask = 0xffffffffull;
1335
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001336 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001337 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001338
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 /* Fix up broken headers */
1340 pci_fixup_device(pci_fixup_header, dev);
1341
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001342 /* Clear the state_saved flag. */
1343 dev->state_saved = false;
1344
Zhao, Yu201de562008-10-13 19:49:55 +08001345 /* Initialize various capabilities */
1346 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001347
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 /*
1349 * Add the device to our list of discovered devices
1350 * and the bus list for fixup functions, etc.
1351 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001352 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001354 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001355}
1356
Sam Ravnborg451124a2008-02-02 22:33:43 +01001357struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001358{
1359 struct pci_dev *dev;
1360
Trent Piepho90bdb312009-03-20 14:56:00 -06001361 dev = pci_get_slot(bus, devfn);
1362 if (dev) {
1363 pci_dev_put(dev);
1364 return dev;
1365 }
1366
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001367 dev = pci_scan_device(bus, devfn);
1368 if (!dev)
1369 return NULL;
1370
1371 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
1373 return dev;
1374}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001375EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001377static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1378{
1379 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001380 unsigned pos, next_fn;
1381
1382 if (!dev)
1383 return 0;
1384
1385 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001386 if (!pos)
1387 return 0;
1388 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001389 next_fn = cap >> 8;
1390 if (next_fn <= fn)
1391 return 0;
1392 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001393}
1394
1395static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1396{
1397 return (fn + 1) % 8;
1398}
1399
1400static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1401{
1402 return 0;
1403}
1404
1405static int only_one_child(struct pci_bus *bus)
1406{
1407 struct pci_dev *parent = bus->self;
1408 if (!parent || !pci_is_pcie(parent))
1409 return 0;
1410 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1411 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1412 return 1;
1413 return 0;
1414}
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416/**
1417 * pci_scan_slot - scan a PCI slot on a bus for devices.
1418 * @bus: PCI bus to scan
1419 * @devfn: slot number to scan (must have zero function.)
1420 *
1421 * Scan a PCI slot on the specified PCI bus for devices, adding
1422 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001423 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001424 *
1425 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001427int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001429 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001430 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001431 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1432
1433 if (only_one_child(bus) && (devfn > 0))
1434 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001436 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001437 if (!dev)
1438 return 0;
1439 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001440 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001442 if (pci_ari_enabled(bus))
1443 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001444 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001445 next_fn = next_trad_fn;
1446
1447 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1448 dev = pci_scan_single_device(bus, devfn + fn);
1449 if (dev) {
1450 if (!dev->is_added)
1451 nr++;
1452 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 }
1454 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001455
Shaohua Li149e1632008-07-23 10:32:31 +08001456 /* only one slot has pcie device */
1457 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001458 pcie_aspm_init_link_state(bus->self);
1459
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 return nr;
1461}
1462
Jon Masonb03e7492011-07-20 15:20:54 -05001463static int pcie_find_smpss(struct pci_dev *dev, void *data)
1464{
1465 u8 *smpss = data;
1466
1467 if (!pci_is_pcie(dev))
1468 return 0;
1469
1470 /* For PCIE hotplug enabled slots not connected directly to a
1471 * PCI-E root port, there can be problems when hotplugging
1472 * devices. This is due to the possibility of hotplugging a
1473 * device into the fabric with a smaller MPS that the devices
1474 * currently running have configured. Modifying the MPS on the
1475 * running devices could cause a fatal bus error due to an
1476 * incoming frame being larger than the newly configured MPS.
1477 * To work around this, the MPS for the entire fabric must be
1478 * set to the minimum size. Any devices hotplugged into this
1479 * fabric will have the minimum MPS set. If the PCI hotplug
1480 * slot is directly connected to the root port and there are not
1481 * other devices on the fabric (which seems to be the most
1482 * common case), then this is not an issue and MPS discovery
1483 * will occur as normal.
1484 */
1485 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001486 (dev->bus->self &&
1487 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001488 *smpss = 0;
1489
1490 if (*smpss > dev->pcie_mpss)
1491 *smpss = dev->pcie_mpss;
1492
1493 return 0;
1494}
1495
1496static void pcie_write_mps(struct pci_dev *dev, int mps)
1497{
Jon Mason62f392e2011-10-14 14:56:14 -05001498 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001499
1500 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001501 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001502
Jon Mason62f392e2011-10-14 14:56:14 -05001503 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1504 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001505 * downstream communication will never be larger than
1506 * the MRRS. So, the MPS only needs to be configured
1507 * for the upstream communication. This being the case,
1508 * walk from the top down and set the MPS of the child
1509 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001510 *
1511 * Configure the device MPS with the smaller of the
1512 * device MPSS or the bridge MPS (which is assumed to be
1513 * properly configured at this point to the largest
1514 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001515 */
Jon Mason62f392e2011-10-14 14:56:14 -05001516 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001517 }
1518
1519 rc = pcie_set_mps(dev, mps);
1520 if (rc)
1521 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1522}
1523
Jon Mason62f392e2011-10-14 14:56:14 -05001524static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001525{
Jon Mason62f392e2011-10-14 14:56:14 -05001526 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001527
Jon Masoned2888e2011-09-08 16:41:18 -05001528 /* In the "safe" case, do not configure the MRRS. There appear to be
1529 * issues with setting MRRS to 0 on a number of devices.
1530 */
Jon Masoned2888e2011-09-08 16:41:18 -05001531 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1532 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001533
Jon Masoned2888e2011-09-08 16:41:18 -05001534 /* For Max performance, the MRRS must be set to the largest supported
1535 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001536 * device or the bus can support. This should already be properly
1537 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001538 */
Jon Mason62f392e2011-10-14 14:56:14 -05001539 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001540
1541 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001542 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001543 * If the MRRS value provided is not acceptable (e.g., too large),
1544 * shrink the value until it is acceptable to the HW.
1545 */
1546 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1547 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001548 if (!rc)
1549 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001550
Jon Mason62f392e2011-10-14 14:56:14 -05001551 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001552 mrrs /= 2;
1553 }
Jon Mason62f392e2011-10-14 14:56:14 -05001554
1555 if (mrrs < 128)
1556 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1557 "safe value. If problems are experienced, try running "
1558 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001559}
1560
1561static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1562{
Jon Masona513a992011-10-14 14:56:16 -05001563 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001564
1565 if (!pci_is_pcie(dev))
1566 return 0;
1567
Jon Masona513a992011-10-14 14:56:16 -05001568 mps = 128 << *(u8 *)data;
1569 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001570
1571 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001572 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001573
Jon Masona513a992011-10-14 14:56:16 -05001574 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1575 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1576 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001577
1578 return 0;
1579}
1580
Jon Masona513a992011-10-14 14:56:16 -05001581/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001582 * parents then children fashion. If this changes, then this code will not
1583 * work as designed.
1584 */
1585void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1586{
Jon Mason5f39e672011-10-03 09:50:20 -05001587 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001588
Jon Masonb03e7492011-07-20 15:20:54 -05001589 if (!pci_is_pcie(bus->self))
1590 return;
1591
Jon Mason5f39e672011-10-03 09:50:20 -05001592 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1593 return;
1594
1595 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1596 * to be aware to the MPS of the destination. To work around this,
1597 * simply force the MPS of the entire system to the smallest possible.
1598 */
1599 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1600 smpss = 0;
1601
Jon Masonb03e7492011-07-20 15:20:54 -05001602 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001603 smpss = mpss;
1604
Jon Masonb03e7492011-07-20 15:20:54 -05001605 pcie_find_smpss(bus->self, &smpss);
1606 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1607 }
1608
1609 pcie_bus_configure_set(bus->self, &smpss);
1610 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1611}
Jon Masondebc3b72011-08-02 00:01:18 -05001612EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001613
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001614unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
1616 unsigned int devfn, pass, max = bus->secondary;
1617 struct pci_dev *dev;
1618
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001619 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620
1621 /* Go find them, Rover! */
1622 for (devfn = 0; devfn < 0x100; devfn += 8)
1623 pci_scan_slot(bus, devfn);
1624
Yu Zhaoa28724b2009-03-20 11:25:13 +08001625 /* Reserve buses for SR-IOV capability. */
1626 max += pci_iov_bus_range(bus);
1627
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 /*
1629 * After performing arch-dependent fixup of the bus, look behind
1630 * all PCI-to-PCI bridges on this bus.
1631 */
Alex Chiang74710de2009-03-20 14:56:10 -06001632 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001633 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001634 pcibios_fixup_bus(bus);
1635 if (pci_is_root_bus(bus))
1636 bus->is_added = 1;
1637 }
1638
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 for (pass=0; pass < 2; pass++)
1640 list_for_each_entry(dev, &bus->devices, bus_list) {
1641 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1642 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1643 max = pci_scan_bridge(bus, dev, max, pass);
1644 }
1645
1646 /*
1647 * We've scanned the bus and so we know all about what's on
1648 * the other side of any bridges that may be on this bus plus
1649 * any devices.
1650 *
1651 * Return how far we've got finding sub-buses.
1652 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001653 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 return max;
1655}
1656
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001657struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1658 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001660 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001661 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001662 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 struct device *dev;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001664 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001665 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001666 resource_size_t offset;
1667 char bus_addr[64];
1668 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001670 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
1671 if (!bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 return NULL;
1673
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001674 b = pci_alloc_bus();
1675 if (!b)
1676 goto err_bus;
1677
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001678 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001679 if (!dev)
1680 goto err_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
1682 b->sysdata = sysdata;
1683 b->ops = ops;
1684
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001685 b2 = pci_find_bus(pci_domain_nr(b), bus);
1686 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001688 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 goto err_out;
1690 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 dev->parent = parent;
1693 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001694 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 error = device_register(dev);
1696 if (error)
1697 goto dev_reg_err;
1698 b->bridge = get_device(dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001699 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001700 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
Yinghai Lu0d358f22008-02-19 03:20:41 -08001702 if (!parent)
1703 set_dev_node(b->bridge, pcibus_to_node(b));
1704
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001705 b->dev.class = &pcibus_class;
1706 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001707 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001708 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 if (error)
1710 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
1712 /* Create legacy_io and legacy_mem files for this bus */
1713 pci_create_legacy_files(b);
1714
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 b->number = b->secondary = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001716
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001717 bridge->bus = b;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001718 INIT_LIST_HEAD(&bridge->windows);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001720 if (parent)
1721 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1722 else
1723 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1724
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001725 /* Add initial resources to the bus */
1726 list_for_each_entry_safe(window, n, resources, list) {
1727 list_move_tail(&window->list, &bridge->windows);
1728 res = window->res;
1729 offset = window->offset;
1730 pci_bus_add_resource(b, res, 0);
1731 if (offset) {
1732 if (resource_type(res) == IORESOURCE_IO)
1733 fmt = " (bus address [%#06llx-%#06llx])";
1734 else
1735 fmt = " (bus address [%#010llx-%#010llx])";
1736 snprintf(bus_addr, sizeof(bus_addr), fmt,
1737 (unsigned long long) (res->start - offset),
1738 (unsigned long long) (res->end - offset));
1739 } else
1740 bus_addr[0] = '\0';
1741 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001742 }
1743
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001744 down_write(&pci_bus_sem);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001745 list_add_tail(&bridge->list, &pci_host_bridges);
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001746 list_add_tail(&b->node, &pci_root_buses);
1747 up_write(&pci_bus_sem);
1748
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 return b;
1750
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751class_dev_reg_err:
1752 device_unregister(dev);
1753dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001754 down_write(&pci_bus_sem);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001755 list_del(&bridge->list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001757 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758err_out:
1759 kfree(dev);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001760err_dev:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 kfree(b);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001762err_bus:
1763 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 return NULL;
1765}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001766
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001767struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1768 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1769{
1770 struct pci_bus *b;
1771
1772 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1773 if (!b)
1774 return NULL;
1775
1776 b->subordinate = pci_scan_child_bus(b);
1777 pci_bus_add_devices(b);
1778 return b;
1779}
1780EXPORT_SYMBOL(pci_scan_root_bus);
1781
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001782/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001783struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001784 int bus, struct pci_ops *ops, void *sysdata)
1785{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001786 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001787 struct pci_bus *b;
1788
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001789 pci_add_resource(&resources, &ioport_resource);
1790 pci_add_resource(&resources, &iomem_resource);
1791 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001792 if (b)
1793 b->subordinate = pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001794 else
1795 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001796 return b;
1797}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798EXPORT_SYMBOL(pci_scan_bus_parented);
1799
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001800struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1801 void *sysdata)
1802{
1803 LIST_HEAD(resources);
1804 struct pci_bus *b;
1805
1806 pci_add_resource(&resources, &ioport_resource);
1807 pci_add_resource(&resources, &iomem_resource);
1808 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1809 if (b) {
1810 b->subordinate = pci_scan_child_bus(b);
1811 pci_bus_add_devices(b);
1812 } else {
1813 pci_free_resource_list(&resources);
1814 }
1815 return b;
1816}
1817EXPORT_SYMBOL(pci_scan_bus);
1818
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001820/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001821 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1822 * @bridge: PCI bridge for the bus to scan
1823 *
1824 * Scan a PCI bus and child buses for new devices, add them,
1825 * and enable them, resizing bridge mmio/io resource if necessary
1826 * and possible. The caller must ensure the child devices are already
1827 * removed for resizing to occur.
1828 *
1829 * Returns the max number of subordinate bus discovered.
1830 */
1831unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1832{
1833 unsigned int max;
1834 struct pci_bus *bus = bridge->subordinate;
1835
1836 max = pci_scan_child_bus(bus);
1837
1838 pci_assign_unassigned_bridge_resources(bridge);
1839
1840 pci_bus_add_devices(bus);
1841
1842 return max;
1843}
1844
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846EXPORT_SYMBOL(pci_scan_slot);
1847EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1849#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001850
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001851static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001852{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001853 const struct pci_dev *a = to_pci_dev(d_a);
1854 const struct pci_dev *b = to_pci_dev(d_b);
1855
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001856 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1857 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1858
1859 if (a->bus->number < b->bus->number) return -1;
1860 else if (a->bus->number > b->bus->number) return 1;
1861
1862 if (a->devfn < b->devfn) return -1;
1863 else if (a->devfn > b->devfn) return 1;
1864
1865 return 0;
1866}
1867
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001868void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001869{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001870 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001871}