blob: c29f2839f1d2b72c8aa99e17db44e120a42bc7ee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
Nicolas Pitre39af22a2010-12-15 15:14:45 -050013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010016#include <asm/cachetype.h>
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +010017#include <asm/highmem.h>
Russell King2ef7f3d2009-11-05 13:29:36 +000018#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/system.h>
Russell King8d802d22005-05-10 17:31:43 +010020#include <asm/tlbflush.h>
Catalin Marinas85848dd2010-09-13 15:58:37 +010021#include <asm/smp_plat.h>
Russell King8d802d22005-05-10 17:31:43 +010022
Russell King1b2e2b72006-08-21 17:06:38 +010023#include "mm.h"
24
Russell King8d802d22005-05-10 17:31:43 +010025#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010026
Catalin Marinas481467d2005-09-30 16:07:04 +010027#define ALIAS_FLUSH_START 0xffff4000
28
Catalin Marinas481467d2005-09-30 16:07:04 +010029static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
30{
31 unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000032 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010033
Russell Kingad1ae2f2006-12-13 14:34:43 +000034 set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0);
Catalin Marinas481467d2005-09-30 16:07:04 +010035 flush_tlb_kernel_page(to);
36
37 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010038 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010039 :
Catalin Marinas141fa402006-03-10 22:26:47 +000040 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010041 : "cc");
42}
43
Will Deaconc4e259c2010-09-13 16:19:41 +010044static void flush_icache_alias(unsigned long pfn, unsigned long vaddr, unsigned long len)
45{
46 unsigned long colour = CACHE_COLOUR(vaddr);
47 unsigned long offset = vaddr & (PAGE_SIZE - 1);
48 unsigned long to;
49
50 set_pte_ext(TOP_PTE(ALIAS_FLUSH_START) + colour, pfn_pte(pfn, PAGE_KERNEL), 0);
51 to = ALIAS_FLUSH_START + (colour << PAGE_SHIFT) + offset;
52 flush_tlb_kernel_page(to);
53 flush_icache_range(to, to + len);
54}
55
Russell Kingd7b6b352005-09-08 15:32:23 +010056void flush_cache_mm(struct mm_struct *mm)
57{
58 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000059 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010060 return;
61 }
62
63 if (cache_is_vipt_aliasing()) {
64 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010065 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010066 :
67 : "r" (0)
68 : "cc");
69 }
70}
71
72void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
73{
74 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000075 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010076 return;
77 }
78
79 if (cache_is_vipt_aliasing()) {
80 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010081 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010082 :
83 : "r" (0)
84 : "cc");
85 }
Russell King9e959222009-10-25 13:35:13 +000086
Russell King6060e8d2009-10-25 14:12:27 +000087 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000088 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010089}
90
91void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
92{
93 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000094 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +010095 return;
96 }
97
Russell King2df341e2009-10-24 22:58:40 +010098 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +010099 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +0100100 __flush_icache_all();
101 }
Russell King9e959222009-10-25 13:35:13 +0000102
103 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
104 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +0100105}
Will Deaconc4e259c2010-09-13 16:19:41 +0100106
Russell King2ef7f3d2009-11-05 13:29:36 +0000107#else
Will Deaconc4e259c2010-09-13 16:19:41 +0100108#define flush_pfn_alias(pfn,vaddr) do { } while (0)
109#define flush_icache_alias(pfn,vaddr,len) do { } while (0)
Russell King2ef7f3d2009-11-05 13:29:36 +0000110#endif
George G. Davisa188ad22006-09-02 18:43:20 +0100111
Russell King2ef7f3d2009-11-05 13:29:36 +0000112static void flush_ptrace_access_other(void *args)
113{
114 __flush_icache_all();
115}
Russell King2ef7f3d2009-11-05 13:29:36 +0000116
117static
George G. Davisa188ad22006-09-02 18:43:20 +0100118void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
Russell King2ef7f3d2009-11-05 13:29:36 +0000119 unsigned long uaddr, void *kaddr, unsigned long len)
George G. Davisa188ad22006-09-02 18:43:20 +0100120{
121 if (cache_is_vivt()) {
Russell King2ef7f3d2009-11-05 13:29:36 +0000122 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
123 unsigned long addr = (unsigned long)kaddr;
124 __cpuc_coherent_kern_range(addr, addr + len);
125 }
George G. Davisa188ad22006-09-02 18:43:20 +0100126 return;
127 }
128
129 if (cache_is_vipt_aliasing()) {
130 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100131 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100132 return;
133 }
134
Will Deaconc4e259c2010-09-13 16:19:41 +0100135 /* VIPT non-aliasing D-cache */
Russell King2ef7f3d2009-11-05 13:29:36 +0000136 if (vma->vm_flags & VM_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100137 unsigned long addr = (unsigned long)kaddr;
Will Deaconc4e259c2010-09-13 16:19:41 +0100138 if (icache_is_vipt_aliasing())
139 flush_icache_alias(page_to_pfn(page), uaddr, len);
140 else
141 __cpuc_coherent_kern_range(addr, addr + len);
Russell King2ef7f3d2009-11-05 13:29:36 +0000142 if (cache_ops_need_broadcast())
143 smp_call_function(flush_ptrace_access_other,
144 NULL, 1);
George G. Davisa188ad22006-09-02 18:43:20 +0100145 }
146}
Russell King2ef7f3d2009-11-05 13:29:36 +0000147
148/*
149 * Copy user data from/to a page which is mapped into a different
150 * processes address space. Really, we want to allow our "user
151 * space" model to handle this.
152 *
153 * Note that this code needs to run on the current CPU.
154 */
155void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
156 unsigned long uaddr, void *dst, const void *src,
157 unsigned long len)
158{
159#ifdef CONFIG_SMP
160 preempt_disable();
Russell King8d802d22005-05-10 17:31:43 +0100161#endif
Russell King2ef7f3d2009-11-05 13:29:36 +0000162 memcpy(dst, src, len);
163 flush_ptrace_access(vma, page, uaddr, dst, len);
164#ifdef CONFIG_SMP
165 preempt_enable();
166#endif
167}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Russell King8830f042005-06-20 09:51:03 +0100169void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 /*
172 * Writeback any data associated with the kernel mapping of this
173 * page. This ensures that data in the physical page is mutually
174 * coherent with the kernels mapping.
175 */
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100176 if (!PageHighMem(page)) {
177 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
178 } else {
179 void *addr = kmap_high_get(page);
180 if (addr) {
181 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
182 kunmap_high(page);
183 } else if (cache_is_vipt()) {
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500184 /* unmapped pages might still be cached */
185 addr = kmap_atomic(page);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100186 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500187 kunmap_atomic(addr);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100188 }
189 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191 /*
Russell King8830f042005-06-20 09:51:03 +0100192 * If this is a page cache page, and we have an aliasing VIPT cache,
193 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100194 * userspace colour, which is congruent with page->index.
195 */
Russell Kingf91fb052009-10-24 23:05:34 +0100196 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100197 flush_pfn_alias(page_to_pfn(page),
198 page->index << PAGE_CACHE_SHIFT);
199}
200
201static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
202{
203 struct mm_struct *mm = current->active_mm;
204 struct vm_area_struct *mpnt;
205 struct prio_tree_iter iter;
206 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100207
208 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 * There are possible user space mappings of this page:
210 * - VIVT cache: we need to also write back and invalidate all user
211 * data in the current VM view associated with this page.
212 * - aliasing VIPT: we only need to find one mapping of this page.
213 */
214 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
215
216 flush_dcache_mmap_lock(mapping);
217 vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
218 unsigned long offset;
219
220 /*
221 * If this VMA is not in our MM, we can ignore it.
222 */
223 if (mpnt->vm_mm != mm)
224 continue;
225 if (!(mpnt->vm_flags & VM_MAYSHARE))
226 continue;
227 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
228 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 }
230 flush_dcache_mmap_unlock(mapping);
231}
232
Catalin Marinas60121912010-09-13 15:58:06 +0100233#if __LINUX_ARM_ARCH__ >= 6
234void __sync_icache_dcache(pte_t pteval)
235{
236 unsigned long pfn;
237 struct page *page;
238 struct address_space *mapping;
239
240 if (!pte_present_user(pteval))
241 return;
242 if (cache_is_vipt_nonaliasing() && !pte_exec(pteval))
243 /* only flush non-aliasing VIPT caches for exec mappings */
244 return;
245 pfn = pte_pfn(pteval);
246 if (!pfn_valid(pfn))
247 return;
248
249 page = pfn_to_page(pfn);
250 if (cache_is_vipt_aliasing())
251 mapping = page_mapping(page);
252 else
253 mapping = NULL;
254
255 if (!test_and_set_bit(PG_dcache_clean, &page->flags))
256 __flush_dcache_page(mapping, page);
257 /* pte_exec() already checked above for non-aliasing VIPT cache */
258 if (cache_is_vipt_nonaliasing() || pte_exec(pteval))
259 __flush_icache_all();
260}
261#endif
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263/*
264 * Ensure cache coherency between kernel mapping and userspace mapping
265 * of this page.
266 *
267 * We have three cases to consider:
268 * - VIPT non-aliasing cache: fully coherent so nothing required.
269 * - VIVT: fully aliasing, so we need to handle every alias in our
270 * current VM view.
271 * - VIPT aliasing: need to handle one alias in our current VM view.
272 *
273 * If we need to handle aliasing:
274 * If the page only exists in the page cache and there are no user
275 * space mappings, we can be lazy and remember that we may have dirty
276 * kernel cache lines for later. Otherwise, we assume we have
277 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000278 *
279 * Note that we disable the lazy flush for SMP.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 */
281void flush_dcache_page(struct page *page)
282{
Russell King421fe932009-10-25 10:23:04 +0000283 struct address_space *mapping;
284
285 /*
286 * The zero page is never written to, so never has any dirty
287 * cache lines, and therefore never needs to be flushed.
288 */
289 if (page == ZERO_PAGE(0))
290 return;
291
292 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Catalin Marinas85848dd2010-09-13 15:58:37 +0100294 if (!cache_ops_need_broadcast() &&
295 mapping && !mapping_mapped(mapping))
Catalin Marinasc0177802010-09-13 15:57:36 +0100296 clear_bit(PG_dcache_clean, &page->flags);
Catalin Marinas85848dd2010-09-13 15:58:37 +0100297 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100299 if (mapping && cache_is_vivt())
300 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100301 else if (mapping)
302 __flush_icache_all();
Catalin Marinasc0177802010-09-13 15:57:36 +0100303 set_bit(PG_dcache_clean, &page->flags);
Russell King8830f042005-06-20 09:51:03 +0100304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305}
306EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000307
308/*
309 * Flush an anonymous page so that users of get_user_pages()
310 * can safely access the data. The expected sequence is:
311 *
312 * get_user_pages()
313 * -> flush_anon_page
314 * memcpy() to/from page
315 * if written to page, flush_dcache_page()
316 */
317void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
318{
319 unsigned long pfn;
320
321 /* VIPT non-aliasing caches need do nothing */
322 if (cache_is_vipt_nonaliasing())
323 return;
324
325 /*
326 * Write back and invalidate userspace mapping.
327 */
328 pfn = page_to_pfn(page);
329 if (cache_is_vivt()) {
330 flush_cache_page(vma, vmaddr, pfn);
331 } else {
332 /*
333 * For aliasing VIPT, we can flush an alias of the
334 * userspace address only.
335 */
336 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100337 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000338 }
339
340 /*
341 * Invalidate kernel mapping. No data should be contained
342 * in this mapping of the page. FIXME: this is overkill
343 * since we actually ask for a write-back and invalidate.
344 */
Russell King2c9b9c82009-11-26 12:56:21 +0000345 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000346}