blob: 4ce9b4a4197eb7c4b6ab9bdd46bf67fdaadd1947 [file] [log] [blame]
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Kiran Kandic3b24402012-06-11 00:05:59 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Joonwoo Park9bbb4d12012-11-09 19:58:11 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Kiran Kandic3b24402012-06-11 00:05:59 -070023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9320_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
Joonwoo Park448a8fc2013-04-10 15:25:58 -070027#include <linux/regulator/consumer.h>
Kiran Kandic3b24402012-06-11 00:05:59 -070028#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/soc-dapm.h>
32#include <sound/tlv.h>
33#include <linux/bitops.h>
34#include <linux/delay.h>
35#include <linux/pm_runtime.h>
36#include <linux/kernel.h>
37#include <linux/gpio.h>
38#include "wcd9320.h"
Joonwoo Parka8890262012-10-15 12:04:27 -070039#include "wcd9xxx-resmgr.h"
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -080040#include "wcd9xxx-common.h"
Kiran Kandic3b24402012-06-11 00:05:59 -070041
Joonwoo Park1d05bb92013-03-07 16:55:06 -080042#define TAIKO_MAD_SLIMBUS_TX_PORT 12
43#define TAIKO_MAD_AUDIO_FIRMWARE_PATH "wcd9320/wcd9320_mad_audio.bin"
Patrick Laiff5a5782013-05-05 00:13:00 -070044#define TAIKO_VALIDATE_RX_SBPORT_RANGE(port) ((port >= 16) && (port <= 22))
45#define TAIKO_CONVERT_RX_SBPORT_ID(port) (port - 16) /* RX1 port ID = 0 */
Joonwoo Park1d05bb92013-03-07 16:55:06 -080046
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -070047#define TAIKO_HPH_PA_SETTLE_COMP_ON 3000
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -070048#define TAIKO_HPH_PA_SETTLE_COMP_OFF 13000
49
Joonwoo Parkccccba72013-04-26 11:19:46 -070050#define DAPM_MICBIAS2_EXTERNAL_STANDALONE "MIC BIAS2 External Standalone"
51
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -070052/* RX_HPH_CNP_WG_TIME increases by 0.24ms */
53#define TAIKO_WG_TIME_FACTOR_US 240
54
Joonwoo Park125cd4e2012-12-11 15:16:11 -080055static atomic_t kp_taiko_priv;
56static int spkr_drv_wrnd_param_set(const char *val,
57 const struct kernel_param *kp);
58static int spkr_drv_wrnd = 1;
59
60static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
61 .set = spkr_drv_wrnd_param_set,
62 .get = param_get_int,
63};
Joonwoo Park1d05bb92013-03-07 16:55:06 -080064
65static struct afe_param_slimbus_slave_port_cfg taiko_slimbus_slave_port_cfg = {
66 .minor_version = 1,
67 .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
68 .slave_dev_pgd_la = 0,
69 .slave_dev_intfdev_la = 0,
70 .bit_width = 16,
71 .data_format = 0,
72 .num_channels = 1
73};
74
Damir Didjustodcfdff82013-03-21 23:26:41 -070075static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
Joonwoo Park1d05bb92013-03-07 16:55:06 -080076 {
77 1,
78 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_MAIN_CTL_1),
79 HW_MAD_AUDIO_ENABLE, 0x1, 8, 0
80 },
81 {
82 1,
83 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_3),
84 HW_MAD_AUDIO_SLEEP_TIME, 0xF, 8, 0
85 },
86 {
87 1,
88 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_4),
89 HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, 8, 0
90 },
91 {
92 1,
93 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_DESTN3),
94 MAD_AUDIO_INT_DEST_SELECT_REG, 0x1, 8, 0
95 },
96 {
97 1,
98 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_MASK3),
99 MAD_AUDIO_INT_MASK_REG, 0x1, 8, 0
100 },
101 {
102 1,
103 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_STATUS3),
104 MAD_AUDIO_INT_STATUS_REG, 0x1, 8, 0
105 },
106 {
107 1,
108 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_CLEAR3),
109 MAD_AUDIO_INT_CLEAR_REG, 0x1, 8, 0
110 },
111 {
112 1,
113 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
Damir Didjustod6aea992013-09-03 21:18:59 -0700114 SB_PGD_PORT_TX_WATERMARK_N, 0x1E, 8, 0x1
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800115 },
116 {
117 1,
118 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
Damir Didjustod6aea992013-09-03 21:18:59 -0700119 SB_PGD_PORT_TX_ENABLE_N, 0x1, 8, 0x1
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800120 },
121 {
122 1,
123 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
Damir Didjustod6aea992013-09-03 21:18:59 -0700124 SB_PGD_PORT_RX_WATERMARK_N, 0x1E, 8, 0x1
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800125 },
126 {
127 1,
128 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
Damir Didjustod6aea992013-09-03 21:18:59 -0700129 SB_PGD_PORT_RX_ENABLE_N, 0x1, 8, 0x1
Damir Didjustodcfdff82013-03-21 23:26:41 -0700130 },
131 { 1,
132 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
133 AANC_FF_GAIN_ADAPTIVE, 0x4, 8, 0
134 },
135 { 1,
136 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
137 AANC_FFGAIN_ADAPTIVE_EN, 0x8, 8, 0
138 },
139 {
140 1,
141 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_GAIN_CTL),
142 AANC_GAIN_CONTROL, 0xFF, 8, 0
143 },
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400144 {
145 1,
146 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_DESTN3),
147 MAD_CLIP_INT_DEST_SELECT_REG, 0x8, 8, 0
148 },
149 {
150 1,
151 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_MASK3),
152 MAD_CLIP_INT_MASK_REG, 0x8, 8, 0
153 },
154 {
155 1,
156 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_STATUS3),
157 MAD_CLIP_INT_STATUS_REG, 0x8, 8, 0
158 },
159 {
160 1,
161 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_CLEAR3),
162 MAD_CLIP_INT_CLEAR_REG, 0x8, 8, 0
163 },
164};
165
166static struct afe_param_cdc_reg_cfg clip_reg_cfg[] = {
167 {
168 1,
169 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_B1_CTL),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400170 SPKR_CLIP_PIPE_BANK_SEL, 0x3, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400171 },
172 {
173 1,
174 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL0),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400175 SPKR_CLIPDET_VAL0, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400176 },
177 {
178 1,
179 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL1),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400180 SPKR_CLIPDET_VAL1, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400181 },
182 {
183 1,
184 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL2),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400185 SPKR_CLIPDET_VAL2, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400186 },
187 {
188 1,
189 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL3),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400190 SPKR_CLIPDET_VAL3, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400191 },
192 {
193 1,
194 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL4),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400195 SPKR_CLIPDET_VAL4, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400196 },
197 {
198 1,
199 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL5),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400200 SPKR_CLIPDET_VAL5, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400201 },
202 {
203 1,
204 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL6),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400205 SPKR_CLIPDET_VAL6, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400206 },
207 {
208 1,
209 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL7),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400210 SPKR_CLIPDET_VAL7, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400211 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800212};
213
Damir Didjustodcfdff82013-03-21 23:26:41 -0700214static struct afe_param_cdc_reg_cfg_data taiko_audio_reg_cfg = {
215 .num_registers = ARRAY_SIZE(audio_reg_cfg),
216 .reg_data = audio_reg_cfg,
217};
218
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400219static struct afe_param_cdc_reg_cfg_data taiko_clip_reg_cfg = {
220 .num_registers = ARRAY_SIZE(clip_reg_cfg),
221 .reg_data = clip_reg_cfg,
222};
223
Damir Didjustodcfdff82013-03-21 23:26:41 -0700224static struct afe_param_id_cdc_aanc_version taiko_cdc_aanc_version = {
225 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
226 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800227};
228
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400229static struct afe_param_id_clip_bank_sel clip_bank_sel = {
230 .minor_version = AFE_API_VERSION_CLIP_BANK_SEL_CFG,
231 .num_banks = AFE_CLIP_MAX_BANKS,
232 .bank_map = {0, 1, 2, 3},
233};
234
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800235module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
236MODULE_PARM_DESC(spkr_drv_wrnd,
237 "Run software workaround to avoid leakage on the speaker drive");
238
Kiran Kandic3b24402012-06-11 00:05:59 -0700239#define WCD9320_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
240 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
241 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
242
Kiran Kandic3b24402012-06-11 00:05:59 -0700243#define NUM_DECIMATORS 10
244#define NUM_INTERPOLATORS 7
245#define BITS_PER_REG 8
Kuirong Wang906ac472012-07-09 12:54:44 -0700246#define TAIKO_TX_PORT_NUMBER 16
Kuirong Wang80aca0d2013-05-09 14:51:09 -0700247#define TAIKO_RX_PORT_START_NUMBER 16
Kiran Kandic3b24402012-06-11 00:05:59 -0700248
Kiran Kandic3b24402012-06-11 00:05:59 -0700249#define TAIKO_I2S_MASTER_MODE_MASK 0x08
Damir Didjusto1a353ce2013-04-02 11:45:47 -0700250
251#define TAIKO_DMIC_SAMPLE_RATE_DIV_2 0x0
252#define TAIKO_DMIC_SAMPLE_RATE_DIV_3 0x1
253#define TAIKO_DMIC_SAMPLE_RATE_DIV_4 0x2
254
255#define TAIKO_DMIC_B1_CTL_DIV_2 0x00
256#define TAIKO_DMIC_B1_CTL_DIV_3 0x22
257#define TAIKO_DMIC_B1_CTL_DIV_4 0x44
258
259#define TAIKO_DMIC_B2_CTL_DIV_2 0x00
260#define TAIKO_DMIC_B2_CTL_DIV_3 0x02
261#define TAIKO_DMIC_B2_CTL_DIV_4 0x04
262
263#define TAIKO_ANC_DMIC_X2_ON 0x1
264#define TAIKO_ANC_DMIC_X2_OFF 0x0
Joonwoo Park9bbb4d12012-11-09 19:58:11 -0800265
266#define TAIKO_SLIM_CLOSE_TIMEOUT 1000
267#define TAIKO_SLIM_IRQ_OVERFLOW (1 << 0)
268#define TAIKO_SLIM_IRQ_UNDERFLOW (1 << 1)
269#define TAIKO_SLIM_IRQ_PORT_CLOSED (1 << 2)
Venkat Sudhira50a3762012-11-26 12:12:15 -0800270#define TAIKO_MCLK_CLK_12P288MHZ 12288000
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -0700271#define TAIKO_MCLK_CLK_9P6MHZ 9600000
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800272
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -0800273#define TAIKO_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
274 SNDRV_PCM_FORMAT_S24_LE)
275
276#define TAIKO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
277
Kuirong Wang906ac472012-07-09 12:54:44 -0700278enum {
279 AIF1_PB = 0,
280 AIF1_CAP,
281 AIF2_PB,
282 AIF2_CAP,
283 AIF3_PB,
284 AIF3_CAP,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -0500285 AIF4_VIFEED,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800286 AIF4_MAD_TX,
Kuirong Wang906ac472012-07-09 12:54:44 -0700287 NUM_CODEC_DAIS,
Kiran Kandic3b24402012-06-11 00:05:59 -0700288};
289
Kuirong Wang906ac472012-07-09 12:54:44 -0700290enum {
291 RX_MIX1_INP_SEL_ZERO = 0,
292 RX_MIX1_INP_SEL_SRC1,
293 RX_MIX1_INP_SEL_SRC2,
294 RX_MIX1_INP_SEL_IIR1,
295 RX_MIX1_INP_SEL_IIR2,
296 RX_MIX1_INP_SEL_RX1,
297 RX_MIX1_INP_SEL_RX2,
298 RX_MIX1_INP_SEL_RX3,
299 RX_MIX1_INP_SEL_RX4,
300 RX_MIX1_INP_SEL_RX5,
301 RX_MIX1_INP_SEL_RX6,
302 RX_MIX1_INP_SEL_RX7,
303 RX_MIX1_INP_SEL_AUXRX,
304};
305
306#define TAIKO_COMP_DIGITAL_GAIN_OFFSET 3
307
Kiran Kandic3b24402012-06-11 00:05:59 -0700308static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
309static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
310static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
311static struct snd_soc_dai_driver taiko_dai[];
312static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
313
Kiran Kandic3b24402012-06-11 00:05:59 -0700314/* Codec supports 2 IIR filters */
315enum {
316 IIR1 = 0,
317 IIR2,
318 IIR_MAX,
319};
320/* Codec supports 5 bands */
321enum {
322 BAND1 = 0,
323 BAND2,
324 BAND3,
325 BAND4,
326 BAND5,
327 BAND_MAX,
328};
329
330enum {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700331 COMPANDER_0,
332 COMPANDER_1,
Kiran Kandic3b24402012-06-11 00:05:59 -0700333 COMPANDER_2,
334 COMPANDER_MAX,
335};
336
337enum {
338 COMPANDER_FS_8KHZ = 0,
339 COMPANDER_FS_16KHZ,
340 COMPANDER_FS_32KHZ,
341 COMPANDER_FS_48KHZ,
342 COMPANDER_FS_96KHZ,
343 COMPANDER_FS_192KHZ,
344 COMPANDER_FS_MAX,
345};
346
Kiran Kandic3b24402012-06-11 00:05:59 -0700347struct comp_sample_dependent_params {
348 u32 peak_det_timeout;
349 u32 rms_meter_div_fact;
350 u32 rms_meter_resamp_fact;
351};
352
Kiran Kandic3b24402012-06-11 00:05:59 -0700353struct hpf_work {
354 struct taiko_priv *taiko;
355 u32 decimator;
356 u8 tx_hpf_cut_of_freq;
357 struct delayed_work dwork;
358};
359
360static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
361
Kuirong Wang906ac472012-07-09 12:54:44 -0700362static const struct wcd9xxx_ch taiko_rx_chs[TAIKO_RX_MAX] = {
Kuirong Wang80aca0d2013-05-09 14:51:09 -0700363 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER, 0),
364 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 1, 1),
365 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 2, 2),
366 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 3, 3),
367 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 4, 4),
368 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 5, 5),
369 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 6, 6),
370 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 7, 7),
371 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 8, 8),
372 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 9, 9),
373 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 10, 10),
374 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 11, 11),
375 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 12, 12),
Kuirong Wang906ac472012-07-09 12:54:44 -0700376};
377
378static const struct wcd9xxx_ch taiko_tx_chs[TAIKO_TX_MAX] = {
379 WCD9XXX_CH(0, 0),
380 WCD9XXX_CH(1, 1),
381 WCD9XXX_CH(2, 2),
382 WCD9XXX_CH(3, 3),
383 WCD9XXX_CH(4, 4),
384 WCD9XXX_CH(5, 5),
385 WCD9XXX_CH(6, 6),
386 WCD9XXX_CH(7, 7),
387 WCD9XXX_CH(8, 8),
388 WCD9XXX_CH(9, 9),
389 WCD9XXX_CH(10, 10),
390 WCD9XXX_CH(11, 11),
391 WCD9XXX_CH(12, 12),
392 WCD9XXX_CH(13, 13),
393 WCD9XXX_CH(14, 14),
394 WCD9XXX_CH(15, 15),
395};
396
397static const u32 vport_check_table[NUM_CODEC_DAIS] = {
398 0, /* AIF1_PB */
399 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
400 0, /* AIF2_PB */
401 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
402 0, /* AIF2_PB */
403 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
404};
405
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800406static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
407 0, /* AIF1_PB */
408 0, /* AIF1_CAP */
Venkat Sudhir994193b2012-12-17 17:30:51 -0800409 0, /* AIF2_PB */
410 0, /* AIF2_CAP */
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800411};
412
Kiran Kandic3b24402012-06-11 00:05:59 -0700413struct taiko_priv {
414 struct snd_soc_codec *codec;
Kiran Kandic3b24402012-06-11 00:05:59 -0700415 u32 adc_count;
Kiran Kandic3b24402012-06-11 00:05:59 -0700416 u32 rx_bias_count;
417 s32 dmic_1_2_clk_cnt;
418 s32 dmic_3_4_clk_cnt;
419 s32 dmic_5_6_clk_cnt;
Joonwoo Parkccccba72013-04-26 11:19:46 -0700420 s32 ldo_h_users;
421 s32 micb_2_users;
Kiran Kandic3b24402012-06-11 00:05:59 -0700422
Kiran Kandic3b24402012-06-11 00:05:59 -0700423 u32 anc_slot;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800424 bool anc_func;
Kiran Kandic3b24402012-06-11 00:05:59 -0700425
Kiran Kandic3b24402012-06-11 00:05:59 -0700426 /*track taiko interface type*/
427 u8 intf_type;
428
Kiran Kandic3b24402012-06-11 00:05:59 -0700429 /* num of slim ports required */
Kuirong Wang906ac472012-07-09 12:54:44 -0700430 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
Kiran Kandic3b24402012-06-11 00:05:59 -0700431
432 /*compander*/
433 int comp_enabled[COMPANDER_MAX];
434 u32 comp_fs[COMPANDER_MAX];
435
436 /* Maintain the status of AUX PGA */
437 int aux_pga_cnt;
438 u8 aux_l_gain;
439 u8 aux_r_gain;
440
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800441 bool spkr_pa_widget_on;
Joonwoo Park448a8fc2013-04-10 15:25:58 -0700442 struct regulator *spkdrv_reg;
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800443
Joonwoo Park88bfa842013-04-15 16:59:21 -0700444 bool mbhc_started;
445
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800446 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
447
Joonwoo Parka8890262012-10-15 12:04:27 -0700448 /* resmgr module */
449 struct wcd9xxx_resmgr resmgr;
450 /* mbhc module */
451 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800452
453 /* class h specific data */
454 struct wcd9xxx_clsh_cdc_data clsh_d;
Kiran Kandia1bed422013-05-28 18:29:12 -0700455
456 int (*machine_codec_event_cb)(struct snd_soc_codec *codec,
457 enum wcd9xxx_codec_event);
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -0700458
459 /*
460 * list used to save/restore registers at start and
461 * end of impedance measurement
462 */
463 struct list_head reg_save_restore;
Kiran Kandic3b24402012-06-11 00:05:59 -0700464};
465
Kiran Kandic3b24402012-06-11 00:05:59 -0700466static const u32 comp_shift[] = {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700467 4, /* Compander 0's clock source is on interpolator 7 */
Kiran Kandic3b24402012-06-11 00:05:59 -0700468 0,
469 2,
470};
471
472static const int comp_rx_path[] = {
473 COMPANDER_1,
474 COMPANDER_1,
475 COMPANDER_2,
476 COMPANDER_2,
477 COMPANDER_2,
478 COMPANDER_2,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700479 COMPANDER_0,
Kiran Kandic3b24402012-06-11 00:05:59 -0700480 COMPANDER_MAX,
481};
482
483static const struct comp_sample_dependent_params comp_samp_params[] = {
484 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700485 /* 8 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700486 .peak_det_timeout = 0x06,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700487 .rms_meter_div_fact = 0x09,
488 .rms_meter_resamp_fact = 0x06,
Kiran Kandic3b24402012-06-11 00:05:59 -0700489 },
490 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700491 /* 16 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700492 .peak_det_timeout = 0x07,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700493 .rms_meter_div_fact = 0x0A,
494 .rms_meter_resamp_fact = 0x0C,
495 },
496 {
497 /* 32 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700498 .peak_det_timeout = 0x08,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700499 .rms_meter_div_fact = 0x0B,
500 .rms_meter_resamp_fact = 0x1E,
501 },
502 {
503 /* 48 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700504 .peak_det_timeout = 0x09,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700505 .rms_meter_div_fact = 0x0B,
Kiran Kandic3b24402012-06-11 00:05:59 -0700506 .rms_meter_resamp_fact = 0x28,
507 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700508 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700509 /* 96 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700510 .peak_det_timeout = 0x0A,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700511 .rms_meter_div_fact = 0x0C,
512 .rms_meter_resamp_fact = 0x50,
Kiran Kandic3b24402012-06-11 00:05:59 -0700513 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700514 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700515 /* 192 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700516 .peak_det_timeout = 0x0B,
517 .rms_meter_div_fact = 0xC,
518 .rms_meter_resamp_fact = 0x50,
Kiran Kandic3b24402012-06-11 00:05:59 -0700519 },
520};
521
522static unsigned short rx_digital_gain_reg[] = {
523 TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
524 TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
525 TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
526 TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
527 TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
528 TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
529 TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
530};
531
532
533static unsigned short tx_digital_gain_reg[] = {
534 TAIKO_A_CDC_TX1_VOL_CTL_GAIN,
535 TAIKO_A_CDC_TX2_VOL_CTL_GAIN,
536 TAIKO_A_CDC_TX3_VOL_CTL_GAIN,
537 TAIKO_A_CDC_TX4_VOL_CTL_GAIN,
538 TAIKO_A_CDC_TX5_VOL_CTL_GAIN,
539 TAIKO_A_CDC_TX6_VOL_CTL_GAIN,
540 TAIKO_A_CDC_TX7_VOL_CTL_GAIN,
541 TAIKO_A_CDC_TX8_VOL_CTL_GAIN,
542 TAIKO_A_CDC_TX9_VOL_CTL_GAIN,
543 TAIKO_A_CDC_TX10_VOL_CTL_GAIN,
544};
545
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800546static int spkr_drv_wrnd_param_set(const char *val,
547 const struct kernel_param *kp)
548{
549 struct snd_soc_codec *codec;
550 int ret, old;
551 struct taiko_priv *priv;
552
553 priv = (struct taiko_priv *)atomic_read(&kp_taiko_priv);
554 if (!priv) {
555 pr_debug("%s: codec isn't yet registered\n", __func__);
556 return 0;
557 }
558
Joonwoo Park973fd352013-06-19 11:38:53 -0700559 codec = priv->codec;
560 mutex_lock(&codec->mutex);
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800561 old = spkr_drv_wrnd;
562 ret = param_set_int(val, kp);
563 if (ret) {
Joonwoo Park973fd352013-06-19 11:38:53 -0700564 mutex_unlock(&codec->mutex);
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800565 return ret;
566 }
567
568 pr_debug("%s: spkr_drv_wrnd %d -> %d\n", __func__, old, spkr_drv_wrnd);
Joonwoo Park973fd352013-06-19 11:38:53 -0700569 if ((old == -1 || old == 0) && spkr_drv_wrnd == 1) {
Joonwoo Park533b3682013-06-13 11:41:21 -0700570 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800571 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
572 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -0700573 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800574 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
575 } else if (old == 1 && spkr_drv_wrnd == 0) {
Joonwoo Park533b3682013-06-13 11:41:21 -0700576 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800577 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
578 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -0700579 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800580 if (!priv->spkr_pa_widget_on)
581 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
582 0x00);
583 }
Joonwoo Park973fd352013-06-19 11:38:53 -0700584 mutex_unlock(&codec->mutex);
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800585
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800586 return 0;
587}
588
Kiran Kandic3b24402012-06-11 00:05:59 -0700589static int taiko_get_anc_slot(struct snd_kcontrol *kcontrol,
590 struct snd_ctl_elem_value *ucontrol)
591{
592 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
593 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
594 ucontrol->value.integer.value[0] = taiko->anc_slot;
595 return 0;
596}
597
598static int taiko_put_anc_slot(struct snd_kcontrol *kcontrol,
599 struct snd_ctl_elem_value *ucontrol)
600{
601 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
602 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
603 taiko->anc_slot = ucontrol->value.integer.value[0];
604 return 0;
605}
606
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800607static int taiko_get_anc_func(struct snd_kcontrol *kcontrol,
608 struct snd_ctl_elem_value *ucontrol)
609{
610 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
611 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
612
613 ucontrol->value.integer.value[0] = (taiko->anc_func == true ? 1 : 0);
614 return 0;
615}
616
617static int taiko_put_anc_func(struct snd_kcontrol *kcontrol,
618 struct snd_ctl_elem_value *ucontrol)
619{
620 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
621 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
622 struct snd_soc_dapm_context *dapm = &codec->dapm;
623
624 mutex_lock(&dapm->codec->mutex);
625 taiko->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
626
627 dev_dbg(codec->dev, "%s: anc_func %x", __func__, taiko->anc_func);
628
629 if (taiko->anc_func == true) {
630 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
631 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
632 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
633 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
634 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
635 snd_soc_dapm_disable_pin(dapm, "HPHR");
636 snd_soc_dapm_disable_pin(dapm, "HPHL");
637 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
638 snd_soc_dapm_disable_pin(dapm, "EAR PA");
639 snd_soc_dapm_disable_pin(dapm, "EAR");
640 } else {
641 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
642 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
643 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
644 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
645 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
646 snd_soc_dapm_enable_pin(dapm, "HPHR");
647 snd_soc_dapm_enable_pin(dapm, "HPHL");
648 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
649 snd_soc_dapm_enable_pin(dapm, "EAR PA");
650 snd_soc_dapm_enable_pin(dapm, "EAR");
651 }
652 snd_soc_dapm_sync(dapm);
653 mutex_unlock(&dapm->codec->mutex);
654 return 0;
655}
656
Kiran Kandic3b24402012-06-11 00:05:59 -0700657static int taiko_get_iir_enable_audio_mixer(
658 struct snd_kcontrol *kcontrol,
659 struct snd_ctl_elem_value *ucontrol)
660{
661 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
662 int iir_idx = ((struct soc_multi_mixer_control *)
663 kcontrol->private_value)->reg;
664 int band_idx = ((struct soc_multi_mixer_control *)
665 kcontrol->private_value)->shift;
666
667 ucontrol->value.integer.value[0] =
Ben Romberger205e14d2013-02-06 12:31:53 -0800668 (snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
669 (1 << band_idx)) != 0;
Kiran Kandic3b24402012-06-11 00:05:59 -0700670
671 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
672 iir_idx, band_idx,
673 (uint32_t)ucontrol->value.integer.value[0]);
674 return 0;
675}
676
677static int taiko_put_iir_enable_audio_mixer(
678 struct snd_kcontrol *kcontrol,
679 struct snd_ctl_elem_value *ucontrol)
680{
681 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
682 int iir_idx = ((struct soc_multi_mixer_control *)
683 kcontrol->private_value)->reg;
684 int band_idx = ((struct soc_multi_mixer_control *)
685 kcontrol->private_value)->shift;
686 int value = ucontrol->value.integer.value[0];
687
688 /* Mask first 5 bits, 6-8 are reserved */
689 snd_soc_update_bits(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx),
690 (1 << band_idx), (value << band_idx));
691
692 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
Ben Romberger205e14d2013-02-06 12:31:53 -0800693 iir_idx, band_idx,
694 ((snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
695 (1 << band_idx)) != 0));
Kiran Kandic3b24402012-06-11 00:05:59 -0700696 return 0;
697}
698static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
699 int iir_idx, int band_idx,
700 int coeff_idx)
701{
Ben Romberger205e14d2013-02-06 12:31:53 -0800702 uint32_t value = 0;
703
Kiran Kandic3b24402012-06-11 00:05:59 -0700704 /* Address does not automatically update if reading */
705 snd_soc_write(codec,
706 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger205e14d2013-02-06 12:31:53 -0800707 ((band_idx * BAND_MAX + coeff_idx)
708 * sizeof(uint32_t)) & 0x7F);
709
710 value |= snd_soc_read(codec,
711 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx));
712
713 snd_soc_write(codec,
714 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
715 ((band_idx * BAND_MAX + coeff_idx)
716 * sizeof(uint32_t) + 1) & 0x7F);
717
718 value |= (snd_soc_read(codec,
719 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 8);
720
721 snd_soc_write(codec,
722 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
723 ((band_idx * BAND_MAX + coeff_idx)
724 * sizeof(uint32_t) + 2) & 0x7F);
725
726 value |= (snd_soc_read(codec,
727 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 16);
728
729 snd_soc_write(codec,
730 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
731 ((band_idx * BAND_MAX + coeff_idx)
732 * sizeof(uint32_t) + 3) & 0x7F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700733
734 /* Mask bits top 2 bits since they are reserved */
Ben Romberger205e14d2013-02-06 12:31:53 -0800735 value |= ((snd_soc_read(codec,
736 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) & 0x3F) << 24);
737
738 return value;
Kiran Kandic3b24402012-06-11 00:05:59 -0700739}
740
741static int taiko_get_iir_band_audio_mixer(
742 struct snd_kcontrol *kcontrol,
743 struct snd_ctl_elem_value *ucontrol)
744{
745 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
746 int iir_idx = ((struct soc_multi_mixer_control *)
747 kcontrol->private_value)->reg;
748 int band_idx = ((struct soc_multi_mixer_control *)
749 kcontrol->private_value)->shift;
750
751 ucontrol->value.integer.value[0] =
752 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
753 ucontrol->value.integer.value[1] =
754 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
755 ucontrol->value.integer.value[2] =
756 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
757 ucontrol->value.integer.value[3] =
758 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
759 ucontrol->value.integer.value[4] =
760 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
761
762 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
763 "%s: IIR #%d band #%d b1 = 0x%x\n"
764 "%s: IIR #%d band #%d b2 = 0x%x\n"
765 "%s: IIR #%d band #%d a1 = 0x%x\n"
766 "%s: IIR #%d band #%d a2 = 0x%x\n",
767 __func__, iir_idx, band_idx,
768 (uint32_t)ucontrol->value.integer.value[0],
769 __func__, iir_idx, band_idx,
770 (uint32_t)ucontrol->value.integer.value[1],
771 __func__, iir_idx, band_idx,
772 (uint32_t)ucontrol->value.integer.value[2],
773 __func__, iir_idx, band_idx,
774 (uint32_t)ucontrol->value.integer.value[3],
775 __func__, iir_idx, band_idx,
776 (uint32_t)ucontrol->value.integer.value[4]);
777 return 0;
778}
779
780static void set_iir_band_coeff(struct snd_soc_codec *codec,
781 int iir_idx, int band_idx,
Ben Romberger205e14d2013-02-06 12:31:53 -0800782 uint32_t value)
Kiran Kandic3b24402012-06-11 00:05:59 -0700783{
Kiran Kandic3b24402012-06-11 00:05:59 -0700784 snd_soc_write(codec,
Ben Romberger205e14d2013-02-06 12:31:53 -0800785 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
786 (value & 0xFF));
787
788 snd_soc_write(codec,
789 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
790 (value >> 8) & 0xFF);
791
792 snd_soc_write(codec,
793 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
794 (value >> 16) & 0xFF);
Kiran Kandic3b24402012-06-11 00:05:59 -0700795
796 /* Mask top 2 bits, 7-8 are reserved */
797 snd_soc_write(codec,
798 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
799 (value >> 24) & 0x3F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700800}
801
802static int taiko_put_iir_band_audio_mixer(
803 struct snd_kcontrol *kcontrol,
804 struct snd_ctl_elem_value *ucontrol)
805{
806 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
807 int iir_idx = ((struct soc_multi_mixer_control *)
808 kcontrol->private_value)->reg;
809 int band_idx = ((struct soc_multi_mixer_control *)
810 kcontrol->private_value)->shift;
811
Ben Romberger205e14d2013-02-06 12:31:53 -0800812 /* Mask top bit it is reserved */
813 /* Updates addr automatically for each B2 write */
814 snd_soc_write(codec,
815 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
816 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
817
818 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700819 ucontrol->value.integer.value[0]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800820 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700821 ucontrol->value.integer.value[1]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800822 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700823 ucontrol->value.integer.value[2]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800824 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700825 ucontrol->value.integer.value[3]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800826 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700827 ucontrol->value.integer.value[4]);
828
829 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
830 "%s: IIR #%d band #%d b1 = 0x%x\n"
831 "%s: IIR #%d band #%d b2 = 0x%x\n"
832 "%s: IIR #%d band #%d a1 = 0x%x\n"
833 "%s: IIR #%d band #%d a2 = 0x%x\n",
834 __func__, iir_idx, band_idx,
835 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
836 __func__, iir_idx, band_idx,
837 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
838 __func__, iir_idx, band_idx,
839 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
840 __func__, iir_idx, band_idx,
841 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
842 __func__, iir_idx, band_idx,
843 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
844 return 0;
845}
846
Kiran Kandic3b24402012-06-11 00:05:59 -0700847static int taiko_get_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700848 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700849{
850
851 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
852 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700853 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700854 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
855
856 ucontrol->value.integer.value[0] = taiko->comp_enabled[comp];
Kiran Kandic3b24402012-06-11 00:05:59 -0700857 return 0;
858}
859
860static int taiko_set_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700861 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700862{
863 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
864 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
865 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700866 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700867 int value = ucontrol->value.integer.value[0];
868
Joonwoo Parkc7731432012-10-17 12:41:44 -0700869 pr_debug("%s: Compander %d enable current %d, new %d\n",
870 __func__, comp, taiko->comp_enabled[comp], value);
Kiran Kandic3b24402012-06-11 00:05:59 -0700871 taiko->comp_enabled[comp] = value;
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700872
873 if (comp == COMPANDER_1 &&
874 taiko->comp_enabled[comp] == 1) {
875 /* Wavegen to 5 msec */
876 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDA);
877 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_TIME, 0x15);
878 snd_soc_write(codec, TAIKO_A_RX_HPH_BIAS_WG_OCP, 0x2A);
879
880 /* Enable Chopper */
881 snd_soc_update_bits(codec,
882 TAIKO_A_RX_HPH_CHOP_CTL, 0x80, 0x80);
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -0700883
884 snd_soc_write(codec, TAIKO_A_NCP_DTEST, 0x20);
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700885 pr_debug("%s: Enabled Chopper and set wavegen to 5 msec\n",
886 __func__);
887 } else if (comp == COMPANDER_1 &&
888 taiko->comp_enabled[comp] == 0) {
889 /* Wavegen to 20 msec */
890 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDB);
891 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_TIME, 0x58);
892 snd_soc_write(codec, TAIKO_A_RX_HPH_BIAS_WG_OCP, 0x1A);
893
894 /* Disable CHOPPER block */
895 snd_soc_update_bits(codec,
896 TAIKO_A_RX_HPH_CHOP_CTL, 0x80, 0x00);
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -0700897
898 snd_soc_write(codec, TAIKO_A_NCP_DTEST, 0x10);
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700899 pr_debug("%s: Disabled Chopper and set wavegen to 20 msec\n",
900 __func__);
901 }
Kiran Kandic3b24402012-06-11 00:05:59 -0700902 return 0;
903}
904
Joonwoo Parkc7731432012-10-17 12:41:44 -0700905static int taiko_config_gain_compander(struct snd_soc_codec *codec,
906 int comp, bool enable)
907{
908 int ret = 0;
909
910 switch (comp) {
911 case COMPANDER_0:
912 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_GAIN,
913 1 << 2, !enable << 2);
914 break;
915 case COMPANDER_1:
916 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_L_GAIN,
917 1 << 5, !enable << 5);
918 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_R_GAIN,
919 1 << 5, !enable << 5);
920 break;
921 case COMPANDER_2:
922 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_1_GAIN,
923 1 << 5, !enable << 5);
924 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_3_GAIN,
925 1 << 5, !enable << 5);
926 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_2_GAIN,
927 1 << 5, !enable << 5);
928 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_4_GAIN,
929 1 << 5, !enable << 5);
930 break;
931 default:
932 WARN_ON(1);
933 ret = -EINVAL;
934 }
935
936 return ret;
937}
938
939static void taiko_discharge_comp(struct snd_soc_codec *codec, int comp)
940{
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700941 /* Level meter DIV Factor to 5*/
Joonwoo Parkc7731432012-10-17 12:41:44 -0700942 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700943 0x05 << 4);
944 /* RMS meter Sampling to 0x01 */
945 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8), 0x01);
946
947 /* Worst case timeout for compander CnP sleep timeout */
948 usleep_range(3000, 3000);
949}
950
951static enum wcd9xxx_buck_volt taiko_codec_get_buck_mv(
952 struct snd_soc_codec *codec)
953{
954 int buck_volt = WCD9XXX_CDC_BUCK_UNSUPPORTED;
955 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
956 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
957 int i;
958
959 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
960 if (!strncmp(pdata->regulator[i].name,
961 WCD9XXX_SUPPLY_BUCK_NAME,
962 sizeof(WCD9XXX_SUPPLY_BUCK_NAME))) {
963 if ((pdata->regulator[i].min_uV ==
964 WCD9XXX_CDC_BUCK_MV_1P8) ||
965 (pdata->regulator[i].min_uV ==
966 WCD9XXX_CDC_BUCK_MV_2P15))
967 buck_volt = pdata->regulator[i].min_uV;
968 break;
969 }
970 }
971 return buck_volt;
Joonwoo Parkc7731432012-10-17 12:41:44 -0700972}
Kiran Kandic3b24402012-06-11 00:05:59 -0700973
974static int taiko_config_compander(struct snd_soc_dapm_widget *w,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700975 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -0700976{
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700977 int mask, enable_mask;
Kiran Kandic3b24402012-06-11 00:05:59 -0700978 struct snd_soc_codec *codec = w->codec;
979 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parkc7731432012-10-17 12:41:44 -0700980 const int comp = w->shift;
981 const u32 rate = taiko->comp_fs[comp];
982 const struct comp_sample_dependent_params *comp_params =
983 &comp_samp_params[rate];
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700984 enum wcd9xxx_buck_volt buck_mv;
Kiran Kandic3b24402012-06-11 00:05:59 -0700985
Joonwoo Parkc7731432012-10-17 12:41:44 -0700986 pr_debug("%s: %s event %d compander %d, enabled %d", __func__,
987 w->name, event, comp, taiko->comp_enabled[comp]);
988
989 if (!taiko->comp_enabled[comp])
990 return 0;
991
992 /* Compander 0 has single channel */
993 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700994 enable_mask = (comp == COMPANDER_0 ? 0x02 : 0x03);
995 buck_mv = taiko_codec_get_buck_mv(codec);
Kiran Kandid2b46332012-10-05 12:04:00 -0700996
Kiran Kandic3b24402012-06-11 00:05:59 -0700997 switch (event) {
998 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700999 /* Set compander Sample rate */
1000 snd_soc_update_bits(codec,
1001 TAIKO_A_CDC_COMP0_FS_CFG + (comp * 8),
1002 0x07, rate);
1003 /* Set the static gain offset */
1004 if (comp == COMPANDER_1
Kuirong Wang865534c2013-06-25 14:32:51 -07001005 && buck_mv == WCD9XXX_CDC_BUCK_MV_1P8) {
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001006 snd_soc_update_bits(codec,
1007 TAIKO_A_CDC_COMP0_B4_CTL + (comp * 8),
1008 0x80, 0x80);
1009 } else {
1010 snd_soc_update_bits(codec,
1011 TAIKO_A_CDC_COMP0_B4_CTL + (comp * 8),
1012 0x80, 0x00);
1013 }
1014 /* Enable RX interpolation path compander clocks */
Joonwoo Parkc7731432012-10-17 12:41:44 -07001015 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
1016 mask << comp_shift[comp],
1017 mask << comp_shift[comp]);
Joonwoo Parkc7731432012-10-17 12:41:44 -07001018 /* Toggle compander reset bits */
1019 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1020 mask << comp_shift[comp],
1021 mask << comp_shift[comp]);
1022 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1023 mask << comp_shift[comp], 0);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001024
1025 /* Set gain source to compander */
1026 taiko_config_gain_compander(codec, comp, true);
1027
1028 /* Compander enable */
1029 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B1_CTL +
1030 (comp * 8), enable_mask, enable_mask);
1031
1032 taiko_discharge_comp(codec, comp);
1033
Joonwoo Parkc7731432012-10-17 12:41:44 -07001034 /* Set sample rate dependent paramater */
Joonwoo Parkc7731432012-10-17 12:41:44 -07001035 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8),
1036 comp_params->rms_meter_resamp_fact);
1037 snd_soc_update_bits(codec,
1038 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
Joonwoo Parkc7731432012-10-17 12:41:44 -07001039 0xF0, comp_params->rms_meter_div_fact << 4);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001040 snd_soc_update_bits(codec,
1041 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
1042 0x0F, comp_params->peak_det_timeout);
Kiran Kandic3b24402012-06-11 00:05:59 -07001043 break;
1044 case SND_SOC_DAPM_PRE_PMD:
Joonwoo Parkc7731432012-10-17 12:41:44 -07001045 /* Disable compander */
1046 snd_soc_update_bits(codec,
1047 TAIKO_A_CDC_COMP0_B1_CTL + (comp * 8),
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001048 enable_mask, 0x00);
1049
1050 /* Toggle compander reset bits */
1051 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1052 mask << comp_shift[comp],
1053 mask << comp_shift[comp]);
1054 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1055 mask << comp_shift[comp], 0);
1056
Joonwoo Parkc7731432012-10-17 12:41:44 -07001057 /* Turn off the clock for compander in pair */
1058 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
1059 mask << comp_shift[comp], 0);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001060
Joonwoo Parkc7731432012-10-17 12:41:44 -07001061 /* Set gain source to register */
1062 taiko_config_gain_compander(codec, comp, false);
Kiran Kandic3b24402012-06-11 00:05:59 -07001063 break;
1064 }
1065 return 0;
1066}
1067
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001068
Kiran Kandic3b24402012-06-11 00:05:59 -07001069
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001070static const char *const taiko_anc_func_text[] = {"OFF", "ON"};
1071static const struct soc_enum taiko_anc_func_enum =
1072 SOC_ENUM_SINGLE_EXT(2, taiko_anc_func_text);
1073
1074static const char *const tabla_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
1075static const struct soc_enum tabla_ear_pa_gain_enum[] = {
1076 SOC_ENUM_SINGLE_EXT(2, tabla_ear_pa_gain_text),
1077};
1078
Kiran Kandic3b24402012-06-11 00:05:59 -07001079/*cut of frequency for high pass filter*/
1080static const char * const cf_text[] = {
1081 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
1082};
1083
1084static const struct soc_enum cf_dec1_enum =
1085 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
1086
1087static const struct soc_enum cf_dec2_enum =
1088 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
1089
1090static const struct soc_enum cf_dec3_enum =
1091 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
1092
1093static const struct soc_enum cf_dec4_enum =
1094 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
1095
1096static const struct soc_enum cf_dec5_enum =
1097 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX5_MUX_CTL, 4, 3, cf_text);
1098
1099static const struct soc_enum cf_dec6_enum =
1100 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX6_MUX_CTL, 4, 3, cf_text);
1101
1102static const struct soc_enum cf_dec7_enum =
1103 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX7_MUX_CTL, 4, 3, cf_text);
1104
1105static const struct soc_enum cf_dec8_enum =
1106 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX8_MUX_CTL, 4, 3, cf_text);
1107
1108static const struct soc_enum cf_dec9_enum =
1109 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX9_MUX_CTL, 4, 3, cf_text);
1110
1111static const struct soc_enum cf_dec10_enum =
1112 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX10_MUX_CTL, 4, 3, cf_text);
1113
1114static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001115 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001116
1117static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001118 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001119
1120static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001121 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001122
1123static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001124 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001125
1126static const struct soc_enum cf_rxmix5_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001127 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX5_B4_CTL, 0, 3, cf_text)
Kiran Kandic3b24402012-06-11 00:05:59 -07001128;
1129static const struct soc_enum cf_rxmix6_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001130 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX6_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001131
1132static const struct soc_enum cf_rxmix7_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001133 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX7_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001134
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08001135static const char * const class_h_dsm_text[] = {
1136 "ZERO", "DSM_HPHL_RX1", "DSM_SPKR_RX7"
1137};
1138
1139static const struct soc_enum class_h_dsm_enum =
1140 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_CLSH_CTL, 4, 3, class_h_dsm_text);
1141
1142static const struct snd_kcontrol_new class_h_dsm_mux =
1143 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
1144
1145
Kiran Kandic3b24402012-06-11 00:05:59 -07001146static const struct snd_kcontrol_new taiko_snd_controls[] = {
1147
Kiran Kandic3b24402012-06-11 00:05:59 -07001148 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
1149 -84, 40, digital_gain),
1150 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
1151 -84, 40, digital_gain),
1152 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
1153 -84, 40, digital_gain),
1154 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
1155 -84, 40, digital_gain),
1156 SOC_SINGLE_S8_TLV("RX5 Digital Volume", TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
1157 -84, 40, digital_gain),
1158 SOC_SINGLE_S8_TLV("RX6 Digital Volume", TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
1159 -84, 40, digital_gain),
1160 SOC_SINGLE_S8_TLV("RX7 Digital Volume", TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
1161 -84, 40, digital_gain),
1162
1163 SOC_SINGLE_S8_TLV("DEC1 Volume", TAIKO_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
1164 digital_gain),
1165 SOC_SINGLE_S8_TLV("DEC2 Volume", TAIKO_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
1166 digital_gain),
1167 SOC_SINGLE_S8_TLV("DEC3 Volume", TAIKO_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
1168 digital_gain),
1169 SOC_SINGLE_S8_TLV("DEC4 Volume", TAIKO_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
1170 digital_gain),
1171 SOC_SINGLE_S8_TLV("DEC5 Volume", TAIKO_A_CDC_TX5_VOL_CTL_GAIN, -84, 40,
1172 digital_gain),
1173 SOC_SINGLE_S8_TLV("DEC6 Volume", TAIKO_A_CDC_TX6_VOL_CTL_GAIN, -84, 40,
1174 digital_gain),
1175 SOC_SINGLE_S8_TLV("DEC7 Volume", TAIKO_A_CDC_TX7_VOL_CTL_GAIN, -84, 40,
1176 digital_gain),
1177 SOC_SINGLE_S8_TLV("DEC8 Volume", TAIKO_A_CDC_TX8_VOL_CTL_GAIN, -84, 40,
1178 digital_gain),
1179 SOC_SINGLE_S8_TLV("DEC9 Volume", TAIKO_A_CDC_TX9_VOL_CTL_GAIN, -84, 40,
1180 digital_gain),
1181 SOC_SINGLE_S8_TLV("DEC10 Volume", TAIKO_A_CDC_TX10_VOL_CTL_GAIN, -84,
1182 40, digital_gain),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001183
Kiran Kandic3b24402012-06-11 00:05:59 -07001184 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAIKO_A_CDC_IIR1_GAIN_B1_CTL, -84,
1185 40, digital_gain),
1186 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAIKO_A_CDC_IIR1_GAIN_B2_CTL, -84,
1187 40, digital_gain),
1188 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAIKO_A_CDC_IIR1_GAIN_B3_CTL, -84,
1189 40, digital_gain),
1190 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAIKO_A_CDC_IIR1_GAIN_B4_CTL, -84,
1191 40, digital_gain),
Fred Oh456fcb52013-02-28 19:08:15 -08001192 SOC_SINGLE_S8_TLV("IIR2 INP1 Volume", TAIKO_A_CDC_IIR2_GAIN_B1_CTL, -84,
1193 40, digital_gain),
1194 SOC_SINGLE_S8_TLV("IIR2 INP2 Volume", TAIKO_A_CDC_IIR2_GAIN_B2_CTL, -84,
1195 40, digital_gain),
1196 SOC_SINGLE_S8_TLV("IIR2 INP3 Volume", TAIKO_A_CDC_IIR2_GAIN_B3_CTL, -84,
1197 40, digital_gain),
1198 SOC_SINGLE_S8_TLV("IIR2 INP4 Volume", TAIKO_A_CDC_IIR2_GAIN_B4_CTL, -84,
1199 40, digital_gain),
Kiran Kandic3b24402012-06-11 00:05:59 -07001200
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001201 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, taiko_get_anc_slot,
Kiran Kandic3b24402012-06-11 00:05:59 -07001202 taiko_put_anc_slot),
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001203 SOC_ENUM_EXT("ANC Function", taiko_anc_func_enum, taiko_get_anc_func,
1204 taiko_put_anc_func),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001205
Kiran Kandic3b24402012-06-11 00:05:59 -07001206 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
1207 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
1208 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
1209 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
1210 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
1211 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
1212 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
1213 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
1214 SOC_ENUM("TX9 HPF cut off", cf_dec9_enum),
1215 SOC_ENUM("TX10 HPF cut off", cf_dec10_enum),
1216
1217 SOC_SINGLE("TX1 HPF Switch", TAIKO_A_CDC_TX1_MUX_CTL, 3, 1, 0),
1218 SOC_SINGLE("TX2 HPF Switch", TAIKO_A_CDC_TX2_MUX_CTL, 3, 1, 0),
1219 SOC_SINGLE("TX3 HPF Switch", TAIKO_A_CDC_TX3_MUX_CTL, 3, 1, 0),
1220 SOC_SINGLE("TX4 HPF Switch", TAIKO_A_CDC_TX4_MUX_CTL, 3, 1, 0),
1221 SOC_SINGLE("TX5 HPF Switch", TAIKO_A_CDC_TX5_MUX_CTL, 3, 1, 0),
1222 SOC_SINGLE("TX6 HPF Switch", TAIKO_A_CDC_TX6_MUX_CTL, 3, 1, 0),
1223 SOC_SINGLE("TX7 HPF Switch", TAIKO_A_CDC_TX7_MUX_CTL, 3, 1, 0),
1224 SOC_SINGLE("TX8 HPF Switch", TAIKO_A_CDC_TX8_MUX_CTL, 3, 1, 0),
1225 SOC_SINGLE("TX9 HPF Switch", TAIKO_A_CDC_TX9_MUX_CTL, 3, 1, 0),
1226 SOC_SINGLE("TX10 HPF Switch", TAIKO_A_CDC_TX10_MUX_CTL, 3, 1, 0),
1227
1228 SOC_SINGLE("RX1 HPF Switch", TAIKO_A_CDC_RX1_B5_CTL, 2, 1, 0),
1229 SOC_SINGLE("RX2 HPF Switch", TAIKO_A_CDC_RX2_B5_CTL, 2, 1, 0),
1230 SOC_SINGLE("RX3 HPF Switch", TAIKO_A_CDC_RX3_B5_CTL, 2, 1, 0),
1231 SOC_SINGLE("RX4 HPF Switch", TAIKO_A_CDC_RX4_B5_CTL, 2, 1, 0),
1232 SOC_SINGLE("RX5 HPF Switch", TAIKO_A_CDC_RX5_B5_CTL, 2, 1, 0),
1233 SOC_SINGLE("RX6 HPF Switch", TAIKO_A_CDC_RX6_B5_CTL, 2, 1, 0),
1234 SOC_SINGLE("RX7 HPF Switch", TAIKO_A_CDC_RX7_B5_CTL, 2, 1, 0),
1235
1236 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
1237 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
1238 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
1239 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
1240 SOC_ENUM("RX5 HPF cut off", cf_rxmix5_enum),
1241 SOC_ENUM("RX6 HPF cut off", cf_rxmix6_enum),
1242 SOC_ENUM("RX7 HPF cut off", cf_rxmix7_enum),
1243
1244 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
1245 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1246 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
1247 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1248 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
1249 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1250 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
1251 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1252 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
1253 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1254 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
1255 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1256 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
1257 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1258 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
1259 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1260 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
1261 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1262 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
1263 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1264
1265 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
1266 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1267 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
1268 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1269 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
1270 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1271 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
1272 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1273 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
1274 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1275 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
1276 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1277 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
1278 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1279 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
1280 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1281 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
1282 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1283 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
1284 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1285
Joonwoo Parkc7731432012-10-17 12:41:44 -07001286 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
1287 taiko_get_compander, taiko_set_compander),
1288 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
1289 taiko_get_compander, taiko_set_compander),
1290 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
1291 taiko_get_compander, taiko_set_compander),
Kiran Kandic3b24402012-06-11 00:05:59 -07001292
1293};
1294
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001295static int taiko_pa_gain_get(struct snd_kcontrol *kcontrol,
1296 struct snd_ctl_elem_value *ucontrol)
1297{
1298 u8 ear_pa_gain;
1299 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1300
1301 ear_pa_gain = snd_soc_read(codec, TAIKO_A_RX_EAR_GAIN);
1302
1303 ear_pa_gain = ear_pa_gain >> 5;
1304
1305 ucontrol->value.integer.value[0] = ear_pa_gain;
1306
1307 pr_debug("%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
1308
1309 return 0;
1310}
1311
1312static int taiko_pa_gain_put(struct snd_kcontrol *kcontrol,
1313 struct snd_ctl_elem_value *ucontrol)
1314{
1315 u8 ear_pa_gain;
1316 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1317
1318 pr_debug("%s: ucontrol->value.integer.value[0] = %ld\n", __func__,
1319 ucontrol->value.integer.value[0]);
1320
1321 ear_pa_gain = ucontrol->value.integer.value[0] << 5;
1322
1323 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
1324 return 0;
1325}
1326
1327static const char * const taiko_1_x_ear_pa_gain_text[] = {
1328 "POS_6_DB", "UNDEFINED_1", "UNDEFINED_2", "UNDEFINED_3", "POS_2_DB",
1329 "NEG_2P5_DB", "UNDEFINED_4", "NEG_12_DB"
1330};
1331
1332static const struct soc_enum taiko_1_x_ear_pa_gain_enum =
1333 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_1_x_ear_pa_gain_text),
1334 taiko_1_x_ear_pa_gain_text);
1335
1336static const struct snd_kcontrol_new taiko_1_x_analog_gain_controls[] = {
1337
1338 SOC_ENUM_EXT("EAR PA Gain", taiko_1_x_ear_pa_gain_enum,
1339 taiko_pa_gain_get, taiko_pa_gain_put),
1340
1341 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1342 line_gain),
1343 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1344 line_gain),
1345
1346 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1347 line_gain),
1348 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1349 line_gain),
1350 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1351 line_gain),
1352 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1353 line_gain),
1354
1355 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 7, 1,
1356 line_gain),
1357
1358 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_TX_1_2_EN, 5, 3, 0, analog_gain),
1359 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_TX_1_2_EN, 1, 3, 0, analog_gain),
1360 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_TX_3_4_EN, 5, 3, 0, analog_gain),
1361 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_TX_3_4_EN, 1, 3, 0, analog_gain),
1362 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_TX_5_6_EN, 5, 3, 0, analog_gain),
1363 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_TX_5_6_EN, 1, 3, 0, analog_gain),
1364};
1365
1366static const char * const taiko_2_x_ear_pa_gain_text[] = {
1367 "POS_6_DB", "POS_4P5_DB", "POS_3_DB", "POS_1P5_DB",
1368 "POS_0_DB", "NEG_2P5_DB", "UNDEFINED", "NEG_12_DB"
1369};
1370
1371static const struct soc_enum taiko_2_x_ear_pa_gain_enum =
1372 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_2_x_ear_pa_gain_text),
1373 taiko_2_x_ear_pa_gain_text);
1374
1375static const struct snd_kcontrol_new taiko_2_x_analog_gain_controls[] = {
1376
1377 SOC_ENUM_EXT("EAR PA Gain", taiko_2_x_ear_pa_gain_enum,
1378 taiko_pa_gain_get, taiko_pa_gain_put),
1379
1380 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1381 line_gain),
1382 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1383 line_gain),
1384
1385 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1386 line_gain),
1387 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1388 line_gain),
1389 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1390 line_gain),
1391 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1392 line_gain),
1393
1394 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 8, 1,
1395 line_gain),
1396
1397 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_CDC_TX_1_GAIN, 2, 19, 0,
1398 analog_gain),
1399 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_CDC_TX_2_GAIN, 2, 19, 0,
1400 analog_gain),
1401 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_CDC_TX_3_GAIN, 2, 19, 0,
1402 analog_gain),
1403 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_CDC_TX_4_GAIN, 2, 19, 0,
1404 analog_gain),
1405 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_CDC_TX_5_GAIN, 2, 19, 0,
1406 analog_gain),
1407 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_CDC_TX_6_GAIN, 2, 19, 0,
1408 analog_gain),
1409};
1410
Joonwoo Parkb755e9e2013-05-28 13:14:05 -07001411static int taiko_hph_impedance_get(struct snd_kcontrol *kcontrol,
1412 struct snd_ctl_elem_value *ucontrol)
1413{
1414 uint32_t zl, zr;
1415 bool hphr;
1416 struct soc_multi_mixer_control *mc;
1417 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1418 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
1419
1420 mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
1421
1422 hphr = mc->shift;
1423 wcd9xxx_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
1424 pr_debug("%s: zl %u, zr %u\n", __func__, zl, zr);
1425 ucontrol->value.integer.value[0] = hphr ? zr : zl;
1426
1427 return 0;
1428}
1429
1430static const struct snd_kcontrol_new impedance_detect_controls[] = {
1431 SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
1432 taiko_hph_impedance_get, NULL),
1433 SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
1434 taiko_hph_impedance_get, NULL),
1435};
1436
Kiran Kandic3b24402012-06-11 00:05:59 -07001437static const char * const rx_mix1_text[] = {
1438 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
1439 "RX5", "RX6", "RX7"
1440};
1441
1442static const char * const rx_mix2_text[] = {
1443 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
1444};
1445
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001446static const char * const rx_rdac5_text[] = {
1447 "DEM4", "DEM3_INV"
Kiran Kandic3b24402012-06-11 00:05:59 -07001448};
1449
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001450static const char * const rx_rdac7_text[] = {
1451 "DEM6", "DEM5_INV"
1452};
1453
1454
Kiran Kandic3b24402012-06-11 00:05:59 -07001455static const char * const sb_tx1_mux_text[] = {
1456 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1457 "DEC1"
1458};
1459
1460static const char * const sb_tx2_mux_text[] = {
1461 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1462 "DEC2"
1463};
1464
1465static const char * const sb_tx3_mux_text[] = {
1466 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1467 "DEC3"
1468};
1469
1470static const char * const sb_tx4_mux_text[] = {
1471 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1472 "DEC4"
1473};
1474
1475static const char * const sb_tx5_mux_text[] = {
1476 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1477 "DEC5"
1478};
1479
1480static const char * const sb_tx6_mux_text[] = {
1481 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1482 "DEC6"
1483};
1484
1485static const char * const sb_tx7_to_tx10_mux_text[] = {
1486 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1487 "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1488 "DEC9", "DEC10"
1489};
1490
1491static const char * const dec1_mux_text[] = {
1492 "ZERO", "DMIC1", "ADC6",
1493};
1494
1495static const char * const dec2_mux_text[] = {
1496 "ZERO", "DMIC2", "ADC5",
1497};
1498
1499static const char * const dec3_mux_text[] = {
1500 "ZERO", "DMIC3", "ADC4",
1501};
1502
1503static const char * const dec4_mux_text[] = {
1504 "ZERO", "DMIC4", "ADC3",
1505};
1506
1507static const char * const dec5_mux_text[] = {
1508 "ZERO", "DMIC5", "ADC2",
1509};
1510
1511static const char * const dec6_mux_text[] = {
1512 "ZERO", "DMIC6", "ADC1",
1513};
1514
1515static const char * const dec7_mux_text[] = {
1516 "ZERO", "DMIC1", "DMIC6", "ADC1", "ADC6", "ANC1_FB", "ANC2_FB",
1517};
1518
1519static const char * const dec8_mux_text[] = {
1520 "ZERO", "DMIC2", "DMIC5", "ADC2", "ADC5",
1521};
1522
1523static const char * const dec9_mux_text[] = {
1524 "ZERO", "DMIC4", "DMIC5", "ADC2", "ADC3", "ADCMB", "ANC1_FB", "ANC2_FB",
1525};
1526
1527static const char * const dec10_mux_text[] = {
1528 "ZERO", "DMIC3", "DMIC6", "ADC1", "ADC4", "ADCMB", "ANC1_FB", "ANC2_FB",
1529};
1530
1531static const char * const anc_mux_text[] = {
1532 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
1533 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
1534};
1535
1536static const char * const anc1_fb_mux_text[] = {
1537 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1538};
1539
Fred Oh456fcb52013-02-28 19:08:15 -08001540static const char * const iir_inp1_text[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07001541 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1542 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
1543};
1544
1545static const struct soc_enum rx_mix1_inp1_chain_enum =
1546 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
1547
1548static const struct soc_enum rx_mix1_inp2_chain_enum =
1549 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
1550
1551static const struct soc_enum rx_mix1_inp3_chain_enum =
1552 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_mix1_text);
1553
1554static const struct soc_enum rx2_mix1_inp1_chain_enum =
1555 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
1556
1557static const struct soc_enum rx2_mix1_inp2_chain_enum =
1558 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
1559
1560static const struct soc_enum rx3_mix1_inp1_chain_enum =
1561 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
1562
1563static const struct soc_enum rx3_mix1_inp2_chain_enum =
1564 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
1565
1566static const struct soc_enum rx4_mix1_inp1_chain_enum =
1567 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
1568
1569static const struct soc_enum rx4_mix1_inp2_chain_enum =
1570 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
1571
1572static const struct soc_enum rx5_mix1_inp1_chain_enum =
1573 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 0, 12, rx_mix1_text);
1574
1575static const struct soc_enum rx5_mix1_inp2_chain_enum =
1576 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 4, 12, rx_mix1_text);
1577
1578static const struct soc_enum rx6_mix1_inp1_chain_enum =
1579 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 0, 12, rx_mix1_text);
1580
1581static const struct soc_enum rx6_mix1_inp2_chain_enum =
1582 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 4, 12, rx_mix1_text);
1583
1584static const struct soc_enum rx7_mix1_inp1_chain_enum =
1585 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 0, 12, rx_mix1_text);
1586
1587static const struct soc_enum rx7_mix1_inp2_chain_enum =
1588 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 4, 12, rx_mix1_text);
1589
1590static const struct soc_enum rx1_mix2_inp1_chain_enum =
1591 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1592
1593static const struct soc_enum rx1_mix2_inp2_chain_enum =
1594 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1595
1596static const struct soc_enum rx2_mix2_inp1_chain_enum =
1597 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1598
1599static const struct soc_enum rx2_mix2_inp2_chain_enum =
1600 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1601
1602static const struct soc_enum rx7_mix2_inp1_chain_enum =
1603 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 0, 5, rx_mix2_text);
1604
1605static const struct soc_enum rx7_mix2_inp2_chain_enum =
1606 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 3, 5, rx_mix2_text);
1607
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001608static const struct soc_enum rx_rdac5_enum =
1609 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001610
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001611static const struct soc_enum rx_rdac7_enum =
1612 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 1, 2, rx_rdac7_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001613
1614static const struct soc_enum sb_tx1_mux_enum =
1615 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
1616
1617static const struct soc_enum sb_tx2_mux_enum =
1618 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0, 9, sb_tx2_mux_text);
1619
1620static const struct soc_enum sb_tx3_mux_enum =
1621 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0, 9, sb_tx3_mux_text);
1622
1623static const struct soc_enum sb_tx4_mux_enum =
1624 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0, 9, sb_tx4_mux_text);
1625
1626static const struct soc_enum sb_tx5_mux_enum =
1627 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
1628
1629static const struct soc_enum sb_tx6_mux_enum =
1630 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0, 9, sb_tx6_mux_text);
1631
1632static const struct soc_enum sb_tx7_mux_enum =
1633 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0, 18,
1634 sb_tx7_to_tx10_mux_text);
1635
1636static const struct soc_enum sb_tx8_mux_enum =
1637 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0, 18,
1638 sb_tx7_to_tx10_mux_text);
1639
1640static const struct soc_enum sb_tx9_mux_enum =
1641 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0, 18,
1642 sb_tx7_to_tx10_mux_text);
1643
1644static const struct soc_enum sb_tx10_mux_enum =
1645 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0, 18,
1646 sb_tx7_to_tx10_mux_text);
1647
1648static const struct soc_enum dec1_mux_enum =
1649 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
1650
1651static const struct soc_enum dec2_mux_enum =
1652 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
1653
1654static const struct soc_enum dec3_mux_enum =
1655 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
1656
1657static const struct soc_enum dec4_mux_enum =
1658 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
1659
1660static const struct soc_enum dec5_mux_enum =
1661 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 0, 3, dec5_mux_text);
1662
1663static const struct soc_enum dec6_mux_enum =
1664 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 2, 3, dec6_mux_text);
1665
1666static const struct soc_enum dec7_mux_enum =
1667 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 4, 7, dec7_mux_text);
1668
1669static const struct soc_enum dec8_mux_enum =
1670 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 0, 7, dec8_mux_text);
1671
1672static const struct soc_enum dec9_mux_enum =
1673 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 3, 8, dec9_mux_text);
1674
1675static const struct soc_enum dec10_mux_enum =
1676 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B4_CTL, 0, 8, dec10_mux_text);
1677
1678static const struct soc_enum anc1_mux_enum =
1679 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 0, 16, anc_mux_text);
1680
1681static const struct soc_enum anc2_mux_enum =
1682 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 4, 16, anc_mux_text);
1683
1684static const struct soc_enum anc1_fb_mux_enum =
1685 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1686
1687static const struct soc_enum iir1_inp1_mux_enum =
Fred Oh456fcb52013-02-28 19:08:15 -08001688 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir_inp1_text);
1689
1690static const struct soc_enum iir2_inp1_mux_enum =
1691 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ2_B1_CTL, 0, 18, iir_inp1_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001692
1693static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1694 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1695
1696static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1697 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1698
1699static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1700 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1701
1702static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1703 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1704
1705static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1706 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1707
1708static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1709 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1710
1711static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1712 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1713
1714static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1715 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1716
1717static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1718 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1719
1720static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
1721 SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
1722
1723static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
1724 SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
1725
1726static const struct snd_kcontrol_new rx6_mix1_inp1_mux =
1727 SOC_DAPM_ENUM("RX6 MIX1 INP1 Mux", rx6_mix1_inp1_chain_enum);
1728
1729static const struct snd_kcontrol_new rx6_mix1_inp2_mux =
1730 SOC_DAPM_ENUM("RX6 MIX1 INP2 Mux", rx6_mix1_inp2_chain_enum);
1731
1732static const struct snd_kcontrol_new rx7_mix1_inp1_mux =
1733 SOC_DAPM_ENUM("RX7 MIX1 INP1 Mux", rx7_mix1_inp1_chain_enum);
1734
1735static const struct snd_kcontrol_new rx7_mix1_inp2_mux =
1736 SOC_DAPM_ENUM("RX7 MIX1 INP2 Mux", rx7_mix1_inp2_chain_enum);
1737
1738static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1739 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1740
1741static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1742 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1743
1744static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1745 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1746
1747static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1748 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1749
1750static const struct snd_kcontrol_new rx7_mix2_inp1_mux =
1751 SOC_DAPM_ENUM("RX7 MIX2 INP1 Mux", rx7_mix2_inp1_chain_enum);
1752
1753static const struct snd_kcontrol_new rx7_mix2_inp2_mux =
1754 SOC_DAPM_ENUM("RX7 MIX2 INP2 Mux", rx7_mix2_inp2_chain_enum);
1755
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001756static const struct snd_kcontrol_new rx_dac5_mux =
1757 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001758
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001759static const struct snd_kcontrol_new rx_dac7_mux =
1760 SOC_DAPM_ENUM("RDAC7 MUX Mux", rx_rdac7_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001761
1762static const struct snd_kcontrol_new sb_tx1_mux =
1763 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1764
1765static const struct snd_kcontrol_new sb_tx2_mux =
1766 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1767
1768static const struct snd_kcontrol_new sb_tx3_mux =
1769 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1770
1771static const struct snd_kcontrol_new sb_tx4_mux =
1772 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1773
1774static const struct snd_kcontrol_new sb_tx5_mux =
1775 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
1776
1777static const struct snd_kcontrol_new sb_tx6_mux =
1778 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
1779
1780static const struct snd_kcontrol_new sb_tx7_mux =
1781 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
1782
1783static const struct snd_kcontrol_new sb_tx8_mux =
1784 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
1785
1786static const struct snd_kcontrol_new sb_tx9_mux =
1787 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
1788
1789static const struct snd_kcontrol_new sb_tx10_mux =
1790 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
1791
1792
1793static int wcd9320_put_dec_enum(struct snd_kcontrol *kcontrol,
1794 struct snd_ctl_elem_value *ucontrol)
1795{
1796 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1797 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1798 struct snd_soc_codec *codec = w->codec;
1799 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1800 unsigned int dec_mux, decimator;
1801 char *dec_name = NULL;
1802 char *widget_name = NULL;
1803 char *temp;
1804 u16 tx_mux_ctl_reg;
1805 u8 adc_dmic_sel = 0x0;
1806 int ret = 0;
1807
1808 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1809 return -EINVAL;
1810
1811 dec_mux = ucontrol->value.enumerated.item[0];
1812
1813 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1814 if (!widget_name)
1815 return -ENOMEM;
1816 temp = widget_name;
1817
1818 dec_name = strsep(&widget_name, " ");
1819 widget_name = temp;
1820 if (!dec_name) {
1821 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1822 ret = -EINVAL;
1823 goto out;
1824 }
1825
1826 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
1827 if (ret < 0) {
1828 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1829 ret = -EINVAL;
1830 goto out;
1831 }
1832
1833 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1834 , __func__, w->name, decimator, dec_mux);
1835
1836
1837 switch (decimator) {
1838 case 1:
1839 case 2:
1840 case 3:
1841 case 4:
1842 case 5:
1843 case 6:
1844 if (dec_mux == 1)
1845 adc_dmic_sel = 0x1;
1846 else
1847 adc_dmic_sel = 0x0;
1848 break;
1849 case 7:
1850 case 8:
1851 case 9:
1852 case 10:
1853 if ((dec_mux == 1) || (dec_mux == 2))
1854 adc_dmic_sel = 0x1;
1855 else
1856 adc_dmic_sel = 0x0;
1857 break;
1858 default:
1859 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1860 ret = -EINVAL;
1861 goto out;
1862 }
1863
1864 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1865
1866 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1867
1868 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1869
1870out:
1871 kfree(widget_name);
1872 return ret;
1873}
1874
1875#define WCD9320_DEC_ENUM(xname, xenum) \
1876{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1877 .info = snd_soc_info_enum_double, \
1878 .get = snd_soc_dapm_get_enum_double, \
1879 .put = wcd9320_put_dec_enum, \
1880 .private_value = (unsigned long)&xenum }
1881
1882static const struct snd_kcontrol_new dec1_mux =
1883 WCD9320_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1884
1885static const struct snd_kcontrol_new dec2_mux =
1886 WCD9320_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1887
1888static const struct snd_kcontrol_new dec3_mux =
1889 WCD9320_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1890
1891static const struct snd_kcontrol_new dec4_mux =
1892 WCD9320_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1893
1894static const struct snd_kcontrol_new dec5_mux =
1895 WCD9320_DEC_ENUM("DEC5 MUX Mux", dec5_mux_enum);
1896
1897static const struct snd_kcontrol_new dec6_mux =
1898 WCD9320_DEC_ENUM("DEC6 MUX Mux", dec6_mux_enum);
1899
1900static const struct snd_kcontrol_new dec7_mux =
1901 WCD9320_DEC_ENUM("DEC7 MUX Mux", dec7_mux_enum);
1902
1903static const struct snd_kcontrol_new dec8_mux =
1904 WCD9320_DEC_ENUM("DEC8 MUX Mux", dec8_mux_enum);
1905
1906static const struct snd_kcontrol_new dec9_mux =
1907 WCD9320_DEC_ENUM("DEC9 MUX Mux", dec9_mux_enum);
1908
1909static const struct snd_kcontrol_new dec10_mux =
1910 WCD9320_DEC_ENUM("DEC10 MUX Mux", dec10_mux_enum);
1911
1912static const struct snd_kcontrol_new iir1_inp1_mux =
1913 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1914
Fred Oh456fcb52013-02-28 19:08:15 -08001915static const struct snd_kcontrol_new iir2_inp1_mux =
1916 SOC_DAPM_ENUM("IIR2 INP1 Mux", iir2_inp1_mux_enum);
1917
Kiran Kandic3b24402012-06-11 00:05:59 -07001918static const struct snd_kcontrol_new anc1_mux =
1919 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1920
1921static const struct snd_kcontrol_new anc2_mux =
1922 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1923
1924static const struct snd_kcontrol_new anc1_fb_mux =
1925 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1926
1927static const struct snd_kcontrol_new dac1_switch[] = {
1928 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_EAR_EN, 5, 1, 0)
1929};
1930static const struct snd_kcontrol_new hphl_switch[] = {
1931 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1932};
1933
1934static const struct snd_kcontrol_new hphl_pa_mix[] = {
1935 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1936 7, 1, 0),
1937};
1938
1939static const struct snd_kcontrol_new hphr_pa_mix[] = {
1940 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1941 6, 1, 0),
1942};
1943
1944static const struct snd_kcontrol_new ear_pa_mix[] = {
1945 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1946 5, 1, 0),
1947};
1948static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1949 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1950 4, 1, 0),
1951};
1952
1953static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1954 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1955 3, 1, 0),
1956};
1957
1958static const struct snd_kcontrol_new lineout3_pa_mix[] = {
1959 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1960 2, 1, 0),
1961};
1962
1963static const struct snd_kcontrol_new lineout4_pa_mix[] = {
1964 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1965 1, 1, 0),
1966};
1967
1968static const struct snd_kcontrol_new lineout3_ground_switch =
1969 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_3_DAC_CTL, 6, 1, 0);
1970
1971static const struct snd_kcontrol_new lineout4_ground_switch =
1972 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_4_DAC_CTL, 6, 1, 0);
1973
Joonwoo Park9ead0e92013-03-18 11:33:33 -07001974static const struct snd_kcontrol_new aif4_mad_switch =
1975 SOC_DAPM_SINGLE("Switch", TAIKO_A_CDC_CLK_OTHR_CTL, 4, 1, 0);
1976
Kuirong Wang906ac472012-07-09 12:54:44 -07001977/* virtual port entries */
1978static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1979 struct snd_ctl_elem_value *ucontrol)
1980{
1981 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1982 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1983
1984 ucontrol->value.integer.value[0] = widget->value;
1985 return 0;
1986}
1987
1988static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1989 struct snd_ctl_elem_value *ucontrol)
1990{
1991 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1992 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1993 struct snd_soc_codec *codec = widget->codec;
1994 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
1995 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1996 struct soc_multi_mixer_control *mixer =
1997 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1998 u32 dai_id = widget->shift;
1999 u32 port_id = mixer->shift;
2000 u32 enable = ucontrol->value.integer.value[0];
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002001 u32 vtable = vport_check_table[dai_id];
Kuirong Wang906ac472012-07-09 12:54:44 -07002002
2003
2004 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
2005 widget->name, ucontrol->id.name, widget->value, widget->shift,
2006 ucontrol->value.integer.value[0]);
2007
2008 mutex_lock(&codec->mutex);
2009
2010 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
2011 if (dai_id != AIF1_CAP) {
2012 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2013 __func__);
2014 mutex_unlock(&codec->mutex);
2015 return -EINVAL;
2016 }
2017 }
Venkat Sudhira41630a2012-10-27 00:57:31 -07002018 switch (dai_id) {
2019 case AIF1_CAP:
2020 case AIF2_CAP:
2021 case AIF3_CAP:
2022 /* only add to the list if value not set
2023 */
2024 if (enable && !(widget->value & 1 << port_id)) {
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002025
2026 if (taiko_p->intf_type ==
2027 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2028 vtable = vport_check_table[dai_id];
2029 if (taiko_p->intf_type ==
2030 WCD9XXX_INTERFACE_TYPE_I2C)
2031 vtable = vport_i2s_check_table[dai_id];
2032
Venkat Sudhira41630a2012-10-27 00:57:31 -07002033 if (wcd9xxx_tx_vport_validation(
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002034 vtable,
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002035 port_id,
2036 taiko_p->dai)) {
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002037 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
Venkat Sudhira41630a2012-10-27 00:57:31 -07002038 __func__, port_id + 1);
2039 mutex_unlock(&codec->mutex);
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002040 return 0;
Venkat Sudhira41630a2012-10-27 00:57:31 -07002041 }
2042 widget->value |= 1 << port_id;
2043 list_add_tail(&core->tx_chs[port_id].list,
Kuirong Wang906ac472012-07-09 12:54:44 -07002044 &taiko_p->dai[dai_id].wcd9xxx_ch_list
Venkat Sudhira41630a2012-10-27 00:57:31 -07002045 );
2046 } else if (!enable && (widget->value & 1 << port_id)) {
2047 widget->value &= ~(1 << port_id);
2048 list_del_init(&core->tx_chs[port_id].list);
2049 } else {
2050 if (enable)
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002051 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
Venkat Sudhira41630a2012-10-27 00:57:31 -07002052 "this virtual port\n",
2053 __func__, port_id + 1);
2054 else
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002055 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
Venkat Sudhira41630a2012-10-27 00:57:31 -07002056 "this virtual port\n",
2057 __func__, port_id + 1);
2058 /* avoid update power function */
2059 mutex_unlock(&codec->mutex);
2060 return 0;
2061 }
2062 break;
2063 default:
2064 pr_err("Unknown AIF %d\n", dai_id);
Kuirong Wang906ac472012-07-09 12:54:44 -07002065 mutex_unlock(&codec->mutex);
Venkat Sudhira41630a2012-10-27 00:57:31 -07002066 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07002067 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002068 pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
2069 widget->name, widget->sname, widget->value, widget->shift);
2070
2071 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
2072
2073 mutex_unlock(&codec->mutex);
2074 return 0;
2075}
2076
2077static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
2078 struct snd_ctl_elem_value *ucontrol)
2079{
2080 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2081 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2082
2083 ucontrol->value.enumerated.item[0] = widget->value;
2084 return 0;
2085}
2086
2087static const char *const slim_rx_mux_text[] = {
2088 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
2089};
2090
2091static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
2092 struct snd_ctl_elem_value *ucontrol)
2093{
2094 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2095 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2096 struct snd_soc_codec *codec = widget->codec;
2097 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
2098 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2099 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
2100 u32 port_id = widget->shift;
2101
2102 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
2103 widget->name, ucontrol->id.name, widget->value, widget->shift,
2104 ucontrol->value.integer.value[0]);
2105
2106 widget->value = ucontrol->value.enumerated.item[0];
2107
2108 mutex_lock(&codec->mutex);
2109
2110 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Venkat Sudhir994193b2012-12-17 17:30:51 -08002111 if (widget->value > 2) {
Kuirong Wang906ac472012-07-09 12:54:44 -07002112 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2113 __func__);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002114 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002115 }
2116 }
2117 /* value need to match the Virtual port and AIF number
2118 */
2119 switch (widget->value) {
2120 case 0:
2121 list_del_init(&core->rx_chs[port_id].list);
2122 break;
2123 case 1:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002124 if (wcd9xxx_rx_vport_validation(port_id +
2125 TAIKO_RX_PORT_START_NUMBER,
2126 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
2127 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2128 __func__, port_id + 1);
2129 goto rtn;
2130 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002131 list_add_tail(&core->rx_chs[port_id].list,
2132 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list);
2133 break;
2134 case 2:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002135 if (wcd9xxx_rx_vport_validation(port_id +
2136 TAIKO_RX_PORT_START_NUMBER,
2137 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
2138 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2139 __func__, port_id + 1);
2140 goto rtn;
2141 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002142 list_add_tail(&core->rx_chs[port_id].list,
2143 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list);
2144 break;
2145 case 3:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002146 if (wcd9xxx_rx_vport_validation(port_id +
2147 TAIKO_RX_PORT_START_NUMBER,
2148 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
2149 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2150 __func__, port_id + 1);
2151 goto rtn;
2152 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002153 list_add_tail(&core->rx_chs[port_id].list,
2154 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list);
2155 break;
2156 default:
2157 pr_err("Unknown AIF %d\n", widget->value);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002158 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002159 }
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002160rtn:
Kuirong Wang906ac472012-07-09 12:54:44 -07002161 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
2162
2163 mutex_unlock(&codec->mutex);
2164 return 0;
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002165err:
2166 mutex_unlock(&codec->mutex);
2167 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07002168}
2169
2170static const struct soc_enum slim_rx_mux_enum =
2171 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
2172
2173static const struct snd_kcontrol_new slim_rx_mux[TAIKO_RX_MAX] = {
2174 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
2175 slim_rx_mux_get, slim_rx_mux_put),
2176 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
2177 slim_rx_mux_get, slim_rx_mux_put),
2178 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
2179 slim_rx_mux_get, slim_rx_mux_put),
2180 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
2181 slim_rx_mux_get, slim_rx_mux_put),
2182 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
2183 slim_rx_mux_get, slim_rx_mux_put),
2184 SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
2185 slim_rx_mux_get, slim_rx_mux_put),
2186 SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
2187 slim_rx_mux_get, slim_rx_mux_put),
2188};
2189
2190static const struct snd_kcontrol_new aif_cap_mixer[] = {
2191 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAIKO_TX1, 1, 0,
2192 slim_tx_mixer_get, slim_tx_mixer_put),
2193 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAIKO_TX2, 1, 0,
2194 slim_tx_mixer_get, slim_tx_mixer_put),
2195 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAIKO_TX3, 1, 0,
2196 slim_tx_mixer_get, slim_tx_mixer_put),
2197 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAIKO_TX4, 1, 0,
2198 slim_tx_mixer_get, slim_tx_mixer_put),
2199 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAIKO_TX5, 1, 0,
2200 slim_tx_mixer_get, slim_tx_mixer_put),
2201 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TAIKO_TX6, 1, 0,
2202 slim_tx_mixer_get, slim_tx_mixer_put),
2203 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TAIKO_TX7, 1, 0,
2204 slim_tx_mixer_get, slim_tx_mixer_put),
2205 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TAIKO_TX8, 1, 0,
2206 slim_tx_mixer_get, slim_tx_mixer_put),
2207 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TAIKO_TX9, 1, 0,
2208 slim_tx_mixer_get, slim_tx_mixer_put),
2209 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TAIKO_TX10, 1, 0,
2210 slim_tx_mixer_get, slim_tx_mixer_put),
2211};
2212
Kiran Kandic3b24402012-06-11 00:05:59 -07002213static void taiko_codec_enable_adc_block(struct snd_soc_codec *codec,
2214 int enable)
2215{
2216 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2217
2218 pr_debug("%s %d\n", __func__, enable);
2219
2220 if (enable) {
2221 taiko->adc_count++;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002222 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
2223 0x2, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07002224 } else {
2225 taiko->adc_count--;
2226 if (!taiko->adc_count)
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002227 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
Kiran Kandic3b24402012-06-11 00:05:59 -07002228 0x2, 0x0);
2229 }
2230}
2231
2232static int taiko_codec_enable_adc(struct snd_soc_dapm_widget *w,
2233 struct snd_kcontrol *kcontrol, int event)
2234{
2235 struct snd_soc_codec *codec = w->codec;
2236 u16 adc_reg;
2237 u8 init_bit_shift;
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002238 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07002239
2240 pr_debug("%s %d\n", __func__, event);
2241
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002242 if (TAIKO_IS_1_0(core->version)) {
2243 if (w->reg == TAIKO_A_TX_1_2_EN) {
2244 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2245 } else if (w->reg == TAIKO_A_TX_3_4_EN) {
2246 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2247 } else if (w->reg == TAIKO_A_TX_5_6_EN) {
2248 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2249 } else {
2250 pr_err("%s: Error, invalid adc register\n", __func__);
2251 return -EINVAL;
2252 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002253
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002254 if (w->shift == 3) {
2255 init_bit_shift = 6;
2256 } else if (w->shift == 7) {
2257 init_bit_shift = 7;
2258 } else {
2259 pr_err("%s: Error, invalid init bit postion adc register\n",
2260 __func__);
2261 return -EINVAL;
2262 }
2263 } else {
2264 switch (w->reg) {
2265 case TAIKO_A_CDC_TX_1_GAIN:
2266 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2267 init_bit_shift = 7;
2268 break;
2269 case TAIKO_A_CDC_TX_2_GAIN:
2270 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2271 init_bit_shift = 6;
2272 break;
2273 case TAIKO_A_CDC_TX_3_GAIN:
2274 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2275 init_bit_shift = 7;
2276 break;
2277 case TAIKO_A_CDC_TX_4_GAIN:
2278 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2279 init_bit_shift = 6;
2280 break;
2281 case TAIKO_A_CDC_TX_5_GAIN:
2282 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2283 init_bit_shift = 7;
2284 break;
2285 case TAIKO_A_CDC_TX_6_GAIN:
2286 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2287 init_bit_shift = 6;
2288 break;
2289 default:
2290 pr_err("%s: Error, invalid adc register\n", __func__);
2291 return -EINVAL;
2292 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002293 }
2294
2295 switch (event) {
2296 case SND_SOC_DAPM_PRE_PMU:
2297 taiko_codec_enable_adc_block(codec, 1);
2298 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
2299 1 << init_bit_shift);
2300 break;
2301 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002302 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07002303 break;
2304 case SND_SOC_DAPM_POST_PMD:
2305 taiko_codec_enable_adc_block(codec, 0);
2306 break;
2307 }
2308 return 0;
2309}
2310
Kiran Kandic3b24402012-06-11 00:05:59 -07002311static int taiko_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
2312 struct snd_kcontrol *kcontrol, int event)
2313{
2314 struct snd_soc_codec *codec = w->codec;
2315 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2316
2317 pr_debug("%s: %d\n", __func__, event);
2318
2319 switch (event) {
2320 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Park533b3682013-06-13 11:41:21 -07002321 WCD9XXX_BG_CLK_LOCK(&taiko->resmgr);
Joonwoo Parka8890262012-10-15 12:04:27 -07002322 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
2323 WCD9XXX_BANDGAP_AUDIO_MODE);
2324 /* AUX PGA requires RCO or MCLK */
2325 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
2326 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
Joonwoo Park533b3682013-06-13 11:41:21 -07002327 WCD9XXX_BG_CLK_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002328 break;
2329
2330 case SND_SOC_DAPM_POST_PMD:
Joonwoo Park533b3682013-06-13 11:41:21 -07002331 WCD9XXX_BG_CLK_LOCK(&taiko->resmgr);
Joonwoo Parka8890262012-10-15 12:04:27 -07002332 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
2333 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
2334 WCD9XXX_BANDGAP_AUDIO_MODE);
2335 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
Joonwoo Park533b3682013-06-13 11:41:21 -07002336 WCD9XXX_BG_CLK_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002337 break;
2338 }
2339 return 0;
2340}
2341
2342static int taiko_codec_enable_lineout(struct snd_soc_dapm_widget *w,
2343 struct snd_kcontrol *kcontrol, int event)
2344{
2345 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002346 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002347 u16 lineout_gain_reg;
2348
2349 pr_debug("%s %d %s\n", __func__, event, w->name);
2350
2351 switch (w->shift) {
2352 case 0:
2353 lineout_gain_reg = TAIKO_A_RX_LINE_1_GAIN;
2354 break;
2355 case 1:
2356 lineout_gain_reg = TAIKO_A_RX_LINE_2_GAIN;
2357 break;
2358 case 2:
2359 lineout_gain_reg = TAIKO_A_RX_LINE_3_GAIN;
2360 break;
2361 case 3:
2362 lineout_gain_reg = TAIKO_A_RX_LINE_4_GAIN;
2363 break;
2364 default:
2365 pr_err("%s: Error, incorrect lineout register value\n",
2366 __func__);
2367 return -EINVAL;
2368 }
2369
2370 switch (event) {
2371 case SND_SOC_DAPM_PRE_PMU:
2372 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
2373 break;
2374 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002375 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2376 WCD9XXX_CLSH_STATE_LO,
2377 WCD9XXX_CLSH_REQ_ENABLE,
2378 WCD9XXX_CLSH_EVENT_POST_PA);
2379 pr_debug("%s: sleeping 3 ms after %s PA turn on\n",
Kiran Kandic3b24402012-06-11 00:05:59 -07002380 __func__, w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002381 usleep_range(3000, 3000);
Kiran Kandic3b24402012-06-11 00:05:59 -07002382 break;
2383 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002384 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2385 WCD9XXX_CLSH_STATE_LO,
2386 WCD9XXX_CLSH_REQ_DISABLE,
2387 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandic3b24402012-06-11 00:05:59 -07002388 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
2389 break;
2390 }
2391 return 0;
2392}
2393
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002394static int taiko_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
2395 struct snd_kcontrol *kcontrol, int event)
2396{
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002397 struct snd_soc_codec *codec = w->codec;
2398 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2399
2400 pr_debug("%s: %d %s\n", __func__, event, w->name);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002401 switch (event) {
2402 case SND_SOC_DAPM_PRE_PMU:
2403 taiko->spkr_pa_widget_on = true;
2404 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
2405 break;
2406 case SND_SOC_DAPM_POST_PMD:
2407 taiko->spkr_pa_widget_on = false;
2408 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x00);
2409 break;
2410 }
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002411 return 0;
2412}
Kiran Kandic3b24402012-06-11 00:05:59 -07002413
2414static int taiko_codec_enable_dmic(struct snd_soc_dapm_widget *w,
2415 struct snd_kcontrol *kcontrol, int event)
2416{
2417 struct snd_soc_codec *codec = w->codec;
2418 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2419 u8 dmic_clk_en;
2420 u16 dmic_clk_reg;
2421 s32 *dmic_clk_cnt;
2422 unsigned int dmic;
2423 int ret;
2424
2425 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
2426 if (ret < 0) {
2427 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
2428 return -EINVAL;
2429 }
2430
2431 switch (dmic) {
2432 case 1:
2433 case 2:
2434 dmic_clk_en = 0x01;
2435 dmic_clk_cnt = &(taiko->dmic_1_2_clk_cnt);
2436 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2437 pr_debug("%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
2438 __func__, event, dmic, *dmic_clk_cnt);
2439
2440 break;
2441
2442 case 3:
2443 case 4:
2444 dmic_clk_en = 0x10;
2445 dmic_clk_cnt = &(taiko->dmic_3_4_clk_cnt);
2446 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2447
2448 pr_debug("%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
2449 __func__, event, dmic, *dmic_clk_cnt);
2450 break;
2451
2452 case 5:
2453 case 6:
2454 dmic_clk_en = 0x01;
2455 dmic_clk_cnt = &(taiko->dmic_5_6_clk_cnt);
2456 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B2_CTL;
2457
2458 pr_debug("%s() event %d DMIC%d dmic_5_6_clk_cnt %d\n",
2459 __func__, event, dmic, *dmic_clk_cnt);
2460
2461 break;
2462
2463 default:
2464 pr_err("%s: Invalid DMIC Selection\n", __func__);
2465 return -EINVAL;
2466 }
2467
2468 switch (event) {
2469 case SND_SOC_DAPM_PRE_PMU:
2470
2471 (*dmic_clk_cnt)++;
2472 if (*dmic_clk_cnt == 1)
2473 snd_soc_update_bits(codec, dmic_clk_reg,
2474 dmic_clk_en, dmic_clk_en);
2475
2476 break;
2477 case SND_SOC_DAPM_POST_PMD:
2478
2479 (*dmic_clk_cnt)--;
2480 if (*dmic_clk_cnt == 0)
2481 snd_soc_update_bits(codec, dmic_clk_reg,
2482 dmic_clk_en, 0);
2483 break;
2484 }
2485 return 0;
2486}
2487
Joonwoo Park1d05bb92013-03-07 16:55:06 -08002488static int taiko_codec_config_mad(struct snd_soc_codec *codec)
2489{
2490 int ret;
2491 const struct firmware *fw;
2492 struct mad_audio_cal *mad_cal;
2493 const char *filename = TAIKO_MAD_AUDIO_FIRMWARE_PATH;
2494
2495 pr_debug("%s: enter\n", __func__);
2496 ret = request_firmware(&fw, filename, codec->dev);
2497 if (ret != 0) {
2498 pr_err("Failed to acquire MAD firwmare data %s: %d\n", filename,
2499 ret);
2500 return -ENODEV;
2501 }
2502
2503 if (fw->size < sizeof(struct mad_audio_cal)) {
2504 pr_err("%s: incorrect firmware size %u\n", __func__, fw->size);
2505 release_firmware(fw);
2506 return -ENOMEM;
2507 }
2508
2509 mad_cal = (struct mad_audio_cal *)(fw->data);
2510 if (!mad_cal) {
2511 pr_err("%s: Invalid calibration data\n", __func__);
2512 release_firmware(fw);
2513 return -EINVAL;
2514 }
2515
2516 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_MAD,
2517 0x0F, mad_cal->microphone_info.input_microphone);
2518 snd_soc_write(codec, TAIKO_A_CDC_MAD_MAIN_CTL_2,
2519 mad_cal->microphone_info.cycle_time);
2520 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_MAIN_CTL_1, 0xFF << 3,
2521 ((uint16_t)mad_cal->microphone_info.settle_time)
2522 << 3);
2523
2524 /* Audio */
2525 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_8,
2526 mad_cal->audio_info.rms_omit_samples);
2527 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_1,
2528 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
2529 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03 << 2,
2530 mad_cal->audio_info.detection_mechanism << 2);
2531 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_7,
2532 mad_cal->audio_info.rms_diff_threshold & 0x3F);
2533 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_5,
2534 mad_cal->audio_info.rms_threshold_lsb);
2535 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_6,
2536 mad_cal->audio_info.rms_threshold_msb);
2537
2538
2539 /* Beacon */
2540 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_8,
2541 mad_cal->beacon_info.rms_omit_samples);
2542 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2543 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2544 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_2, 0x03 << 2,
2545 mad_cal->beacon_info.detection_mechanism << 2);
2546 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_7,
2547 mad_cal->beacon_info.rms_diff_threshold & 0x1F);
2548 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_5,
2549 mad_cal->beacon_info.rms_threshold_lsb);
2550 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_6,
2551 mad_cal->beacon_info.rms_threshold_msb);
2552
2553 /* Ultrasound */
2554 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2555 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2556 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_ULTR_CTL_2, 0x03 << 2,
2557 mad_cal->ultrasound_info.detection_mechanism);
2558 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_7,
2559 mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
2560 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_5,
2561 mad_cal->ultrasound_info.rms_threshold_lsb);
2562 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_6,
2563 mad_cal->ultrasound_info.rms_threshold_msb);
2564
2565 release_firmware(fw);
2566 pr_debug("%s: leave ret %d\n", __func__, ret);
2567
2568 return ret;
2569}
2570
2571static int taiko_codec_enable_mad(struct snd_soc_dapm_widget *w,
2572 struct snd_kcontrol *kcontrol, int event)
2573{
2574 struct snd_soc_codec *codec = w->codec;
2575 int ret = 0;
2576
2577 pr_debug("%s %d\n", __func__, event);
2578 switch (event) {
2579 case SND_SOC_DAPM_PRE_PMU:
2580 ret = taiko_codec_config_mad(codec);
2581 if (ret) {
2582 pr_err("%s: Failed to config MAD\n", __func__);
2583 break;
2584 }
2585 break;
2586 }
2587 return ret;
2588}
2589
Kiran Kandic3b24402012-06-11 00:05:59 -07002590static int taiko_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2591 struct snd_kcontrol *kcontrol, int event)
2592{
2593 struct snd_soc_codec *codec = w->codec;
2594 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Park3699ca32013-02-08 12:06:15 -08002595 u16 micb_int_reg = 0, micb_ctl_reg = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07002596 u8 cfilt_sel_val = 0;
2597 char *internal1_text = "Internal1";
2598 char *internal2_text = "Internal2";
2599 char *internal3_text = "Internal3";
Joonwoo Parka8890262012-10-15 12:04:27 -07002600 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
Kiran Kandic3b24402012-06-11 00:05:59 -07002601
Joonwoo Park3699ca32013-02-08 12:06:15 -08002602 pr_debug("%s: w->name %s event %d\n", __func__, w->name, event);
2603 if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1"))) {
2604 micb_ctl_reg = TAIKO_A_MICB_1_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002605 micb_int_reg = TAIKO_A_MICB_1_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002606 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias1_cfilt_sel;
2607 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
2608 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
2609 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002610 } else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2"))) {
2611 micb_ctl_reg = TAIKO_A_MICB_2_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002612 micb_int_reg = TAIKO_A_MICB_2_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002613 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias2_cfilt_sel;
2614 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
2615 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
2616 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002617 } else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002618 micb_ctl_reg = TAIKO_A_MICB_3_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002619 micb_int_reg = TAIKO_A_MICB_3_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002620 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias3_cfilt_sel;
2621 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
2622 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
2623 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002624 } else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002625 micb_ctl_reg = TAIKO_A_MICB_4_CTL;
Joonwoo Parka8890262012-10-15 12:04:27 -07002626 micb_int_reg = taiko->resmgr.reg_addr->micb_4_int_rbias;
2627 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias4_cfilt_sel;
2628 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_4_ON;
2629 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_4_ON;
2630 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_4_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002631 } else {
2632 pr_err("%s: Error, invalid micbias %s\n", __func__, w->name);
Kiran Kandic3b24402012-06-11 00:05:59 -07002633 return -EINVAL;
2634 }
2635
2636 switch (event) {
2637 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002638 /* Let MBHC module know so micbias switch to be off */
2639 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002640
Joonwoo Parka8890262012-10-15 12:04:27 -07002641 /* Get cfilt */
2642 wcd9xxx_resmgr_cfilt_get(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002643
2644 if (strnstr(w->name, internal1_text, 30))
2645 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
2646 else if (strnstr(w->name, internal2_text, 30))
2647 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
2648 else if (strnstr(w->name, internal3_text, 30))
2649 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
2650
Joonwoo Parkccccba72013-04-26 11:19:46 -07002651 if (taiko->mbhc_started && micb_ctl_reg == TAIKO_A_MICB_2_CTL) {
2652 if (++taiko->micb_2_users == 1) {
2653 if (taiko->resmgr.pdata->
2654 micbias.bias2_is_headset_only)
2655 wcd9xxx_resmgr_add_cond_update_bits(
2656 &taiko->resmgr,
2657 WCD9XXX_COND_HPH_MIC,
2658 micb_ctl_reg, w->shift,
2659 false);
2660 else
2661 snd_soc_update_bits(codec, micb_ctl_reg,
2662 1 << w->shift,
2663 1 << w->shift);
2664 }
2665 pr_debug("%s: micb_2_users %d\n", __func__,
2666 taiko->micb_2_users);
2667 } else {
Joonwoo Park3699ca32013-02-08 12:06:15 -08002668 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2669 1 << w->shift);
Joonwoo Parkccccba72013-04-26 11:19:46 -07002670 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002671 break;
2672 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002673 usleep_range(20000, 20000);
Joonwoo Parka8890262012-10-15 12:04:27 -07002674 /* Let MBHC module know so micbias is on */
2675 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002676 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07002677 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parkccccba72013-04-26 11:19:46 -07002678 if (taiko->mbhc_started && micb_ctl_reg == TAIKO_A_MICB_2_CTL) {
2679 if (--taiko->micb_2_users == 0) {
2680 if (taiko->resmgr.pdata->
2681 micbias.bias2_is_headset_only)
2682 wcd9xxx_resmgr_rm_cond_update_bits(
2683 &taiko->resmgr,
2684 WCD9XXX_COND_HPH_MIC,
2685 micb_ctl_reg, 7, false);
2686 else
2687 snd_soc_update_bits(codec, micb_ctl_reg,
2688 1 << w->shift, 0);
2689 }
2690 pr_debug("%s: micb_2_users %d\n", __func__,
2691 taiko->micb_2_users);
2692 WARN(taiko->micb_2_users < 0,
2693 "Unexpected micbias users %d\n",
2694 taiko->micb_2_users);
2695 } else {
Joonwoo Park3699ca32013-02-08 12:06:15 -08002696 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2697 0);
Joonwoo Parkccccba72013-04-26 11:19:46 -07002698 }
Joonwoo Park3699ca32013-02-08 12:06:15 -08002699
Joonwoo Parka8890262012-10-15 12:04:27 -07002700 /* Let MBHC module know so micbias switch to be off */
2701 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
Kiran Kandic3b24402012-06-11 00:05:59 -07002702
2703 if (strnstr(w->name, internal1_text, 30))
2704 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
2705 else if (strnstr(w->name, internal2_text, 30))
2706 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
2707 else if (strnstr(w->name, internal3_text, 30))
2708 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
2709
Joonwoo Parka8890262012-10-15 12:04:27 -07002710 /* Put cfilt */
2711 wcd9xxx_resmgr_cfilt_put(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002712 break;
2713 }
2714
2715 return 0;
2716}
2717
Joonwoo Parkccccba72013-04-26 11:19:46 -07002718/* called under codec_resource_lock acquisition */
2719static int taiko_enable_mbhc_micbias(struct snd_soc_codec *codec, bool enable)
2720{
2721 int rc;
2722
2723 if (enable)
2724 rc = snd_soc_dapm_force_enable_pin(&codec->dapm,
2725 DAPM_MICBIAS2_EXTERNAL_STANDALONE);
2726 else
2727 rc = snd_soc_dapm_disable_pin(&codec->dapm,
2728 DAPM_MICBIAS2_EXTERNAL_STANDALONE);
2729 if (!rc)
2730 snd_soc_dapm_sync(&codec->dapm);
2731 pr_debug("%s: leave ret %d\n", __func__, rc);
2732 return rc;
2733}
Kiran Kandic3b24402012-06-11 00:05:59 -07002734
2735static void tx_hpf_corner_freq_callback(struct work_struct *work)
2736{
2737 struct delayed_work *hpf_delayed_work;
2738 struct hpf_work *hpf_work;
2739 struct taiko_priv *taiko;
2740 struct snd_soc_codec *codec;
2741 u16 tx_mux_ctl_reg;
2742 u8 hpf_cut_of_freq;
2743
2744 hpf_delayed_work = to_delayed_work(work);
2745 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
2746 taiko = hpf_work->taiko;
2747 codec = hpf_work->taiko->codec;
2748 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
2749
2750 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL +
2751 (hpf_work->decimator - 1) * 8;
2752
2753 pr_debug("%s(): decimator %u hpf_cut_of_freq 0x%x\n", __func__,
2754 hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
2755
2756 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
2757}
2758
2759#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
2760#define CF_MIN_3DB_4HZ 0x0
2761#define CF_MIN_3DB_75HZ 0x1
2762#define CF_MIN_3DB_150HZ 0x2
2763
2764static int taiko_codec_enable_dec(struct snd_soc_dapm_widget *w,
2765 struct snd_kcontrol *kcontrol, int event)
2766{
2767 struct snd_soc_codec *codec = w->codec;
2768 unsigned int decimator;
2769 char *dec_name = NULL;
2770 char *widget_name = NULL;
2771 char *temp;
2772 int ret = 0;
2773 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
2774 u8 dec_hpf_cut_of_freq;
2775 int offset;
2776
2777
2778 pr_debug("%s %d\n", __func__, event);
2779
2780 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
2781 if (!widget_name)
2782 return -ENOMEM;
2783 temp = widget_name;
2784
2785 dec_name = strsep(&widget_name, " ");
2786 widget_name = temp;
2787 if (!dec_name) {
2788 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
2789 ret = -EINVAL;
2790 goto out;
2791 }
2792
2793 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
2794 if (ret < 0) {
2795 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
2796 ret = -EINVAL;
2797 goto out;
2798 }
2799
2800 pr_debug("%s(): widget = %s dec_name = %s decimator = %u\n", __func__,
2801 w->name, dec_name, decimator);
2802
2803 if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
2804 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B1_CTL;
2805 offset = 0;
2806 } else if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
2807 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B2_CTL;
2808 offset = 8;
2809 } else {
2810 pr_err("%s: Error, incorrect dec\n", __func__);
2811 return -EINVAL;
2812 }
2813
2814 tx_vol_ctl_reg = TAIKO_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
2815 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
2816
2817 switch (event) {
2818 case SND_SOC_DAPM_PRE_PMU:
2819
2820 /* Enableable TX digital mute */
2821 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2822
2823 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
2824 1 << w->shift);
2825 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2826
2827 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2828
2829 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2830
2831 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2832 dec_hpf_cut_of_freq;
2833
2834 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2835
2836 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2837 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2838 CF_MIN_3DB_150HZ << 4);
2839 }
2840
2841 /* enable HPF */
2842 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2843
2844 break;
2845
2846 case SND_SOC_DAPM_POST_PMU:
2847
2848 /* Disable TX digital mute */
2849 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2850
2851 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2852 CF_MIN_3DB_150HZ) {
2853
2854 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2855 msecs_to_jiffies(300));
2856 }
2857 /* apply the digital gain after the decimator is enabled*/
Damir Didjustoed406e22012-11-16 15:44:57 -08002858 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Kiran Kandic3b24402012-06-11 00:05:59 -07002859 snd_soc_write(codec,
2860 tx_digital_gain_reg[w->shift + offset],
2861 snd_soc_read(codec,
2862 tx_digital_gain_reg[w->shift + offset])
2863 );
2864
2865 break;
2866
2867 case SND_SOC_DAPM_PRE_PMD:
2868
2869 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2870 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2871 break;
2872
2873 case SND_SOC_DAPM_POST_PMD:
2874
2875 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2876 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2877 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2878
2879 break;
2880 }
2881out:
2882 kfree(widget_name);
2883 return ret;
2884}
2885
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002886static int taiko_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2887 struct snd_kcontrol *kcontrol, int event)
2888{
2889 int ret = 0;
2890 struct snd_soc_codec *codec = w->codec;
2891 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002892 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002893
2894 pr_debug("%s: %d %s\n", __func__, event, w->name);
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002895
2896 WARN_ONCE(!priv->spkdrv_reg, "SPKDRV supply %s isn't defined\n",
2897 WCD9XXX_VDD_SPKDRV_NAME);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002898 switch (event) {
2899 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002900 if (priv->spkdrv_reg) {
2901 ret = regulator_enable(priv->spkdrv_reg);
2902 if (ret)
2903 pr_err("%s: Failed to enable spkdrv_reg %s\n",
2904 __func__, WCD9XXX_VDD_SPKDRV_NAME);
2905 }
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002906 if (spkr_drv_wrnd > 0) {
2907 WARN_ON(!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2908 0x80));
2909 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2910 0x00);
2911 }
2912 if (TAIKO_IS_1_0(core->version))
2913 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2914 0x24, 0x00);
2915 break;
2916 case SND_SOC_DAPM_POST_PMD:
2917 if (TAIKO_IS_1_0(core->version))
2918 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2919 0x24, 0x24);
2920 if (spkr_drv_wrnd > 0) {
2921 WARN_ON(!!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2922 0x80));
2923 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2924 0x80);
2925 }
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002926 if (priv->spkdrv_reg) {
2927 ret = regulator_disable(priv->spkdrv_reg);
2928 if (ret)
2929 pr_err("%s: Failed to disable spkdrv_reg %s\n",
2930 __func__, WCD9XXX_VDD_SPKDRV_NAME);
2931 }
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002932 break;
2933 }
2934
2935 return ret;
2936}
2937
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07002938static int taiko_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07002939 struct snd_kcontrol *kcontrol, int event)
2940{
2941 struct snd_soc_codec *codec = w->codec;
2942
2943 pr_debug("%s %d %s\n", __func__, event, w->name);
2944
2945 switch (event) {
2946 case SND_SOC_DAPM_PRE_PMU:
2947 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2948 1 << w->shift, 1 << w->shift);
2949 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2950 1 << w->shift, 0x0);
2951 break;
2952 case SND_SOC_DAPM_POST_PMU:
2953 /* apply the digital gain after the interpolator is enabled*/
2954 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2955 snd_soc_write(codec,
2956 rx_digital_gain_reg[w->shift],
2957 snd_soc_read(codec,
2958 rx_digital_gain_reg[w->shift])
2959 );
2960 break;
2961 }
2962 return 0;
2963}
2964
Joonwoo Parkccccba72013-04-26 11:19:46 -07002965/* called under codec_resource_lock acquisition */
2966static int __taiko_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2967 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07002968{
Joonwoo Parkccccba72013-04-26 11:19:46 -07002969 struct snd_soc_codec *codec = w->codec;
2970 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
2971
2972 pr_debug("%s: enter\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07002973 switch (event) {
Joonwoo Parkccccba72013-04-26 11:19:46 -07002974 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Park533b3682013-06-13 11:41:21 -07002975 /*
2976 * ldo_h_users is protected by codec->mutex, don't need
2977 * additional mutex
2978 */
Joonwoo Parkccccba72013-04-26 11:19:46 -07002979 if (++priv->ldo_h_users == 1) {
Joonwoo Park533b3682013-06-13 11:41:21 -07002980 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Joonwoo Parkccccba72013-04-26 11:19:46 -07002981 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
2982 WCD9XXX_BANDGAP_AUDIO_MODE);
2983 wcd9xxx_resmgr_get_clk_block(&priv->resmgr,
2984 WCD9XXX_CLK_RCO);
2985 snd_soc_update_bits(codec, TAIKO_A_LDO_H_MODE_1, 1 << 7,
2986 1 << 7);
2987 wcd9xxx_resmgr_put_clk_block(&priv->resmgr,
2988 WCD9XXX_CLK_RCO);
Joonwoo Park533b3682013-06-13 11:41:21 -07002989 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Joonwoo Parkccccba72013-04-26 11:19:46 -07002990 pr_debug("%s: ldo_h_users %d\n", __func__,
2991 priv->ldo_h_users);
2992 /* LDO enable requires 1ms to settle down */
2993 usleep_range(1000, 1000);
2994 }
2995 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07002996 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parkccccba72013-04-26 11:19:46 -07002997 if (--priv->ldo_h_users == 0) {
Joonwoo Park533b3682013-06-13 11:41:21 -07002998 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Joonwoo Parkccccba72013-04-26 11:19:46 -07002999 wcd9xxx_resmgr_get_clk_block(&priv->resmgr,
3000 WCD9XXX_CLK_RCO);
3001 snd_soc_update_bits(codec, TAIKO_A_LDO_H_MODE_1, 1 << 7,
3002 0);
3003 wcd9xxx_resmgr_put_clk_block(&priv->resmgr,
3004 WCD9XXX_CLK_RCO);
3005 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
3006 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -07003007 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Joonwoo Parkccccba72013-04-26 11:19:46 -07003008 pr_debug("%s: ldo_h_users %d\n", __func__,
3009 priv->ldo_h_users);
3010 }
3011 WARN(priv->ldo_h_users < 0, "Unexpected ldo_h users %d\n",
3012 priv->ldo_h_users);
Kiran Kandic3b24402012-06-11 00:05:59 -07003013 break;
3014 }
Joonwoo Parkccccba72013-04-26 11:19:46 -07003015 pr_debug("%s: leave\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07003016 return 0;
3017}
3018
Joonwoo Parkccccba72013-04-26 11:19:46 -07003019static int taiko_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
3020 struct snd_kcontrol *kcontrol, int event)
3021{
3022 int rc;
Joonwoo Parkccccba72013-04-26 11:19:46 -07003023 rc = __taiko_codec_enable_ldo_h(w, kcontrol, event);
Joonwoo Parkccccba72013-04-26 11:19:46 -07003024 return rc;
3025}
3026
Kiran Kandic3b24402012-06-11 00:05:59 -07003027static int taiko_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
3028 struct snd_kcontrol *kcontrol, int event)
3029{
3030 struct snd_soc_codec *codec = w->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07003031 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07003032
3033 pr_debug("%s %d\n", __func__, event);
3034
3035 switch (event) {
3036 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07003037 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
Kiran Kandic3b24402012-06-11 00:05:59 -07003038 break;
3039 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07003040 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
Kiran Kandic3b24402012-06-11 00:05:59 -07003041 break;
3042 }
3043 return 0;
3044}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003045
3046static int taiko_hphl_dac_event(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07003047 struct snd_kcontrol *kcontrol, int event)
3048{
3049 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003050 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Santosh Mardi93a69192013-07-03 23:37:29 +05303051 uint32_t impedl, impedr;
3052 int ret = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07003053
3054 pr_debug("%s %s %d\n", __func__, w->name, event);
3055
3056 switch (event) {
3057 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003058 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
3059 0x02, 0x02);
3060 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
3061 WCD9XXX_CLSH_STATE_HPHL,
3062 WCD9XXX_CLSH_REQ_ENABLE,
3063 WCD9XXX_CLSH_EVENT_PRE_DAC);
Santosh Mardi93a69192013-07-03 23:37:29 +05303064 ret = wcd9xxx_mbhc_get_impedance(&taiko_p->mbhc,
3065 &impedl, &impedr);
3066 if (!ret)
3067 wcd9xxx_clsh_imped_config(codec, impedl);
3068 else
3069 dev_err(codec->dev, "Failed to get mbhc impedance %d\n",
3070 ret);
Kiran Kandic3b24402012-06-11 00:05:59 -07003071 break;
3072 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003073 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
3074 0x02, 0x00);
3075 }
3076 return 0;
3077}
3078
3079static int taiko_hphr_dac_event(struct snd_soc_dapm_widget *w,
3080 struct snd_kcontrol *kcontrol, int event)
3081{
3082 struct snd_soc_codec *codec = w->codec;
3083 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
3084
3085 pr_debug("%s %s %d\n", __func__, w->name, event);
3086
3087 switch (event) {
3088 case SND_SOC_DAPM_PRE_PMU:
3089 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
3090 0x04, 0x04);
3091 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
3092 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
3093 WCD9XXX_CLSH_STATE_HPHR,
3094 WCD9XXX_CLSH_REQ_ENABLE,
3095 WCD9XXX_CLSH_EVENT_PRE_DAC);
3096 break;
3097 case SND_SOC_DAPM_POST_PMD:
3098 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
3099 0x04, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07003100 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
3101 break;
3102 }
3103 return 0;
3104}
3105
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003106static int taiko_codec_enable_anc(struct snd_soc_dapm_widget *w,
3107 struct snd_kcontrol *kcontrol, int event)
3108{
3109 struct snd_soc_codec *codec = w->codec;
3110 const char *filename;
3111 const struct firmware *fw;
3112 int i;
3113 int ret;
3114 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303115 struct wcd9xxx_anc_header *anc_head;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003116 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
3117 u32 anc_writes_size = 0;
3118 int anc_size_remaining;
3119 u32 *anc_ptr;
3120 u16 reg;
3121 u8 mask, val, old_val;
3122
3123
3124 if (taiko->anc_func == 0)
3125 return 0;
3126
3127 switch (event) {
3128 case SND_SOC_DAPM_PRE_PMU:
3129 filename = "wcd9320/wcd9320_anc.bin";
3130
3131 ret = request_firmware(&fw, filename, codec->dev);
3132 if (ret != 0) {
3133 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
3134 ret);
3135 return -ENODEV;
3136 }
3137
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303138 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003139 dev_err(codec->dev, "Not enough data\n");
3140 release_firmware(fw);
3141 return -ENOMEM;
3142 }
3143
3144 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303145 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
3146 anc_ptr = (u32 *)((u32)fw->data +
3147 sizeof(struct wcd9xxx_anc_header));
3148 anc_size_remaining = fw->size -
3149 sizeof(struct wcd9xxx_anc_header);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003150 num_anc_slots = anc_head->num_anc_slots;
3151
3152 if (taiko->anc_slot >= num_anc_slots) {
3153 dev_err(codec->dev, "Invalid ANC slot selected\n");
3154 release_firmware(fw);
3155 return -EINVAL;
3156 }
3157 for (i = 0; i < num_anc_slots; i++) {
3158 if (anc_size_remaining < TAIKO_PACKED_REG_SIZE) {
3159 dev_err(codec->dev, "Invalid register format\n");
3160 release_firmware(fw);
3161 return -EINVAL;
3162 }
3163 anc_writes_size = (u32)(*anc_ptr);
3164 anc_size_remaining -= sizeof(u32);
3165 anc_ptr += 1;
3166
3167 if (anc_writes_size * TAIKO_PACKED_REG_SIZE
3168 > anc_size_remaining) {
3169 dev_err(codec->dev, "Invalid register format\n");
3170 release_firmware(fw);
3171 return -ENOMEM;
3172 }
3173
3174 if (taiko->anc_slot == i)
3175 break;
3176
3177 anc_size_remaining -= (anc_writes_size *
3178 TAIKO_PACKED_REG_SIZE);
3179 anc_ptr += anc_writes_size;
3180 }
3181 if (i == num_anc_slots) {
3182 dev_err(codec->dev, "Selected ANC slot not present\n");
3183 release_firmware(fw);
3184 return -ENOMEM;
3185 }
3186 for (i = 0; i < anc_writes_size; i++) {
3187 TAIKO_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
3188 mask, val);
3189 old_val = snd_soc_read(codec, reg);
3190 snd_soc_write(codec, reg, (old_val & ~mask) |
3191 (val & mask));
3192 }
3193 release_firmware(fw);
3194 break;
Damir Didjustoaf0085c2013-05-02 17:47:45 -07003195 case SND_SOC_DAPM_PRE_PMD:
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003196 msleep(40);
3197 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
3198 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
3199 msleep(20);
3200 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
3201 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
3202 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
3203 break;
3204 }
3205 return 0;
3206}
3207
Kiran Kandic3b24402012-06-11 00:05:59 -07003208static int taiko_hph_pa_event(struct snd_soc_dapm_widget *w,
Joonwoo Parka8890262012-10-15 12:04:27 -07003209 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07003210{
3211 struct snd_soc_codec *codec = w->codec;
3212 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07003213 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003214 u8 req_clsh_state;
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003215 u32 pa_settle_time = TAIKO_HPH_PA_SETTLE_COMP_OFF;
Joonwoo Parka8890262012-10-15 12:04:27 -07003216
Kiran Kandi4c56c592012-07-25 11:04:55 -07003217 pr_debug("%s: %s event = %d\n", __func__, w->name, event);
Joonwoo Parka8890262012-10-15 12:04:27 -07003218 if (w->shift == 5) {
Joonwoo Parka8890262012-10-15 12:04:27 -07003219 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
3220 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Patrick Lai453cd742013-03-02 16:51:27 -08003221 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
3222 } else if (w->shift == 4) {
3223 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
3224 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003225 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Joonwoo Parka8890262012-10-15 12:04:27 -07003226 } else {
3227 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
3228 return -EINVAL;
3229 }
Kiran Kandic3b24402012-06-11 00:05:59 -07003230
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003231 if (taiko->comp_enabled[COMPANDER_1])
3232 pa_settle_time = TAIKO_HPH_PA_SETTLE_COMP_ON;
3233
Kiran Kandic3b24402012-06-11 00:05:59 -07003234 switch (event) {
3235 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07003236 /* Let MBHC module know PA is turning on */
3237 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07003238 break;
3239
Kiran Kandi4c56c592012-07-25 11:04:55 -07003240 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003241 usleep_range(pa_settle_time, pa_settle_time + 1000);
3242 pr_debug("%s: sleep %d us after %s PA enable\n", __func__,
3243 pa_settle_time, w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003244 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3245 req_clsh_state,
3246 WCD9XXX_CLSH_REQ_ENABLE,
3247 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07003248
Kiran Kandi4c56c592012-07-25 11:04:55 -07003249 break;
3250
Kiran Kandic3b24402012-06-11 00:05:59 -07003251 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003252 usleep_range(pa_settle_time, pa_settle_time + 1000);
3253 pr_debug("%s: sleep %d us after %s PA disable\n", __func__,
3254 pa_settle_time, w->name);
3255
Joonwoo Parka8890262012-10-15 12:04:27 -07003256 /* Let MBHC module know PA turned off */
3257 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
3258
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003259 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3260 req_clsh_state,
3261 WCD9XXX_CLSH_REQ_DISABLE,
3262 WCD9XXX_CLSH_EVENT_POST_PA);
3263
Kiran Kandic3b24402012-06-11 00:05:59 -07003264 break;
3265 }
3266 return 0;
3267}
3268
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003269static int taiko_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
3270 struct snd_kcontrol *kcontrol, int event)
3271{
3272 struct snd_soc_codec *codec = w->codec;
3273 int ret = 0;
3274
3275 switch (event) {
3276 case SND_SOC_DAPM_PRE_PMU:
3277 ret = taiko_hph_pa_event(w, kcontrol, event);
3278 if (w->shift == 4) {
3279 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3280 msleep(50);
3281 }
3282 break;
3283 case SND_SOC_DAPM_POST_PMU:
3284 if (w->shift == 4) {
3285 snd_soc_update_bits(codec,
3286 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x30);
3287 msleep(30);
3288 }
3289 ret = taiko_hph_pa_event(w, kcontrol, event);
3290 break;
3291 case SND_SOC_DAPM_PRE_PMD:
3292 if (w->shift == 5) {
3293 snd_soc_update_bits(codec,
3294 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x00);
3295 msleep(40);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003296 snd_soc_update_bits(codec,
3297 TAIKO_A_TX_7_MBHC_EN, 0x80, 00);
3298 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3299 }
3300 case SND_SOC_DAPM_POST_PMD:
3301 ret = taiko_hph_pa_event(w, kcontrol, event);
3302 break;
3303 }
3304 return ret;
3305}
3306
Kiran Kandic3b24402012-06-11 00:05:59 -07003307static const struct snd_soc_dapm_widget taiko_dapm_i2s_widgets[] = {
3308 SND_SOC_DAPM_SUPPLY("RX_I2S_CLK", TAIKO_A_CDC_CLK_RX_I2S_CTL,
3309 4, 0, NULL, 0),
3310 SND_SOC_DAPM_SUPPLY("TX_I2S_CLK", TAIKO_A_CDC_CLK_TX_I2S_CTL, 4,
3311 0, NULL, 0),
3312};
3313
3314static int taiko_lineout_dac_event(struct snd_soc_dapm_widget *w,
3315 struct snd_kcontrol *kcontrol, int event)
3316{
3317 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003318 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07003319
3320 pr_debug("%s %s %d\n", __func__, w->name, event);
3321
3322 switch (event) {
3323 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003324 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3325 WCD9XXX_CLSH_STATE_LO,
3326 WCD9XXX_CLSH_REQ_ENABLE,
3327 WCD9XXX_CLSH_EVENT_PRE_DAC);
Kiran Kandic3b24402012-06-11 00:05:59 -07003328 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
3329 break;
3330
3331 case SND_SOC_DAPM_POST_PMD:
3332 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
3333 break;
3334 }
3335 return 0;
3336}
3337
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003338static int taiko_spk_dac_event(struct snd_soc_dapm_widget *w,
3339 struct snd_kcontrol *kcontrol, int event)
3340{
3341 pr_debug("%s %s %d\n", __func__, w->name, event);
3342 return 0;
3343}
3344
Kiran Kandic3b24402012-06-11 00:05:59 -07003345static const struct snd_soc_dapm_route audio_i2s_map[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07003346 {"SLIM RX1", NULL, "RX_I2S_CLK"},
3347 {"SLIM RX2", NULL, "RX_I2S_CLK"},
3348 {"SLIM RX3", NULL, "RX_I2S_CLK"},
3349 {"SLIM RX4", NULL, "RX_I2S_CLK"},
3350
Venkat Sudhira41630a2012-10-27 00:57:31 -07003351 {"SLIM TX7 MUX", NULL, "TX_I2S_CLK"},
3352 {"SLIM TX8 MUX", NULL, "TX_I2S_CLK"},
3353 {"SLIM TX9 MUX", NULL, "TX_I2S_CLK"},
3354 {"SLIM TX10 MUX", NULL, "TX_I2S_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003355};
3356
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003357static const struct snd_soc_dapm_route audio_i2s_map_1_0[] = {
3358 {"RX_I2S_CLK", NULL, "CDC_CONN"},
3359};
3360
3361static const struct snd_soc_dapm_route audio_i2s_map_2_0[] = {
3362 {"RX_I2S_CLK", NULL, "CDC_I2S_RX_CONN"},
3363};
3364
Kiran Kandic3b24402012-06-11 00:05:59 -07003365static const struct snd_soc_dapm_route audio_map[] = {
3366 /* SLIMBUS Connections */
Kuirong Wang906ac472012-07-09 12:54:44 -07003367 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
3368 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
3369 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003370 {"AIF4 VI", NULL, "SPK_OUT"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003371
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003372 /* MAD */
3373 {"AIF4 MAD", NULL, "CDC_CONN"},
Joonwoo Park9ead0e92013-03-18 11:33:33 -07003374 {"MADONOFF", "Switch", "MADINPUT"},
3375 {"AIF4 MAD", NULL, "MADONOFF"},
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003376
Kuirong Wang906ac472012-07-09 12:54:44 -07003377 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
3378 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3379 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3380 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3381 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3382 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3383 {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3384 {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3385 {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3386 {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3387 {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3388 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
3389 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3390 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3391 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3392 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3393 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3394 {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3395 {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3396 {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3397 {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3398 {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3399 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
3400 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3401 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3402 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3403 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3404 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3405 {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3406 {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3407 {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3408 {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3409 {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3410
Kiran Kandic3b24402012-06-11 00:05:59 -07003411 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
3412
Kiran Kandic3b24402012-06-11 00:05:59 -07003413 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
3414
Kiran Kandic3b24402012-06-11 00:05:59 -07003415 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
3416 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
3417 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
3418 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
3419 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
3420 {"SLIM TX3 MUX", "RMIX5", "RX5 MIX1"},
3421 {"SLIM TX3 MUX", "RMIX6", "RX6 MIX1"},
3422 {"SLIM TX3 MUX", "RMIX7", "RX7 MIX1"},
3423
Kiran Kandic3b24402012-06-11 00:05:59 -07003424 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
3425
Kiran Kandic3b24402012-06-11 00:05:59 -07003426 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
3427 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
3428 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
3429 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
3430 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
3431 {"SLIM TX5 MUX", "RMIX5", "RX5 MIX1"},
3432 {"SLIM TX5 MUX", "RMIX6", "RX6 MIX1"},
3433 {"SLIM TX5 MUX", "RMIX7", "RX7 MIX1"},
3434
Kiran Kandic3b24402012-06-11 00:05:59 -07003435 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
3436
Kiran Kandic3b24402012-06-11 00:05:59 -07003437 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
3438 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
3439 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
3440 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
3441 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
3442 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
3443 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
3444 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
3445 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
3446 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
3447 {"SLIM TX7 MUX", "RMIX1", "RX1 MIX1"},
3448 {"SLIM TX7 MUX", "RMIX2", "RX2 MIX1"},
3449 {"SLIM TX7 MUX", "RMIX3", "RX3 MIX1"},
3450 {"SLIM TX7 MUX", "RMIX4", "RX4 MIX1"},
3451 {"SLIM TX7 MUX", "RMIX5", "RX5 MIX1"},
3452 {"SLIM TX7 MUX", "RMIX6", "RX6 MIX1"},
3453 {"SLIM TX7 MUX", "RMIX7", "RX7 MIX1"},
3454
Kiran Kandic3b24402012-06-11 00:05:59 -07003455 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
3456 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
3457 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
3458 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
3459 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
3460 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
3461 {"SLIM TX8 MUX", "DEC7", "DEC7 MUX"},
3462 {"SLIM TX8 MUX", "DEC8", "DEC8 MUX"},
3463 {"SLIM TX8 MUX", "DEC9", "DEC9 MUX"},
3464 {"SLIM TX8 MUX", "DEC10", "DEC10 MUX"},
3465
Kiran Kandic3b24402012-06-11 00:05:59 -07003466 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
3467 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
3468 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
3469 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
3470 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
3471 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
3472 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
3473 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
3474 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
3475 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
3476
Kiran Kandic3b24402012-06-11 00:05:59 -07003477 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
3478 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
3479 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
3480 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
3481 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
3482 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
3483 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
3484 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
3485 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
3486 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
3487
3488 /* Earpiece (RX MIX1) */
3489 {"EAR", NULL, "EAR PA"},
3490 {"EAR PA", NULL, "EAR_PA_MIXER"},
3491 {"EAR_PA_MIXER", NULL, "DAC1"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003492 {"DAC1", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003493
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003494 {"ANC EAR", NULL, "ANC EAR PA"},
3495 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003496 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
3497 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003498
3499 /* Headset (RX MIX1 and RX MIX2) */
3500 {"HEADPHONE", NULL, "HPHL"},
3501 {"HEADPHONE", NULL, "HPHR"},
3502
3503 {"HPHL", NULL, "HPHL_PA_MIXER"},
3504 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003505 {"HPHL DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003506
3507 {"HPHR", NULL, "HPHR_PA_MIXER"},
3508 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003509 {"HPHR DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003510
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003511 {"ANC HEADPHONE", NULL, "ANC HPHL"},
3512 {"ANC HEADPHONE", NULL, "ANC HPHR"},
3513
3514 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
3515 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
3516
Kiran Kandic3b24402012-06-11 00:05:59 -07003517 {"ANC1 MUX", "ADC1", "ADC1"},
3518 {"ANC1 MUX", "ADC2", "ADC2"},
3519 {"ANC1 MUX", "ADC3", "ADC3"},
3520 {"ANC1 MUX", "ADC4", "ADC4"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003521 {"ANC1 MUX", "DMIC1", "DMIC1"},
3522 {"ANC1 MUX", "DMIC2", "DMIC2"},
3523 {"ANC1 MUX", "DMIC3", "DMIC3"},
3524 {"ANC1 MUX", "DMIC4", "DMIC4"},
3525 {"ANC1 MUX", "DMIC5", "DMIC5"},
3526 {"ANC1 MUX", "DMIC6", "DMIC6"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003527 {"ANC2 MUX", "ADC1", "ADC1"},
3528 {"ANC2 MUX", "ADC2", "ADC2"},
3529 {"ANC2 MUX", "ADC3", "ADC3"},
3530 {"ANC2 MUX", "ADC4", "ADC4"},
3531
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003532 {"ANC HPHR", NULL, "CDC_CONN"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003533
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003534 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
3535 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003536 {"HPHR DAC", NULL, "RX2 CHAIN"},
3537
3538 {"LINEOUT1", NULL, "LINEOUT1 PA"},
3539 {"LINEOUT2", NULL, "LINEOUT2 PA"},
3540 {"LINEOUT3", NULL, "LINEOUT3 PA"},
3541 {"LINEOUT4", NULL, "LINEOUT4 PA"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003542 {"SPK_OUT", NULL, "SPK PA"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003543
3544 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
3545 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003546
Kiran Kandic3b24402012-06-11 00:05:59 -07003547 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
3548 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003549
Kiran Kandic3b24402012-06-11 00:05:59 -07003550 {"LINEOUT3 PA", NULL, "LINEOUT3_PA_MIXER"},
3551 {"LINEOUT3_PA_MIXER", NULL, "LINEOUT3 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003552
Kiran Kandic3b24402012-06-11 00:05:59 -07003553 {"LINEOUT4 PA", NULL, "LINEOUT4_PA_MIXER"},
3554 {"LINEOUT4_PA_MIXER", NULL, "LINEOUT4 DAC"},
3555
3556 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
3557
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003558 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
3559 {"RDAC5 MUX", "DEM4", "RX4 MIX1"},
3560
3561 {"LINEOUT3 DAC", NULL, "RDAC5 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003562
3563 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
3564
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003565 {"RDAC7 MUX", "DEM5_INV", "RX5 MIX1"},
3566 {"RDAC7 MUX", "DEM6", "RX6 MIX1"},
3567
3568 {"LINEOUT4 DAC", NULL, "RDAC7 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003569
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003570 {"SPK PA", NULL, "SPK DAC"},
Kiran Kandid2b46332012-10-05 12:04:00 -07003571 {"SPK DAC", NULL, "RX7 MIX2"},
Joonwoo Park125cd4e2012-12-11 15:16:11 -08003572 {"SPK DAC", NULL, "VDD_SPKDRV"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003573
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003574 {"CLASS_H_DSM MUX", "DSM_HPHL_RX1", "RX1 CHAIN"},
3575
Kiran Kandic3b24402012-06-11 00:05:59 -07003576 {"RX1 CHAIN", NULL, "RX1 MIX2"},
3577 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003578 {"RX1 MIX2", NULL, "ANC1 MUX"},
3579 {"RX2 MIX2", NULL, "ANC2 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003580
Kiran Kandic3b24402012-06-11 00:05:59 -07003581 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
3582 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
3583 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
3584 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003585 {"SPK DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003586
Joonwoo Parkc7731432012-10-17 12:41:44 -07003587 {"RX7 MIX1", NULL, "COMP0_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003588 {"RX1 MIX1", NULL, "COMP1_CLK"},
3589 {"RX2 MIX1", NULL, "COMP1_CLK"},
3590 {"RX3 MIX1", NULL, "COMP2_CLK"},
3591 {"RX5 MIX1", NULL, "COMP2_CLK"},
3592
Kiran Kandic3b24402012-06-11 00:05:59 -07003593 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
3594 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
3595 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
3596 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
3597 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
3598 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
3599 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
3600 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
3601 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
3602 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
3603 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
3604 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
3605 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
3606 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
3607 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
3608 {"RX1 MIX2", NULL, "RX1 MIX1"},
3609 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
3610 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
3611 {"RX2 MIX2", NULL, "RX2 MIX1"},
3612 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
3613 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
3614 {"RX7 MIX2", NULL, "RX7 MIX1"},
3615 {"RX7 MIX2", NULL, "RX7 MIX2 INP1"},
3616 {"RX7 MIX2", NULL, "RX7 MIX2 INP2"},
3617
Kuirong Wang906ac472012-07-09 12:54:44 -07003618 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
3619 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
3620 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
3621 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
3622 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
3623 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
3624 {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
3625 {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
3626 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
3627 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
3628 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
3629 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
3630 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
3631 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
3632 {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
3633 {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
3634 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
3635 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
3636 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
3637 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
3638 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
3639 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
3640 {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
3641 {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
3642
3643 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
3644 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
3645 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
3646 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
3647 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
3648 {"SLIM RX6", NULL, "SLIM RX6 MUX"},
3649 {"SLIM RX7", NULL, "SLIM RX7 MUX"},
3650
Kiran Kandic3b24402012-06-11 00:05:59 -07003651 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
3652 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
3653 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
3654 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
3655 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
3656 {"RX1 MIX1 INP1", "RX6", "SLIM RX6"},
3657 {"RX1 MIX1 INP1", "RX7", "SLIM RX7"},
3658 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003659 {"RX1 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003660 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
3661 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
3662 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
3663 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
3664 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
3665 {"RX1 MIX1 INP2", "RX6", "SLIM RX6"},
3666 {"RX1 MIX1 INP2", "RX7", "SLIM RX7"},
3667 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003668 {"RX1 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003669 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
3670 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
3671 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
3672 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
3673 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
3674 {"RX1 MIX1 INP3", "RX6", "SLIM RX6"},
3675 {"RX1 MIX1 INP3", "RX7", "SLIM RX7"},
3676 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
3677 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
3678 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
3679 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
3680 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
3681 {"RX2 MIX1 INP1", "RX6", "SLIM RX6"},
3682 {"RX2 MIX1 INP1", "RX7", "SLIM RX7"},
3683 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003684 {"RX2 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003685 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
3686 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
3687 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
3688 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
3689 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
3690 {"RX2 MIX1 INP2", "RX6", "SLIM RX6"},
3691 {"RX2 MIX1 INP2", "RX7", "SLIM RX7"},
3692 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003693 {"RX2 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003694 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
3695 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
3696 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
3697 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
3698 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
3699 {"RX3 MIX1 INP1", "RX6", "SLIM RX6"},
3700 {"RX3 MIX1 INP1", "RX7", "SLIM RX7"},
3701 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003702 {"RX3 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003703 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
3704 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
3705 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
3706 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
3707 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
3708 {"RX3 MIX1 INP2", "RX6", "SLIM RX6"},
3709 {"RX3 MIX1 INP2", "RX7", "SLIM RX7"},
3710 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003711 {"RX3 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003712 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
3713 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
3714 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
3715 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
3716 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
3717 {"RX4 MIX1 INP1", "RX6", "SLIM RX6"},
3718 {"RX4 MIX1 INP1", "RX7", "SLIM RX7"},
3719 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003720 {"RX4 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003721 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
3722 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
3723 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
3724 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
3725 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
3726 {"RX4 MIX1 INP2", "RX6", "SLIM RX6"},
3727 {"RX4 MIX1 INP2", "RX7", "SLIM RX7"},
3728 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003729 {"RX4 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003730 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
3731 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
3732 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
3733 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
3734 {"RX5 MIX1 INP1", "RX5", "SLIM RX5"},
3735 {"RX5 MIX1 INP1", "RX6", "SLIM RX6"},
3736 {"RX5 MIX1 INP1", "RX7", "SLIM RX7"},
3737 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003738 {"RX5 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003739 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
3740 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
3741 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
3742 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
3743 {"RX5 MIX1 INP2", "RX5", "SLIM RX5"},
3744 {"RX5 MIX1 INP2", "RX6", "SLIM RX6"},
3745 {"RX5 MIX1 INP2", "RX7", "SLIM RX7"},
3746 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003747 {"RX5 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003748 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
3749 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
3750 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
3751 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
3752 {"RX6 MIX1 INP1", "RX5", "SLIM RX5"},
3753 {"RX6 MIX1 INP1", "RX6", "SLIM RX6"},
3754 {"RX6 MIX1 INP1", "RX7", "SLIM RX7"},
3755 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003756 {"RX6 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003757 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
3758 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
3759 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
3760 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
3761 {"RX6 MIX1 INP2", "RX5", "SLIM RX5"},
3762 {"RX6 MIX1 INP2", "RX6", "SLIM RX6"},
3763 {"RX6 MIX1 INP2", "RX7", "SLIM RX7"},
3764 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003765 {"RX6 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003766 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
3767 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
3768 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
3769 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
3770 {"RX7 MIX1 INP1", "RX5", "SLIM RX5"},
3771 {"RX7 MIX1 INP1", "RX6", "SLIM RX6"},
3772 {"RX7 MIX1 INP1", "RX7", "SLIM RX7"},
3773 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003774 {"RX7 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003775 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
3776 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
3777 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
3778 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
3779 {"RX7 MIX1 INP2", "RX5", "SLIM RX5"},
3780 {"RX7 MIX1 INP2", "RX6", "SLIM RX6"},
3781 {"RX7 MIX1 INP2", "RX7", "SLIM RX7"},
3782 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
Kiran Kandibd85d772013-05-19 19:03:43 -07003783 {"RX7 MIX1 INP2", "IIR2", "IIR2"},
3784
3785 /* IIR1, IIR2 inputs to Second RX Mixer on RX1, RX2 and RX7 chains. */
Kiran Kandic3b24402012-06-11 00:05:59 -07003786 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
3787 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
3788 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
3789 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
3790 {"RX7 MIX2 INP1", "IIR1", "IIR1"},
3791 {"RX7 MIX2 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003792 {"RX1 MIX2 INP1", "IIR2", "IIR2"},
3793 {"RX1 MIX2 INP2", "IIR2", "IIR2"},
3794 {"RX2 MIX2 INP1", "IIR2", "IIR2"},
3795 {"RX2 MIX2 INP2", "IIR2", "IIR2"},
3796 {"RX7 MIX2 INP1", "IIR2", "IIR2"},
3797 {"RX7 MIX2 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003798
3799 /* Decimator Inputs */
3800 {"DEC1 MUX", "DMIC1", "DMIC1"},
3801 {"DEC1 MUX", "ADC6", "ADC6"},
3802 {"DEC1 MUX", NULL, "CDC_CONN"},
3803 {"DEC2 MUX", "DMIC2", "DMIC2"},
3804 {"DEC2 MUX", "ADC5", "ADC5"},
3805 {"DEC2 MUX", NULL, "CDC_CONN"},
3806 {"DEC3 MUX", "DMIC3", "DMIC3"},
3807 {"DEC3 MUX", "ADC4", "ADC4"},
3808 {"DEC3 MUX", NULL, "CDC_CONN"},
3809 {"DEC4 MUX", "DMIC4", "DMIC4"},
3810 {"DEC4 MUX", "ADC3", "ADC3"},
3811 {"DEC4 MUX", NULL, "CDC_CONN"},
3812 {"DEC5 MUX", "DMIC5", "DMIC5"},
3813 {"DEC5 MUX", "ADC2", "ADC2"},
3814 {"DEC5 MUX", NULL, "CDC_CONN"},
3815 {"DEC6 MUX", "DMIC6", "DMIC6"},
3816 {"DEC6 MUX", "ADC1", "ADC1"},
3817 {"DEC6 MUX", NULL, "CDC_CONN"},
3818 {"DEC7 MUX", "DMIC1", "DMIC1"},
3819 {"DEC7 MUX", "DMIC6", "DMIC6"},
3820 {"DEC7 MUX", "ADC1", "ADC1"},
3821 {"DEC7 MUX", "ADC6", "ADC6"},
3822 {"DEC7 MUX", NULL, "CDC_CONN"},
3823 {"DEC8 MUX", "DMIC2", "DMIC2"},
3824 {"DEC8 MUX", "DMIC5", "DMIC5"},
3825 {"DEC8 MUX", "ADC2", "ADC2"},
3826 {"DEC8 MUX", "ADC5", "ADC5"},
3827 {"DEC8 MUX", NULL, "CDC_CONN"},
3828 {"DEC9 MUX", "DMIC4", "DMIC4"},
3829 {"DEC9 MUX", "DMIC5", "DMIC5"},
3830 {"DEC9 MUX", "ADC2", "ADC2"},
3831 {"DEC9 MUX", "ADC3", "ADC3"},
3832 {"DEC9 MUX", NULL, "CDC_CONN"},
3833 {"DEC10 MUX", "DMIC3", "DMIC3"},
3834 {"DEC10 MUX", "DMIC6", "DMIC6"},
3835 {"DEC10 MUX", "ADC1", "ADC1"},
3836 {"DEC10 MUX", "ADC4", "ADC4"},
3837 {"DEC10 MUX", NULL, "CDC_CONN"},
3838
3839 /* ADC Connections */
3840 {"ADC1", NULL, "AMIC1"},
3841 {"ADC2", NULL, "AMIC2"},
3842 {"ADC3", NULL, "AMIC3"},
3843 {"ADC4", NULL, "AMIC4"},
3844 {"ADC5", NULL, "AMIC5"},
3845 {"ADC6", NULL, "AMIC6"},
3846
3847 /* AUX PGA Connections */
Kiran Kandic3b24402012-06-11 00:05:59 -07003848 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
Kiran Kandi4c56c592012-07-25 11:04:55 -07003849 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3850 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3851 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3852 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3853 {"LINEOUT3_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3854 {"LINEOUT4_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003855 {"AUX_PGA_Left", NULL, "AMIC5"},
3856 {"AUX_PGA_Right", NULL, "AMIC6"},
3857
Kiran Kandic3b24402012-06-11 00:05:59 -07003858 {"IIR1", NULL, "IIR1 INP1 MUX"},
3859 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
3860 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
3861 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
3862 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
3863 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
3864 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
3865 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
3866 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
3867 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
3868 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
Kiran Kandibd85d772013-05-19 19:03:43 -07003869 {"IIR1 INP1 MUX", "RX1", "SLIM RX1"},
3870 {"IIR1 INP1 MUX", "RX2", "SLIM RX2"},
3871 {"IIR1 INP1 MUX", "RX3", "SLIM RX3"},
3872 {"IIR1 INP1 MUX", "RX4", "SLIM RX4"},
3873 {"IIR1 INP1 MUX", "RX5", "SLIM RX5"},
3874 {"IIR1 INP1 MUX", "RX6", "SLIM RX6"},
3875 {"IIR1 INP1 MUX", "RX7", "SLIM RX7"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003876
Fred Oh456fcb52013-02-28 19:08:15 -08003877 {"IIR2", NULL, "IIR2 INP1 MUX"},
3878 {"IIR2 INP1 MUX", "DEC1", "DEC1 MUX"},
3879 {"IIR2 INP1 MUX", "DEC2", "DEC2 MUX"},
3880 {"IIR2 INP1 MUX", "DEC3", "DEC3 MUX"},
3881 {"IIR2 INP1 MUX", "DEC4", "DEC4 MUX"},
3882 {"IIR2 INP1 MUX", "DEC5", "DEC5 MUX"},
3883 {"IIR2 INP1 MUX", "DEC6", "DEC6 MUX"},
3884 {"IIR2 INP1 MUX", "DEC7", "DEC7 MUX"},
3885 {"IIR2 INP1 MUX", "DEC8", "DEC8 MUX"},
3886 {"IIR2 INP1 MUX", "DEC9", "DEC9 MUX"},
3887 {"IIR2 INP1 MUX", "DEC10", "DEC10 MUX"},
Kiran Kandibd85d772013-05-19 19:03:43 -07003888 {"IIR2 INP1 MUX", "RX1", "SLIM RX1"},
3889 {"IIR2 INP1 MUX", "RX2", "SLIM RX2"},
3890 {"IIR2 INP1 MUX", "RX3", "SLIM RX3"},
3891 {"IIR2 INP1 MUX", "RX4", "SLIM RX4"},
3892 {"IIR2 INP1 MUX", "RX5", "SLIM RX5"},
3893 {"IIR2 INP1 MUX", "RX6", "SLIM RX6"},
3894 {"IIR2 INP1 MUX", "RX7", "SLIM RX7"},
Fred Oh456fcb52013-02-28 19:08:15 -08003895
Kiran Kandic3b24402012-06-11 00:05:59 -07003896 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
3897 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
3898 {"MIC BIAS1 External", NULL, "LDO_H"},
3899 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
3900 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
3901 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
3902 {"MIC BIAS2 External", NULL, "LDO_H"},
3903 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
3904 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
3905 {"MIC BIAS3 External", NULL, "LDO_H"},
3906 {"MIC BIAS4 External", NULL, "LDO_H"},
Joonwoo Parkccccba72013-04-26 11:19:46 -07003907 {DAPM_MICBIAS2_EXTERNAL_STANDALONE, NULL, "LDO_H Standalone"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003908};
3909
3910static int taiko_readable(struct snd_soc_codec *ssc, unsigned int reg)
3911{
3912 return taiko_reg_readable[reg];
3913}
3914
3915static bool taiko_is_digital_gain_register(unsigned int reg)
3916{
3917 bool rtn = false;
3918 switch (reg) {
3919 case TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL:
3920 case TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL:
3921 case TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL:
3922 case TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL:
3923 case TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL:
3924 case TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL:
3925 case TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL:
3926 case TAIKO_A_CDC_TX1_VOL_CTL_GAIN:
3927 case TAIKO_A_CDC_TX2_VOL_CTL_GAIN:
3928 case TAIKO_A_CDC_TX3_VOL_CTL_GAIN:
3929 case TAIKO_A_CDC_TX4_VOL_CTL_GAIN:
3930 case TAIKO_A_CDC_TX5_VOL_CTL_GAIN:
3931 case TAIKO_A_CDC_TX6_VOL_CTL_GAIN:
3932 case TAIKO_A_CDC_TX7_VOL_CTL_GAIN:
3933 case TAIKO_A_CDC_TX8_VOL_CTL_GAIN:
3934 case TAIKO_A_CDC_TX9_VOL_CTL_GAIN:
3935 case TAIKO_A_CDC_TX10_VOL_CTL_GAIN:
3936 rtn = true;
3937 break;
3938 default:
3939 break;
3940 }
3941 return rtn;
3942}
3943
3944static int taiko_volatile(struct snd_soc_codec *ssc, unsigned int reg)
3945{
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003946 int i;
3947
Kiran Kandic3b24402012-06-11 00:05:59 -07003948 /* Registers lower than 0x100 are top level registers which can be
3949 * written by the Taiko core driver.
3950 */
3951
3952 if ((reg >= TAIKO_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
3953 return 1;
3954
3955 /* IIR Coeff registers are not cacheable */
3956 if ((reg >= TAIKO_A_CDC_IIR1_COEF_B1_CTL) &&
3957 (reg <= TAIKO_A_CDC_IIR2_COEF_B2_CTL))
3958 return 1;
3959
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003960 /* ANC filter registers are not cacheable */
3961 if ((reg >= TAIKO_A_CDC_ANC1_IIR_B1_CTL) &&
3962 (reg <= TAIKO_A_CDC_ANC1_LPF_B2_CTL))
3963 return 1;
3964 if ((reg >= TAIKO_A_CDC_ANC2_IIR_B1_CTL) &&
3965 (reg <= TAIKO_A_CDC_ANC2_LPF_B2_CTL))
3966 return 1;
3967
Kiran Kandic3b24402012-06-11 00:05:59 -07003968 /* Digital gain register is not cacheable so we have to write
3969 * the setting even it is the same
3970 */
3971 if (taiko_is_digital_gain_register(reg))
3972 return 1;
3973
3974 /* HPH status registers */
3975 if (reg == TAIKO_A_RX_HPH_L_STATUS || reg == TAIKO_A_RX_HPH_R_STATUS)
3976 return 1;
3977
Joonwoo Parka8890262012-10-15 12:04:27 -07003978 if (reg == TAIKO_A_MBHC_INSERT_DET_STATUS)
3979 return 1;
3980
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003981 switch (reg) {
3982 case TAIKO_A_CDC_SPKR_CLIPDET_VAL0:
3983 case TAIKO_A_CDC_SPKR_CLIPDET_VAL1:
3984 case TAIKO_A_CDC_SPKR_CLIPDET_VAL2:
3985 case TAIKO_A_CDC_SPKR_CLIPDET_VAL3:
3986 case TAIKO_A_CDC_SPKR_CLIPDET_VAL4:
3987 case TAIKO_A_CDC_SPKR_CLIPDET_VAL5:
3988 case TAIKO_A_CDC_SPKR_CLIPDET_VAL6:
3989 case TAIKO_A_CDC_SPKR_CLIPDET_VAL7:
3990 case TAIKO_A_CDC_VBAT_GAIN_MON_VAL:
3991 return 1;
3992 }
3993
Damir Didjustodcfdff82013-03-21 23:26:41 -07003994 for (i = 0; i < ARRAY_SIZE(audio_reg_cfg); i++)
3995 if (audio_reg_cfg[i].reg_logical_addr -
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003996 TAIKO_REGISTER_START_OFFSET == reg)
3997 return 1;
3998
Kiran Kandic3b24402012-06-11 00:05:59 -07003999 return 0;
4000}
4001
Kiran Kandic3b24402012-06-11 00:05:59 -07004002static int taiko_write(struct snd_soc_codec *codec, unsigned int reg,
4003 unsigned int value)
4004{
4005 int ret;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07004006 struct wcd9xxx *wcd9xxx = codec->control_data;
Kuirong Wang906ac472012-07-09 12:54:44 -07004007
4008 if (reg == SND_SOC_NOPM)
4009 return 0;
4010
Kiran Kandic3b24402012-06-11 00:05:59 -07004011 BUG_ON(reg > TAIKO_MAX_REGISTER);
4012
4013 if (!taiko_volatile(codec, reg)) {
4014 ret = snd_soc_cache_write(codec, reg, value);
4015 if (ret != 0)
4016 dev_err(codec->dev, "Cache write to %x failed: %d\n",
4017 reg, ret);
4018 }
4019
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07004020 return wcd9xxx_reg_write(&wcd9xxx->core_res, reg, value);
Kiran Kandic3b24402012-06-11 00:05:59 -07004021}
4022static unsigned int taiko_read(struct snd_soc_codec *codec,
4023 unsigned int reg)
4024{
4025 unsigned int val;
4026 int ret;
4027
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07004028 struct wcd9xxx *wcd9xxx = codec->control_data;
4029
Kuirong Wang906ac472012-07-09 12:54:44 -07004030 if (reg == SND_SOC_NOPM)
4031 return 0;
4032
Kiran Kandic3b24402012-06-11 00:05:59 -07004033 BUG_ON(reg > TAIKO_MAX_REGISTER);
4034
4035 if (!taiko_volatile(codec, reg) && taiko_readable(codec, reg) &&
4036 reg < codec->driver->reg_cache_size) {
4037 ret = snd_soc_cache_read(codec, reg, &val);
4038 if (ret >= 0) {
4039 return val;
4040 } else
4041 dev_err(codec->dev, "Cache read from %x failed: %d\n",
4042 reg, ret);
4043 }
4044
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07004045 val = wcd9xxx_reg_read(&wcd9xxx->core_res, reg);
Kiran Kandic3b24402012-06-11 00:05:59 -07004046 return val;
4047}
4048
Kiran Kandic3b24402012-06-11 00:05:59 -07004049static int taiko_startup(struct snd_pcm_substream *substream,
4050 struct snd_soc_dai *dai)
4051{
4052 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
4053 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
4054 substream->name, substream->stream);
4055 if ((taiko_core != NULL) &&
4056 (taiko_core->dev != NULL) &&
4057 (taiko_core->dev->parent != NULL))
4058 pm_runtime_get_sync(taiko_core->dev->parent);
4059
4060 return 0;
4061}
4062
4063static void taiko_shutdown(struct snd_pcm_substream *substream,
4064 struct snd_soc_dai *dai)
4065{
4066 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
4067 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
4068 substream->name, substream->stream);
4069 if ((taiko_core != NULL) &&
4070 (taiko_core->dev != NULL) &&
4071 (taiko_core->dev->parent != NULL)) {
4072 pm_runtime_mark_last_busy(taiko_core->dev->parent);
4073 pm_runtime_put(taiko_core->dev->parent);
4074 }
4075}
4076
4077int taiko_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
4078{
4079 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4080
4081 pr_debug("%s: mclk_enable = %u, dapm = %d\n", __func__, mclk_enable,
4082 dapm);
Joonwoo Parka8890262012-10-15 12:04:27 -07004083
Joonwoo Park533b3682013-06-13 11:41:21 -07004084 WCD9XXX_BG_CLK_LOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07004085 if (mclk_enable) {
Joonwoo Parka8890262012-10-15 12:04:27 -07004086 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
4087 WCD9XXX_BANDGAP_AUDIO_MODE);
4088 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
Kiran Kandic3b24402012-06-11 00:05:59 -07004089 } else {
Joonwoo Parka8890262012-10-15 12:04:27 -07004090 /* Put clock and BG */
4091 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
4092 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
4093 WCD9XXX_BANDGAP_AUDIO_MODE);
Kiran Kandic3b24402012-06-11 00:05:59 -07004094 }
Joonwoo Park533b3682013-06-13 11:41:21 -07004095 WCD9XXX_BG_CLK_UNLOCK(&taiko->resmgr);
Joonwoo Parka8890262012-10-15 12:04:27 -07004096
Kiran Kandic3b24402012-06-11 00:05:59 -07004097 return 0;
4098}
4099
4100static int taiko_set_dai_sysclk(struct snd_soc_dai *dai,
4101 int clk_id, unsigned int freq, int dir)
4102{
Venkat Sudhira50a3762012-11-26 12:12:15 -08004103 pr_debug("%s\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07004104 return 0;
4105}
4106
4107static int taiko_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
4108{
4109 u8 val = 0;
4110 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
4111
4112 pr_debug("%s\n", __func__);
4113 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
4114 case SND_SOC_DAIFMT_CBS_CFS:
4115 /* CPU is master */
4116 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4117 if (dai->id == AIF1_CAP)
4118 snd_soc_update_bits(dai->codec,
4119 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4120 TAIKO_I2S_MASTER_MODE_MASK, 0);
4121 else if (dai->id == AIF1_PB)
4122 snd_soc_update_bits(dai->codec,
4123 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4124 TAIKO_I2S_MASTER_MODE_MASK, 0);
4125 }
4126 break;
4127 case SND_SOC_DAIFMT_CBM_CFM:
4128 /* CPU is slave */
4129 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4130 val = TAIKO_I2S_MASTER_MODE_MASK;
4131 if (dai->id == AIF1_CAP)
4132 snd_soc_update_bits(dai->codec,
4133 TAIKO_A_CDC_CLK_TX_I2S_CTL, val, val);
4134 else if (dai->id == AIF1_PB)
4135 snd_soc_update_bits(dai->codec,
4136 TAIKO_A_CDC_CLK_RX_I2S_CTL, val, val);
4137 }
4138 break;
4139 default:
4140 return -EINVAL;
4141 }
4142 return 0;
4143}
4144
4145static int taiko_set_channel_map(struct snd_soc_dai *dai,
4146 unsigned int tx_num, unsigned int *tx_slot,
4147 unsigned int rx_num, unsigned int *rx_slot)
4148
4149{
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004150 struct wcd9xxx_codec_dai_data *dai_data = NULL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004151 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07004152 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07004153 if (!tx_slot && !rx_slot) {
4154 pr_err("%s: Invalid\n", __func__);
4155 return -EINVAL;
4156 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004157 pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
4158 "taiko->intf_type %d\n",
4159 __func__, dai->name, dai->id, tx_num, rx_num,
4160 taiko->intf_type);
Kiran Kandic3b24402012-06-11 00:05:59 -07004161
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004162 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Kuirong Wang906ac472012-07-09 12:54:44 -07004163 wcd9xxx_init_slimslave(core, core->slim->laddr,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004164 tx_num, tx_slot, rx_num, rx_slot);
4165 /*Reserve tx11 and tx12 for VI feedback path*/
4166 dai_data = &taiko->dai[AIF4_VIFEED];
4167 if (dai_data) {
4168 list_add_tail(&core->tx_chs[TAIKO_TX11].list,
4169 &dai_data->wcd9xxx_ch_list);
4170 list_add_tail(&core->tx_chs[TAIKO_TX12].list,
4171 &dai_data->wcd9xxx_ch_list);
4172 }
4173 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004174 return 0;
4175}
4176
4177static int taiko_get_channel_map(struct snd_soc_dai *dai,
4178 unsigned int *tx_num, unsigned int *tx_slot,
4179 unsigned int *rx_num, unsigned int *rx_slot)
4180
4181{
4182 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(dai->codec);
4183 u32 i = 0;
4184 struct wcd9xxx_ch *ch;
4185
4186 switch (dai->id) {
4187 case AIF1_PB:
4188 case AIF2_PB:
4189 case AIF3_PB:
4190 if (!rx_slot || !rx_num) {
4191 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
4192 __func__, (u32) rx_slot, (u32) rx_num);
4193 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004194 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004195 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
4196 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05004197 pr_debug("%s: slot_num %u ch->ch_num %d\n",
4198 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07004199 rx_slot[i++] = ch->ch_num;
4200 }
4201 pr_debug("%s: rx_num %d\n", __func__, i);
4202 *rx_num = i;
4203 break;
4204 case AIF1_CAP:
4205 case AIF2_CAP:
4206 case AIF3_CAP:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004207 case AIF4_VIFEED:
Joonwoo Park1d05bb92013-03-07 16:55:06 -08004208 case AIF4_MAD_TX:
Kuirong Wang906ac472012-07-09 12:54:44 -07004209 if (!tx_slot || !tx_num) {
4210 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
4211 __func__, (u32) tx_slot, (u32) tx_num);
4212 return -EINVAL;
4213 }
4214 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
4215 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05004216 pr_debug("%s: slot_num %u ch->ch_num %d\n",
4217 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07004218 tx_slot[i++] = ch->ch_num;
4219 }
4220 pr_debug("%s: tx_num %d\n", __func__, i);
4221 *tx_num = i;
4222 break;
4223
4224 default:
4225 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
4226 break;
4227 }
4228
4229 return 0;
4230}
4231
4232static int taiko_set_interpolator_rate(struct snd_soc_dai *dai,
4233 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
4234{
4235 u32 j;
4236 u8 rx_mix1_inp;
4237 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
4238 u16 rx_fs_reg;
4239 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
4240 struct snd_soc_codec *codec = dai->codec;
4241 struct wcd9xxx_ch *ch;
4242 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4243
4244 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
4245 /* for RX port starting from 16 instead of 10 like tabla */
4246 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
4247 TAIKO_TX_PORT_NUMBER;
4248 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
4249 (rx_mix1_inp > RX_MIX1_INP_SEL_RX7)) {
4250 pr_err("%s: Invalid TAIKO_RX%u port. Dai ID is %d\n",
4251 __func__, rx_mix1_inp - 5 , dai->id);
4252 return -EINVAL;
4253 }
4254
4255 rx_mix_1_reg_1 = TAIKO_A_CDC_CONN_RX1_B1_CTL;
4256
4257 for (j = 0; j < NUM_INTERPOLATORS; j++) {
4258 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
4259
4260 rx_mix_1_reg_1_val = snd_soc_read(codec,
4261 rx_mix_1_reg_1);
4262 rx_mix_1_reg_2_val = snd_soc_read(codec,
4263 rx_mix_1_reg_2);
4264
4265 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
4266 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
4267 == rx_mix1_inp) ||
4268 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
4269
4270 rx_fs_reg = TAIKO_A_CDC_RX1_B5_CTL + 8 * j;
4271
4272 pr_debug("%s: AIF_PB DAI(%d) connected to RX%u\n",
4273 __func__, dai->id, j + 1);
4274
4275 pr_debug("%s: set RX%u sample rate to %u\n",
4276 __func__, j + 1, sample_rate);
4277
4278 snd_soc_update_bits(codec, rx_fs_reg,
4279 0xE0, rx_fs_rate_reg_val);
4280
4281 if (comp_rx_path[j] < COMPANDER_MAX)
4282 taiko->comp_fs[comp_rx_path[j]]
4283 = compander_fs;
4284 }
Kuirong Wang94761952013-03-07 16:19:35 -08004285 if (j < 2)
Kuirong Wang906ac472012-07-09 12:54:44 -07004286 rx_mix_1_reg_1 += 3;
4287 else
4288 rx_mix_1_reg_1 += 2;
Kiran Kandic3b24402012-06-11 00:05:59 -07004289 }
4290 }
4291 return 0;
4292}
4293
Kuirong Wang906ac472012-07-09 12:54:44 -07004294static int taiko_set_decimator_rate(struct snd_soc_dai *dai,
4295 u8 tx_fs_rate_reg_val, u32 sample_rate)
Kiran Kandic3b24402012-06-11 00:05:59 -07004296{
Kuirong Wang906ac472012-07-09 12:54:44 -07004297 struct snd_soc_codec *codec = dai->codec;
4298 struct wcd9xxx_ch *ch;
4299 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4300 u32 tx_port;
4301 u16 tx_port_reg, tx_fs_reg;
4302 u8 tx_port_reg_val;
4303 s8 decimator;
Kiran Kandic3b24402012-06-11 00:05:59 -07004304
Kuirong Wang906ac472012-07-09 12:54:44 -07004305 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
Kiran Kandic3b24402012-06-11 00:05:59 -07004306
Kuirong Wang906ac472012-07-09 12:54:44 -07004307 tx_port = ch->port + 1;
4308 pr_debug("%s: dai->id = %d, tx_port = %d",
4309 __func__, dai->id, tx_port);
4310
4311 if ((tx_port < 1) || (tx_port > NUM_DECIMATORS)) {
4312 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
4313 __func__, tx_port, dai->id);
4314 return -EINVAL;
4315 }
4316
4317 tx_port_reg = TAIKO_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
4318 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
4319
4320 decimator = 0;
4321
4322 if ((tx_port >= 1) && (tx_port <= 6)) {
4323
4324 tx_port_reg_val = tx_port_reg_val & 0x0F;
4325 if (tx_port_reg_val == 0x8)
4326 decimator = tx_port;
4327
4328 } else if ((tx_port >= 7) && (tx_port <= NUM_DECIMATORS)) {
4329
4330 tx_port_reg_val = tx_port_reg_val & 0x1F;
4331
4332 if ((tx_port_reg_val >= 0x8) &&
4333 (tx_port_reg_val <= 0x11)) {
4334
4335 decimator = (tx_port_reg_val - 0x8) + 1;
4336 }
4337 }
4338
4339 if (decimator) { /* SLIM_TX port has a DEC as input */
4340
4341 tx_fs_reg = TAIKO_A_CDC_TX1_CLK_FS_CTL +
4342 8 * (decimator - 1);
4343
4344 pr_debug("%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
4345 __func__, decimator, tx_port, sample_rate);
4346
4347 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
4348 tx_fs_rate_reg_val);
4349
4350 } else {
4351 if ((tx_port_reg_val >= 0x1) &&
4352 (tx_port_reg_val <= 0x7)) {
4353
4354 pr_debug("%s: RMIX%u going to SLIM TX%u\n",
4355 __func__, tx_port_reg_val, tx_port);
4356
4357 } else if ((tx_port_reg_val >= 0x8) &&
4358 (tx_port_reg_val <= 0x11)) {
4359
4360 pr_err("%s: ERROR: Should not be here\n",
4361 __func__);
4362 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
4363 __func__, tx_port);
4364 return -EINVAL;
4365
4366 } else if (tx_port_reg_val == 0) {
4367 pr_debug("%s: no signal to SLIM TX%u\n",
4368 __func__, tx_port);
4369 } else {
4370 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
4371 __func__, tx_port);
4372 pr_err("%s: ERROR: wrong signal = %u\n",
4373 __func__, tx_port_reg_val);
4374 return -EINVAL;
4375 }
4376 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004377 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004378 return 0;
4379}
4380
Patrick Laiff5a5782013-05-05 00:13:00 -07004381static void taiko_set_rxsb_port_format(struct snd_pcm_hw_params *params,
4382 struct snd_soc_dai *dai)
4383{
4384 struct snd_soc_codec *codec = dai->codec;
4385 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
4386 struct wcd9xxx_codec_dai_data *cdc_dai;
4387 struct wcd9xxx_ch *ch;
4388 int port;
4389 u8 bit_sel;
4390 u16 sb_ctl_reg, field_shift;
4391
4392 switch (params_format(params)) {
4393 case SNDRV_PCM_FORMAT_S16_LE:
4394 bit_sel = 0x2;
4395 taiko_p->dai[dai->id].bit_width = 16;
4396 break;
4397 case SNDRV_PCM_FORMAT_S24_LE:
4398 bit_sel = 0x0;
4399 taiko_p->dai[dai->id].bit_width = 24;
4400 break;
4401 default:
4402 dev_err(codec->dev, "Invalid format\n");
4403 return;
4404 }
4405
4406 cdc_dai = &taiko_p->dai[dai->id];
4407
4408 list_for_each_entry(ch, &cdc_dai->wcd9xxx_ch_list, list) {
4409 port = wcd9xxx_get_slave_port(ch->ch_num);
4410
4411 if (IS_ERR_VALUE(port) ||
4412 !TAIKO_VALIDATE_RX_SBPORT_RANGE(port)) {
4413 dev_warn(codec->dev,
4414 "%s: invalid port ID %d returned for RX DAI\n",
4415 __func__, port);
4416 return;
4417 }
4418
4419 port = TAIKO_CONVERT_RX_SBPORT_ID(port);
4420
4421 if (port <= 3) {
4422 sb_ctl_reg = TAIKO_A_CDC_CONN_RX_SB_B1_CTL;
4423 field_shift = port << 1;
4424 } else if (port <= 6) {
4425 sb_ctl_reg = TAIKO_A_CDC_CONN_RX_SB_B2_CTL;
4426 field_shift = (port - 4) << 1;
4427 } else { /* should not happen */
4428 dev_warn(codec->dev,
4429 "%s: bad port ID %d\n", __func__, port);
4430 return;
4431 }
4432
4433 dev_dbg(codec->dev, "%s: sb_ctl_reg %x field_shift %x\n",
4434 __func__, sb_ctl_reg, field_shift);
4435 snd_soc_update_bits(codec, sb_ctl_reg, 0x3 << field_shift,
4436 bit_sel << field_shift);
4437 }
4438}
4439
Kiran Kandic3b24402012-06-11 00:05:59 -07004440static int taiko_hw_params(struct snd_pcm_substream *substream,
4441 struct snd_pcm_hw_params *params,
4442 struct snd_soc_dai *dai)
4443{
4444 struct snd_soc_codec *codec = dai->codec;
4445 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07004446 u8 tx_fs_rate, rx_fs_rate;
Kiran Kandic3b24402012-06-11 00:05:59 -07004447 u32 compander_fs;
Kuirong Wang906ac472012-07-09 12:54:44 -07004448 int ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004449
4450 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
4451 dai->name, dai->id, params_rate(params),
4452 params_channels(params));
4453
4454 switch (params_rate(params)) {
4455 case 8000:
4456 tx_fs_rate = 0x00;
4457 rx_fs_rate = 0x00;
4458 compander_fs = COMPANDER_FS_8KHZ;
4459 break;
4460 case 16000:
4461 tx_fs_rate = 0x01;
4462 rx_fs_rate = 0x20;
4463 compander_fs = COMPANDER_FS_16KHZ;
4464 break;
4465 case 32000:
4466 tx_fs_rate = 0x02;
4467 rx_fs_rate = 0x40;
4468 compander_fs = COMPANDER_FS_32KHZ;
4469 break;
4470 case 48000:
4471 tx_fs_rate = 0x03;
4472 rx_fs_rate = 0x60;
4473 compander_fs = COMPANDER_FS_48KHZ;
4474 break;
4475 case 96000:
4476 tx_fs_rate = 0x04;
4477 rx_fs_rate = 0x80;
4478 compander_fs = COMPANDER_FS_96KHZ;
4479 break;
4480 case 192000:
4481 tx_fs_rate = 0x05;
4482 rx_fs_rate = 0xA0;
4483 compander_fs = COMPANDER_FS_192KHZ;
4484 break;
4485 default:
4486 pr_err("%s: Invalid sampling rate %d\n", __func__,
Kuirong Wang906ac472012-07-09 12:54:44 -07004487 params_rate(params));
Kiran Kandic3b24402012-06-11 00:05:59 -07004488 return -EINVAL;
4489 }
4490
Kuirong Wang906ac472012-07-09 12:54:44 -07004491 switch (substream->stream) {
4492 case SNDRV_PCM_STREAM_CAPTURE:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004493 if (dai->id != AIF4_VIFEED) {
4494 ret = taiko_set_decimator_rate(dai, tx_fs_rate,
4495 params_rate(params));
4496 if (ret < 0) {
4497 pr_err("%s: set decimator rate failed %d\n",
4498 __func__, ret);
4499 return ret;
4500 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004501 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004502
Kiran Kandic3b24402012-06-11 00:05:59 -07004503 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4504 switch (params_format(params)) {
4505 case SNDRV_PCM_FORMAT_S16_LE:
4506 snd_soc_update_bits(codec,
4507 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4508 0x20, 0x20);
4509 break;
4510 case SNDRV_PCM_FORMAT_S32_LE:
4511 snd_soc_update_bits(codec,
4512 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4513 0x20, 0x00);
4514 break;
4515 default:
4516 pr_err("invalid format\n");
4517 break;
4518 }
4519 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004520 0x07, tx_fs_rate);
Kiran Kandic3b24402012-06-11 00:05:59 -07004521 } else {
Kuirong Wang906ac472012-07-09 12:54:44 -07004522 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004523 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004524 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004525
Kuirong Wang906ac472012-07-09 12:54:44 -07004526 case SNDRV_PCM_STREAM_PLAYBACK:
4527 ret = taiko_set_interpolator_rate(dai, rx_fs_rate,
4528 compander_fs,
4529 params_rate(params));
4530 if (ret < 0) {
4531 pr_err("%s: set decimator rate failed %d\n", __func__,
4532 ret);
4533 return ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004534 }
4535 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4536 switch (params_format(params)) {
4537 case SNDRV_PCM_FORMAT_S16_LE:
4538 snd_soc_update_bits(codec,
4539 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4540 0x20, 0x20);
4541 break;
4542 case SNDRV_PCM_FORMAT_S32_LE:
4543 snd_soc_update_bits(codec,
4544 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4545 0x20, 0x00);
4546 break;
4547 default:
4548 pr_err("invalid format\n");
4549 break;
4550 }
4551 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004552 0x03, (rx_fs_rate >> 0x05));
Kiran Kandic3b24402012-06-11 00:05:59 -07004553 } else {
Patrick Laiff5a5782013-05-05 00:13:00 -07004554 taiko_set_rxsb_port_format(params, dai);
Kuirong Wang906ac472012-07-09 12:54:44 -07004555 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004556 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004557 break;
4558 default:
4559 pr_err("%s: Invalid stream type %d\n", __func__,
4560 substream->stream);
4561 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004562 }
4563
4564 return 0;
4565}
4566
4567static struct snd_soc_dai_ops taiko_dai_ops = {
4568 .startup = taiko_startup,
4569 .shutdown = taiko_shutdown,
4570 .hw_params = taiko_hw_params,
4571 .set_sysclk = taiko_set_dai_sysclk,
4572 .set_fmt = taiko_set_dai_fmt,
4573 .set_channel_map = taiko_set_channel_map,
4574 .get_channel_map = taiko_get_channel_map,
4575};
4576
4577static struct snd_soc_dai_driver taiko_dai[] = {
4578 {
4579 .name = "taiko_rx1",
4580 .id = AIF1_PB,
4581 .playback = {
4582 .stream_name = "AIF1 Playback",
4583 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004584 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004585 .rate_max = 192000,
4586 .rate_min = 8000,
4587 .channels_min = 1,
4588 .channels_max = 2,
4589 },
4590 .ops = &taiko_dai_ops,
4591 },
4592 {
4593 .name = "taiko_tx1",
4594 .id = AIF1_CAP,
4595 .capture = {
4596 .stream_name = "AIF1 Capture",
4597 .rates = WCD9320_RATES,
4598 .formats = TAIKO_FORMATS,
4599 .rate_max = 192000,
4600 .rate_min = 8000,
4601 .channels_min = 1,
4602 .channels_max = 4,
4603 },
4604 .ops = &taiko_dai_ops,
4605 },
4606 {
4607 .name = "taiko_rx2",
4608 .id = AIF2_PB,
4609 .playback = {
4610 .stream_name = "AIF2 Playback",
4611 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004612 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004613 .rate_min = 8000,
4614 .rate_max = 192000,
4615 .channels_min = 1,
4616 .channels_max = 2,
4617 },
4618 .ops = &taiko_dai_ops,
4619 },
4620 {
4621 .name = "taiko_tx2",
4622 .id = AIF2_CAP,
4623 .capture = {
4624 .stream_name = "AIF2 Capture",
4625 .rates = WCD9320_RATES,
4626 .formats = TAIKO_FORMATS,
4627 .rate_max = 192000,
4628 .rate_min = 8000,
4629 .channels_min = 1,
Ravit Dennis895a5572013-06-05 16:34:42 +03004630 .channels_max = 8,
Kiran Kandic3b24402012-06-11 00:05:59 -07004631 },
4632 .ops = &taiko_dai_ops,
4633 },
4634 {
4635 .name = "taiko_tx3",
4636 .id = AIF3_CAP,
4637 .capture = {
4638 .stream_name = "AIF3 Capture",
4639 .rates = WCD9320_RATES,
4640 .formats = TAIKO_FORMATS,
4641 .rate_max = 48000,
4642 .rate_min = 8000,
4643 .channels_min = 1,
4644 .channels_max = 2,
4645 },
4646 .ops = &taiko_dai_ops,
4647 },
4648 {
4649 .name = "taiko_rx3",
4650 .id = AIF3_PB,
4651 .playback = {
4652 .stream_name = "AIF3 Playback",
4653 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004654 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004655 .rate_min = 8000,
4656 .rate_max = 192000,
4657 .channels_min = 1,
4658 .channels_max = 2,
4659 },
4660 .ops = &taiko_dai_ops,
4661 },
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004662 {
4663 .name = "taiko_vifeedback",
4664 .id = AIF4_VIFEED,
4665 .capture = {
4666 .stream_name = "VIfeed",
4667 .rates = SNDRV_PCM_RATE_48000,
4668 .formats = TAIKO_FORMATS,
4669 .rate_max = 48000,
4670 .rate_min = 48000,
4671 .channels_min = 2,
4672 .channels_max = 2,
4673 },
4674 .ops = &taiko_dai_ops,
4675 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -08004676 {
4677 .name = "taiko_mad1",
4678 .id = AIF4_MAD_TX,
4679 .capture = {
4680 .stream_name = "AIF4 MAD TX",
4681 .rates = SNDRV_PCM_RATE_16000,
4682 .formats = TAIKO_FORMATS,
4683 .rate_min = 16000,
4684 .rate_max = 16000,
4685 .channels_min = 1,
4686 .channels_max = 1,
4687 },
4688 .ops = &taiko_dai_ops,
4689 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004690};
4691
4692static struct snd_soc_dai_driver taiko_i2s_dai[] = {
4693 {
4694 .name = "taiko_i2s_rx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004695 .id = AIF1_PB,
Kiran Kandic3b24402012-06-11 00:05:59 -07004696 .playback = {
4697 .stream_name = "AIF1 Playback",
4698 .rates = WCD9320_RATES,
4699 .formats = TAIKO_FORMATS,
4700 .rate_max = 192000,
4701 .rate_min = 8000,
4702 .channels_min = 1,
4703 .channels_max = 4,
4704 },
4705 .ops = &taiko_dai_ops,
4706 },
4707 {
4708 .name = "taiko_i2s_tx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004709 .id = AIF1_CAP,
Kiran Kandic3b24402012-06-11 00:05:59 -07004710 .capture = {
4711 .stream_name = "AIF1 Capture",
4712 .rates = WCD9320_RATES,
4713 .formats = TAIKO_FORMATS,
4714 .rate_max = 192000,
4715 .rate_min = 8000,
4716 .channels_min = 1,
4717 .channels_max = 4,
4718 },
4719 .ops = &taiko_dai_ops,
4720 },
Venkat Sudhir994193b2012-12-17 17:30:51 -08004721 {
4722 .name = "taiko_i2s_rx2",
4723 .id = AIF1_PB,
4724 .playback = {
4725 .stream_name = "AIF2 Playback",
4726 .rates = WCD9320_RATES,
4727 .formats = TAIKO_FORMATS,
4728 .rate_max = 192000,
4729 .rate_min = 8000,
4730 .channels_min = 1,
4731 .channels_max = 4,
4732 },
4733 .ops = &taiko_dai_ops,
4734 },
4735 {
4736 .name = "taiko_i2s_tx2",
4737 .id = AIF1_CAP,
4738 .capture = {
4739 .stream_name = "AIF2 Capture",
4740 .rates = WCD9320_RATES,
4741 .formats = TAIKO_FORMATS,
4742 .rate_max = 192000,
4743 .rate_min = 8000,
4744 .channels_min = 1,
4745 .channels_max = 4,
4746 },
4747 .ops = &taiko_dai_ops,
4748 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004749};
4750
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004751static int taiko_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
4752 bool up)
4753{
4754 int ret = 0;
4755 struct wcd9xxx_ch *ch;
4756
4757 if (up) {
4758 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
4759 ret = wcd9xxx_get_slave_port(ch->ch_num);
4760 if (ret < 0) {
4761 pr_err("%s: Invalid slave port ID: %d\n",
4762 __func__, ret);
4763 ret = -EINVAL;
4764 } else {
4765 set_bit(ret, &dai->ch_mask);
4766 }
4767 }
4768 } else {
4769 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
4770 msecs_to_jiffies(
4771 TAIKO_SLIM_CLOSE_TIMEOUT));
4772 if (!ret) {
4773 pr_err("%s: Slim close tx/rx wait timeout\n", __func__);
4774 ret = -ETIMEDOUT;
4775 } else {
4776 ret = 0;
4777 }
4778 }
4779 return ret;
4780}
4781
Kiran Kandic3b24402012-06-11 00:05:59 -07004782static int taiko_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004783 struct snd_kcontrol *kcontrol,
4784 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004785{
Kuirong Wang906ac472012-07-09 12:54:44 -07004786 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004787 struct snd_soc_codec *codec = w->codec;
4788 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004789 int ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004790 struct wcd9xxx_codec_dai_data *dai;
4791
4792 core = dev_get_drvdata(codec->dev->parent);
4793
4794 pr_debug("%s: event called! codec name %s num_dai %d\n"
4795 "stream name %s event %d\n",
4796 __func__, w->codec->name, w->codec->num_dai, w->sname, event);
4797
Kiran Kandic3b24402012-06-11 00:05:59 -07004798 /* Execute the callback only if interface type is slimbus */
4799 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4800 return 0;
4801
Kuirong Wang906ac472012-07-09 12:54:44 -07004802 dai = &taiko_p->dai[w->shift];
4803 pr_debug("%s: w->name %s w->shift %d event %d\n",
4804 __func__, w->name, w->shift, event);
Kiran Kandic3b24402012-06-11 00:05:59 -07004805
4806 switch (event) {
4807 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004808 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004809 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4810 dai->rate, dai->bit_width,
4811 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004812 break;
4813 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004814 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4815 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004816 ret = taiko_codec_enable_slim_chmask(dai, false);
4817 if (ret < 0) {
4818 ret = wcd9xxx_disconnect_port(core,
4819 &dai->wcd9xxx_ch_list,
4820 dai->grph);
4821 pr_debug("%s: Disconnect RX port, ret = %d\n",
4822 __func__, ret);
4823 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004824 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004825 }
4826 return ret;
4827}
4828
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004829static int taiko_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
4830 struct snd_kcontrol *kcontrol,
4831 int event)
4832{
4833 struct wcd9xxx *core = NULL;
4834 struct snd_soc_codec *codec = NULL;
4835 struct taiko_priv *taiko_p = NULL;
4836 u32 ret = 0;
4837 struct wcd9xxx_codec_dai_data *dai = NULL;
4838
4839 if (!w || !w->codec) {
4840 pr_err("%s invalid params\n", __func__);
4841 return -EINVAL;
4842 }
4843 codec = w->codec;
4844 taiko_p = snd_soc_codec_get_drvdata(codec);
4845 core = dev_get_drvdata(codec->dev->parent);
4846
4847 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4848 __func__, w->codec->name, w->codec->num_dai, w->sname);
4849
4850 /* Execute the callback only if interface type is slimbus */
4851 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
4852 pr_err("%s Interface is not correct", __func__);
4853 return 0;
4854 }
4855
4856 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4857 __func__, w->name, event, w->shift);
4858 if (w->shift != AIF4_VIFEED) {
4859 pr_err("%s Error in enabling the tx path\n", __func__);
4860 ret = -EINVAL;
4861 goto out_vi;
4862 }
4863 dai = &taiko_p->dai[w->shift];
4864 switch (event) {
4865 case SND_SOC_DAPM_POST_PMU:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004866 /*Enable V&I sensing*/
4867 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4868 0x88, 0x88);
4869 /*Enable spkr VI clocks*/
4870 snd_soc_update_bits(codec,
4871 TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0xC, 0xC);
4872 /*Enable Voltage Decimator*/
4873 snd_soc_update_bits(codec,
4874 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x12);
4875 /*Enable Current Decimator*/
4876 snd_soc_update_bits(codec,
4877 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x13);
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -04004878 (void) taiko_codec_enable_slim_chmask(dai, true);
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004879 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4880 dai->rate, dai->bit_width,
4881 &dai->grph);
4882 break;
4883 case SND_SOC_DAPM_POST_PMD:
4884 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4885 dai->grph);
4886 if (ret)
4887 pr_err("%s error in close_slim_sch_tx %d\n",
4888 __func__, ret);
4889 /*Disable Voltage decimator*/
4890 snd_soc_update_bits(codec,
4891 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x0);
4892 /*Disable Current decimator*/
4893 snd_soc_update_bits(codec,
4894 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x0);
4895 /*Disable spkr VI clocks*/
4896 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL,
4897 0xC, 0x0);
4898 /*Disable V&I sensing*/
4899 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4900 0x88, 0x00);
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004901 break;
4902 }
4903out_vi:
4904 return ret;
4905}
4906
Kiran Kandic3b24402012-06-11 00:05:59 -07004907static int taiko_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004908 struct snd_kcontrol *kcontrol,
4909 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004910{
Kuirong Wang906ac472012-07-09 12:54:44 -07004911 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004912 struct snd_soc_codec *codec = w->codec;
4913 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07004914 u32 ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004915 struct wcd9xxx_codec_dai_data *dai;
Kiran Kandic3b24402012-06-11 00:05:59 -07004916
Kuirong Wang906ac472012-07-09 12:54:44 -07004917 core = dev_get_drvdata(codec->dev->parent);
4918
4919 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4920 __func__, w->codec->name, w->codec->num_dai, w->sname);
Kiran Kandic3b24402012-06-11 00:05:59 -07004921
4922 /* Execute the callback only if interface type is slimbus */
4923 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4924 return 0;
4925
Kuirong Wang906ac472012-07-09 12:54:44 -07004926 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4927 __func__, w->name, event, w->shift);
Kiran Kandic3b24402012-06-11 00:05:59 -07004928
Kuirong Wang906ac472012-07-09 12:54:44 -07004929 dai = &taiko_p->dai[w->shift];
Kiran Kandic3b24402012-06-11 00:05:59 -07004930 switch (event) {
4931 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004932 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004933 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4934 dai->rate, dai->bit_width,
4935 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004936 break;
4937 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004938 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4939 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004940 ret = taiko_codec_enable_slim_chmask(dai, false);
4941 if (ret < 0) {
4942 ret = wcd9xxx_disconnect_port(core,
4943 &dai->wcd9xxx_ch_list,
4944 dai->grph);
4945 pr_debug("%s: Disconnect RX port, ret = %d\n",
4946 __func__, ret);
4947 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004948 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004949 }
4950 return ret;
4951}
4952
Kiran Kandi4c56c592012-07-25 11:04:55 -07004953static int taiko_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
4954 struct snd_kcontrol *kcontrol, int event)
4955{
4956 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004957 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004958
4959 pr_debug("%s %s %d\n", __func__, w->name, event);
4960
4961 switch (event) {
Kiran Kandi4c56c592012-07-25 11:04:55 -07004962 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004963 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4964 WCD9XXX_CLSH_STATE_EAR,
4965 WCD9XXX_CLSH_REQ_ENABLE,
4966 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004967
4968 usleep_range(5000, 5000);
4969 break;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004970 case SND_SOC_DAPM_POST_PMD:
4971 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4972 WCD9XXX_CLSH_STATE_EAR,
4973 WCD9XXX_CLSH_REQ_DISABLE,
4974 WCD9XXX_CLSH_EVENT_POST_PA);
4975 usleep_range(5000, 5000);
4976 }
4977 return 0;
4978}
4979
4980static int taiko_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
4981 struct snd_kcontrol *kcontrol, int event)
4982{
4983 struct snd_soc_codec *codec = w->codec;
4984 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
4985
4986 pr_debug("%s %s %d\n", __func__, w->name, event);
4987
4988 switch (event) {
4989 case SND_SOC_DAPM_PRE_PMU:
4990 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4991 WCD9XXX_CLSH_STATE_EAR,
4992 WCD9XXX_CLSH_REQ_ENABLE,
4993 WCD9XXX_CLSH_EVENT_PRE_DAC);
4994 break;
4995 }
4996
4997 return 0;
4998}
4999
5000static int taiko_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
5001 struct snd_kcontrol *kcontrol, int event)
5002{
5003 struct snd_soc_codec *codec = w->codec;
5004 u8 reg_val, zoh_mux_val = 0x00;
5005
5006 pr_debug("%s: event = %d\n", __func__, event);
5007
5008 switch (event) {
5009 case SND_SOC_DAPM_POST_PMU:
5010 reg_val = snd_soc_read(codec, TAIKO_A_CDC_CONN_CLSH_CTL);
5011
5012 if ((reg_val & 0x30) == 0x10)
5013 zoh_mux_val = 0x04;
5014 else if ((reg_val & 0x30) == 0x20)
5015 zoh_mux_val = 0x08;
5016
5017 if (zoh_mux_val != 0x00)
5018 snd_soc_update_bits(codec,
5019 TAIKO_A_CDC_CONN_CLSH_CTL,
5020 0x0C, zoh_mux_val);
5021 break;
5022
5023 case SND_SOC_DAPM_POST_PMD:
5024 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_CLSH_CTL,
5025 0x0C, 0x00);
5026 break;
Kiran Kandi4c56c592012-07-25 11:04:55 -07005027 }
5028 return 0;
5029}
5030
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08005031static int taiko_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
5032 struct snd_kcontrol *kcontrol, int event)
5033{
5034 struct snd_soc_codec *codec = w->codec;
5035 int ret = 0;
5036
5037 switch (event) {
5038 case SND_SOC_DAPM_PRE_PMU:
5039 ret = taiko_codec_enable_anc(w, kcontrol, event);
5040 msleep(50);
5041 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x10);
5042 break;
5043 case SND_SOC_DAPM_POST_PMU:
5044 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
5045 break;
5046 case SND_SOC_DAPM_PRE_PMD:
5047 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x00);
5048 msleep(40);
5049 ret |= taiko_codec_enable_anc(w, kcontrol, event);
5050 break;
5051 case SND_SOC_DAPM_POST_PMD:
5052 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
5053 break;
5054 }
5055 return ret;
5056}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005057
Kiran Kandic3b24402012-06-11 00:05:59 -07005058/* Todo: Have seperate dapm widgets for I2S and Slimbus.
5059 * Might Need to have callbacks registered only for slimbus
5060 */
5061static const struct snd_soc_dapm_widget taiko_dapm_widgets[] = {
5062 /*RX stuff */
5063 SND_SOC_DAPM_OUTPUT("EAR"),
5064
Kiran Kandi4c56c592012-07-25 11:04:55 -07005065 SND_SOC_DAPM_PGA_E("EAR PA", TAIKO_A_RX_EAR_EN, 4, 0, NULL, 0,
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005066 taiko_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
5067 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005068
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005069 SND_SOC_DAPM_MIXER_E("DAC1", TAIKO_A_RX_EAR_EN, 6, 0, dac1_switch,
5070 ARRAY_SIZE(dac1_switch), taiko_codec_ear_dac_event,
5071 SND_SOC_DAPM_PRE_PMU),
Kiran Kandic3b24402012-06-11 00:05:59 -07005072
Kuirong Wang906ac472012-07-09 12:54:44 -07005073 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
5074 AIF1_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07005075 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07005076 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
5077 AIF2_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07005078 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07005079 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
5080 AIF3_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07005081 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5082
Kuirong Wang906ac472012-07-09 12:54:44 -07005083 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAIKO_RX1, 0,
5084 &slim_rx_mux[TAIKO_RX1]),
5085 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAIKO_RX2, 0,
5086 &slim_rx_mux[TAIKO_RX2]),
5087 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAIKO_RX3, 0,
5088 &slim_rx_mux[TAIKO_RX3]),
5089 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAIKO_RX4, 0,
5090 &slim_rx_mux[TAIKO_RX4]),
5091 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAIKO_RX5, 0,
5092 &slim_rx_mux[TAIKO_RX5]),
5093 SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TAIKO_RX6, 0,
5094 &slim_rx_mux[TAIKO_RX6]),
5095 SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TAIKO_RX7, 0,
5096 &slim_rx_mux[TAIKO_RX7]),
Kiran Kandic3b24402012-06-11 00:05:59 -07005097
Kuirong Wang906ac472012-07-09 12:54:44 -07005098 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5099 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
5100 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
5101 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
5102 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
5103 SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
5104 SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
Kiran Kandic3b24402012-06-11 00:05:59 -07005105
5106 /* Headphone */
5107 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
5108 SND_SOC_DAPM_PGA_E("HPHL", TAIKO_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
5109 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07005110 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005111 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAIKO_A_RX_HPH_L_DAC_CTL, 7, 0,
5112 hphl_switch, ARRAY_SIZE(hphl_switch), taiko_hphl_dac_event,
5113 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005114
5115 SND_SOC_DAPM_PGA_E("HPHR", TAIKO_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
5116 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07005117 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005118
5119 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAIKO_A_RX_HPH_R_DAC_CTL, 7, 0,
5120 taiko_hphr_dac_event,
5121 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5122
5123 /* Speaker */
5124 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
5125 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
5126 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
5127 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005128 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005129
5130 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAIKO_A_RX_LINE_CNP_EN, 0, 0, NULL,
5131 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5132 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5133 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAIKO_A_RX_LINE_CNP_EN, 1, 0, NULL,
5134 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5135 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5136 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", TAIKO_A_RX_LINE_CNP_EN, 2, 0, NULL,
5137 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5138 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5139 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", TAIKO_A_RX_LINE_CNP_EN, 3, 0, NULL,
5140 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5141 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005142 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
5143 0, taiko_codec_enable_spk_pa,
5144 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005145
5146 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAIKO_A_RX_LINE_1_DAC_CTL, 7, 0
5147 , taiko_lineout_dac_event,
5148 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5149 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAIKO_A_RX_LINE_2_DAC_CTL, 7, 0
5150 , taiko_lineout_dac_event,
5151 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5152 SND_SOC_DAPM_DAC_E("LINEOUT3 DAC", NULL, TAIKO_A_RX_LINE_3_DAC_CTL, 7, 0
5153 , taiko_lineout_dac_event,
5154 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5155 SND_SOC_DAPM_SWITCH("LINEOUT3 DAC GROUND", SND_SOC_NOPM, 0, 0,
5156 &lineout3_ground_switch),
5157 SND_SOC_DAPM_DAC_E("LINEOUT4 DAC", NULL, TAIKO_A_RX_LINE_4_DAC_CTL, 7, 0
5158 , taiko_lineout_dac_event,
5159 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5160 SND_SOC_DAPM_SWITCH("LINEOUT4 DAC GROUND", SND_SOC_NOPM, 0, 0,
5161 &lineout4_ground_switch),
5162
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005163 SND_SOC_DAPM_DAC_E("SPK DAC", NULL, SND_SOC_NOPM, 0, 0,
5164 taiko_spk_dac_event,
5165 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5166
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005167 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
5168 taiko_codec_enable_vdd_spkr,
5169 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5170
Kiran Kandid2b46332012-10-05 12:04:00 -07005171 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5172 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5173 SND_SOC_DAPM_MIXER("RX7 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5174
Kiran Kandic3b24402012-06-11 00:05:59 -07005175 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005176 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005177 SND_SOC_DAPM_POST_PMU),
5178 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005179 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005180 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07005181 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005182 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005183 SND_SOC_DAPM_POST_PMU),
5184 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005185 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005186 SND_SOC_DAPM_POST_PMU),
5187 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005188 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005189 SND_SOC_DAPM_POST_PMU),
5190 SND_SOC_DAPM_MIXER_E("RX6 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 5, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005191 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005192 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07005193 SND_SOC_DAPM_MIXER_E("RX7 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 6, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005194 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005195 SND_SOC_DAPM_POST_PMU),
5196
Kiran Kandic3b24402012-06-11 00:05:59 -07005197
5198 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAIKO_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
5199 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAIKO_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
5200
5201 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5202 &rx_mix1_inp1_mux),
5203 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5204 &rx_mix1_inp2_mux),
5205 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
5206 &rx_mix1_inp3_mux),
5207 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5208 &rx2_mix1_inp1_mux),
5209 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5210 &rx2_mix1_inp2_mux),
5211 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5212 &rx3_mix1_inp1_mux),
5213 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5214 &rx3_mix1_inp2_mux),
5215 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5216 &rx4_mix1_inp1_mux),
5217 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5218 &rx4_mix1_inp2_mux),
5219 SND_SOC_DAPM_MUX("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5220 &rx5_mix1_inp1_mux),
5221 SND_SOC_DAPM_MUX("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5222 &rx5_mix1_inp2_mux),
5223 SND_SOC_DAPM_MUX("RX6 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5224 &rx6_mix1_inp1_mux),
5225 SND_SOC_DAPM_MUX("RX6 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5226 &rx6_mix1_inp2_mux),
5227 SND_SOC_DAPM_MUX("RX7 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5228 &rx7_mix1_inp1_mux),
5229 SND_SOC_DAPM_MUX("RX7 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5230 &rx7_mix1_inp2_mux),
5231 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5232 &rx1_mix2_inp1_mux),
5233 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5234 &rx1_mix2_inp2_mux),
5235 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5236 &rx2_mix2_inp1_mux),
5237 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5238 &rx2_mix2_inp2_mux),
5239 SND_SOC_DAPM_MUX("RX7 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5240 &rx7_mix2_inp1_mux),
5241 SND_SOC_DAPM_MUX("RX7 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5242 &rx7_mix2_inp2_mux),
5243
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02005244 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
5245 &rx_dac5_mux),
5246 SND_SOC_DAPM_MUX("RDAC7 MUX", SND_SOC_NOPM, 0, 0,
5247 &rx_dac7_mux),
5248
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005249 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
5250 &class_h_dsm_mux, taiko_codec_dsm_mux_event,
5251 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandi4c56c592012-07-25 11:04:55 -07005252
Kiran Kandic3b24402012-06-11 00:05:59 -07005253 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
5254 taiko_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
5255 SND_SOC_DAPM_POST_PMD),
5256
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005257 SND_SOC_DAPM_SUPPLY("CDC_I2S_RX_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 5, 0,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005258 NULL, 0),
5259
Kiran Kandic3b24402012-06-11 00:05:59 -07005260 /* TX */
5261
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005262 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Kiran Kandic3b24402012-06-11 00:05:59 -07005263 0),
5264
Joonwoo Parkccccba72013-04-26 11:19:46 -07005265 SND_SOC_DAPM_SUPPLY("LDO_H", SND_SOC_NOPM, 7, 0,
5266 taiko_codec_enable_ldo_h,
5267 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5268 /*
5269 * DAPM 'LDO_H Standalone' is to be powered by mbhc driver after
5270 * acquring codec_resource lock.
5271 * So call __taiko_codec_enable_ldo_h instead and avoid deadlock.
5272 */
5273 SND_SOC_DAPM_SUPPLY("LDO_H Standalone", SND_SOC_NOPM, 7, 0,
5274 __taiko_codec_enable_ldo_h,
5275 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005276
Joonwoo Parkc7731432012-10-17 12:41:44 -07005277 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07005278 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005279 SND_SOC_DAPM_PRE_PMD),
Joonwoo Parkc7731432012-10-17 12:41:44 -07005280 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
5281 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005282 SND_SOC_DAPM_PRE_PMD),
Joonwoo Parkc7731432012-10-17 12:41:44 -07005283 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07005284 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005285 SND_SOC_DAPM_PRE_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005286
5287
5288 SND_SOC_DAPM_INPUT("AMIC1"),
Joonwoo Park3699ca32013-02-08 12:06:15 -08005289 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", SND_SOC_NOPM, 7, 0,
5290 taiko_codec_enable_micbias,
5291 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5292 SND_SOC_DAPM_POST_PMD),
5293 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", SND_SOC_NOPM, 7, 0,
5294 taiko_codec_enable_micbias,
5295 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5296 SND_SOC_DAPM_POST_PMD),
5297 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", SND_SOC_NOPM, 7, 0,
5298 taiko_codec_enable_micbias,
5299 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5300 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005301
5302 SND_SOC_DAPM_INPUT("AMIC3"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005303
5304 SND_SOC_DAPM_INPUT("AMIC4"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005305
5306 SND_SOC_DAPM_INPUT("AMIC5"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005307
5308 SND_SOC_DAPM_INPUT("AMIC6"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005309
5310 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
5311 &dec1_mux, taiko_codec_enable_dec,
5312 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5313 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5314
5315 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
5316 &dec2_mux, taiko_codec_enable_dec,
5317 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5318 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5319
5320 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
5321 &dec3_mux, taiko_codec_enable_dec,
5322 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5323 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5324
5325 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
5326 &dec4_mux, taiko_codec_enable_dec,
5327 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5328 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5329
5330 SND_SOC_DAPM_MUX_E("DEC5 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 4, 0,
5331 &dec5_mux, taiko_codec_enable_dec,
5332 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5333 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5334
5335 SND_SOC_DAPM_MUX_E("DEC6 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 5, 0,
5336 &dec6_mux, taiko_codec_enable_dec,
5337 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5338 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5339
5340 SND_SOC_DAPM_MUX_E("DEC7 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 6, 0,
5341 &dec7_mux, taiko_codec_enable_dec,
5342 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5343 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5344
5345 SND_SOC_DAPM_MUX_E("DEC8 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 7, 0,
5346 &dec8_mux, taiko_codec_enable_dec,
5347 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5348 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5349
5350 SND_SOC_DAPM_MUX_E("DEC9 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0, 0,
5351 &dec9_mux, taiko_codec_enable_dec,
5352 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5353 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5354
5355 SND_SOC_DAPM_MUX_E("DEC10 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 1, 0,
5356 &dec10_mux, taiko_codec_enable_dec,
5357 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5358 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5359
5360 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
5361 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
5362
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08005363 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
5364 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
5365 taiko_codec_enable_anc_hph,
5366 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5367 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
5368 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
5369 taiko_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
5370 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
5371 SND_SOC_DAPM_POST_PMU),
5372 SND_SOC_DAPM_OUTPUT("ANC EAR"),
5373 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
5374 taiko_codec_enable_anc_ear,
5375 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5376 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005377 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
5378
5379 SND_SOC_DAPM_INPUT("AMIC2"),
Joonwoo Parkccccba72013-04-26 11:19:46 -07005380 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_EXTERNAL_STANDALONE, SND_SOC_NOPM,
5381 7, 0, taiko_codec_enable_micbias,
5382 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5383 SND_SOC_DAPM_POST_PMD),
Joonwoo Park3699ca32013-02-08 12:06:15 -08005384 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", SND_SOC_NOPM, 7, 0,
5385 taiko_codec_enable_micbias,
5386 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5387 SND_SOC_DAPM_POST_PMD),
5388 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", SND_SOC_NOPM, 7, 0,
5389 taiko_codec_enable_micbias,
5390 SND_SOC_DAPM_PRE_PMU |
5391 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5392 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", SND_SOC_NOPM, 7, 0,
5393 taiko_codec_enable_micbias,
5394 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5395 SND_SOC_DAPM_POST_PMD),
5396 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", SND_SOC_NOPM, 7, 0,
5397 taiko_codec_enable_micbias,
5398 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5399 SND_SOC_DAPM_POST_PMD),
5400 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", SND_SOC_NOPM, 7, 0,
5401 taiko_codec_enable_micbias,
5402 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5403 SND_SOC_DAPM_POST_PMD),
5404 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", SND_SOC_NOPM, 7, 0,
5405 taiko_codec_enable_micbias,
5406 SND_SOC_DAPM_PRE_PMU |
5407 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5408 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", SND_SOC_NOPM, 7, 0,
5409 taiko_codec_enable_micbias,
5410 SND_SOC_DAPM_PRE_PMU |
5411 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5412 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", SND_SOC_NOPM, 7,
5413 0, taiko_codec_enable_micbias,
5414 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5415 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005416
Kuirong Wang906ac472012-07-09 12:54:44 -07005417 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
5418 AIF1_CAP, 0, taiko_codec_enable_slimtx,
5419 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005420
Kuirong Wang906ac472012-07-09 12:54:44 -07005421 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
5422 AIF2_CAP, 0, taiko_codec_enable_slimtx,
5423 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005424
Kuirong Wang906ac472012-07-09 12:54:44 -07005425 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
5426 AIF3_CAP, 0, taiko_codec_enable_slimtx,
5427 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005428
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005429 SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
5430 AIF4_VIFEED, 0, taiko_codec_enable_slimvi_feedback,
5431 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005432 SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005433 SND_SOC_NOPM, 0, 0,
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005434 taiko_codec_enable_mad, SND_SOC_DAPM_PRE_PMU),
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005435 SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
5436 &aif4_mad_switch),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005437 SND_SOC_DAPM_INPUT("MADINPUT"),
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005438
Kuirong Wang906ac472012-07-09 12:54:44 -07005439 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
5440 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005441
Kuirong Wang906ac472012-07-09 12:54:44 -07005442 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
5443 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005444
Kuirong Wang906ac472012-07-09 12:54:44 -07005445 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
5446 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005447
Kuirong Wang906ac472012-07-09 12:54:44 -07005448 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAIKO_TX1, 0,
5449 &sb_tx1_mux),
5450 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAIKO_TX2, 0,
5451 &sb_tx2_mux),
5452 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAIKO_TX3, 0,
5453 &sb_tx3_mux),
5454 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAIKO_TX4, 0,
5455 &sb_tx4_mux),
5456 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAIKO_TX5, 0,
5457 &sb_tx5_mux),
5458 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TAIKO_TX6, 0,
5459 &sb_tx6_mux),
5460 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TAIKO_TX7, 0,
5461 &sb_tx7_mux),
5462 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TAIKO_TX8, 0,
5463 &sb_tx8_mux),
5464 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TAIKO_TX9, 0,
5465 &sb_tx9_mux),
5466 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TAIKO_TX10, 0,
5467 &sb_tx10_mux),
Kiran Kandic3b24402012-06-11 00:05:59 -07005468
5469 /* Digital Mic Inputs */
5470 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
5471 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5472 SND_SOC_DAPM_POST_PMD),
5473
5474 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
5475 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5476 SND_SOC_DAPM_POST_PMD),
5477
5478 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
5479 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5480 SND_SOC_DAPM_POST_PMD),
5481
5482 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
5483 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5484 SND_SOC_DAPM_POST_PMD),
5485
5486 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
5487 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5488 SND_SOC_DAPM_POST_PMD),
5489 SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 0, 0,
5490 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5491 SND_SOC_DAPM_POST_PMD),
5492
5493 /* Sidetone */
5494 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
Kiran Kandibd85d772013-05-19 19:03:43 -07005495 SND_SOC_DAPM_MIXER("IIR1", TAIKO_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
Kiran Kandic3b24402012-06-11 00:05:59 -07005496
Fred Oh456fcb52013-02-28 19:08:15 -08005497 SND_SOC_DAPM_MUX("IIR2 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir2_inp1_mux),
Kiran Kandibd85d772013-05-19 19:03:43 -07005498 SND_SOC_DAPM_MIXER("IIR2", TAIKO_A_CDC_CLK_SD_CTL, 1, 0, NULL, 0),
Fred Oh456fcb52013-02-28 19:08:15 -08005499
Kiran Kandic3b24402012-06-11 00:05:59 -07005500 /* AUX PGA */
5501 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAIKO_A_RX_AUX_SW_CTL, 7, 0,
5502 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5503 SND_SOC_DAPM_POST_PMD),
5504
5505 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAIKO_A_RX_AUX_SW_CTL, 6, 0,
5506 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5507 SND_SOC_DAPM_POST_PMD),
5508
5509 /* Lineout, ear and HPH PA Mixers */
5510
5511 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5512 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
5513
5514 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
5515 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
5516
5517 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5518 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
5519
5520 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
5521 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
5522
5523 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
5524 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
5525
5526 SND_SOC_DAPM_MIXER("LINEOUT3_PA_MIXER", SND_SOC_NOPM, 0, 0,
5527 lineout3_pa_mix, ARRAY_SIZE(lineout3_pa_mix)),
5528
5529 SND_SOC_DAPM_MIXER("LINEOUT4_PA_MIXER", SND_SOC_NOPM, 0, 0,
5530 lineout4_pa_mix, ARRAY_SIZE(lineout4_pa_mix)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005531};
5532
Kiran Kandic3b24402012-06-11 00:05:59 -07005533static irqreturn_t taiko_slimbus_irq(int irq, void *data)
5534{
5535 struct taiko_priv *priv = data;
5536 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005537 unsigned long status = 0;
5538 int i, j, port_id, k;
5539 u32 bit;
Kiran Kandic3b24402012-06-11 00:05:59 -07005540 u8 val;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005541 bool tx, cleared;
Kiran Kandic3b24402012-06-11 00:05:59 -07005542
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005543 for (i = TAIKO_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
5544 i <= TAIKO_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
5545 val = wcd9xxx_interface_reg_read(codec->control_data, i);
5546 status |= ((u32)val << (8 * j));
5547 }
5548
5549 for_each_set_bit(j, &status, 32) {
5550 tx = (j >= 16 ? true : false);
5551 port_id = (tx ? j - 16 : j);
5552 val = wcd9xxx_interface_reg_read(codec->control_data,
5553 TAIKO_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
5554 if (val & TAIKO_SLIM_IRQ_OVERFLOW)
5555 pr_err_ratelimited(
5556 "%s: overflow error on %s port %d, value %x\n",
5557 __func__, (tx ? "TX" : "RX"), port_id, val);
5558 if (val & TAIKO_SLIM_IRQ_UNDERFLOW)
5559 pr_err_ratelimited(
5560 "%s: underflow error on %s port %d, value %x\n",
5561 __func__, (tx ? "TX" : "RX"), port_id, val);
5562 if (val & TAIKO_SLIM_IRQ_PORT_CLOSED) {
5563 /*
5564 * INT SOURCE register starts from RX to TX
5565 * but port number in the ch_mask is in opposite way
5566 */
5567 bit = (tx ? j - 16 : j + 16);
5568 pr_debug("%s: %s port %d closed value %x, bit %u\n",
5569 __func__, (tx ? "TX" : "RX"), port_id, val,
5570 bit);
5571 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
5572 pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
5573 __func__, k, priv->dai[k].ch_mask);
5574 if (test_and_clear_bit(bit,
5575 &priv->dai[k].ch_mask)) {
5576 cleared = true;
5577 if (!priv->dai[k].ch_mask)
5578 wake_up(&priv->dai[k].dai_wait);
5579 /*
5580 * There are cases when multiple DAIs
5581 * might be using the same slimbus
5582 * channel. Hence don't break here.
5583 */
5584 }
5585 }
5586 WARN(!cleared,
5587 "Couldn't find slimbus %s port %d for closing\n",
5588 (tx ? "TX" : "RX"), port_id);
Kiran Kandic3b24402012-06-11 00:05:59 -07005589 }
5590 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005591 TAIKO_SLIM_PGD_PORT_INT_CLR_RX_0 +
5592 (j / 8),
5593 1 << (j % 8));
Joonwoo Parka8890262012-10-15 12:04:27 -07005594 }
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005595
Kiran Kandic3b24402012-06-11 00:05:59 -07005596 return IRQ_HANDLED;
5597}
5598
5599static int taiko_handle_pdata(struct taiko_priv *taiko)
5600{
5601 struct snd_soc_codec *codec = taiko->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07005602 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
Kiran Kandic3b24402012-06-11 00:05:59 -07005603 int k1, k2, k3, rc = 0;
Kiran Kandi725f8492012-08-06 13:45:16 -07005604 u8 leg_mode, txfe_bypass, txfe_buff, flag;
Kiran Kandic3b24402012-06-11 00:05:59 -07005605 u8 i = 0, j = 0;
5606 u8 val_txfe = 0, value = 0;
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005607 u8 dmic_sample_rate_value = 0;
5608 u8 dmic_b1_ctl_value = 0, dmic_b2_ctl_value = 0;
5609 u8 anc_ctl_value = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07005610
5611 if (!pdata) {
Kiran Kandi725f8492012-08-06 13:45:16 -07005612 pr_err("%s: NULL pdata\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07005613 rc = -ENODEV;
5614 goto done;
5615 }
5616
Kiran Kandi725f8492012-08-06 13:45:16 -07005617 leg_mode = pdata->amic_settings.legacy_mode;
5618 txfe_bypass = pdata->amic_settings.txfe_enable;
5619 txfe_buff = pdata->amic_settings.txfe_buff;
5620 flag = pdata->amic_settings.use_pdata;
5621
Kiran Kandic3b24402012-06-11 00:05:59 -07005622 /* Make sure settings are correct */
Joonwoo Parka8890262012-10-15 12:04:27 -07005623 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
5624 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5625 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5626 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5627 (pdata->micbias.bias4_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Kiran Kandic3b24402012-06-11 00:05:59 -07005628 rc = -EINVAL;
5629 goto done;
5630 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005631 /* figure out k value */
Joonwoo Parka8890262012-10-15 12:04:27 -07005632 k1 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt1_mv);
5633 k2 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt2_mv);
5634 k3 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt3_mv);
Kiran Kandic3b24402012-06-11 00:05:59 -07005635
5636 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
5637 rc = -EINVAL;
5638 goto done;
5639 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005640 /* Set voltage level and always use LDO */
5641 snd_soc_update_bits(codec, TAIKO_A_LDO_H_MODE_1, 0x0C,
Joonwoo Parka8890262012-10-15 12:04:27 -07005642 (pdata->micbias.ldoh_v << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005643
Joonwoo Parka8890262012-10-15 12:04:27 -07005644 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
5645 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
5646 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005647
5648 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005649 (pdata->micbias.bias1_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005650 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005651 (pdata->micbias.bias2_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005652 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005653 (pdata->micbias.bias3_cfilt_sel << 5));
5654 snd_soc_update_bits(codec, taiko->resmgr.reg_addr->micb_4_ctl, 0x60,
Kiran Kandic3b24402012-06-11 00:05:59 -07005655 (pdata->micbias.bias4_cfilt_sel << 5));
5656
5657 for (i = 0; i < 6; j++, i += 2) {
5658 if (flag & (0x01 << i)) {
5659 value = (leg_mode & (0x01 << i)) ? 0x10 : 0x00;
5660 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
5661 val_txfe = val_txfe |
5662 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
5663 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5664 0x10, value);
5665 snd_soc_update_bits(codec,
5666 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5667 0x30, val_txfe);
5668 }
5669 if (flag & (0x01 << (i + 1))) {
5670 value = (leg_mode & (0x01 << (i + 1))) ? 0x01 : 0x00;
5671 val_txfe = (txfe_bypass &
5672 (0x01 << (i + 1))) ? 0x02 : 0x00;
5673 val_txfe |= (txfe_buff &
5674 (0x01 << (i + 1))) ? 0x01 : 0x00;
5675 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5676 0x01, value);
5677 snd_soc_update_bits(codec,
5678 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5679 0x03, val_txfe);
5680 }
5681 }
5682 if (flag & 0x40) {
5683 value = (leg_mode & 0x40) ? 0x10 : 0x00;
5684 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
5685 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
5686 snd_soc_update_bits(codec, TAIKO_A_TX_7_MBHC_EN,
5687 0x13, value);
5688 }
5689
5690 if (pdata->ocp.use_pdata) {
5691 /* not defined in CODEC specification */
5692 if (pdata->ocp.hph_ocp_limit == 1 ||
5693 pdata->ocp.hph_ocp_limit == 5) {
5694 rc = -EINVAL;
5695 goto done;
5696 }
5697 snd_soc_update_bits(codec, TAIKO_A_RX_COM_OCP_CTL,
5698 0x0F, pdata->ocp.num_attempts);
5699 snd_soc_write(codec, TAIKO_A_RX_COM_OCP_COUNT,
5700 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
5701 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_OCP_CTL,
5702 0xE0, (pdata->ocp.hph_ocp_limit << 5));
5703 }
5704
5705 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
Joonwoo Park448a8fc2013-04-10 15:25:58 -07005706 if (pdata->regulator[i].name &&
5707 !strncmp(pdata->regulator[i].name, "CDC_VDDA_RX", 11)) {
Kiran Kandic3b24402012-06-11 00:05:59 -07005708 if (pdata->regulator[i].min_uV == 1800000 &&
5709 pdata->regulator[i].max_uV == 1800000) {
5710 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5711 0x1C);
5712 } else if (pdata->regulator[i].min_uV == 2200000 &&
5713 pdata->regulator[i].max_uV == 2200000) {
5714 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5715 0x1E);
5716 } else {
5717 pr_err("%s: unsupported CDC_VDDA_RX voltage\n"
5718 "min %d, max %d\n", __func__,
5719 pdata->regulator[i].min_uV,
5720 pdata->regulator[i].max_uV);
5721 rc = -EINVAL;
5722 }
5723 break;
5724 }
5725 }
Kiran Kandi4c56c592012-07-25 11:04:55 -07005726
Joonwoo Park1848c762012-10-18 13:16:01 -07005727 /* Set micbias capless mode with tail current */
5728 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
5729 0x00 : 0x16);
5730 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x1E, value);
5731 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
5732 0x00 : 0x16);
5733 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x1E, value);
5734 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
5735 0x00 : 0x16);
5736 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x1E, value);
5737 value = (pdata->micbias.bias4_cap_mode == MICBIAS_EXT_BYP_CAP ?
5738 0x00 : 0x16);
5739 snd_soc_update_bits(codec, TAIKO_A_MICB_4_CTL, 0x1E, value);
5740
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005741 /* Set the DMIC sample rate */
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07005742 if (pdata->mclk_rate == TAIKO_MCLK_CLK_9P6MHZ) {
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005743 switch (pdata->dmic_sample_rate) {
5744 case TAIKO_DMIC_SAMPLE_RATE_2P4MHZ:
5745 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5746 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5747 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5748 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5749 break;
5750 case TAIKO_DMIC_SAMPLE_RATE_4P8MHZ:
5751 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5752 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5753 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5754 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5755 break;
5756 case TAIKO_DMIC_SAMPLE_RATE_3P2MHZ:
5757 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5758 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5759 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5760 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5761 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5762 break;
5763 default:
5764 pr_err("%s Invalid sample rate %d for mclk %d\n",
5765 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5766 rc = -EINVAL;
5767 goto done;
5768 break;
5769 }
5770 } else if (pdata->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ) {
5771 switch (pdata->dmic_sample_rate) {
5772 case TAIKO_DMIC_SAMPLE_RATE_3P072MHZ:
5773 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5774 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5775 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5776 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5777 break;
5778 case TAIKO_DMIC_SAMPLE_RATE_6P144MHZ:
5779 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5780 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5781 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5782 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5783 break;
5784 case TAIKO_DMIC_SAMPLE_RATE_4P096MHZ:
5785 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5786 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5787 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5788 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5789 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5790 break;
5791 default:
5792 pr_err("%s Invalid sample rate %d for mclk %d\n",
5793 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5794 rc = -EINVAL;
5795 goto done;
5796 break;
5797 }
5798 } else {
5799 pr_err("%s MCLK is not set!\n", __func__);
5800 rc = -EINVAL;
5801 goto done;
5802 }
5803
5804 snd_soc_update_bits(codec, TAIKO_A_CDC_TX1_DMIC_CTL,
5805 0x7, dmic_sample_rate_value);
5806 snd_soc_update_bits(codec, TAIKO_A_CDC_TX2_DMIC_CTL,
5807 0x7, dmic_sample_rate_value);
5808 snd_soc_update_bits(codec, TAIKO_A_CDC_TX3_DMIC_CTL,
5809 0x7, dmic_sample_rate_value);
5810 snd_soc_update_bits(codec, TAIKO_A_CDC_TX4_DMIC_CTL,
5811 0x7, dmic_sample_rate_value);
5812 snd_soc_update_bits(codec, TAIKO_A_CDC_TX5_DMIC_CTL,
5813 0x7, dmic_sample_rate_value);
5814 snd_soc_update_bits(codec, TAIKO_A_CDC_TX6_DMIC_CTL,
5815 0x7, dmic_sample_rate_value);
5816 snd_soc_update_bits(codec, TAIKO_A_CDC_TX7_DMIC_CTL,
5817 0x7, dmic_sample_rate_value);
5818 snd_soc_update_bits(codec, TAIKO_A_CDC_TX8_DMIC_CTL,
5819 0x7, dmic_sample_rate_value);
5820 snd_soc_update_bits(codec, TAIKO_A_CDC_TX9_DMIC_CTL,
5821 0x7, dmic_sample_rate_value);
5822 snd_soc_update_bits(codec, TAIKO_A_CDC_TX10_DMIC_CTL,
5823 0x7, dmic_sample_rate_value);
5824 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B1_CTL,
5825 0xEE, dmic_b1_ctl_value);
5826 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B2_CTL,
5827 0xE, dmic_b2_ctl_value);
5828 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B2_CTL,
5829 0x1, anc_ctl_value);
5830
Kiran Kandic3b24402012-06-11 00:05:59 -07005831done:
5832 return rc;
5833}
5834
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005835static const struct wcd9xxx_reg_mask_val taiko_reg_defaults[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07005836
Kiran Kandi4c56c592012-07-25 11:04:55 -07005837 /* set MCLk to 9.6 */
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05005838 TAIKO_REG_VAL(TAIKO_A_CHIP_CTL, 0x02),
Kiran Kandi4c56c592012-07-25 11:04:55 -07005839 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_POWER_CTL, 0x03),
Kiran Kandic3b24402012-06-11 00:05:59 -07005840
Kiran Kandi4c56c592012-07-25 11:04:55 -07005841 /* EAR PA deafults */
5842 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CMBUFF, 0x05),
Kiran Kandic3b24402012-06-11 00:05:59 -07005843
Kiran Kandi4c56c592012-07-25 11:04:55 -07005844 /* RX deafults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005845 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B5_CTL, 0x78),
5846 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B5_CTL, 0x78),
5847 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B5_CTL, 0x78),
5848 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B5_CTL, 0x78),
5849 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B5_CTL, 0x78),
5850 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B5_CTL, 0x78),
5851 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B5_CTL, 0x78),
5852
Kiran Kandi4c56c592012-07-25 11:04:55 -07005853 /* RX1 and RX2 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005854 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B6_CTL, 0xA0),
5855 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B6_CTL, 0xA0),
5856
Kiran Kandi4c56c592012-07-25 11:04:55 -07005857 /* RX3 to RX7 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005858 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B6_CTL, 0x80),
5859 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B6_CTL, 0x80),
5860 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B6_CTL, 0x80),
5861 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B6_CTL, 0x80),
5862 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B6_CTL, 0x80),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005863
5864 /* MAD registers */
5865 TAIKO_REG_VAL(TAIKO_A_MAD_ANA_CTRL, 0xF1),
5866 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_1, 0x00),
5867 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_2, 0x00),
5868 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_1, 0x00),
5869 /* Set SAMPLE_TX_EN bit */
5870 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03),
5871 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_3, 0x00),
5872 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_4, 0x00),
5873 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_5, 0x00),
5874 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_6, 0x00),
5875 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_7, 0x00),
5876 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_8, 0x00),
5877 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_PTR, 0x00),
5878 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_VAL, 0x40),
5879 TAIKO_REG_VAL(TAIKO_A_CDC_DEBUG_B7_CTL, 0x00),
5880 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_RESET_B1_CTL, 0x00),
5881 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_CTL, 0x00),
5882 TAIKO_REG_VAL(TAIKO_A_CDC_CONN_MAD, 0x01),
Bhalchandra Gajareafdb1b12013-06-10 13:45:28 -07005883
5884 /* Set HPH Path to low power mode */
5885 TAIKO_REG_VAL(TAIKO_A_RX_HPH_BIAS_PA, 0x55),
Kiran Kandic3b24402012-06-11 00:05:59 -07005886};
5887
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005888static const struct wcd9xxx_reg_mask_val taiko_1_0_reg_defaults[] = {
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005889 /*
5890 * The following only need to be written for Taiko 1.0 parts.
5891 * Taiko 2.0 will have appropriate defaults for these registers.
5892 */
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005893
5894 /* BUCK default */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005895 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x50),
5896
5897 /* Required defaults for class H operation */
5898 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xF4),
5899 TAIKO_REG_VAL(TAIKO_A_BIAS_CURR_CTL_2, 0x08),
5900 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
5901 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x60),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005902
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005903 /* Choose max non-overlap time for NCP */
5904 TAIKO_REG_VAL(TAIKO_A_NCP_CLK, 0xFC),
5905 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005906 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005907 /*
5908 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
5909 * Note that the other bits of this register will be changed during
5910 * Rx PA bring up.
5911 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005912 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005913 /*Reduce EAR DAC bias to 70% */
5914 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5915 /* Reduce LINE DAC bias to 70% */
5916 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
Joonwoo Parkd87ec4c2012-10-30 15:44:18 -07005917
5918 /*
5919 * There is a diode to pull down the micbias while doing
5920 * insertion detection. This diode can cause leakage.
5921 * Set bit 0 to 1 to prevent leakage.
5922 * Setting this bit of micbias 2 prevents leakage for all other micbias.
5923 */
5924 TAIKO_REG_VAL(TAIKO_A_MICB_2_MBHC, 0x41),
Joonwoo Park3c7bca62012-10-31 12:44:23 -07005925
5926 /* Disable TX7 internal biasing path which can cause leakage */
5927 TAIKO_REG_VAL(TAIKO_A_TX_SUP_SWITCH_CTRL_1, 0xBF),
Joonwoo Park03604052012-11-06 18:40:25 -08005928 /* Enable MICB 4 VDDIO switch to prevent leakage */
5929 TAIKO_REG_VAL(TAIKO_A_MICB_4_MBHC, 0x81),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005930
5931 /* Close leakage on the spkdrv */
5932 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_DBG_PWRSTG, 0x24),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005933};
5934
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005935/*
5936 * Don't update TAIKO_A_CHIP_CTL, TAIKO_A_BUCK_CTRL_CCL_1 and
5937 * TAIKO_A_RX_EAR_CMBUFF as those are updated in taiko_reg_defaults
5938 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005939static const struct wcd9xxx_reg_mask_val taiko_2_0_reg_defaults[] = {
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005940 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_GAIN, 0x2),
5941 TAIKO_REG_VAL(TAIKO_A_CDC_TX_2_GAIN, 0x2),
5942 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_2_ADC_IB, 0x44),
5943 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_GAIN, 0x2),
5944 TAIKO_REG_VAL(TAIKO_A_CDC_TX_4_GAIN, 0x2),
5945 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_4_ADC_IB, 0x44),
5946 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_GAIN, 0x2),
5947 TAIKO_REG_VAL(TAIKO_A_CDC_TX_6_GAIN, 0x2),
5948 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_6_ADC_IB, 0x44),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005949 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
5950 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x8),
5951 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x51),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005952 TAIKO_REG_VAL(TAIKO_A_NCP_DTEST, 0x10),
5953 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xA4),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005954 TAIKO_REG_VAL(TAIKO_A_RX_HPH_OCP_CTL, 0x69),
5955 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDA),
5956 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_TIME, 0x15),
5957 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5958 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CNP, 0xC0),
5959 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
5960 TAIKO_REG_VAL(TAIKO_A_RX_LINE_1_TEST, 0x2),
5961 TAIKO_REG_VAL(TAIKO_A_RX_LINE_2_TEST, 0x2),
5962 TAIKO_REG_VAL(TAIKO_A_RX_LINE_3_TEST, 0x2),
5963 TAIKO_REG_VAL(TAIKO_A_RX_LINE_4_TEST, 0x2),
5964 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_OCP_CTL, 0x97),
5965 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_CLIP_DET, 0x1),
5966 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_IEC, 0x0),
5967 TAIKO_REG_VAL(TAIKO_A_CDC_TX1_MUX_CTL, 0x48),
5968 TAIKO_REG_VAL(TAIKO_A_CDC_TX2_MUX_CTL, 0x48),
5969 TAIKO_REG_VAL(TAIKO_A_CDC_TX3_MUX_CTL, 0x48),
5970 TAIKO_REG_VAL(TAIKO_A_CDC_TX4_MUX_CTL, 0x48),
5971 TAIKO_REG_VAL(TAIKO_A_CDC_TX5_MUX_CTL, 0x48),
5972 TAIKO_REG_VAL(TAIKO_A_CDC_TX6_MUX_CTL, 0x48),
5973 TAIKO_REG_VAL(TAIKO_A_CDC_TX7_MUX_CTL, 0x48),
5974 TAIKO_REG_VAL(TAIKO_A_CDC_TX8_MUX_CTL, 0x48),
5975 TAIKO_REG_VAL(TAIKO_A_CDC_TX9_MUX_CTL, 0x48),
5976 TAIKO_REG_VAL(TAIKO_A_CDC_TX10_MUX_CTL, 0x48),
5977 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B4_CTL, 0x8),
Joonwoo Parkdbbdac02013-03-21 19:24:31 -07005978 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B4_CTL, 0x8),
5979 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B4_CTL, 0x8),
5980 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B4_CTL, 0x8),
5981 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B4_CTL, 0x8),
5982 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B4_CTL, 0x8),
5983 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B4_CTL, 0x8),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005984 TAIKO_REG_VAL(TAIKO_A_CDC_VBAT_GAIN_UPD_MON, 0x0),
5985 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B1_CTL, 0x0),
5986 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B2_CTL, 0x0),
5987 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B3_CTL, 0x0),
5988 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B4_CTL, 0x0),
5989 TAIKO_REG_VAL(TAIKO_A_CDC_SPKR_CLIPDET_B1_CTL, 0x0),
5990 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B4_CTL, 0x37),
5991 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B5_CTL, 0x7f),
5992};
5993
Kiran Kandic3b24402012-06-11 00:05:59 -07005994static void taiko_update_reg_defaults(struct snd_soc_codec *codec)
5995{
5996 u32 i;
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005997 struct wcd9xxx *taiko_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07005998
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005999 for (i = 0; i < ARRAY_SIZE(taiko_reg_defaults); i++)
6000 snd_soc_write(codec, taiko_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006001 taiko_reg_defaults[i].val);
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07006002
6003 if (TAIKO_IS_1_0(taiko_core->version)) {
6004 for (i = 0; i < ARRAY_SIZE(taiko_1_0_reg_defaults); i++)
6005 snd_soc_write(codec, taiko_1_0_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006006 taiko_1_0_reg_defaults[i].val);
6007 if (spkr_drv_wrnd == 1)
6008 snd_soc_write(codec, TAIKO_A_SPKR_DRV_EN, 0xEF);
6009 } else {
6010 for (i = 0; i < ARRAY_SIZE(taiko_2_0_reg_defaults); i++)
6011 snd_soc_write(codec, taiko_2_0_reg_defaults[i].reg,
6012 taiko_2_0_reg_defaults[i].val);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006013 spkr_drv_wrnd = -1;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006014 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006015}
6016
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08006017static const struct wcd9xxx_reg_mask_val taiko_codec_reg_init_val[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07006018 /* Initialize current threshold to 350MA
6019 * number of wait and run cycles to 4096
6020 */
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07006021 {TAIKO_A_RX_HPH_OCP_CTL, 0xE1, 0x61},
Kiran Kandic3b24402012-06-11 00:05:59 -07006022 {TAIKO_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Patrick Lai92833bf2012-12-01 10:31:35 -08006023 {TAIKO_A_RX_HPH_L_TEST, 0x01, 0x01},
6024 {TAIKO_A_RX_HPH_R_TEST, 0x01, 0x01},
Kiran Kandic3b24402012-06-11 00:05:59 -07006025
Kiran Kandic3b24402012-06-11 00:05:59 -07006026 /* Initialize gain registers to use register gain */
Kiran Kandi4c56c592012-07-25 11:04:55 -07006027 {TAIKO_A_RX_HPH_L_GAIN, 0x20, 0x20},
6028 {TAIKO_A_RX_HPH_R_GAIN, 0x20, 0x20},
6029 {TAIKO_A_RX_LINE_1_GAIN, 0x20, 0x20},
6030 {TAIKO_A_RX_LINE_2_GAIN, 0x20, 0x20},
6031 {TAIKO_A_RX_LINE_3_GAIN, 0x20, 0x20},
6032 {TAIKO_A_RX_LINE_4_GAIN, 0x20, 0x20},
Joonwoo Parkc7731432012-10-17 12:41:44 -07006033 {TAIKO_A_SPKR_DRV_GAIN, 0x04, 0x04},
Kiran Kandic3b24402012-06-11 00:05:59 -07006034
Kiran Kandic3b24402012-06-11 00:05:59 -07006035 /* Use 16 bit sample size for TX1 to TX6 */
6036 {TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
6037 {TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
6038 {TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
6039 {TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
6040 {TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
6041 {TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0x30, 0x20},
6042
6043 /* Use 16 bit sample size for TX7 to TX10 */
6044 {TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0x60, 0x40},
6045 {TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0x60, 0x40},
6046 {TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x60, 0x40},
6047 {TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x60, 0x40},
6048
Kiran Kandic3b24402012-06-11 00:05:59 -07006049 /*enable HPF filter for TX paths */
6050 {TAIKO_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
6051 {TAIKO_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
6052 {TAIKO_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
6053 {TAIKO_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
6054 {TAIKO_A_CDC_TX5_MUX_CTL, 0x8, 0x0},
6055 {TAIKO_A_CDC_TX6_MUX_CTL, 0x8, 0x0},
6056 {TAIKO_A_CDC_TX7_MUX_CTL, 0x8, 0x0},
6057 {TAIKO_A_CDC_TX8_MUX_CTL, 0x8, 0x0},
6058 {TAIKO_A_CDC_TX9_MUX_CTL, 0x8, 0x0},
6059 {TAIKO_A_CDC_TX10_MUX_CTL, 0x8, 0x0},
6060
Joonwoo Parkc7731432012-10-17 12:41:44 -07006061 /* Compander zone selection */
6062 {TAIKO_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
6063 {TAIKO_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
6064 {TAIKO_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
6065 {TAIKO_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
6066 {TAIKO_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
6067 {TAIKO_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07006068
6069 /*
6070 * Setup wavegen timer to 20msec and disable chopper
6071 * as default. This corresponds to Compander OFF
6072 */
6073 {TAIKO_A_RX_HPH_CNP_WG_CTL, 0xFF, 0xDB},
6074 {TAIKO_A_RX_HPH_CNP_WG_TIME, 0xFF, 0x58},
6075 {TAIKO_A_RX_HPH_BIAS_WG_OCP, 0xFF, 0x1A},
6076 {TAIKO_A_RX_HPH_CHOP_CTL, 0xFF, 0x24},
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -07006077
6078 /* Choose max non-overlap time for NCP */
6079 {TAIKO_A_NCP_CLK, 0xFF, 0xFC},
6080
6081 /* Program the 0.85 volt VBG_REFERENCE */
6082 {TAIKO_A_BIAS_CURR_CTL_2, 0xFF, 0x04},
Kiran Kandic3b24402012-06-11 00:05:59 -07006083};
6084
6085static void taiko_codec_init_reg(struct snd_soc_codec *codec)
6086{
6087 u32 i;
6088
6089 for (i = 0; i < ARRAY_SIZE(taiko_codec_reg_init_val); i++)
6090 snd_soc_update_bits(codec, taiko_codec_reg_init_val[i].reg,
6091 taiko_codec_reg_init_val[i].mask,
6092 taiko_codec_reg_init_val[i].val);
6093}
6094
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006095static void taiko_slim_interface_init_reg(struct snd_soc_codec *codec)
Joonwoo Park7680b9f2012-07-13 11:36:48 -07006096{
Joonwoo Park7680b9f2012-07-13 11:36:48 -07006097 int i;
Joonwoo Park7680b9f2012-07-13 11:36:48 -07006098
6099 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
6100 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Parka8890262012-10-15 12:04:27 -07006101 TAIKO_SLIM_PGD_PORT_INT_EN0 + i,
6102 0xFF);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006103}
6104
6105static int taiko_setup_irqs(struct taiko_priv *taiko)
6106{
6107 int ret = 0;
6108 struct snd_soc_codec *codec = taiko->codec;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006109 struct wcd9xxx *wcd9xxx = codec->control_data;
6110 struct wcd9xxx_core_resource *core_res =
6111 &wcd9xxx->core_res;
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006112
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006113 ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006114 taiko_slimbus_irq, "SLIMBUS Slave", taiko);
6115 if (ret)
6116 pr_err("%s: Failed to request irq %d\n", __func__,
6117 WCD9XXX_IRQ_SLIMBUS);
6118 else
6119 taiko_slim_interface_init_reg(codec);
6120
Joonwoo Park7680b9f2012-07-13 11:36:48 -07006121 return ret;
6122}
6123
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006124static void taiko_cleanup_irqs(struct taiko_priv *taiko)
6125{
6126 struct snd_soc_codec *codec = taiko->codec;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006127 struct wcd9xxx *wcd9xxx = codec->control_data;
6128 struct wcd9xxx_core_resource *core_res =
6129 &wcd9xxx->core_res;
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006130
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006131 wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, taiko);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006132}
6133
Joonwoo Parka8890262012-10-15 12:04:27 -07006134int taiko_hs_detect(struct snd_soc_codec *codec,
6135 struct wcd9xxx_mbhc_config *mbhc_cfg)
6136{
Joonwoo Park88bfa842013-04-15 16:59:21 -07006137 int rc;
Joonwoo Parka8890262012-10-15 12:04:27 -07006138 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Park88bfa842013-04-15 16:59:21 -07006139 rc = wcd9xxx_mbhc_start(&taiko->mbhc, mbhc_cfg);
6140 if (!rc)
6141 taiko->mbhc_started = true;
6142 return rc;
Joonwoo Parka8890262012-10-15 12:04:27 -07006143}
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006144EXPORT_SYMBOL(taiko_hs_detect);
Joonwoo Parka8890262012-10-15 12:04:27 -07006145
Joonwoo Parke7d724e2013-08-19 15:51:01 -07006146void taiko_hs_detect_exit(struct snd_soc_codec *codec)
6147{
6148 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
6149 wcd9xxx_mbhc_stop(&taiko->mbhc);
6150 taiko->mbhc_started = false;
6151}
6152EXPORT_SYMBOL(taiko_hs_detect_exit);
6153
Kiran Kandia1bed422013-05-28 18:29:12 -07006154void taiko_event_register(
6155 int (*machine_event_cb)(struct snd_soc_codec *codec,
6156 enum wcd9xxx_codec_event),
6157 struct snd_soc_codec *codec)
6158{
6159 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
6160 taiko->machine_codec_event_cb = machine_event_cb;
6161}
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006162EXPORT_SYMBOL(taiko_event_register);
Kiran Kandia1bed422013-05-28 18:29:12 -07006163
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006164static void taiko_init_slim_slave_cfg(struct snd_soc_codec *codec)
6165{
6166 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
6167 struct afe_param_cdc_slimbus_slave_cfg *cfg;
6168 struct wcd9xxx *wcd9xxx = codec->control_data;
6169 uint64_t eaddr = 0;
6170
6171 cfg = &priv->slimbus_slave_cfg;
6172 cfg->minor_version = 1;
6173 cfg->tx_slave_port_offset = 0;
6174 cfg->rx_slave_port_offset = 16;
6175
6176 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
6177 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
6178 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
6179 cfg->device_enum_addr_msw = eaddr >> 32;
6180
6181 pr_debug("%s: slimbus logical address 0x%llx\n", __func__, eaddr);
6182}
6183
Joonwoo Park8ffa2812013-08-07 19:01:30 -07006184static int taiko_device_down(struct wcd9xxx *wcd9xxx)
6185{
6186 struct snd_soc_codec *codec;
6187
6188 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
6189 snd_soc_card_change_online_state(codec->card, 0);
6190
6191 return 0;
6192}
6193
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07006194static int wcd9xxx_prepare_static_pa(struct wcd9xxx_mbhc *mbhc,
6195 struct list_head *lh)
6196{
6197 int i;
6198 struct snd_soc_codec *codec = mbhc->codec;
6199
6200 const struct wcd9xxx_reg_mask_val reg_set_paon[] = {
6201 {WCD9XXX_A_RX_HPH_OCP_CTL, 0x18, 0x00},
6202 {WCD9XXX_A_RX_HPH_L_TEST, 0x1, 0x0},
6203 {WCD9XXX_A_RX_HPH_R_TEST, 0x1, 0x0},
6204 {WCD9XXX_A_RX_HPH_BIAS_WG_OCP, 0xff, 0x1A},
6205 {WCD9XXX_A_RX_HPH_CNP_WG_CTL, 0xff, 0xDB},
6206 {WCD9XXX_A_RX_HPH_CNP_WG_TIME, 0xff, 0x15},
6207 {WCD9XXX_A_CDC_RX1_B6_CTL, 0xff, 0x81},
6208 {WCD9XXX_A_CDC_CLK_RX_B1_CTL, 0x01, 0x01},
6209 {WCD9XXX_A_RX_HPH_CHOP_CTL, 0xff, 0xA4},
6210 {WCD9XXX_A_RX_HPH_L_GAIN, 0xff, 0x2C},
6211 {WCD9XXX_A_CDC_RX2_B6_CTL, 0xff, 0x81},
6212 {WCD9XXX_A_CDC_CLK_RX_B1_CTL, 0x02, 0x02},
6213 {WCD9XXX_A_RX_HPH_R_GAIN, 0xff, 0x2C},
6214 {WCD9XXX_A_NCP_CLK, 0xff, 0xFC},
6215 {WCD9XXX_A_BUCK_CTRL_CCL_3, 0xff, 0x60},
6216 {WCD9XXX_A_RX_COM_BIAS, 0xff, 0x80},
6217 {WCD9XXX_A_BUCK_MODE_3, 0xff, 0xC6},
6218 {WCD9XXX_A_BUCK_MODE_4, 0xff, 0xE6},
6219 {WCD9XXX_A_BUCK_MODE_5, 0xff, 0x02},
6220 {WCD9XXX_A_BUCK_MODE_1, 0xff, 0xA1},
6221 {WCD9XXX_A_NCP_EN, 0xff, 0xFF},
6222 {WCD9XXX_A_BUCK_MODE_5, 0xff, 0x7B},
6223 {WCD9XXX_A_CDC_CLSH_B1_CTL, 0xff, 0xE6},
6224 {WCD9XXX_A_RX_HPH_L_DAC_CTL, 0xff, 0xC0},
6225 {WCD9XXX_A_RX_HPH_R_DAC_CTL, 0xff, 0xC0},
6226 };
6227
6228 for (i = 0; i < ARRAY_SIZE(reg_set_paon); i++)
6229 wcd9xxx_soc_update_bits_push(codec, lh,
6230 reg_set_paon[i].reg,
6231 reg_set_paon[i].mask,
6232 reg_set_paon[i].val, 0);
6233 pr_debug("%s: PAs are prepared\n", __func__);
6234
6235 return 0;
6236}
6237
6238static int wcd9xxx_enable_static_pa(struct wcd9xxx_mbhc *mbhc, bool enable)
6239{
6240 struct snd_soc_codec *codec = mbhc->codec;
6241 const int wg_time = snd_soc_read(codec, WCD9XXX_A_RX_HPH_CNP_WG_TIME) *
6242 TAIKO_WG_TIME_FACTOR_US;
6243
6244 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_CNP_EN, 0x30,
6245 enable ? 0x30 : 0x0);
6246 /* Wait for wave gen time to avoid pop noise */
6247 usleep_range(wg_time, wg_time + WCD9XXX_USLEEP_RANGE_MARGIN_US);
6248 pr_debug("%s: PAs are %s as static mode (wg_time %d)\n", __func__,
6249 enable ? "enabled" : "disabled", wg_time);
6250 return 0;
6251}
6252
6253static int taiko_setup_zdet(struct wcd9xxx_mbhc *mbhc,
6254 enum mbhc_impedance_detect_stages stage)
6255{
6256 int ret = 0;
6257 struct snd_soc_codec *codec = mbhc->codec;
6258 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
6259 const int ramp_wait_us = 18 * 1000;
6260
6261#define __wr(reg, mask, value) \
6262 do { \
6263 ret = wcd9xxx_soc_update_bits_push(codec, \
6264 &taiko->reg_save_restore, \
6265 reg, mask, value, 0); \
6266 if (ret < 0) \
6267 return ret; \
6268 } while (0)
6269
6270 switch (stage) {
6271
6272 case PRE_MEAS:
6273 INIT_LIST_HEAD(&taiko->reg_save_restore);
6274 wcd9xxx_prepare_static_pa(mbhc, &taiko->reg_save_restore);
6275 wcd9xxx_enable_static_pa(mbhc, true);
6276
6277 /*
6278 * save old value of registers and write the new value to
6279 * restore old value back, WCD9XXX_A_CDC_PA_RAMP_B{1,2,3,4}_CTL
6280 * registers don't need to be restored as those are solely used
6281 * by impedance detection.
6282 */
6283 /* Phase 1 */
6284 /* Reset the PA Ramp */
6285 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B1_CTL, 0x1C);
6286 /*
6287 * Connect the PA Ramp to PA chain and release reset with
6288 * keep it connected.
6289 */
6290 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B1_CTL, 0x1F);
6291 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B1_CTL, 0x03);
6292 /*
6293 * Program the PA Ramp to FS_48K, L shift 1 and sample
6294 * num to 24
6295 */
6296 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B3_CTL,
6297 0x3 << 4 | 0x6);
6298 /* 0x56 for 10mv. 0xC0 is for 50mv */
6299 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B4_CTL, 0xC0);
6300 /* Enable MBHC MUX, Set MUX current to 37.5uA and ADC7 */
6301 __wr(WCD9XXX_A_MBHC_SCALING_MUX_1, 0xFF, 0xC0);
6302 __wr(WCD9XXX_A_MBHC_SCALING_MUX_2, 0xFF, 0xF0);
6303 __wr(WCD9XXX_A_TX_7_MBHC_TEST_CTL, 0xFF, 0x78);
6304 __wr(WCD9XXX_A_TX_7_MBHC_EN, 0xFF, 0x8C);
6305 /* Change NSA and NAVG */
6306 __wr(WCD9XXX_A_CDC_MBHC_TIMER_B4_CTL, 0x4 << 4, 0x4 << 4);
6307 __wr(WCD9XXX_A_CDC_MBHC_TIMER_B5_CTL, 0xFF, 0x10);
6308 /* Reset MBHC and set it up for STA */
6309 __wr(WCD9XXX_A_CDC_MBHC_CLK_CTL, 0xFF, 0x0A);
6310 __wr(WCD9XXX_A_CDC_MBHC_EN_CTL, 0xFF, 0x02);
6311 __wr(WCD9XXX_A_CDC_MBHC_CLK_CTL, 0xFF, 0x02);
6312
6313 /* Set HPH_MBHC for zdet */
6314 __wr(WCD9XXX_A_MBHC_HPH, 0xB3, 0x80);
6315 break;
6316 case POST_MEAS:
6317 /* Phase 2 */
6318 /* Start the PA ramp on HPH L and R */
6319 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B2_CTL, 0x05);
6320 /* Ramp generator takes ~17ms */
6321 usleep_range(ramp_wait_us,
6322 ramp_wait_us + WCD9XXX_USLEEP_RANGE_MARGIN_US);
6323
6324 /* Disable Ical */
6325 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B2_CTL, 0x00);
6326 /* Ramp generator takes ~17ms */
6327 usleep_range(ramp_wait_us,
6328 ramp_wait_us + WCD9XXX_USLEEP_RANGE_MARGIN_US);
6329 break;
6330 case PA_DISABLE:
6331 /* Ramp HPH L & R back to Zero */
6332 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B2_CTL, 0x0A);
6333 /* Ramp generator takes ~17ms */
6334 usleep_range(ramp_wait_us,
6335 ramp_wait_us + WCD9XXX_USLEEP_RANGE_MARGIN_US);
6336 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B2_CTL, 0x00);
6337
6338 /* Clean up starts */
6339 /* Turn off PA ramp generator */
6340 snd_soc_write(codec, WCD9XXX_A_CDC_PA_RAMP_B1_CTL, 0x0);
6341 wcd9xxx_enable_static_pa(mbhc, false);
6342 wcd9xxx_restore_registers(codec, &taiko->reg_save_restore);
6343 break;
6344 }
6345#undef __wr
6346
6347 return ret;
6348}
6349
6350static void taiko_compute_impedance(s16 *l, s16 *r, uint32_t *zl, uint32_t *zr)
6351{
6352
6353 int64_t rl, rr = 0; /* milliohm */
6354 const int alphal = 364; /* 0.005555 * 65536 = 364.05 */
6355 const int alphar = 364; /* 0.005555 * 65536 = 364.05 */
6356 const int beta = 3855; /* 0.011765 * 5 * 65536 = 3855.15 */
6357 const int rref = 11333; /* not scaled up */
6358 const int shift = 16;
6359
6360 rl = (int)(l[0] - l[1]) * 1000 / (l[0] - l[2]);
6361 rl = rl * rref * alphal;
6362 rl = rl >> shift;
6363 rl = rl * beta;
6364 rl = rl >> shift;
6365 *zl = rl;
6366
6367 rr = (int)(r[0] - r[1]) * 1000 / (r[0] - r[2]);
6368 rr = rr * rref * alphar;
6369 rr = rr >> shift;
6370 rr = rr * beta;
6371 rr = rr >> shift;
6372 *zr = rr;
6373}
6374
6375static enum wcd9xxx_cdc_type taiko_get_cdc_type(void)
6376{
6377 return WCD9XXX_CDC_TYPE_TAIKO;
6378}
6379
6380static const struct wcd9xxx_mbhc_cb mbhc_cb = {
6381 .get_cdc_type = taiko_get_cdc_type,
6382 .setup_zdet = taiko_setup_zdet,
6383 .compute_impedance = taiko_compute_impedance,
6384};
6385
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006386static int taiko_post_reset_cb(struct wcd9xxx *wcd9xxx)
6387{
6388 int ret = 0;
6389 struct snd_soc_codec *codec;
6390 struct taiko_priv *taiko;
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07006391 int rco_clk_rate;
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006392
6393 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
6394 taiko = snd_soc_codec_get_drvdata(codec);
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006395
Joonwoo Park8ffa2812013-08-07 19:01:30 -07006396 snd_soc_card_change_online_state(codec->card, 1);
6397
6398 mutex_lock(&codec->mutex);
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006399 if (codec->reg_def_copy) {
6400 pr_debug("%s: Update ASOC cache", __func__);
6401 kfree(codec->reg_cache);
6402 codec->reg_cache = kmemdup(codec->reg_def_copy,
6403 codec->reg_size, GFP_KERNEL);
6404 }
6405
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08006406 if (spkr_drv_wrnd == 1)
6407 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08006408
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006409 taiko_update_reg_defaults(codec);
6410 taiko_codec_init_reg(codec);
6411 ret = taiko_handle_pdata(taiko);
6412 if (IS_ERR_VALUE(ret))
6413 pr_err("%s: bad pdata\n", __func__);
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08006414
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006415 taiko_init_slim_slave_cfg(codec);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006416 taiko_slim_interface_init_reg(codec);
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006417
Joonwoo Park865bcf02013-07-15 14:05:32 -07006418 wcd9xxx_resmgr_post_ssr(&taiko->resmgr);
6419
Joonwoo Park88bfa842013-04-15 16:59:21 -07006420 if (taiko->mbhc_started) {
6421 wcd9xxx_mbhc_deinit(&taiko->mbhc);
6422 taiko->mbhc_started = false;
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07006423
6424 if (TAIKO_IS_1_0(wcd9xxx->version))
6425 rco_clk_rate = TAIKO_MCLK_CLK_12P288MHZ;
6426 else
6427 rco_clk_rate = TAIKO_MCLK_CLK_9P6MHZ;
6428
Joonwoo Park88bfa842013-04-15 16:59:21 -07006429 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
Joonwoo Parkccccba72013-04-26 11:19:46 -07006430 taiko_enable_mbhc_micbias,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07006431 &mbhc_cb, rco_clk_rate, true);
Joonwoo Parke7d724e2013-08-19 15:51:01 -07006432 if (ret)
Joonwoo Park88bfa842013-04-15 16:59:21 -07006433 pr_err("%s: mbhc init failed %d\n", __func__, ret);
Joonwoo Parke7d724e2013-08-19 15:51:01 -07006434 else
6435 taiko_hs_detect(codec, taiko->mbhc.mbhc_cfg);
Joonwoo Park88bfa842013-04-15 16:59:21 -07006436 }
Kiran Kandia1bed422013-05-28 18:29:12 -07006437 taiko->machine_codec_event_cb(codec, WCD9XXX_CODEC_EVENT_CODEC_UP);
6438
Joonwoo Parkc98049a2013-07-30 16:43:34 -07006439 taiko_cleanup_irqs(taiko);
6440 ret = taiko_setup_irqs(taiko);
6441 if (ret)
6442 pr_err("%s: Failed to setup irq: %d\n", __func__, ret);
6443
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006444 mutex_unlock(&codec->mutex);
6445 return ret;
6446}
6447
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006448void *taiko_get_afe_config(struct snd_soc_codec *codec,
6449 enum afe_config_type config_type)
6450{
6451 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -04006452 struct wcd9xxx *taiko_core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006453
6454 switch (config_type) {
6455 case AFE_SLIMBUS_SLAVE_CONFIG:
6456 return &priv->slimbus_slave_cfg;
6457 case AFE_CDC_REGISTERS_CONFIG:
Damir Didjustodcfdff82013-03-21 23:26:41 -07006458 return &taiko_audio_reg_cfg;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006459 case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
6460 return &taiko_slimbus_slave_port_cfg;
Damir Didjustodcfdff82013-03-21 23:26:41 -07006461 case AFE_AANC_VERSION:
6462 return &taiko_cdc_aanc_version;
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -04006463 case AFE_CLIP_BANK_SEL:
6464 if (!TAIKO_IS_1_0(taiko_core->version))
6465 return &clip_bank_sel;
6466 else
6467 return NULL;
6468 case AFE_CDC_CLIP_REGISTERS_CONFIG:
6469 if (!TAIKO_IS_1_0(taiko_core->version))
6470 return &taiko_clip_reg_cfg;
6471 else
6472 return NULL;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006473 default:
6474 pr_err("%s: Unknown config_type 0x%x\n", __func__, config_type);
6475 return NULL;
6476 }
6477}
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006478
Joonwoo Parka8890262012-10-15 12:04:27 -07006479static struct wcd9xxx_reg_address taiko_reg_address = {
6480 .micb_4_mbhc = TAIKO_A_MICB_4_MBHC,
6481 .micb_4_int_rbias = TAIKO_A_MICB_4_INT_RBIAS,
6482 .micb_4_ctl = TAIKO_A_MICB_4_CTL,
6483};
6484
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006485static int wcd9xxx_ssr_register(struct wcd9xxx *control,
Joonwoo Park8ffa2812013-08-07 19:01:30 -07006486 int (*device_down_cb)(struct wcd9xxx *wcd9xxx),
6487 int (*device_up_cb)(struct wcd9xxx *wcd9xxx),
6488 void *priv)
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006489{
Joonwoo Park8ffa2812013-08-07 19:01:30 -07006490 control->dev_down = device_down_cb;
6491 control->post_reset = device_up_cb;
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006492 control->ssr_priv = priv;
6493 return 0;
6494}
6495
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006496static const struct snd_soc_dapm_widget taiko_1_dapm_widgets[] = {
6497 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_TX_1_2_EN, 7, 0,
6498 taiko_codec_enable_adc,
6499 SND_SOC_DAPM_PRE_PMU |
6500 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6501 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_TX_1_2_EN, 3, 0,
6502 taiko_codec_enable_adc,
6503 SND_SOC_DAPM_PRE_PMU |
6504 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6505 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_TX_3_4_EN, 7, 0,
6506 taiko_codec_enable_adc,
6507 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6508 SND_SOC_DAPM_POST_PMD),
6509 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_TX_3_4_EN, 3, 0,
6510 taiko_codec_enable_adc,
6511 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6512 SND_SOC_DAPM_POST_PMD),
6513 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_TX_5_6_EN, 7, 0,
6514 taiko_codec_enable_adc,
6515 SND_SOC_DAPM_POST_PMU),
6516 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_TX_5_6_EN, 3, 0,
6517 taiko_codec_enable_adc,
6518 SND_SOC_DAPM_POST_PMU),
6519};
6520
6521static const struct snd_soc_dapm_widget taiko_2_dapm_widgets[] = {
6522 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_CDC_TX_1_GAIN, 7, 0,
6523 taiko_codec_enable_adc,
6524 SND_SOC_DAPM_PRE_PMU |
6525 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6526 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_CDC_TX_2_GAIN, 7, 0,
6527 taiko_codec_enable_adc,
6528 SND_SOC_DAPM_PRE_PMU |
6529 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6530 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_CDC_TX_3_GAIN, 7, 0,
6531 taiko_codec_enable_adc,
6532 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6533 SND_SOC_DAPM_POST_PMD),
6534 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_CDC_TX_4_GAIN, 7, 0,
6535 taiko_codec_enable_adc,
6536 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6537 SND_SOC_DAPM_POST_PMD),
6538 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_CDC_TX_5_GAIN, 7, 0,
6539 taiko_codec_enable_adc,
6540 SND_SOC_DAPM_POST_PMU),
6541 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_CDC_TX_6_GAIN, 7, 0,
6542 taiko_codec_enable_adc,
6543 SND_SOC_DAPM_POST_PMU),
6544};
6545
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006546static struct regulator *taiko_codec_find_regulator(struct snd_soc_codec *codec,
6547 const char *name)
6548{
6549 int i;
6550 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
6551
6552 for (i = 0; i < core->num_of_supplies; i++) {
6553 if (core->supplies[i].supply &&
6554 !strcmp(core->supplies[i].supply, name))
6555 return core->supplies[i].consumer;
6556 }
6557
6558 return NULL;
6559}
6560
Kiran Kandic3b24402012-06-11 00:05:59 -07006561static int taiko_codec_probe(struct snd_soc_codec *codec)
6562{
6563 struct wcd9xxx *control;
6564 struct taiko_priv *taiko;
Joonwoo Parka8890262012-10-15 12:04:27 -07006565 struct wcd9xxx_pdata *pdata;
6566 struct wcd9xxx *wcd9xxx;
Kiran Kandic3b24402012-06-11 00:05:59 -07006567 struct snd_soc_dapm_context *dapm = &codec->dapm;
6568 int ret = 0;
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07006569 int i, rco_clk_rate;
Kuirong Wang906ac472012-07-09 12:54:44 -07006570 void *ptr = NULL;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006571 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006572 struct wcd9xxx_core_resource *core_res;
Kiran Kandic3b24402012-06-11 00:05:59 -07006573
6574 codec->control_data = dev_get_drvdata(codec->dev->parent);
6575 control = codec->control_data;
6576
Joonwoo Park8ffa2812013-08-07 19:01:30 -07006577 wcd9xxx_ssr_register(control, taiko_device_down,
6578 taiko_post_reset_cb, (void *)codec);
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006579
Kiran Kandi4c56c592012-07-25 11:04:55 -07006580 dev_info(codec->dev, "%s()\n", __func__);
6581
Kiran Kandic3b24402012-06-11 00:05:59 -07006582 taiko = kzalloc(sizeof(struct taiko_priv), GFP_KERNEL);
6583 if (!taiko) {
6584 dev_err(codec->dev, "Failed to allocate private data\n");
6585 return -ENOMEM;
6586 }
6587 for (i = 0 ; i < NUM_DECIMATORS; i++) {
6588 tx_hpf_work[i].taiko = taiko;
6589 tx_hpf_work[i].decimator = i + 1;
6590 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
6591 tx_hpf_corner_freq_callback);
6592 }
6593
Kiran Kandic3b24402012-06-11 00:05:59 -07006594 snd_soc_codec_set_drvdata(codec, taiko);
6595
Joonwoo Parka8890262012-10-15 12:04:27 -07006596 /* codec resmgr module init */
6597 wcd9xxx = codec->control_data;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006598 core_res = &wcd9xxx->core_res;
Joonwoo Parka8890262012-10-15 12:04:27 -07006599 pdata = dev_get_platdata(codec->dev->parent);
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07006600 ret = wcd9xxx_resmgr_init(&taiko->resmgr, codec, core_res, pdata,
Bhalchandra Gajare8e5fe252013-07-15 19:42:21 -07006601 &taiko_reg_address, WCD9XXX_CDC_TYPE_TAIKO);
Joonwoo Parka8890262012-10-15 12:04:27 -07006602 if (ret) {
6603 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006604 goto err_init;
Joonwoo Parka8890262012-10-15 12:04:27 -07006605 }
6606
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08006607 taiko->clsh_d.buck_mv = taiko_codec_get_buck_mv(codec);
Bhalchandra Gajare7c739522013-06-20 15:31:02 -07006608 /* Taiko does not support dynamic switching of vdd_cp */
6609 taiko->clsh_d.is_dynamic_vdd_cp = false;
Joonwoo Parka08e0552013-03-05 18:28:23 -08006610 wcd9xxx_clsh_init(&taiko->clsh_d, &taiko->resmgr);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08006611
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07006612 if (TAIKO_IS_1_0(core->version))
6613 rco_clk_rate = TAIKO_MCLK_CLK_12P288MHZ;
6614 else
6615 rco_clk_rate = TAIKO_MCLK_CLK_9P6MHZ;
6616
Joonwoo Parka8890262012-10-15 12:04:27 -07006617 /* init and start mbhc */
Simmi Pateriya0a44d842013-04-03 01:12:42 +05306618 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
Joonwoo Parkccccba72013-04-26 11:19:46 -07006619 taiko_enable_mbhc_micbias,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07006620 &mbhc_cb, rco_clk_rate, true);
Joonwoo Parka8890262012-10-15 12:04:27 -07006621 if (ret) {
6622 pr_err("%s: mbhc init failed %d\n", __func__, ret);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006623 goto err_init;
Joonwoo Parka8890262012-10-15 12:04:27 -07006624 }
6625
Kiran Kandic3b24402012-06-11 00:05:59 -07006626 taiko->codec = codec;
Kiran Kandic3b24402012-06-11 00:05:59 -07006627 for (i = 0; i < COMPANDER_MAX; i++) {
6628 taiko->comp_enabled[i] = 0;
6629 taiko->comp_fs[i] = COMPANDER_FS_48KHZ;
6630 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006631 taiko->intf_type = wcd9xxx_get_intf_type();
6632 taiko->aux_pga_cnt = 0;
6633 taiko->aux_l_gain = 0x1F;
6634 taiko->aux_r_gain = 0x1F;
Joonwoo Parkccccba72013-04-26 11:19:46 -07006635 taiko->ldo_h_users = 0;
6636 taiko->micb_2_users = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07006637 taiko_update_reg_defaults(codec);
Venkat Sudhira50a3762012-11-26 12:12:15 -08006638 pr_debug("%s: MCLK Rate = %x\n", __func__, wcd9xxx->mclk_rate);
6639 if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006640 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x0);
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07006641 else if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_9P6MHZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006642 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07006643 taiko_codec_init_reg(codec);
6644 ret = taiko_handle_pdata(taiko);
6645 if (IS_ERR_VALUE(ret)) {
6646 pr_err("%s: bad pdata\n", __func__);
6647 goto err_pdata;
6648 }
6649
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006650 taiko->spkdrv_reg = taiko_codec_find_regulator(codec,
6651 WCD9XXX_VDD_SPKDRV_NAME);
6652
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006653 if (spkr_drv_wrnd > 0) {
Joonwoo Park533b3682013-06-13 11:41:21 -07006654 WCD9XXX_BG_CLK_LOCK(&taiko->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006655 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
6656 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -07006657 WCD9XXX_BG_CLK_UNLOCK(&taiko->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006658 }
6659
Kuirong Wang906ac472012-07-09 12:54:44 -07006660 ptr = kmalloc((sizeof(taiko_rx_chs) +
6661 sizeof(taiko_tx_chs)), GFP_KERNEL);
6662 if (!ptr) {
6663 pr_err("%s: no mem for slim chan ctl data\n", __func__);
6664 ret = -ENOMEM;
6665 goto err_nomem_slimch;
6666 }
6667
Kiran Kandic3b24402012-06-11 00:05:59 -07006668 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
6669 snd_soc_dapm_new_controls(dapm, taiko_dapm_i2s_widgets,
6670 ARRAY_SIZE(taiko_dapm_i2s_widgets));
6671 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
6672 ARRAY_SIZE(audio_i2s_map));
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006673 if (TAIKO_IS_1_0(core->version))
6674 snd_soc_dapm_add_routes(dapm, audio_i2s_map_1_0,
6675 ARRAY_SIZE(audio_i2s_map_1_0));
6676 else
6677 snd_soc_dapm_add_routes(dapm, audio_i2s_map_2_0,
6678 ARRAY_SIZE(audio_i2s_map_2_0));
Kuirong Wang906ac472012-07-09 12:54:44 -07006679 for (i = 0; i < ARRAY_SIZE(taiko_i2s_dai); i++)
6680 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6681 } else if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
6682 for (i = 0; i < NUM_CODEC_DAIS; i++) {
6683 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6684 init_waitqueue_head(&taiko->dai[i].dai_wait);
6685 }
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006686 taiko_slimbus_slave_port_cfg.slave_dev_intfdev_la =
6687 control->slim_slave->laddr;
6688 taiko_slimbus_slave_port_cfg.slave_dev_pgd_la =
6689 control->slim->laddr;
6690 taiko_slimbus_slave_port_cfg.slave_port_mapping[0] =
6691 TAIKO_MAD_SLIMBUS_TX_PORT;
6692
6693 taiko_init_slim_slave_cfg(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07006694 }
6695
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006696 if (TAIKO_IS_1_0(control->version)) {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006697 snd_soc_dapm_new_controls(dapm, taiko_1_dapm_widgets,
6698 ARRAY_SIZE(taiko_1_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006699 snd_soc_add_codec_controls(codec,
6700 taiko_1_x_analog_gain_controls,
6701 ARRAY_SIZE(taiko_1_x_analog_gain_controls));
6702 } else {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006703 snd_soc_dapm_new_controls(dapm, taiko_2_dapm_widgets,
6704 ARRAY_SIZE(taiko_2_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006705 snd_soc_add_codec_controls(codec,
6706 taiko_2_x_analog_gain_controls,
6707 ARRAY_SIZE(taiko_2_x_analog_gain_controls));
6708 }
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006709
Joonwoo Parkb755e9e2013-05-28 13:14:05 -07006710 snd_soc_add_codec_controls(codec, impedance_detect_controls,
6711 ARRAY_SIZE(impedance_detect_controls));
6712
Kuirong Wang906ac472012-07-09 12:54:44 -07006713 control->num_rx_port = TAIKO_RX_MAX;
6714 control->rx_chs = ptr;
6715 memcpy(control->rx_chs, taiko_rx_chs, sizeof(taiko_rx_chs));
6716 control->num_tx_port = TAIKO_TX_MAX;
6717 control->tx_chs = ptr + sizeof(taiko_rx_chs);
6718 memcpy(control->tx_chs, taiko_tx_chs, sizeof(taiko_tx_chs));
6719
Kiran Kandic3b24402012-06-11 00:05:59 -07006720 snd_soc_dapm_sync(dapm);
6721
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006722 ret = taiko_setup_irqs(taiko);
6723 if (ret) {
6724 pr_err("%s: taiko irq setup failed %d\n", __func__, ret);
6725 goto err_irq;
6726 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006727
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006728 atomic_set(&kp_taiko_priv, (unsigned long)taiko);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08006729 mutex_lock(&dapm->codec->mutex);
6730 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
6731 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
6732 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
6733 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
6734 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
6735 snd_soc_dapm_sync(dapm);
6736 mutex_unlock(&dapm->codec->mutex);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006737
Kiran Kandic3b24402012-06-11 00:05:59 -07006738 codec->ignore_pmdown_time = 1;
6739 return ret;
6740
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006741err_irq:
6742 taiko_cleanup_irqs(taiko);
Kiran Kandic3b24402012-06-11 00:05:59 -07006743err_pdata:
Kuirong Wang906ac472012-07-09 12:54:44 -07006744 kfree(ptr);
6745err_nomem_slimch:
Kiran Kandic3b24402012-06-11 00:05:59 -07006746 kfree(taiko);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006747err_init:
Kiran Kandic3b24402012-06-11 00:05:59 -07006748 return ret;
6749}
6750static int taiko_codec_remove(struct snd_soc_codec *codec)
6751{
Kiran Kandic3b24402012-06-11 00:05:59 -07006752 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07006753
Joonwoo Park533b3682013-06-13 11:41:21 -07006754 WCD9XXX_BG_CLK_LOCK(&taiko->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006755 atomic_set(&kp_taiko_priv, 0);
6756
6757 if (spkr_drv_wrnd > 0)
6758 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
6759 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -07006760 WCD9XXX_BG_CLK_UNLOCK(&taiko->resmgr);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006761
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006762 taiko_cleanup_irqs(taiko);
6763
Joonwoo Parka8890262012-10-15 12:04:27 -07006764 /* cleanup MBHC */
6765 wcd9xxx_mbhc_deinit(&taiko->mbhc);
6766 /* cleanup resmgr */
6767 wcd9xxx_resmgr_deinit(&taiko->resmgr);
6768
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006769 taiko->spkdrv_reg = NULL;
6770
Kiran Kandic3b24402012-06-11 00:05:59 -07006771 kfree(taiko);
6772 return 0;
6773}
6774static struct snd_soc_codec_driver soc_codec_dev_taiko = {
6775 .probe = taiko_codec_probe,
6776 .remove = taiko_codec_remove,
6777
6778 .read = taiko_read,
6779 .write = taiko_write,
6780
6781 .readable_register = taiko_readable,
6782 .volatile_register = taiko_volatile,
6783
6784 .reg_cache_size = TAIKO_CACHE_SIZE,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07006785 .reg_cache_default = taiko_reset_reg_defaults,
Kiran Kandic3b24402012-06-11 00:05:59 -07006786 .reg_word_size = 1,
6787
6788 .controls = taiko_snd_controls,
6789 .num_controls = ARRAY_SIZE(taiko_snd_controls),
6790 .dapm_widgets = taiko_dapm_widgets,
6791 .num_dapm_widgets = ARRAY_SIZE(taiko_dapm_widgets),
6792 .dapm_routes = audio_map,
6793 .num_dapm_routes = ARRAY_SIZE(audio_map),
6794};
6795
6796#ifdef CONFIG_PM
6797static int taiko_suspend(struct device *dev)
6798{
6799 dev_dbg(dev, "%s: system suspend\n", __func__);
6800 return 0;
6801}
6802
6803static int taiko_resume(struct device *dev)
6804{
6805 struct platform_device *pdev = to_platform_device(dev);
6806 struct taiko_priv *taiko = platform_get_drvdata(pdev);
6807 dev_dbg(dev, "%s: system resume\n", __func__);
Joonwoo Parka8890262012-10-15 12:04:27 -07006808 /* Notify */
6809 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, WCD9XXX_EVENT_POST_RESUME);
Kiran Kandic3b24402012-06-11 00:05:59 -07006810 return 0;
6811}
6812
6813static const struct dev_pm_ops taiko_pm_ops = {
6814 .suspend = taiko_suspend,
6815 .resume = taiko_resume,
6816};
6817#endif
6818
6819static int __devinit taiko_probe(struct platform_device *pdev)
6820{
6821 int ret = 0;
6822 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
6823 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6824 taiko_dai, ARRAY_SIZE(taiko_dai));
6825 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
6826 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6827 taiko_i2s_dai, ARRAY_SIZE(taiko_i2s_dai));
6828 return ret;
6829}
6830static int __devexit taiko_remove(struct platform_device *pdev)
6831{
6832 snd_soc_unregister_codec(&pdev->dev);
6833 return 0;
6834}
6835static struct platform_driver taiko_codec_driver = {
6836 .probe = taiko_probe,
6837 .remove = taiko_remove,
6838 .driver = {
6839 .name = "taiko_codec",
6840 .owner = THIS_MODULE,
6841#ifdef CONFIG_PM
6842 .pm = &taiko_pm_ops,
6843#endif
6844 },
6845};
6846
6847static int __init taiko_codec_init(void)
6848{
6849 return platform_driver_register(&taiko_codec_driver);
6850}
6851
6852static void __exit taiko_codec_exit(void)
6853{
6854 platform_driver_unregister(&taiko_codec_driver);
6855}
6856
6857module_init(taiko_codec_init);
6858module_exit(taiko_codec_exit);
6859
6860MODULE_DESCRIPTION("Taiko codec driver");
6861MODULE_LICENSE("GPL v2");